gallium: add PIPE_CAP_INVALIDATE_BUFFER
[mesa.git] / src / gallium / docs / source / screen.rst
1 .. _screen:
2
3 Screen
4 ======
5
6 A screen is an object representing the context-independent part of a device.
7
8 Flags and enumerations
9 ----------------------
10
11 XXX some of these don't belong in this section.
12
13
14 .. _pipe_cap:
15
16 PIPE_CAP_*
17 ^^^^^^^^^^
18
19 Capability queries return information about the features and limits of the
20 driver/GPU. For floating-point values, use :ref:`get_paramf`, and for boolean
21 or integer values, use :ref:`get_param`.
22
23 The integer capabilities:
24
25 * ``PIPE_CAP_NPOT_TEXTURES``: Whether :term:`NPOT` textures may have repeat modes,
26 normalized coordinates, and mipmaps.
27 * ``PIPE_CAP_TWO_SIDED_STENCIL``: Whether the stencil test can also affect back-facing
28 polygons.
29 * ``PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS``: How many dual-source blend RTs are support.
30 :ref:`Blend` for more information.
31 * ``PIPE_CAP_ANISOTROPIC_FILTER``: Whether textures can be filtered anisotropically.
32 * ``PIPE_CAP_POINT_SPRITE``: Whether point sprites are available.
33 * ``PIPE_CAP_MAX_RENDER_TARGETS``: The maximum number of render targets that may be
34 bound.
35 * ``PIPE_CAP_OCCLUSION_QUERY``: Whether occlusion queries are available.
36 * ``PIPE_CAP_QUERY_TIME_ELAPSED``: Whether PIPE_QUERY_TIME_ELAPSED queries are available.
37 * ``PIPE_CAP_TEXTURE_SHADOW_MAP``: indicates whether the fragment shader hardware
38 can do the depth texture / Z comparison operation in TEX instructions
39 for shadow testing.
40 * ``PIPE_CAP_TEXTURE_SWIZZLE``: Whether swizzling through sampler views is
41 supported.
42 * ``PIPE_CAP_MAX_TEXTURE_2D_LEVELS``: The maximum number of mipmap levels available
43 for a 2D texture.
44 * ``PIPE_CAP_MAX_TEXTURE_3D_LEVELS``: The maximum number of mipmap levels available
45 for a 3D texture.
46 * ``PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS``: The maximum number of mipmap levels available
47 for a cubemap.
48 * ``PIPE_CAP_TEXTURE_MIRROR_CLAMP``: Whether mirrored texture coordinates with clamp
49 are supported.
50 * ``PIPE_CAP_BLEND_EQUATION_SEPARATE``: Whether alpha blend equations may be different
51 from color blend equations, in :ref:`Blend` state.
52 * ``PIPE_CAP_SM3``: Whether the vertex shader and fragment shader support equivalent
53 opcodes to the Shader Model 3 specification. XXX oh god this is horrible
54 * ``PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS``: The maximum number of stream buffers.
55 * ``PIPE_CAP_PRIMITIVE_RESTART``: Whether primitive restart is supported.
56 * ``PIPE_CAP_INDEP_BLEND_ENABLE``: Whether per-rendertarget blend enabling and channel
57 masks are supported. If 0, then the first rendertarget's blend mask is
58 replicated across all MRTs.
59 * ``PIPE_CAP_INDEP_BLEND_FUNC``: Whether per-rendertarget blend functions are
60 available. If 0, then the first rendertarget's blend functions affect all
61 MRTs.
62 * ``PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS``: The maximum number of texture array
63 layers supported. If 0, the array textures are not supported at all and
64 the ARRAY texture targets are invalid.
65 * ``PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT``: Whether the TGSI property
66 FS_COORD_ORIGIN with value UPPER_LEFT is supported.
67 * ``PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT``: Whether the TGSI property
68 FS_COORD_ORIGIN with value LOWER_LEFT is supported.
69 * ``PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER``: Whether the TGSI
70 property FS_COORD_PIXEL_CENTER with value HALF_INTEGER is supported.
71 * ``PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER``: Whether the TGSI
72 property FS_COORD_PIXEL_CENTER with value INTEGER is supported.
73 * ``PIPE_CAP_DEPTH_CLIP_DISABLE``: Whether the driver is capable of disabling
74 depth clipping (through pipe_rasterizer_state)
75 * ``PIPE_CAP_SHADER_STENCIL_EXPORT``: Whether a stencil reference value can be
76 written from a fragment shader.
77 * ``PIPE_CAP_TGSI_INSTANCEID``: Whether TGSI_SEMANTIC_INSTANCEID is supported
78 in the vertex shader.
79 * ``PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR``: Whether the driver supports
80 per-instance vertex attribs.
81 * ``PIPE_CAP_FRAGMENT_COLOR_CLAMPED``: Whether fragment color clamping is
82 supported. That is, is the pipe_rasterizer_state::clamp_fragment_color
83 flag supported by the driver? If not, the state tracker will insert
84 clamping code into the fragment shaders when needed.
85
86 * ``PIPE_CAP_MIXED_COLORBUFFER_FORMATS``: Whether mixed colorbuffer formats are
87 supported, e.g. RGBA8 and RGBA32F as the first and second colorbuffer, resp.
88 * ``PIPE_CAP_VERTEX_COLOR_UNCLAMPED``: Whether the driver is capable of
89 outputting unclamped vertex colors from a vertex shader. If unsupported,
90 the vertex colors are always clamped. This is the default for DX9 hardware.
91 * ``PIPE_CAP_VERTEX_COLOR_CLAMPED``: Whether the driver is capable of
92 clamping vertex colors when they come out of a vertex shader, as specified
93 by the pipe_rasterizer_state::clamp_vertex_color flag. If unsupported,
94 the vertex colors are never clamped. This is the default for DX10 hardware.
95 If both clamped and unclamped CAPs are supported, the clamping can be
96 controlled through pipe_rasterizer_state. If the driver cannot do vertex
97 color clamping, the state tracker may insert clamping code into the vertex
98 shader.
99 * ``PIPE_CAP_GLSL_FEATURE_LEVEL``: Whether the driver supports features
100 equivalent to a specific GLSL version. E.g. for GLSL 1.3, report 130.
101 * ``PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION``: Whether quads adhere to
102 the flatshade_first setting in ``pipe_rasterizer_state``.
103 * ``PIPE_CAP_USER_VERTEX_BUFFERS``: Whether the driver supports user vertex
104 buffers. If not, the state tracker must upload all data which is not in hw
105 resources. If user-space buffers are supported, the driver must also still
106 accept HW resource buffers.
107 * ``PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY``: This CAP describes a hw
108 limitation. If true, pipe_vertex_buffer::buffer_offset must always be aligned
109 to 4. If false, there are no restrictions on the offset.
110 * ``PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY``: This CAP describes a hw
111 limitation. If true, pipe_vertex_buffer::stride must always be aligned to 4.
112 If false, there are no restrictions on the stride.
113 * ``PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY``: This CAP describes
114 a hw limitation. If true, pipe_vertex_element::src_offset must always be
115 aligned to 4. If false, there are no restrictions on src_offset.
116 * ``PIPE_CAP_COMPUTE``: Whether the implementation supports the
117 compute entry points defined in pipe_context and pipe_screen.
118 * ``PIPE_CAP_USER_INDEX_BUFFERS``: Whether user index buffers are supported.
119 If not, the state tracker must upload all indices which are not in hw
120 resources. If user-space buffers are supported, the driver must also still
121 accept HW resource buffers.
122 * ``PIPE_CAP_USER_CONSTANT_BUFFERS``: Whether user-space constant buffers
123 are supported. If not, the state tracker must put constants into HW
124 resources/buffers. If user-space constant buffers are supported, the
125 driver must still accept HW constant buffers also.
126 * ``PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT``: Describes the required
127 alignment of pipe_constant_buffer::buffer_offset.
128 * ``PIPE_CAP_START_INSTANCE``: Whether the driver supports
129 pipe_draw_info::start_instance.
130 * ``PIPE_CAP_QUERY_TIMESTAMP``: Whether PIPE_QUERY_TIMESTAMP and
131 the pipe_screen::get_timestamp hook are implemented.
132 * ``PIPE_CAP_TEXTURE_MULTISAMPLE``: Whether all MSAA resources supported
133 for rendering are also supported for texturing.
134 * ``PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT``: The minimum alignment that should be
135 expected for a pointer returned by transfer_map if the resource is
136 PIPE_BUFFER. In other words, the pointer returned by transfer_map is
137 always aligned to this value.
138 * ``PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT``: Describes the required
139 alignment for pipe_sampler_view::u.buf.first_element, in bytes.
140 If a driver does not support first/last_element, it should return 0.
141 * ``PIPE_CAP_TGSI_TEXCOORD``: This CAP describes a hw limitation.
142 If true, the hardware cannot replace arbitrary shader inputs with sprite
143 coordinates and hence the inputs that are desired to be replaceable must
144 be declared with TGSI_SEMANTIC_TEXCOORD instead of TGSI_SEMANTIC_GENERIC.
145 The rasterizer's sprite_coord_enable state therefore also applies to the
146 TEXCOORD semantic.
147 Also, TGSI_SEMANTIC_PCOORD becomes available, which labels a fragment shader
148 input that will always be replaced with sprite coordinates.
149 * ``PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER``: Whether it is preferable
150 to use a blit to implement a texture transfer which needs format conversions
151 and swizzling in state trackers. Generally, all hardware drivers with
152 dedicated memory should return 1 and all software rasterizers should return 0.
153 * ``PIPE_CAP_QUERY_PIPELINE_STATISTICS``: Whether PIPE_QUERY_PIPELINE_STATISTICS
154 is supported.
155 * ``PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK``: Bitmask indicating whether special
156 considerations have to be given to the interaction between the border color
157 in the sampler object and the sampler view used with it.
158 If PIPE_QUIRK_TEXTURE_BORDER_COLOR_SWIZZLE_R600 is set, the border color
159 may be affected in undefined ways for any kind of permutational swizzle
160 (any swizzle XYZW where X/Y/Z/W are not ZERO, ONE, or R/G/B/A respectively)
161 in the sampler view.
162 If PIPE_QUIRK_TEXTURE_BORDER_COLOR_SWIZZLE_NV50 is set, the border color
163 state should be swizzled manually according to the swizzle in the sampler
164 view it is intended to be used with, or herein undefined results may occur
165 for permutational swizzles.
166 * ``PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE``: The maximum accessible size with
167 a buffer sampler view, in bytes.
168 * ``PIPE_CAP_MAX_VIEWPORTS``: The maximum number of viewports (and scissors
169 since they are linked) a driver can support. Returning 0 is equivalent
170 to returning 1 because every driver has to support at least a single
171 viewport/scissor combination.
172 * ``PIPE_CAP_ENDIANNESS``:: The endianness of the device. Either
173 PIPE_ENDIAN_BIG or PIPE_ENDIAN_LITTLE.
174 * ``PIPE_CAP_MIXED_FRAMEBUFFER_SIZES``: Whether it is allowed to have
175 different sizes for fb color/zs attachments. This controls whether
176 ARB_framebuffer_object is provided.
177 * ``PIPE_CAP_TGSI_VS_LAYER_VIEWPORT``: Whether ``TGSI_SEMANTIC_LAYER`` and
178 ``TGSI_SEMANTIC_VIEWPORT_INDEX`` are supported as vertex shader
179 outputs. Note that the viewport will only be used if multiple viewports are
180 exposed.
181 * ``PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES``: The maximum number of vertices
182 output by a single invocation of a geometry shader.
183 * ``PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS``: The maximum number of
184 vertex components output by a single invocation of a geometry shader.
185 This is the product of the number of attribute components per vertex and
186 the number of output vertices.
187 * ``PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS``: Max number of components
188 in format that texture gather can operate on. 1 == RED, ALPHA etc,
189 4 == All formats.
190 * ``PIPE_CAP_TEXTURE_GATHER_SM5``: Whether the texture gather
191 hardware implements the SM5 features, component selection,
192 shadow comparison, and run-time offsets.
193 * ``PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT``: Whether
194 PIPE_TRANSFER_PERSISTENT and PIPE_TRANSFER_COHERENT are supported
195 for buffers.
196 * ``PIPE_CAP_TEXTURE_QUERY_LOD``: Whether the ``LODQ`` instruction is
197 supported.
198 * ``PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET``: The minimum offset that can be used
199 in conjunction with a texture gather opcode.
200 * ``PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET``: The maximum offset that can be used
201 in conjunction with a texture gather opcode.
202 * ``PIPE_CAP_SAMPLE_SHADING``: Whether there is support for per-sample
203 shading. The context->set_min_samples function will be expected to be
204 implemented.
205 * ``PIPE_CAP_TEXTURE_GATHER_OFFSETS``: Whether the ``TG4`` instruction can
206 accept 4 offsets.
207 * ``PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION``: Whether
208 TGSI_PROPERTY_VS_WINDOW_SPACE_POSITION is supported, which disables clipping
209 and viewport transformation.
210 * ``PIPE_CAP_MAX_VERTEX_STREAMS``: The maximum number of vertex streams
211 supported by the geometry shader. If stream-out is supported, this should be
212 at least 1. If stream-out is not supported, this should be 0.
213 * ``PIPE_CAP_DRAW_INDIRECT``: Whether the driver supports taking draw arguments
214 { count, instance_count, start, index_bias } from a PIPE_BUFFER resource.
215 See pipe_draw_info.
216 * ``PIPE_CAP_MULTI_DRAW_INDIRECT``: Whether the driver supports
217 pipe_draw_info::indirect_stride and ::indirect_count
218 * ``PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS``: Whether the driver supports
219 taking the number of indirect draws from a separate parameter
220 buffer, see pipe_draw_info::indirect_params.
221 * ``PIPE_CAP_TGSI_FS_FINE_DERIVATIVE``: Whether the fragment shader supports
222 the FINE versions of DDX/DDY.
223 * ``PIPE_CAP_VENDOR_ID``: The vendor ID of the underlying hardware. If it's
224 not available one should return 0xFFFFFFFF.
225 * ``PIPE_CAP_DEVICE_ID``: The device ID (PCI ID) of the underlying hardware.
226 0xFFFFFFFF if not available.
227 * ``PIPE_CAP_ACCELERATED``: Whether the renderer is hardware accelerated.
228 * ``PIPE_CAP_VIDEO_MEMORY``: The amount of video memory in megabytes.
229 * ``PIPE_CAP_UMA``: If the device has a unified memory architecture or on-card
230 memory and GART.
231 * ``PIPE_CAP_CONDITIONAL_RENDER_INVERTED``: Whether the driver supports inverted
232 condition for conditional rendering.
233 * ``PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE``: The maximum supported vertex stride.
234 * ``PIPE_CAP_SAMPLER_VIEW_TARGET``: Whether the sampler view's target can be
235 different than the underlying resource's, as permitted by
236 ARB_texture_view. For example a 2d array texture may be reinterpreted as a
237 cube (array) texture and vice-versa.
238 * ``PIPE_CAP_CLIP_HALFZ``: Whether the driver supports the
239 pipe_rasterizer_state::clip_halfz being set to true. This is required
240 for enabling ARB_clip_control.
241 * ``PIPE_CAP_VERTEXID_NOBASE``: If true, the driver only supports
242 TGSI_SEMANTIC_VERTEXID_NOBASE (and not TGSI_SEMANTIC_VERTEXID). This means
243 state trackers for APIs whose vertexIDs are offset by basevertex (such as GL)
244 will need to lower TGSI_SEMANTIC_VERTEXID to TGSI_SEMANTIC_VERTEXID_NOBASE
245 and TGSI_SEMANTIC_BASEVERTEX, so drivers setting this must handle both these
246 semantics. Only relevant if geometry shaders are supported.
247 (BASEVERTEX could be exposed separately too via ``PIPE_CAP_DRAW_PARAMETERS``).
248 * ``PIPE_CAP_POLYGON_OFFSET_CLAMP``: If true, the driver implements support
249 for ``pipe_rasterizer_state::offset_clamp``.
250 * ``PIPE_CAP_MULTISAMPLE_Z_RESOLVE``: Whether the driver supports blitting
251 a multisampled depth buffer into a single-sampled texture (or depth buffer).
252 Only the first sampled should be copied.
253 * ``PIPE_CAP_RESOURCE_FROM_USER_MEMORY``: Whether the driver can create
254 a pipe_resource where an already-existing piece of (malloc'd) user memory
255 is used as its backing storage. In other words, whether the driver can map
256 existing user memory into the device address space for direct device access.
257 The create function is pipe_screen::resource_from_user_memory. The address
258 and size must be page-aligned.
259 * ``PIPE_CAP_DEVICE_RESET_STATUS_QUERY``:
260 Whether pipe_context::get_device_reset_status is implemented.
261 * ``PIPE_CAP_MAX_SHADER_PATCH_VARYINGS``:
262 How many per-patch outputs and inputs are supported between tessellation
263 control and tessellation evaluation shaders, not counting in TESSINNER and
264 TESSOUTER. The minimum allowed value for OpenGL is 30.
265 * ``PIPE_CAP_TEXTURE_FLOAT_LINEAR``: Whether the linear minification and
266 magnification filters are supported with single-precision floating-point
267 textures.
268 * ``PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR``: Whether the linear minification and
269 magnification filters are supported with half-precision floating-point
270 textures.
271 * ``PIPE_CAP_DEPTH_BOUNDS_TEST``: Whether bounds_test, bounds_min, and
272 bounds_max states of pipe_depth_stencil_alpha_state behave according
273 to the GL_EXT_depth_bounds_test specification.
274 * ``PIPE_CAP_TGSI_TXQS``: Whether the `TXQS` opcode is supported
275 * ``PIPE_CAP_FORCE_PERSAMPLE_INTERP``: If the driver can force per-sample
276 interpolation for all fragment shader inputs if
277 pipe_rasterizer_state::force_persample_interp is set. This is only used
278 by GL3-level sample shading (ARB_sample_shading). GL4-level sample shading
279 (ARB_gpu_shader5) doesn't use this. While GL3 hardware has a state for it,
280 GL4 hardware will likely need to emulate it with a shader variant, or by
281 selecting the interpolation weights with a conditional assignment
282 in the shader.
283 * ``PIPE_CAP_SHAREABLE_SHADERS``: Whether shader CSOs can be used by any
284 pipe_context.
285 * ``PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS``:
286 Whether copying between compressed and plain formats is supported where
287 a compressed block is copied to/from a plain pixel of the same size.
288 * ``PIPE_CAP_CLEAR_TEXTURE``: Whether `clear_texture` will be
289 available in contexts.
290 * ``PIPE_CAP_DRAW_PARAMETERS``: Whether ``TGSI_SEMANTIC_BASEVERTEX``,
291 ``TGSI_SEMANTIC_BASEINSTANCE``, and ``TGSI_SEMANTIC_DRAWID`` are
292 supported in vertex shaders.
293 * ``PIPE_CAP_TGSI_PACK_HALF_FLOAT``: Whether the ``UP2H`` and ``PK2H``
294 TGSI opcodes are supported.
295 * ``PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL``: If state trackers should use
296 a system value for the POSITION fragment shader input.
297 * ``PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL``: If state trackers should use
298 a system value for the FACE fragment shader input.
299 Also, the FACE system value is integer, not float.
300 * ``PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT``: Describes the required
301 alignment for pipe_shader_buffer::buffer_offset, in bytes. Maximum
302 value allowed is 256 (for GL conformance). 0 is only allowed if
303 shader buffers are not supported.
304 * ``PIPE_CAP_INVALIDATE_BUFFER``: Whether the use of ``invalidate_resource``
305 for buffers is supported.
306
307
308 .. _pipe_capf:
309
310 PIPE_CAPF_*
311 ^^^^^^^^^^^^^^^^
312
313 The floating-point capabilities are:
314
315 * ``PIPE_CAPF_MAX_LINE_WIDTH``: The maximum width of a regular line.
316 * ``PIPE_CAPF_MAX_LINE_WIDTH_AA``: The maximum width of a smoothed line.
317 * ``PIPE_CAPF_MAX_POINT_WIDTH``: The maximum width and height of a point.
318 * ``PIPE_CAPF_MAX_POINT_WIDTH_AA``: The maximum width and height of a smoothed point.
319 * ``PIPE_CAPF_MAX_TEXTURE_ANISOTROPY``: The maximum level of anisotropy that can be
320 applied to anisotropically filtered textures.
321 * ``PIPE_CAPF_MAX_TEXTURE_LOD_BIAS``: The maximum :term:`LOD` bias that may be applied
322 to filtered textures.
323 * ``PIPE_CAPF_GUARD_BAND_LEFT``,
324 ``PIPE_CAPF_GUARD_BAND_TOP``,
325 ``PIPE_CAPF_GUARD_BAND_RIGHT``,
326 ``PIPE_CAPF_GUARD_BAND_BOTTOM``: TODO
327
328
329 .. _pipe_shader_cap:
330
331 PIPE_SHADER_CAP_*
332 ^^^^^^^^^^^^^^^^^
333
334 These are per-shader-stage capabitity queries. Different shader stages may
335 support different features.
336
337 * ``PIPE_SHADER_CAP_MAX_INSTRUCTIONS``: The maximum number of instructions.
338 * ``PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS``: The maximum number of arithmetic instructions.
339 * ``PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS``: The maximum number of texture instructions.
340 * ``PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS``: The maximum number of texture indirections.
341 * ``PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH``: The maximum nested control flow depth.
342 * ``PIPE_SHADER_CAP_MAX_INPUTS``: The maximum number of input registers.
343 * ``PIPE_SHADER_CAP_MAX_OUTPUTS``: The maximum number of output registers.
344 This is valid for all shaders except the fragment shader.
345 * ``PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE``: The maximum size per constant buffer in bytes.
346 * ``PIPE_SHADER_CAP_MAX_CONST_BUFFERS``: Maximum number of constant buffers that can be bound
347 to any shader stage using ``set_constant_buffer``. If 0 or 1, the pipe will
348 only permit binding one constant buffer per shader, and the shaders will
349 not permit two-dimensional access to constants.
350
351 If a value greater than 0 is returned, the driver can have multiple
352 constant buffers bound to shader stages. The CONST register file can
353 be accessed with two-dimensional indices, like in the example below.
354
355 DCL CONST[0][0..7] # declare first 8 vectors of constbuf 0
356 DCL CONST[3][0] # declare first vector of constbuf 3
357 MOV OUT[0], CONST[0][3] # copy vector 3 of constbuf 0
358
359 For backwards compatibility, one-dimensional access to CONST register
360 file is still supported. In that case, the constbuf index is assumed
361 to be 0.
362
363 * ``PIPE_SHADER_CAP_MAX_TEMPS``: The maximum number of temporary registers.
364 * ``PIPE_SHADER_CAP_MAX_PREDS``: The maximum number of predicate registers.
365 * ``PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED``: Whether the continue opcode is supported.
366 * ``PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR``: Whether indirect addressing
367 of the input file is supported.
368 * ``PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR``: Whether indirect addressing
369 of the output file is supported.
370 * ``PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR``: Whether indirect addressing
371 of the temporary file is supported.
372 * ``PIPE_SHADER_CAP_INDIRECT_CONST_ADDR``: Whether indirect addressing
373 of the constant file is supported.
374 * ``PIPE_SHADER_CAP_SUBROUTINES``: Whether subroutines are supported, i.e.
375 BGNSUB, ENDSUB, CAL, and RET, including RET in the main block.
376 * ``PIPE_SHADER_CAP_INTEGERS``: Whether integer opcodes are supported.
377 If unsupported, only float opcodes are supported.
378 * ``PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS``: The maximum number of texture
379 samplers.
380 * ``PIPE_SHADER_CAP_PREFERRED_IR``: Preferred representation of the
381 program. It should be one of the ``pipe_shader_ir`` enum values.
382 * ``PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS``: The maximum number of texture
383 sampler views. Must not be lower than PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS.
384 * ``PIPE_SHADER_CAP_DOUBLES``: Whether double precision floating-point
385 operations are supported.
386 * ``PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED``: Whether double precision rounding
387 is supported. If it is, DTRUNC/DCEIL/DFLR/DROUND opcodes may be used.
388 * ``PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED``: Whether DFRACEXP and
389 DLDEXP are supported.
390 * ``PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED``: Whether FMA and DFMA (doubles only)
391 are supported.
392 * ``PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE``: Whether the driver doesn't
393 ignore tgsi_declaration_range::Last for shader inputs and outputs.
394 * ``PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT``: This is the maximum number
395 of iterations that loops are allowed to have to be unrolled. It is only
396 a hint to state trackers. Whether any loops will be unrolled is not
397 guaranteed.
398 * ``PIPE_SHADER_CAP_MAX_SHADER_BUFFERS``: Maximum number of memory buffers
399 (also used to implement atomic counters). Having this be non-0 also
400 implies support for the ``LOAD``, ``STORE``, and ``ATOM*`` TGSI
401 opcodes.
402
403
404 .. _pipe_compute_cap:
405
406 PIPE_COMPUTE_CAP_*
407 ^^^^^^^^^^^^^^^^^^
408
409 Compute-specific capabilities. They can be queried using
410 pipe_screen::get_compute_param.
411
412 * ``PIPE_COMPUTE_CAP_IR_TARGET``: A description of the target of the form
413 ``processor-arch-manufacturer-os`` that will be passed on to the compiler.
414 This CAP is only relevant for drivers that specify PIPE_SHADER_IR_LLVM
415 or PIPE_SHADER_IR_NATIVE for their preferred IR.
416 Value type: null-terminated string.
417 * ``PIPE_COMPUTE_CAP_GRID_DIMENSION``: Number of supported dimensions
418 for grid and block coordinates. Value type: ``uint64_t``.
419 * ``PIPE_COMPUTE_CAP_MAX_GRID_SIZE``: Maximum grid size in block
420 units. Value type: ``uint64_t []``.
421 * ``PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE``: Maximum block size in thread
422 units. Value type: ``uint64_t []``.
423 * ``PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK``: Maximum number of threads that
424 a single block can contain. Value type: ``uint64_t``.
425 This may be less than the product of the components of MAX_BLOCK_SIZE and is
426 usually limited by the number of threads that can be resident simultaneously
427 on a compute unit.
428 * ``PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE``: Maximum size of the GLOBAL
429 resource. Value type: ``uint64_t``.
430 * ``PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE``: Maximum size of the LOCAL
431 resource. Value type: ``uint64_t``.
432 * ``PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE``: Maximum size of the PRIVATE
433 resource. Value type: ``uint64_t``.
434 * ``PIPE_COMPUTE_CAP_MAX_INPUT_SIZE``: Maximum size of the INPUT
435 resource. Value type: ``uint64_t``.
436 * ``PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE``: Maximum size of a memory object
437 allocation in bytes. Value type: ``uint64_t``.
438 * ``PIPE_COMPUTE_CAP_MAX_CLOCK_FREQUENCY``: Maximum frequency of the GPU
439 clock in MHz. Value type: ``uint32_t``
440 * ``PIPE_COMPUTE_CAP_MAX_COMPUTE_UNITS``: Maximum number of compute units
441 Value type: ``uint32_t``
442 * ``PIPE_COMPUTE_CAP_IMAGES_SUPPORTED``: Whether images are supported
443 non-zero means yes, zero means no. Value type: ``uint32_t``
444 * ``PIPE_COMPUTE_CAP_SUBGROUP_SIZE``: The size of a basic execution unit in
445 threads. Also known as wavefront size, warp size or SIMD width.
446
447 .. _pipe_bind:
448
449 PIPE_BIND_*
450 ^^^^^^^^^^^
451
452 These flags indicate how a resource will be used and are specified at resource
453 creation time. Resources may be used in different roles
454 during their lifecycle. Bind flags are cumulative and may be combined to create
455 a resource which can be used for multiple things.
456 Depending on the pipe driver's memory management and these bind flags,
457 resources might be created and handled quite differently.
458
459 * ``PIPE_BIND_RENDER_TARGET``: A color buffer or pixel buffer which will be
460 rendered to. Any surface/resource attached to pipe_framebuffer_state::cbufs
461 must have this flag set.
462 * ``PIPE_BIND_DEPTH_STENCIL``: A depth (Z) buffer and/or stencil buffer. Any
463 depth/stencil surface/resource attached to pipe_framebuffer_state::zsbuf must
464 have this flag set.
465 * ``PIPE_BIND_BLENDABLE``: Used in conjunction with PIPE_BIND_RENDER_TARGET to
466 query whether a device supports blending for a given format.
467 If this flag is set, surface creation may fail if blending is not supported
468 for the specified format. If it is not set, a driver may choose to ignore
469 blending on surfaces with formats that would require emulation.
470 * ``PIPE_BIND_DISPLAY_TARGET``: A surface that can be presented to screen. Arguments to
471 pipe_screen::flush_front_buffer must have this flag set.
472 * ``PIPE_BIND_SAMPLER_VIEW``: A texture that may be sampled from in a fragment
473 or vertex shader.
474 * ``PIPE_BIND_VERTEX_BUFFER``: A vertex buffer.
475 * ``PIPE_BIND_INDEX_BUFFER``: An vertex index/element buffer.
476 * ``PIPE_BIND_CONSTANT_BUFFER``: A buffer of shader constants.
477 * ``PIPE_BIND_TRANSFER_WRITE``: A transfer object which will be written to.
478 * ``PIPE_BIND_TRANSFER_READ``: A transfer object which will be read from.
479 * ``PIPE_BIND_STREAM_OUTPUT``: A stream output buffer.
480 * ``PIPE_BIND_CUSTOM``:
481 * ``PIPE_BIND_SCANOUT``: A front color buffer or scanout buffer.
482 * ``PIPE_BIND_SHARED``: A sharable buffer that can be given to another
483 process.
484 * ``PIPE_BIND_GLOBAL``: A buffer that can be mapped into the global
485 address space of a compute program.
486 * ``PIPE_BIND_SHADER_BUFFER``: A buffer without a format that can be bound
487 to a shader and can be used with load, store, and atomic instructions.
488 * ``PIPE_BIND_SHADER_IMAGE``: A buffer or texture with a format that can be
489 bound to a shader and can be used with load, store, and atomic instructions.
490 * ``PIPE_BIND_COMPUTE_RESOURCE``: A buffer or texture that can be
491 bound to the compute program as a shader resource.
492 * ``PIPE_BIND_COMMAND_ARGS_BUFFER``: A buffer that may be sourced by the
493 GPU command processor. It can contain, for example, the arguments to
494 indirect draw calls.
495
496 .. _pipe_usage:
497
498 PIPE_USAGE_*
499 ^^^^^^^^^^^^
500
501 The PIPE_USAGE enums are hints about the expected usage pattern of a resource.
502 Note that drivers must always support read and write CPU access at any time
503 no matter which hint they got.
504
505 * ``PIPE_USAGE_DEFAULT``: Optimized for fast GPU access.
506 * ``PIPE_USAGE_IMMUTABLE``: Optimized for fast GPU access and the resource is
507 not expected to be mapped or changed (even by the GPU) after the first upload.
508 * ``PIPE_USAGE_DYNAMIC``: Expect frequent write-only CPU access. What is
509 uploaded is expected to be used at least several times by the GPU.
510 * ``PIPE_USAGE_STREAM``: Expect frequent write-only CPU access. What is
511 uploaded is expected to be used only once by the GPU.
512 * ``PIPE_USAGE_STAGING``: Optimized for fast CPU access.
513
514
515 Methods
516 -------
517
518 XXX to-do
519
520 get_name
521 ^^^^^^^^
522
523 Returns an identifying name for the screen.
524
525 get_vendor
526 ^^^^^^^^^^
527
528 Returns the screen vendor.
529
530 get_device_vendor
531 ^^^^^^^^^^^^^^^^^
532
533 Returns the actual vendor of the device driving the screen
534 (as opposed to the driver vendor).
535
536 .. _get_param:
537
538 get_param
539 ^^^^^^^^^
540
541 Get an integer/boolean screen parameter.
542
543 **param** is one of the :ref:`PIPE_CAP` names.
544
545 .. _get_paramf:
546
547 get_paramf
548 ^^^^^^^^^^
549
550 Get a floating-point screen parameter.
551
552 **param** is one of the :ref:`PIPE_CAP` names.
553
554 context_create
555 ^^^^^^^^^^^^^^
556
557 Create a pipe_context.
558
559 **priv** is private data of the caller, which may be put to various
560 unspecified uses, typically to do with implementing swapbuffers
561 and/or front-buffer rendering.
562
563 is_format_supported
564 ^^^^^^^^^^^^^^^^^^^
565
566 Determine if a resource in the given format can be used in a specific manner.
567
568 **format** the resource format
569
570 **target** one of the PIPE_TEXTURE_x flags
571
572 **sample_count** the number of samples. 0 and 1 mean no multisampling,
573 the maximum allowed legal value is 32.
574
575 **bindings** is a bitmask of :ref:`PIPE_BIND` flags.
576
577 **geom_flags** is a bitmask of PIPE_TEXTURE_GEOM_x flags.
578
579 Returns TRUE if all usages can be satisfied.
580
581
582 can_create_resource
583 ^^^^^^^^^^^^^^^^^^^
584
585 Check if a resource can actually be created (but don't actually allocate any
586 memory). This is used to implement OpenGL's proxy textures. Typically, a
587 driver will simply check if the total size of the given resource is less than
588 some limit.
589
590 For PIPE_TEXTURE_CUBE, the pipe_resource::array_size field should be 6.
591
592
593 .. _resource_create:
594
595 resource_create
596 ^^^^^^^^^^^^^^^
597
598 Create a new resource from a template.
599 The following fields of the pipe_resource must be specified in the template:
600
601 **target** one of the pipe_texture_target enums.
602 Note that PIPE_BUFFER and PIPE_TEXTURE_X are not really fundamentally different.
603 Modern APIs allow using buffers as shader resources.
604
605 **format** one of the pipe_format enums.
606
607 **width0** the width of the base mip level of the texture or size of the buffer.
608
609 **height0** the height of the base mip level of the texture
610 (1 for 1D or 1D array textures).
611
612 **depth0** the depth of the base mip level of the texture
613 (1 for everything else).
614
615 **array_size** the array size for 1D and 2D array textures.
616 For cube maps this must be 6, for other textures 1.
617
618 **last_level** the last mip map level present.
619
620 **nr_samples** the nr of msaa samples. 0 (or 1) specifies a resource
621 which isn't multisampled.
622
623 **usage** one of the PIPE_USAGE flags.
624
625 **bind** bitmask of the PIPE_BIND flags.
626
627 **flags** bitmask of PIPE_RESOURCE_FLAG flags.
628
629
630
631 resource_destroy
632 ^^^^^^^^^^^^^^^^
633
634 Destroy a resource. A resource is destroyed if it has no more references.
635
636
637
638 get_timestamp
639 ^^^^^^^^^^^^^
640
641 Query a timestamp in nanoseconds. The returned value should match
642 PIPE_QUERY_TIMESTAMP. This function returns immediately and doesn't
643 wait for rendering to complete (which cannot be achieved with queries).
644
645
646
647 get_driver_query_info
648 ^^^^^^^^^^^^^^^^^^^^^
649
650 Return a driver-specific query. If the **info** parameter is NULL,
651 the number of available queries is returned. Otherwise, the driver
652 query at the specified **index** is returned in **info**.
653 The function returns non-zero on success.
654 The driver-specific query is described with the pipe_driver_query_info
655 structure.
656
657 get_driver_query_group_info
658 ^^^^^^^^^^^^^^^^^^^^^^^^^^^
659
660 Return a driver-specific query group. If the **info** parameter is NULL,
661 the number of available groups is returned. Otherwise, the driver
662 query group at the specified **index** is returned in **info**.
663 The function returns non-zero on success.
664 The driver-specific query group is described with the
665 pipe_driver_query_group_info structure.