etnaviv: implement emit_string_marker
[mesa.git] / src / gallium / drivers / etnaviv / etnaviv_screen.c
1 /*
2 * Copyright (c) 2012-2015 Etnaviv Project
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sub license,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the
12 * next paragraph) shall be included in all copies or substantial portions
13 * of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Wladimir J. van der Laan <laanwj@gmail.com>
25 * Christian Gmeiner <christian.gmeiner@gmail.com>
26 */
27
28 #include "etnaviv_screen.h"
29
30 #include "hw/common.xml.h"
31
32 #include "etnaviv_compiler.h"
33 #include "etnaviv_context.h"
34 #include "etnaviv_debug.h"
35 #include "etnaviv_fence.h"
36 #include "etnaviv_format.h"
37 #include "etnaviv_query.h"
38 #include "etnaviv_resource.h"
39 #include "etnaviv_translate.h"
40
41 #include "util/hash_table.h"
42 #include "util/os_time.h"
43 #include "util/u_math.h"
44 #include "util/u_memory.h"
45 #include "util/u_screen.h"
46 #include "util/u_string.h"
47
48 #include "state_tracker/drm_driver.h"
49
50 #include "drm-uapi/drm_fourcc.h"
51
52 #define ETNA_DRM_VERSION(major, minor) ((major) << 16 | (minor))
53 #define ETNA_DRM_VERSION_FENCE_FD ETNA_DRM_VERSION(1, 1)
54 #define ETNA_DRM_VERSION_PERFMON ETNA_DRM_VERSION(1, 2)
55
56 static const struct debug_named_value debug_options[] = {
57 {"dbg_msgs", ETNA_DBG_MSGS, "Print debug messages"},
58 {"frame_msgs", ETNA_DBG_FRAME_MSGS, "Print frame messages"},
59 {"resource_msgs", ETNA_DBG_RESOURCE_MSGS, "Print resource messages"},
60 {"compiler_msgs", ETNA_DBG_COMPILER_MSGS, "Print compiler messages"},
61 {"linker_msgs", ETNA_DBG_LINKER_MSGS, "Print linker messages"},
62 {"dump_shaders", ETNA_DBG_DUMP_SHADERS, "Dump shaders"},
63 {"no_ts", ETNA_DBG_NO_TS, "Disable TS"},
64 {"no_autodisable", ETNA_DBG_NO_AUTODISABLE, "Disable autodisable"},
65 {"no_supertile", ETNA_DBG_NO_SUPERTILE, "Disable supertiles"},
66 {"no_early_z", ETNA_DBG_NO_EARLY_Z, "Disable early z"},
67 {"cflush_all", ETNA_DBG_CFLUSH_ALL, "Flush every cache before state update"},
68 {"msaa2x", ETNA_DBG_MSAA_2X, "Force 2x msaa"},
69 {"msaa4x", ETNA_DBG_MSAA_4X, "Force 4x msaa"},
70 {"flush_all", ETNA_DBG_FLUSH_ALL, "Flush after every rendered primitive"},
71 {"zero", ETNA_DBG_ZERO, "Zero all resources after allocation"},
72 {"draw_stall", ETNA_DBG_DRAW_STALL, "Stall FE/PE after each rendered primitive"},
73 {"shaderdb", ETNA_DBG_SHADERDB, "Enable shaderdb output"},
74 {"no_singlebuffer",ETNA_DBG_NO_SINGLEBUF, "Disable single buffer feature"},
75 {"nir", ETNA_DBG_NIR, "use new NIR compiler"},
76 {"deqp", ETNA_DBG_DEQP, "Hacks to run dEQP GLES3 tests"}, /* needs MESA_GLES_VERSION_OVERRIDE=3.0 */
77 DEBUG_NAMED_VALUE_END
78 };
79
80 DEBUG_GET_ONCE_FLAGS_OPTION(etna_mesa_debug, "ETNA_MESA_DEBUG", debug_options, 0)
81 int etna_mesa_debug = 0;
82
83 static void
84 etna_screen_destroy(struct pipe_screen *pscreen)
85 {
86 struct etna_screen *screen = etna_screen(pscreen);
87
88 if (screen->perfmon)
89 etna_perfmon_del(screen->perfmon);
90
91 if (screen->pipe)
92 etna_pipe_del(screen->pipe);
93
94 if (screen->gpu)
95 etna_gpu_del(screen->gpu);
96
97 if (screen->ro)
98 FREE(screen->ro);
99
100 if (screen->dev)
101 etna_device_del(screen->dev);
102
103 FREE(screen);
104 }
105
106 static const char *
107 etna_screen_get_name(struct pipe_screen *pscreen)
108 {
109 struct etna_screen *priv = etna_screen(pscreen);
110 static char buffer[128];
111
112 snprintf(buffer, sizeof(buffer), "Vivante GC%x rev %04x", priv->model,
113 priv->revision);
114
115 return buffer;
116 }
117
118 static const char *
119 etna_screen_get_vendor(struct pipe_screen *pscreen)
120 {
121 return "etnaviv";
122 }
123
124 static const char *
125 etna_screen_get_device_vendor(struct pipe_screen *pscreen)
126 {
127 return "Vivante";
128 }
129
130 static int
131 etna_screen_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
132 {
133 struct etna_screen *screen = etna_screen(pscreen);
134
135 switch (param) {
136 /* Supported features (boolean caps). */
137 case PIPE_CAP_ANISOTROPIC_FILTER:
138 case PIPE_CAP_POINT_SPRITE:
139 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
140 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
141 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
142 case PIPE_CAP_FRAGMENT_SHADER_TEXTURE_LOD:
143 case PIPE_CAP_FRAGMENT_SHADER_DERIVATIVES:
144 case PIPE_CAP_VERTEX_SHADER_SATURATE:
145 case PIPE_CAP_TEXTURE_BARRIER:
146 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
147 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
148 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
149 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
150 case PIPE_CAP_TGSI_TEXCOORD:
151 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
152 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
153 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
154 case PIPE_CAP_STRING_MARKER:
155 return 1;
156 case PIPE_CAP_NATIVE_FENCE_FD:
157 return screen->drm_version >= ETNA_DRM_VERSION_FENCE_FD;
158 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
159 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL: /* note: not integer */
160 return DBG_ENABLED(ETNA_DBG_NIR);
161 case PIPE_CAP_TGSI_FS_POINT_IS_SYSVAL:
162 return 0;
163
164 /* Memory */
165 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
166 return 256;
167 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
168 return 4; /* XXX could easily be supported */
169
170 case PIPE_CAP_NPOT_TEXTURES:
171 return true; /* VIV_FEATURE(priv->dev, chipMinorFeatures1,
172 NON_POWER_OF_TWO); */
173
174 case PIPE_CAP_TEXTURE_SWIZZLE:
175 case PIPE_CAP_PRIMITIVE_RESTART:
176 return VIV_FEATURE(screen, chipMinorFeatures1, HALTI0);
177
178 /* Unsupported features. */
179 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
180 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY:
181 case PIPE_CAP_ALLOW_MAPPED_BUFFERS_DURING_EXECUTION:
182 return 0;
183
184 /* Stream output. */
185 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
186 return DBG_ENABLED(ETNA_DBG_DEQP) ? 4 : 0;
187 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
188 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
189 return 0;
190
191 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
192 return 128;
193 case PIPE_CAP_MAX_VERTEX_ELEMENT_SRC_OFFSET:
194 return 255;
195 case PIPE_CAP_MAX_VERTEX_BUFFERS:
196 return screen->specs.stream_count;
197 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
198 return VIV_FEATURE(screen, chipMinorFeatures4, HALTI2);
199
200
201 /* Texturing. */
202 case PIPE_CAP_TEXTURE_SHADOW_MAP:
203 return DBG_ENABLED(ETNA_DBG_NIR) && screen->specs.halti >= 2;
204 case PIPE_CAP_MAX_TEXTURE_2D_SIZE:
205 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS: /* TODO: verify */
206 return screen->specs.max_texture_size;
207 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
208 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
209 {
210 int log2_max_tex_size = util_last_bit(screen->specs.max_texture_size);
211 assert(log2_max_tex_size > 0);
212 return log2_max_tex_size;
213 }
214
215 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
216 case PIPE_CAP_MIN_TEXEL_OFFSET:
217 return -8;
218 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
219 case PIPE_CAP_MAX_TEXEL_OFFSET:
220 return 7;
221 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
222 return VIV_FEATURE(screen, chipMinorFeatures2, SEAMLESS_CUBE_MAP);
223
224 /* Timer queries. */
225 case PIPE_CAP_OCCLUSION_QUERY:
226 return VIV_FEATURE(screen, chipMinorFeatures1, HALTI0);
227 case PIPE_CAP_QUERY_TIMESTAMP:
228 return 1;
229
230 /* Preferences */
231 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
232 return 0;
233 case PIPE_CAP_MAX_TEXTURE_UPLOAD_MEMORY_BUDGET: {
234 /* etnaviv is being run on systems as small as 256MB total RAM so
235 * we need to provide a sane value for such a device. Limit the
236 * memory budget to min(~3% of pyhiscal memory, 64MB).
237 *
238 * a simple divison by 32 provides the numbers we want.
239 * 256MB / 32 = 8MB
240 * 2048MB / 32 = 64MB
241 */
242 uint64_t system_memory;
243
244 if (!os_get_total_physical_memory(&system_memory))
245 system_memory = 4096 << 20;
246
247 return MIN2(system_memory / 32, 64 * 1024 * 1024);
248 }
249
250 case PIPE_CAP_MAX_VARYINGS:
251 return screen->specs.max_varyings;
252
253 case PIPE_CAP_PCI_GROUP:
254 case PIPE_CAP_PCI_BUS:
255 case PIPE_CAP_PCI_DEVICE:
256 case PIPE_CAP_PCI_FUNCTION:
257 return 0;
258 case PIPE_CAP_ACCELERATED:
259 return 1;
260 case PIPE_CAP_VIDEO_MEMORY:
261 return 0;
262 case PIPE_CAP_UMA:
263 return 1;
264 default:
265 return u_pipe_screen_get_param_defaults(pscreen, param);
266 }
267 }
268
269 static float
270 etna_screen_get_paramf(struct pipe_screen *pscreen, enum pipe_capf param)
271 {
272 struct etna_screen *screen = etna_screen(pscreen);
273
274 switch (param) {
275 case PIPE_CAPF_MAX_LINE_WIDTH:
276 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
277 case PIPE_CAPF_MAX_POINT_WIDTH:
278 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
279 return 8192.0f;
280 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
281 return 16.0f;
282 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
283 return util_last_bit(screen->specs.max_texture_size);
284 case PIPE_CAPF_MIN_CONSERVATIVE_RASTER_DILATE:
285 case PIPE_CAPF_MAX_CONSERVATIVE_RASTER_DILATE:
286 case PIPE_CAPF_CONSERVATIVE_RASTER_DILATE_GRANULARITY:
287 return 0.0f;
288 }
289
290 debug_printf("unknown paramf %d", param);
291 return 0;
292 }
293
294 static int
295 etna_screen_get_shader_param(struct pipe_screen *pscreen,
296 enum pipe_shader_type shader,
297 enum pipe_shader_cap param)
298 {
299 struct etna_screen *screen = etna_screen(pscreen);
300 bool ubo_enable = screen->specs.halti >= 2 && DBG_ENABLED(ETNA_DBG_NIR);
301
302 if (DBG_ENABLED(ETNA_DBG_DEQP))
303 ubo_enable = true;
304
305 switch (shader) {
306 case PIPE_SHADER_FRAGMENT:
307 case PIPE_SHADER_VERTEX:
308 break;
309 case PIPE_SHADER_COMPUTE:
310 case PIPE_SHADER_GEOMETRY:
311 case PIPE_SHADER_TESS_CTRL:
312 case PIPE_SHADER_TESS_EVAL:
313 return 0;
314 default:
315 DBG("unknown shader type %d", shader);
316 return 0;
317 }
318
319 switch (param) {
320 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
321 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
322 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
323 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
324 return ETNA_MAX_TOKENS;
325 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
326 return ETNA_MAX_DEPTH; /* XXX */
327 case PIPE_SHADER_CAP_MAX_INPUTS:
328 /* Maximum number of inputs for the vertex shader is the number
329 * of vertex elements - each element defines one vertex shader
330 * input register. For the fragment shader, this is the number
331 * of varyings. */
332 return shader == PIPE_SHADER_FRAGMENT ? screen->specs.max_varyings
333 : screen->specs.vertex_max_elements;
334 case PIPE_SHADER_CAP_MAX_OUTPUTS:
335 return 16; /* see VIVS_VS_OUTPUT */
336 case PIPE_SHADER_CAP_MAX_TEMPS:
337 return 64; /* Max native temporaries. */
338 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
339 return ubo_enable ? ETNA_MAX_CONST_BUF : 1;
340 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
341 return 1;
342 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
343 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
344 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
345 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
346 return 1;
347 case PIPE_SHADER_CAP_SUBROUTINES:
348 return 0;
349 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
350 return VIV_FEATURE(screen, chipMinorFeatures0, HAS_SQRT_TRIG);
351 case PIPE_SHADER_CAP_INT64_ATOMICS:
352 case PIPE_SHADER_CAP_FP16:
353 return 0;
354 case PIPE_SHADER_CAP_INTEGERS:
355 return DBG_ENABLED(ETNA_DBG_NIR) && screen->specs.halti >= 2;
356 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
357 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
358 return shader == PIPE_SHADER_FRAGMENT
359 ? screen->specs.fragment_sampler_count
360 : screen->specs.vertex_sampler_count;
361 case PIPE_SHADER_CAP_PREFERRED_IR:
362 return DBG_ENABLED(ETNA_DBG_NIR) ? PIPE_SHADER_IR_NIR : PIPE_SHADER_IR_TGSI;
363 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
364 if (ubo_enable)
365 return 16384; /* 16384 so state tracker enables UBOs */
366 return shader == PIPE_SHADER_FRAGMENT
367 ? screen->specs.max_ps_uniforms * sizeof(float[4])
368 : screen->specs.max_vs_uniforms * sizeof(float[4]);
369 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
370 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
371 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
372 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
373 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
374 return false;
375 case PIPE_SHADER_CAP_SUPPORTED_IRS:
376 return 0;
377 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
378 return 32;
379 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
380 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
381 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
382 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
383 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
384 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
385 return 0;
386 }
387
388 debug_printf("unknown shader param %d", param);
389 return 0;
390 }
391
392 static uint64_t
393 etna_screen_get_timestamp(struct pipe_screen *pscreen)
394 {
395 return os_time_get_nano();
396 }
397
398 static bool
399 gpu_supports_texture_target(struct etna_screen *screen,
400 enum pipe_texture_target target)
401 {
402 if (target == PIPE_TEXTURE_CUBE_ARRAY)
403 return false;
404
405 /* pre-halti has no array/3D */
406 if (screen->specs.halti < 0 &&
407 (target == PIPE_TEXTURE_1D_ARRAY ||
408 target == PIPE_TEXTURE_2D_ARRAY ||
409 target == PIPE_TEXTURE_3D))
410 return false;
411
412 return true;
413 }
414
415 static bool
416 gpu_supports_texture_format(struct etna_screen *screen, uint32_t fmt,
417 enum pipe_format format)
418 {
419 bool supported = true;
420
421 if (fmt == TEXTURE_FORMAT_ETC1)
422 supported = VIV_FEATURE(screen, chipFeatures, ETC1_TEXTURE_COMPRESSION);
423
424 if (fmt >= TEXTURE_FORMAT_DXT1 && fmt <= TEXTURE_FORMAT_DXT4_DXT5)
425 supported = VIV_FEATURE(screen, chipFeatures, DXT_TEXTURE_COMPRESSION);
426
427 if (util_format_is_srgb(format))
428 supported = VIV_FEATURE(screen, chipMinorFeatures1, HALTI0);
429
430 if (fmt & EXT_FORMAT)
431 supported = VIV_FEATURE(screen, chipMinorFeatures1, HALTI0);
432
433 if (fmt & ASTC_FORMAT) {
434 supported = screen->specs.tex_astc;
435 }
436
437 if (util_format_is_snorm(format))
438 supported = VIV_FEATURE(screen, chipMinorFeatures2, HALTI1);
439
440 if (format != PIPE_FORMAT_S8_UINT_Z24_UNORM &&
441 (util_format_is_pure_integer(format) || util_format_is_float(format)))
442 supported = VIV_FEATURE(screen, chipMinorFeatures4, HALTI2);
443
444
445 if (!supported)
446 return false;
447
448 if (texture_format_needs_swiz(format))
449 return VIV_FEATURE(screen, chipMinorFeatures1, HALTI0);
450
451 return true;
452 }
453
454 static bool
455 gpu_supports_render_format(struct etna_screen *screen, enum pipe_format format,
456 unsigned sample_count)
457 {
458 const uint32_t fmt = translate_pe_format(format);
459
460 if (fmt == ETNA_NO_MATCH)
461 return false;
462
463 /* Validate MSAA; number of samples must be allowed, and render target
464 * must have MSAA'able format. */
465 if (sample_count > 1) {
466 if (!VIV_FEATURE(screen, chipFeatures, MSAA))
467 return false;
468 if (!translate_samples_to_xyscale(sample_count, NULL, NULL))
469 return false;
470 if (translate_ts_format(format) == ETNA_NO_MATCH)
471 return false;
472 }
473
474 if (format == PIPE_FORMAT_R8_UNORM)
475 return VIV_FEATURE(screen, chipMinorFeatures5, HALTI5);
476
477 /* figure out 8bpp RS clear to enable these formats */
478 if (format == PIPE_FORMAT_R8_SINT || format == PIPE_FORMAT_R8_UINT)
479 return VIV_FEATURE(screen, chipMinorFeatures5, HALTI5);
480
481 if (util_format_is_srgb(format))
482 return VIV_FEATURE(screen, chipMinorFeatures5, HALTI3);
483
484 if (util_format_is_pure_integer(format) || util_format_is_float(format))
485 return VIV_FEATURE(screen, chipMinorFeatures4, HALTI2);
486
487 if (format == PIPE_FORMAT_R8G8_UNORM)
488 return VIV_FEATURE(screen, chipMinorFeatures4, HALTI2);
489
490 /* any other extended format is HALTI0 (only R10G10B10A2?) */
491 if (fmt >= PE_FORMAT_R16F)
492 return VIV_FEATURE(screen, chipMinorFeatures1, HALTI0);
493
494 return true;
495 }
496
497 static bool
498 gpu_supports_vertex_format(struct etna_screen *screen, enum pipe_format format)
499 {
500 if (translate_vertex_format_type(format) == ETNA_NO_MATCH)
501 return false;
502
503 if (util_format_is_pure_integer(format))
504 return VIV_FEATURE(screen, chipMinorFeatures4, HALTI2);
505
506 return true;
507 }
508
509 static bool
510 etna_screen_is_format_supported(struct pipe_screen *pscreen,
511 enum pipe_format format,
512 enum pipe_texture_target target,
513 unsigned sample_count,
514 unsigned storage_sample_count,
515 unsigned usage)
516 {
517 struct etna_screen *screen = etna_screen(pscreen);
518 unsigned allowed = 0;
519
520 if (!gpu_supports_texture_target(screen, target))
521 return false;
522
523 if (MAX2(1, sample_count) != MAX2(1, storage_sample_count))
524 return false;
525
526 if (usage & PIPE_BIND_RENDER_TARGET) {
527 if (gpu_supports_render_format(screen, format, sample_count))
528 allowed |= PIPE_BIND_RENDER_TARGET;
529 }
530
531 if (usage & PIPE_BIND_DEPTH_STENCIL) {
532 if (translate_depth_format(format) != ETNA_NO_MATCH)
533 allowed |= PIPE_BIND_DEPTH_STENCIL;
534 }
535
536 if (usage & PIPE_BIND_SAMPLER_VIEW) {
537 uint32_t fmt = translate_texture_format(format);
538
539 if (!gpu_supports_texture_format(screen, fmt, format))
540 fmt = ETNA_NO_MATCH;
541
542 if (sample_count < 2 && fmt != ETNA_NO_MATCH)
543 allowed |= PIPE_BIND_SAMPLER_VIEW;
544 }
545
546 if (usage & PIPE_BIND_VERTEX_BUFFER) {
547 if (gpu_supports_vertex_format(screen, format))
548 allowed |= PIPE_BIND_VERTEX_BUFFER;
549 }
550
551 if (usage & PIPE_BIND_INDEX_BUFFER) {
552 /* must be supported index format */
553 if (format == PIPE_FORMAT_I8_UINT || format == PIPE_FORMAT_I16_UINT ||
554 (format == PIPE_FORMAT_I32_UINT &&
555 VIV_FEATURE(screen, chipFeatures, 32_BIT_INDICES))) {
556 allowed |= PIPE_BIND_INDEX_BUFFER;
557 }
558 }
559
560 /* Always allowed */
561 allowed |=
562 usage & (PIPE_BIND_DISPLAY_TARGET | PIPE_BIND_SCANOUT | PIPE_BIND_SHARED);
563
564 if (usage != allowed) {
565 DBG("not supported: format=%s, target=%d, sample_count=%d, "
566 "usage=%x, allowed=%x",
567 util_format_name(format), target, sample_count, usage, allowed);
568 }
569
570 return usage == allowed;
571 }
572
573 const uint64_t supported_modifiers[] = {
574 DRM_FORMAT_MOD_LINEAR,
575 DRM_FORMAT_MOD_VIVANTE_TILED,
576 DRM_FORMAT_MOD_VIVANTE_SUPER_TILED,
577 DRM_FORMAT_MOD_VIVANTE_SPLIT_TILED,
578 DRM_FORMAT_MOD_VIVANTE_SPLIT_SUPER_TILED,
579 };
580
581 static void
582 etna_screen_query_dmabuf_modifiers(struct pipe_screen *pscreen,
583 enum pipe_format format, int max,
584 uint64_t *modifiers,
585 unsigned int *external_only, int *count)
586 {
587 struct etna_screen *screen = etna_screen(pscreen);
588 int i, num_modifiers = 0;
589
590 if (max > ARRAY_SIZE(supported_modifiers))
591 max = ARRAY_SIZE(supported_modifiers);
592
593 if (!max) {
594 modifiers = NULL;
595 max = ARRAY_SIZE(supported_modifiers);
596 }
597
598 for (i = 0; num_modifiers < max; i++) {
599 /* don't advertise split tiled formats on single pipe/buffer GPUs */
600 if ((screen->specs.pixel_pipes == 1 || screen->specs.single_buffer) &&
601 i >= 3)
602 break;
603
604 if (modifiers)
605 modifiers[num_modifiers] = supported_modifiers[i];
606 if (external_only)
607 external_only[num_modifiers] = util_format_is_yuv(format) ? 1 : 0;
608 num_modifiers++;
609 }
610
611 *count = num_modifiers;
612 }
613
614 static void
615 etna_determine_uniform_limits(struct etna_screen *screen)
616 {
617 /* values for the non unified case are taken from
618 * gcmCONFIGUREUNIFORMS in the Vivante kernel driver file
619 * drivers/mxc/gpu-viv/hal/kernel/inc/gc_hal_base.h.
620 */
621 if (screen->model == chipModel_GC2000 &&
622 (screen->revision == 0x5118 || screen->revision == 0x5140)) {
623 screen->specs.max_vs_uniforms = 256;
624 screen->specs.max_ps_uniforms = 64;
625 } else if (screen->specs.num_constants == 320) {
626 screen->specs.max_vs_uniforms = 256;
627 screen->specs.max_ps_uniforms = 64;
628 } else if (screen->specs.num_constants > 256 &&
629 screen->model == chipModel_GC1000) {
630 /* All GC1000 series chips can only support 64 uniforms for ps on non-unified const mode. */
631 screen->specs.max_vs_uniforms = 256;
632 screen->specs.max_ps_uniforms = 64;
633 } else if (screen->specs.num_constants > 256) {
634 screen->specs.max_vs_uniforms = 256;
635 screen->specs.max_ps_uniforms = 256;
636 } else if (screen->specs.num_constants == 256) {
637 screen->specs.max_vs_uniforms = 256;
638 screen->specs.max_ps_uniforms = 256;
639 } else {
640 screen->specs.max_vs_uniforms = 168;
641 screen->specs.max_ps_uniforms = 64;
642 }
643 }
644
645 static bool
646 etna_get_specs(struct etna_screen *screen)
647 {
648 uint64_t val;
649 uint32_t instruction_count;
650
651 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_INSTRUCTION_COUNT, &val)) {
652 DBG("could not get ETNA_GPU_INSTRUCTION_COUNT");
653 goto fail;
654 }
655 instruction_count = val;
656
657 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_VERTEX_OUTPUT_BUFFER_SIZE,
658 &val)) {
659 DBG("could not get ETNA_GPU_VERTEX_OUTPUT_BUFFER_SIZE");
660 goto fail;
661 }
662 screen->specs.vertex_output_buffer_size = val;
663
664 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_VERTEX_CACHE_SIZE, &val)) {
665 DBG("could not get ETNA_GPU_VERTEX_CACHE_SIZE");
666 goto fail;
667 }
668 screen->specs.vertex_cache_size = val;
669
670 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_SHADER_CORE_COUNT, &val)) {
671 DBG("could not get ETNA_GPU_SHADER_CORE_COUNT");
672 goto fail;
673 }
674 screen->specs.shader_core_count = val;
675
676 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_STREAM_COUNT, &val)) {
677 DBG("could not get ETNA_GPU_STREAM_COUNT");
678 goto fail;
679 }
680 screen->specs.stream_count = val;
681
682 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_REGISTER_MAX, &val)) {
683 DBG("could not get ETNA_GPU_REGISTER_MAX");
684 goto fail;
685 }
686 screen->specs.max_registers = val;
687
688 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_PIXEL_PIPES, &val)) {
689 DBG("could not get ETNA_GPU_PIXEL_PIPES");
690 goto fail;
691 }
692 screen->specs.pixel_pipes = val;
693
694 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_NUM_CONSTANTS, &val)) {
695 DBG("could not get %s", "ETNA_GPU_NUM_CONSTANTS");
696 goto fail;
697 }
698 if (val == 0) {
699 fprintf(stderr, "Warning: zero num constants (update kernel?)\n");
700 val = 168;
701 }
702 screen->specs.num_constants = val;
703
704 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_NUM_VARYINGS, &val)) {
705 DBG("could not get ETNA_GPU_NUM_VARYINGS");
706 goto fail;
707 }
708 screen->specs.max_varyings = MAX2(val, ETNA_NUM_VARYINGS);
709
710 /* Figure out gross GPU architecture. See rnndb/common.xml for a specific
711 * description of the differences. */
712 if (VIV_FEATURE(screen, chipMinorFeatures5, HALTI5))
713 screen->specs.halti = 5; /* New GC7000/GC8x00 */
714 else if (VIV_FEATURE(screen, chipMinorFeatures5, HALTI4))
715 screen->specs.halti = 4; /* Old GC7000/GC7400 */
716 else if (VIV_FEATURE(screen, chipMinorFeatures5, HALTI3))
717 screen->specs.halti = 3; /* None? */
718 else if (VIV_FEATURE(screen, chipMinorFeatures4, HALTI2))
719 screen->specs.halti = 2; /* GC2500/GC3000/GC5000/GC6400 */
720 else if (VIV_FEATURE(screen, chipMinorFeatures2, HALTI1))
721 screen->specs.halti = 1; /* GC900/GC4000/GC7000UL */
722 else if (VIV_FEATURE(screen, chipMinorFeatures1, HALTI0))
723 screen->specs.halti = 0; /* GC880/GC2000/GC7000TM */
724 else
725 screen->specs.halti = -1; /* GC7000nanolite / pre-GC2000 except GC880 */
726 if (screen->specs.halti >= 0)
727 DBG("etnaviv: GPU arch: HALTI%d", screen->specs.halti);
728 else
729 DBG("etnaviv: GPU arch: pre-HALTI");
730
731 screen->specs.can_supertile =
732 VIV_FEATURE(screen, chipMinorFeatures0, SUPER_TILED);
733 screen->specs.bits_per_tile =
734 VIV_FEATURE(screen, chipMinorFeatures0, 2BITPERTILE) ? 2 : 4;
735 screen->specs.ts_clear_value =
736 VIV_FEATURE(screen, chipMinorFeatures5, BLT_ENGINE) ? 0xffffffff :
737 VIV_FEATURE(screen, chipMinorFeatures0, 2BITPERTILE) ? 0x55555555 :
738 0x11111111;
739
740
741 /* vertex and fragment samplers live in one address space */
742 screen->specs.vertex_sampler_offset = 8;
743 screen->specs.fragment_sampler_count = 8;
744 screen->specs.vertex_sampler_count = 4;
745
746 if (screen->model == 0x400)
747 screen->specs.vertex_sampler_count = 0;
748
749 screen->specs.vs_need_z_div =
750 screen->model < 0x1000 && screen->model != 0x880;
751 screen->specs.has_sin_cos_sqrt =
752 VIV_FEATURE(screen, chipMinorFeatures0, HAS_SQRT_TRIG);
753 screen->specs.has_sign_floor_ceil =
754 VIV_FEATURE(screen, chipMinorFeatures0, HAS_SIGN_FLOOR_CEIL);
755 screen->specs.has_shader_range_registers =
756 screen->model >= 0x1000 || screen->model == 0x880;
757 screen->specs.npot_tex_any_wrap =
758 VIV_FEATURE(screen, chipMinorFeatures1, NON_POWER_OF_TWO);
759 screen->specs.has_new_transcendentals =
760 VIV_FEATURE(screen, chipMinorFeatures3, HAS_FAST_TRANSCENDENTALS);
761 screen->specs.has_halti2_instructions =
762 VIV_FEATURE(screen, chipMinorFeatures4, HALTI2);
763 screen->specs.v4_compression =
764 VIV_FEATURE(screen, chipMinorFeatures6, V4_COMPRESSION);
765
766 if (screen->specs.halti >= 5) {
767 /* GC7000 - this core must load shaders from memory. */
768 screen->specs.vs_offset = 0;
769 screen->specs.ps_offset = 0;
770 screen->specs.max_instructions = 0; /* Do not program shaders manually */
771 screen->specs.has_icache = true;
772 } else if (VIV_FEATURE(screen, chipMinorFeatures3, INSTRUCTION_CACHE)) {
773 /* GC3000 - this core is capable of loading shaders from
774 * memory. It can also run shaders from registers, as a fallback, but
775 * "max_instructions" does not have the correct value. It has place for
776 * 2*256 instructions just like GC2000, but the offsets are slightly
777 * different.
778 */
779 screen->specs.vs_offset = 0xC000;
780 /* State 08000-0C000 mirrors 0C000-0E000, and the Vivante driver uses
781 * this mirror for writing PS instructions, probably safest to do the
782 * same.
783 */
784 screen->specs.ps_offset = 0x8000 + 0x1000;
785 screen->specs.max_instructions = 256; /* maximum number instructions for non-icache use */
786 screen->specs.has_icache = true;
787 } else {
788 if (instruction_count > 256) { /* unified instruction memory? */
789 screen->specs.vs_offset = 0xC000;
790 screen->specs.ps_offset = 0xD000; /* like vivante driver */
791 screen->specs.max_instructions = 256;
792 } else {
793 screen->specs.vs_offset = 0x4000;
794 screen->specs.ps_offset = 0x6000;
795 screen->specs.max_instructions = instruction_count / 2;
796 }
797 screen->specs.has_icache = false;
798 }
799
800 if (VIV_FEATURE(screen, chipMinorFeatures1, HALTI0)) {
801 screen->specs.vertex_max_elements = 16;
802 } else {
803 /* Etna_viv documentation seems confused over the correct value
804 * here so choose the lower to be safe: HALTI0 says 16 i.s.o.
805 * 10, but VERTEX_ELEMENT_CONFIG register says 16 i.s.o. 12. */
806 screen->specs.vertex_max_elements = 10;
807 }
808
809 etna_determine_uniform_limits(screen);
810
811 if (screen->specs.halti >= 5) {
812 screen->specs.has_unified_uniforms = true;
813 screen->specs.vs_uniforms_offset = VIVS_SH_HALTI5_UNIFORMS_MIRROR(0);
814 screen->specs.ps_uniforms_offset = VIVS_SH_HALTI5_UNIFORMS(screen->specs.max_vs_uniforms*4);
815 } else if (screen->specs.halti >= 1) {
816 /* unified uniform memory on GC3000 - HALTI1 feature bit is just a guess
817 */
818 screen->specs.has_unified_uniforms = true;
819 screen->specs.vs_uniforms_offset = VIVS_SH_UNIFORMS(0);
820 /* hardcode PS uniforms to start after end of VS uniforms -
821 * for more flexibility this offset could be variable based on the
822 * shader.
823 */
824 screen->specs.ps_uniforms_offset = VIVS_SH_UNIFORMS(screen->specs.max_vs_uniforms*4);
825 } else {
826 screen->specs.has_unified_uniforms = false;
827 screen->specs.vs_uniforms_offset = VIVS_VS_UNIFORMS(0);
828 screen->specs.ps_uniforms_offset = VIVS_PS_UNIFORMS(0);
829 }
830
831 screen->specs.max_texture_size =
832 VIV_FEATURE(screen, chipMinorFeatures0, TEXTURE_8K) ? 8192 : 2048;
833 screen->specs.max_rendertarget_size =
834 VIV_FEATURE(screen, chipMinorFeatures0, RENDERTARGET_8K) ? 8192 : 2048;
835
836 screen->specs.single_buffer = VIV_FEATURE(screen, chipMinorFeatures4, SINGLE_BUFFER);
837 if (screen->specs.single_buffer)
838 DBG("etnaviv: Single buffer mode enabled with %d pixel pipes", screen->specs.pixel_pipes);
839
840 screen->specs.tex_astc = VIV_FEATURE(screen, chipMinorFeatures4, TEXTURE_ASTC) &&
841 !VIV_FEATURE(screen, chipMinorFeatures6, NO_ASTC);
842
843 screen->specs.use_blt = VIV_FEATURE(screen, chipMinorFeatures5, BLT_ENGINE);
844
845 return true;
846
847 fail:
848 return false;
849 }
850
851 struct etna_bo *
852 etna_screen_bo_from_handle(struct pipe_screen *pscreen,
853 struct winsys_handle *whandle, unsigned *out_stride)
854 {
855 struct etna_screen *screen = etna_screen(pscreen);
856 struct etna_bo *bo;
857
858 if (whandle->type == WINSYS_HANDLE_TYPE_SHARED) {
859 bo = etna_bo_from_name(screen->dev, whandle->handle);
860 } else if (whandle->type == WINSYS_HANDLE_TYPE_FD) {
861 bo = etna_bo_from_dmabuf(screen->dev, whandle->handle);
862 } else {
863 DBG("Attempt to import unsupported handle type %d", whandle->type);
864 return NULL;
865 }
866
867 if (!bo) {
868 DBG("ref name 0x%08x failed", whandle->handle);
869 return NULL;
870 }
871
872 *out_stride = whandle->stride;
873
874 return bo;
875 }
876
877 static const void *
878 etna_get_compiler_options(struct pipe_screen *pscreen,
879 enum pipe_shader_ir ir, unsigned shader)
880 {
881 return &etna_screen(pscreen)->options;
882 }
883
884 struct pipe_screen *
885 etna_screen_create(struct etna_device *dev, struct etna_gpu *gpu,
886 struct renderonly *ro)
887 {
888 struct etna_screen *screen = CALLOC_STRUCT(etna_screen);
889 struct pipe_screen *pscreen;
890 drmVersionPtr version;
891 uint64_t val;
892
893 if (!screen)
894 return NULL;
895
896 pscreen = &screen->base;
897 screen->dev = dev;
898 screen->gpu = gpu;
899 screen->ro = renderonly_dup(ro);
900 screen->refcnt = 1;
901
902 if (!screen->ro) {
903 DBG("could not create renderonly object");
904 goto fail;
905 }
906
907 version = drmGetVersion(screen->ro->gpu_fd);
908 screen->drm_version = ETNA_DRM_VERSION(version->version_major,
909 version->version_minor);
910 drmFreeVersion(version);
911
912 etna_mesa_debug = debug_get_option_etna_mesa_debug();
913
914 /* Disable autodisable for correct rendering with TS */
915 etna_mesa_debug |= ETNA_DBG_NO_AUTODISABLE;
916
917 screen->pipe = etna_pipe_new(gpu, ETNA_PIPE_3D);
918 if (!screen->pipe) {
919 DBG("could not create 3d pipe");
920 goto fail;
921 }
922
923 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_MODEL, &val)) {
924 DBG("could not get ETNA_GPU_MODEL");
925 goto fail;
926 }
927 screen->model = val;
928
929 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_REVISION, &val)) {
930 DBG("could not get ETNA_GPU_REVISION");
931 goto fail;
932 }
933 screen->revision = val;
934
935 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_0, &val)) {
936 DBG("could not get ETNA_GPU_FEATURES_0");
937 goto fail;
938 }
939 screen->features[0] = val;
940
941 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_1, &val)) {
942 DBG("could not get ETNA_GPU_FEATURES_1");
943 goto fail;
944 }
945 screen->features[1] = val;
946
947 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_2, &val)) {
948 DBG("could not get ETNA_GPU_FEATURES_2");
949 goto fail;
950 }
951 screen->features[2] = val;
952
953 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_3, &val)) {
954 DBG("could not get ETNA_GPU_FEATURES_3");
955 goto fail;
956 }
957 screen->features[3] = val;
958
959 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_4, &val)) {
960 DBG("could not get ETNA_GPU_FEATURES_4");
961 goto fail;
962 }
963 screen->features[4] = val;
964
965 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_5, &val)) {
966 DBG("could not get ETNA_GPU_FEATURES_5");
967 goto fail;
968 }
969 screen->features[5] = val;
970
971 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_6, &val)) {
972 DBG("could not get ETNA_GPU_FEATURES_6");
973 goto fail;
974 }
975 screen->features[6] = val;
976
977 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_7, &val)) {
978 DBG("could not get ETNA_GPU_FEATURES_7");
979 goto fail;
980 }
981 screen->features[7] = val;
982
983 if (!etna_get_specs(screen))
984 goto fail;
985
986 if (screen->specs.halti >= 5 && !etnaviv_device_softpin_capable(dev)) {
987 DBG("halti5 requires softpin");
988 goto fail;
989 }
990
991 screen->options = (nir_shader_compiler_options) {
992 .lower_fpow = true,
993 .lower_sub = true,
994 .lower_ftrunc = true,
995 .fuse_ffma = true,
996 .lower_bitops = true,
997 .lower_all_io_to_temps = true,
998 .vertex_id_zero_based = true,
999 .lower_flrp32 = true,
1000 .lower_fmod = true,
1001 .lower_vector_cmp = true,
1002 .lower_fdph = true,
1003 .lower_fdiv = true, /* !screen->specs.has_new_transcendentals */
1004 .lower_fsign = !screen->specs.has_sign_floor_ceil,
1005 .lower_ffloor = !screen->specs.has_sign_floor_ceil,
1006 .lower_fceil = !screen->specs.has_sign_floor_ceil,
1007 .lower_fsqrt = !screen->specs.has_sin_cos_sqrt,
1008 .lower_sincos = !screen->specs.has_sin_cos_sqrt,
1009 };
1010
1011 /* apply debug options that disable individual features */
1012 if (DBG_ENABLED(ETNA_DBG_NO_EARLY_Z))
1013 screen->features[viv_chipFeatures] |= chipFeatures_NO_EARLY_Z;
1014 if (DBG_ENABLED(ETNA_DBG_NO_TS))
1015 screen->features[viv_chipFeatures] &= ~chipFeatures_FAST_CLEAR;
1016 if (DBG_ENABLED(ETNA_DBG_NO_AUTODISABLE))
1017 screen->features[viv_chipMinorFeatures1] &= ~chipMinorFeatures1_AUTO_DISABLE;
1018 if (DBG_ENABLED(ETNA_DBG_NO_SUPERTILE))
1019 screen->specs.can_supertile = 0;
1020 if (DBG_ENABLED(ETNA_DBG_NO_SINGLEBUF))
1021 screen->specs.single_buffer = 0;
1022
1023 pscreen->destroy = etna_screen_destroy;
1024 pscreen->get_param = etna_screen_get_param;
1025 pscreen->get_paramf = etna_screen_get_paramf;
1026 pscreen->get_shader_param = etna_screen_get_shader_param;
1027 pscreen->get_compiler_options = etna_get_compiler_options;
1028
1029 pscreen->get_name = etna_screen_get_name;
1030 pscreen->get_vendor = etna_screen_get_vendor;
1031 pscreen->get_device_vendor = etna_screen_get_device_vendor;
1032
1033 pscreen->get_timestamp = etna_screen_get_timestamp;
1034 pscreen->context_create = etna_context_create;
1035 pscreen->is_format_supported = etna_screen_is_format_supported;
1036 pscreen->query_dmabuf_modifiers = etna_screen_query_dmabuf_modifiers;
1037
1038 etna_fence_screen_init(pscreen);
1039 etna_query_screen_init(pscreen);
1040 etna_resource_screen_init(pscreen);
1041
1042 util_dynarray_init(&screen->supported_pm_queries, NULL);
1043 slab_create_parent(&screen->transfer_pool, sizeof(struct etna_transfer), 16);
1044
1045 if (screen->drm_version >= ETNA_DRM_VERSION_PERFMON)
1046 etna_pm_query_setup(screen);
1047
1048 return pscreen;
1049
1050 fail:
1051 etna_screen_destroy(pscreen);
1052 return NULL;
1053 }