freedreno: update generated headers
[mesa.git] / src / gallium / drivers / freedreno / a2xx / a2xx.xml.h
1 #ifndef A2XX_XML
2 #define A2XX_XML
3
4 /* Autogenerated file, DO NOT EDIT manually!
5
6 This file was generated by the rules-ng-ng headergen tool in this git repository:
7 http://github.com/freedreno/envytools/
8 git clone https://github.com/freedreno/envytools.git
9
10 The rules-ng-ng source files this header was generated from are:
11 - /home/robclark/src/envytools/rnndb/adreno.xml ( 501 bytes, from 2018-07-03 19:37:13)
12 - /home/robclark/src/envytools/rnndb/freedreno_copyright.xml ( 1572 bytes, from 2018-07-03 19:37:13)
13 - /home/robclark/src/envytools/rnndb/adreno/a2xx.xml ( 42463 bytes, from 2018-11-18 15:00:02)
14 - /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml ( 14201 bytes, from 2018-11-18 14:59:58)
15 - /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml ( 43052 bytes, from 2018-11-18 15:00:59)
16 - /home/robclark/src/envytools/rnndb/adreno/a3xx.xml ( 83840 bytes, from 2018-07-03 19:37:13)
17 - /home/robclark/src/envytools/rnndb/adreno/a4xx.xml ( 112086 bytes, from 2018-07-03 19:37:13)
18 - /home/robclark/src/envytools/rnndb/adreno/a5xx.xml ( 147240 bytes, from 2018-11-18 14:59:58)
19 - /home/robclark/src/envytools/rnndb/adreno/a6xx.xml ( 140790 bytes, from 2018-11-18 15:00:59)
20 - /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml ( 10431 bytes, from 2018-09-14 13:03:07)
21 - /home/robclark/src/envytools/rnndb/adreno/ocmem.xml ( 1773 bytes, from 2018-07-03 19:37:13)
22
23 Copyright (C) 2013-2018 by the following authors:
24 - Rob Clark <robdclark@gmail.com> (robclark)
25 - Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
26
27 Permission is hereby granted, free of charge, to any person obtaining
28 a copy of this software and associated documentation files (the
29 "Software"), to deal in the Software without restriction, including
30 without limitation the rights to use, copy, modify, merge, publish,
31 distribute, sublicense, and/or sell copies of the Software, and to
32 permit persons to whom the Software is furnished to do so, subject to
33 the following conditions:
34
35 The above copyright notice and this permission notice (including the
36 next paragraph) shall be included in all copies or substantial
37 portions of the Software.
38
39 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
40 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
41 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
42 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
43 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
44 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
45 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
46 */
47
48
49 enum a2xx_rb_dither_type {
50 DITHER_PIXEL = 0,
51 DITHER_SUBPIXEL = 1,
52 };
53
54 enum a2xx_colorformatx {
55 COLORX_4_4_4_4 = 0,
56 COLORX_1_5_5_5 = 1,
57 COLORX_5_6_5 = 2,
58 COLORX_8 = 3,
59 COLORX_8_8 = 4,
60 COLORX_8_8_8_8 = 5,
61 COLORX_S8_8_8_8 = 6,
62 COLORX_16_FLOAT = 7,
63 COLORX_16_16_FLOAT = 8,
64 COLORX_16_16_16_16_FLOAT = 9,
65 COLORX_32_FLOAT = 10,
66 COLORX_32_32_FLOAT = 11,
67 COLORX_32_32_32_32_FLOAT = 12,
68 COLORX_2_3_3 = 13,
69 COLORX_8_8_8 = 14,
70 };
71
72 enum a2xx_sq_surfaceformat {
73 FMT_1_REVERSE = 0,
74 FMT_1 = 1,
75 FMT_8 = 2,
76 FMT_1_5_5_5 = 3,
77 FMT_5_6_5 = 4,
78 FMT_6_5_5 = 5,
79 FMT_8_8_8_8 = 6,
80 FMT_2_10_10_10 = 7,
81 FMT_8_A = 8,
82 FMT_8_B = 9,
83 FMT_8_8 = 10,
84 FMT_Cr_Y1_Cb_Y0 = 11,
85 FMT_Y1_Cr_Y0_Cb = 12,
86 FMT_5_5_5_1 = 13,
87 FMT_8_8_8_8_A = 14,
88 FMT_4_4_4_4 = 15,
89 FMT_8_8_8 = 16,
90 FMT_DXT1 = 18,
91 FMT_DXT2_3 = 19,
92 FMT_DXT4_5 = 20,
93 FMT_10_10_10_2 = 21,
94 FMT_24_8 = 22,
95 FMT_16 = 24,
96 FMT_16_16 = 25,
97 FMT_16_16_16_16 = 26,
98 FMT_16_EXPAND = 27,
99 FMT_16_16_EXPAND = 28,
100 FMT_16_16_16_16_EXPAND = 29,
101 FMT_16_FLOAT = 30,
102 FMT_16_16_FLOAT = 31,
103 FMT_16_16_16_16_FLOAT = 32,
104 FMT_32 = 33,
105 FMT_32_32 = 34,
106 FMT_32_32_32_32 = 35,
107 FMT_32_FLOAT = 36,
108 FMT_32_32_FLOAT = 37,
109 FMT_32_32_32_32_FLOAT = 38,
110 FMT_ATI_TC_RGB = 39,
111 FMT_ATI_TC_RGBA = 40,
112 FMT_ATI_TC_555_565_RGB = 41,
113 FMT_ATI_TC_555_565_RGBA = 42,
114 FMT_ATI_TC_RGBA_INTERP = 43,
115 FMT_ATI_TC_555_565_RGBA_INTERP = 44,
116 FMT_ETC1_RGBA_INTERP = 46,
117 FMT_ETC1_RGB = 47,
118 FMT_ETC1_RGBA = 48,
119 FMT_DXN = 49,
120 FMT_2_3_3 = 51,
121 FMT_2_10_10_10_AS_16_16_16_16 = 54,
122 FMT_10_10_10_2_AS_16_16_16_16 = 55,
123 FMT_32_32_32_FLOAT = 57,
124 FMT_DXT3A = 58,
125 FMT_DXT5A = 59,
126 FMT_CTX1 = 60,
127 };
128
129 enum a2xx_sq_ps_vtx_mode {
130 POSITION_1_VECTOR = 0,
131 POSITION_2_VECTORS_UNUSED = 1,
132 POSITION_2_VECTORS_SPRITE = 2,
133 POSITION_2_VECTORS_EDGE = 3,
134 POSITION_2_VECTORS_KILL = 4,
135 POSITION_2_VECTORS_SPRITE_KILL = 5,
136 POSITION_2_VECTORS_EDGE_KILL = 6,
137 MULTIPASS = 7,
138 };
139
140 enum a2xx_sq_sample_cntl {
141 CENTROIDS_ONLY = 0,
142 CENTERS_ONLY = 1,
143 CENTROIDS_AND_CENTERS = 2,
144 };
145
146 enum a2xx_dx_clip_space {
147 DXCLIP_OPENGL = 0,
148 DXCLIP_DIRECTX = 1,
149 };
150
151 enum a2xx_pa_su_sc_polymode {
152 POLY_DISABLED = 0,
153 POLY_DUALMODE = 1,
154 };
155
156 enum a2xx_rb_edram_mode {
157 EDRAM_NOP = 0,
158 COLOR_DEPTH = 4,
159 DEPTH_ONLY = 5,
160 EDRAM_COPY = 6,
161 };
162
163 enum a2xx_pa_sc_pattern_bit_order {
164 LITTLE = 0,
165 BIG = 1,
166 };
167
168 enum a2xx_pa_sc_auto_reset_cntl {
169 NEVER = 0,
170 EACH_PRIMITIVE = 1,
171 EACH_PACKET = 2,
172 };
173
174 enum a2xx_pa_pixcenter {
175 PIXCENTER_D3D = 0,
176 PIXCENTER_OGL = 1,
177 };
178
179 enum a2xx_pa_roundmode {
180 TRUNCATE = 0,
181 ROUND = 1,
182 ROUNDTOEVEN = 2,
183 ROUNDTOODD = 3,
184 };
185
186 enum a2xx_pa_quantmode {
187 ONE_SIXTEENTH = 0,
188 ONE_EIGTH = 1,
189 ONE_QUARTER = 2,
190 ONE_HALF = 3,
191 ONE = 4,
192 };
193
194 enum a2xx_rb_copy_sample_select {
195 SAMPLE_0 = 0,
196 SAMPLE_1 = 1,
197 SAMPLE_2 = 2,
198 SAMPLE_3 = 3,
199 SAMPLE_01 = 4,
200 SAMPLE_23 = 5,
201 SAMPLE_0123 = 6,
202 };
203
204 enum a2xx_rb_blend_opcode {
205 BLEND2_DST_PLUS_SRC = 0,
206 BLEND2_SRC_MINUS_DST = 1,
207 BLEND2_MIN_DST_SRC = 2,
208 BLEND2_MAX_DST_SRC = 3,
209 BLEND2_DST_MINUS_SRC = 4,
210 BLEND2_DST_PLUS_SRC_BIAS = 5,
211 };
212
213 enum adreno_mmu_clnt_beh {
214 BEH_NEVR = 0,
215 BEH_TRAN_RNG = 1,
216 BEH_TRAN_FLT = 2,
217 };
218
219 enum sq_tex_clamp {
220 SQ_TEX_WRAP = 0,
221 SQ_TEX_MIRROR = 1,
222 SQ_TEX_CLAMP_LAST_TEXEL = 2,
223 SQ_TEX_MIRROR_ONCE_LAST_TEXEL = 3,
224 SQ_TEX_CLAMP_HALF_BORDER = 4,
225 SQ_TEX_MIRROR_ONCE_HALF_BORDER = 5,
226 SQ_TEX_CLAMP_BORDER = 6,
227 SQ_TEX_MIRROR_ONCE_BORDER = 7,
228 };
229
230 enum sq_tex_swiz {
231 SQ_TEX_X = 0,
232 SQ_TEX_Y = 1,
233 SQ_TEX_Z = 2,
234 SQ_TEX_W = 3,
235 SQ_TEX_ZERO = 4,
236 SQ_TEX_ONE = 5,
237 };
238
239 enum sq_tex_filter {
240 SQ_TEX_FILTER_POINT = 0,
241 SQ_TEX_FILTER_BILINEAR = 1,
242 SQ_TEX_FILTER_BASEMAP = 2,
243 SQ_TEX_FILTER_USE_FETCH_CONST = 3,
244 };
245
246 enum sq_tex_aniso_filter {
247 SQ_TEX_ANISO_FILTER_DISABLED = 0,
248 SQ_TEX_ANISO_FILTER_MAX_1_1 = 1,
249 SQ_TEX_ANISO_FILTER_MAX_2_1 = 2,
250 SQ_TEX_ANISO_FILTER_MAX_4_1 = 3,
251 SQ_TEX_ANISO_FILTER_MAX_8_1 = 4,
252 SQ_TEX_ANISO_FILTER_MAX_16_1 = 5,
253 SQ_TEX_ANISO_FILTER_USE_FETCH_CONST = 7,
254 };
255
256 enum sq_tex_dimension {
257 SQ_TEX_DIMENSION_1D = 0,
258 SQ_TEX_DIMENSION_2D = 1,
259 SQ_TEX_DIMENSION_3D = 2,
260 SQ_TEX_DIMENSION_CUBE = 3,
261 };
262
263 enum sq_tex_border_color {
264 SQ_TEX_BORDER_COLOR_BLACK = 0,
265 SQ_TEX_BORDER_COLOR_WHITE = 1,
266 SQ_TEX_BORDER_COLOR_ACBYCR_BLACK = 2,
267 SQ_TEX_BORDER_COLOR_ACBCRY_BLACK = 3,
268 };
269
270 enum sq_tex_sign {
271 SQ_TEX_SIGN_UNISIGNED = 0,
272 SQ_TEX_SIGN_SIGNED = 1,
273 SQ_TEX_SIGN_UNISIGNED_BIASED = 2,
274 SQ_TEX_SIGN_GAMMA = 3,
275 };
276
277 enum sq_tex_endian {
278 SQ_TEX_ENDIAN_NONE = 0,
279 SQ_TEX_ENDIAN_8IN16 = 1,
280 SQ_TEX_ENDIAN_8IN32 = 2,
281 SQ_TEX_ENDIAN_16IN32 = 3,
282 };
283
284 enum sq_tex_clamp_policy {
285 SQ_TEX_CLAMP_POLICY_D3D = 0,
286 SQ_TEX_CLAMP_POLICY_OGL = 1,
287 };
288
289 enum sq_tex_num_format {
290 SQ_TEX_NUM_FORMAT_FRAC = 0,
291 SQ_TEX_NUM_FORMAT_INT = 1,
292 };
293
294 enum sq_tex_type {
295 SQ_TEX_TYPE_0 = 0,
296 SQ_TEX_TYPE_1 = 1,
297 SQ_TEX_TYPE_2 = 2,
298 SQ_TEX_TYPE_3 = 3,
299 };
300
301 #define REG_A2XX_RBBM_PATCH_RELEASE 0x00000001
302
303 #define REG_A2XX_RBBM_CNTL 0x0000003b
304
305 #define REG_A2XX_RBBM_SOFT_RESET 0x0000003c
306
307 #define REG_A2XX_CP_PFP_UCODE_ADDR 0x000000c0
308
309 #define REG_A2XX_CP_PFP_UCODE_DATA 0x000000c1
310
311 #define REG_A2XX_MH_MMU_CONFIG 0x00000040
312 #define A2XX_MH_MMU_CONFIG_MMU_ENABLE 0x00000001
313 #define A2XX_MH_MMU_CONFIG_SPLIT_MODE_ENABLE 0x00000002
314 #define A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__MASK 0x00000030
315 #define A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__SHIFT 4
316 static inline uint32_t A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
317 {
318 return ((val) << A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__MASK;
319 }
320 #define A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__MASK 0x000000c0
321 #define A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__SHIFT 6
322 static inline uint32_t A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
323 {
324 return ((val) << A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__MASK;
325 }
326 #define A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__MASK 0x00000300
327 #define A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__SHIFT 8
328 static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
329 {
330 return ((val) << A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__MASK;
331 }
332 #define A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__MASK 0x00000c00
333 #define A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__SHIFT 10
334 static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
335 {
336 return ((val) << A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__MASK;
337 }
338 #define A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__MASK 0x00003000
339 #define A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__SHIFT 12
340 static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
341 {
342 return ((val) << A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__MASK;
343 }
344 #define A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__MASK 0x0000c000
345 #define A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__SHIFT 14
346 static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
347 {
348 return ((val) << A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__MASK;
349 }
350 #define A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__MASK 0x00030000
351 #define A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__SHIFT 16
352 static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
353 {
354 return ((val) << A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__MASK;
355 }
356 #define A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__MASK 0x000c0000
357 #define A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__SHIFT 18
358 static inline uint32_t A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
359 {
360 return ((val) << A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__MASK;
361 }
362 #define A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__MASK 0x00300000
363 #define A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__SHIFT 20
364 static inline uint32_t A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
365 {
366 return ((val) << A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__MASK;
367 }
368 #define A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__MASK 0x00c00000
369 #define A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__SHIFT 22
370 static inline uint32_t A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
371 {
372 return ((val) << A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__MASK;
373 }
374 #define A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__MASK 0x03000000
375 #define A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__SHIFT 24
376 static inline uint32_t A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
377 {
378 return ((val) << A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__MASK;
379 }
380
381 #define REG_A2XX_MH_MMU_VA_RANGE 0x00000041
382 #define A2XX_MH_MMU_VA_RANGE_NUM_64KB_REGIONS__MASK 0x00000fff
383 #define A2XX_MH_MMU_VA_RANGE_NUM_64KB_REGIONS__SHIFT 0
384 static inline uint32_t A2XX_MH_MMU_VA_RANGE_NUM_64KB_REGIONS(uint32_t val)
385 {
386 return ((val) << A2XX_MH_MMU_VA_RANGE_NUM_64KB_REGIONS__SHIFT) & A2XX_MH_MMU_VA_RANGE_NUM_64KB_REGIONS__MASK;
387 }
388 #define A2XX_MH_MMU_VA_RANGE_VA_BASE__MASK 0xfffff000
389 #define A2XX_MH_MMU_VA_RANGE_VA_BASE__SHIFT 12
390 static inline uint32_t A2XX_MH_MMU_VA_RANGE_VA_BASE(uint32_t val)
391 {
392 return ((val) << A2XX_MH_MMU_VA_RANGE_VA_BASE__SHIFT) & A2XX_MH_MMU_VA_RANGE_VA_BASE__MASK;
393 }
394
395 #define REG_A2XX_MH_MMU_PT_BASE 0x00000042
396
397 #define REG_A2XX_MH_MMU_PAGE_FAULT 0x00000043
398
399 #define REG_A2XX_MH_MMU_TRAN_ERROR 0x00000044
400
401 #define REG_A2XX_MH_MMU_INVALIDATE 0x00000045
402 #define A2XX_MH_MMU_INVALIDATE_INVALIDATE_ALL 0x00000001
403 #define A2XX_MH_MMU_INVALIDATE_INVALIDATE_TC 0x00000002
404
405 #define REG_A2XX_MH_MMU_MPU_BASE 0x00000046
406
407 #define REG_A2XX_MH_MMU_MPU_END 0x00000047
408
409 #define REG_A2XX_NQWAIT_UNTIL 0x00000394
410
411 #define REG_A2XX_RBBM_PERFCOUNTER1_SELECT 0x00000395
412
413 #define REG_A2XX_RBBM_PERFCOUNTER1_LO 0x00000397
414
415 #define REG_A2XX_RBBM_PERFCOUNTER1_HI 0x00000398
416
417 #define REG_A2XX_RBBM_DEBUG 0x0000039b
418
419 #define REG_A2XX_RBBM_PM_OVERRIDE1 0x0000039c
420 #define A2XX_RBBM_PM_OVERRIDE1_RBBM_AHBCLK_PM_OVERRIDE 0x00000001
421 #define A2XX_RBBM_PM_OVERRIDE1_SC_REG_SCLK_PM_OVERRIDE 0x00000002
422 #define A2XX_RBBM_PM_OVERRIDE1_SC_SCLK_PM_OVERRIDE 0x00000004
423 #define A2XX_RBBM_PM_OVERRIDE1_SP_TOP_SCLK_PM_OVERRIDE 0x00000008
424 #define A2XX_RBBM_PM_OVERRIDE1_SP_V0_SCLK_PM_OVERRIDE 0x00000010
425 #define A2XX_RBBM_PM_OVERRIDE1_SQ_REG_SCLK_PM_OVERRIDE 0x00000020
426 #define A2XX_RBBM_PM_OVERRIDE1_SQ_REG_FIFOS_SCLK_PM_OVERRIDE 0x00000040
427 #define A2XX_RBBM_PM_OVERRIDE1_SQ_CONST_MEM_SCLK_PM_OVERRIDE 0x00000080
428 #define A2XX_RBBM_PM_OVERRIDE1_SQ_SQ_SCLK_PM_OVERRIDE 0x00000100
429 #define A2XX_RBBM_PM_OVERRIDE1_SX_SCLK_PM_OVERRIDE 0x00000200
430 #define A2XX_RBBM_PM_OVERRIDE1_SX_REG_SCLK_PM_OVERRIDE 0x00000400
431 #define A2XX_RBBM_PM_OVERRIDE1_TCM_TCO_SCLK_PM_OVERRIDE 0x00000800
432 #define A2XX_RBBM_PM_OVERRIDE1_TCM_TCM_SCLK_PM_OVERRIDE 0x00001000
433 #define A2XX_RBBM_PM_OVERRIDE1_TCM_TCD_SCLK_PM_OVERRIDE 0x00002000
434 #define A2XX_RBBM_PM_OVERRIDE1_TCM_REG_SCLK_PM_OVERRIDE 0x00004000
435 #define A2XX_RBBM_PM_OVERRIDE1_TPC_TPC_SCLK_PM_OVERRIDE 0x00008000
436 #define A2XX_RBBM_PM_OVERRIDE1_TPC_REG_SCLK_PM_OVERRIDE 0x00010000
437 #define A2XX_RBBM_PM_OVERRIDE1_TCF_TCA_SCLK_PM_OVERRIDE 0x00020000
438 #define A2XX_RBBM_PM_OVERRIDE1_TCF_TCB_SCLK_PM_OVERRIDE 0x00040000
439 #define A2XX_RBBM_PM_OVERRIDE1_TCF_TCB_READ_SCLK_PM_OVERRIDE 0x00080000
440 #define A2XX_RBBM_PM_OVERRIDE1_TP_TP_SCLK_PM_OVERRIDE 0x00100000
441 #define A2XX_RBBM_PM_OVERRIDE1_TP_REG_SCLK_PM_OVERRIDE 0x00200000
442 #define A2XX_RBBM_PM_OVERRIDE1_CP_G_SCLK_PM_OVERRIDE 0x00400000
443 #define A2XX_RBBM_PM_OVERRIDE1_CP_REG_SCLK_PM_OVERRIDE 0x00800000
444 #define A2XX_RBBM_PM_OVERRIDE1_CP_G_REG_SCLK_PM_OVERRIDE 0x01000000
445 #define A2XX_RBBM_PM_OVERRIDE1_SPI_SCLK_PM_OVERRIDE 0x02000000
446 #define A2XX_RBBM_PM_OVERRIDE1_RB_REG_SCLK_PM_OVERRIDE 0x04000000
447 #define A2XX_RBBM_PM_OVERRIDE1_RB_SCLK_PM_OVERRIDE 0x08000000
448 #define A2XX_RBBM_PM_OVERRIDE1_MH_MH_SCLK_PM_OVERRIDE 0x10000000
449 #define A2XX_RBBM_PM_OVERRIDE1_MH_REG_SCLK_PM_OVERRIDE 0x20000000
450 #define A2XX_RBBM_PM_OVERRIDE1_MH_MMU_SCLK_PM_OVERRIDE 0x40000000
451 #define A2XX_RBBM_PM_OVERRIDE1_MH_TCROQ_SCLK_PM_OVERRIDE 0x80000000
452
453 #define REG_A2XX_RBBM_PM_OVERRIDE2 0x0000039d
454
455 #define REG_A2XX_RBBM_DEBUG_OUT 0x000003a0
456
457 #define REG_A2XX_RBBM_DEBUG_CNTL 0x000003a1
458
459 #define REG_A2XX_RBBM_READ_ERROR 0x000003b3
460
461 #define REG_A2XX_RBBM_INT_CNTL 0x000003b4
462 #define A2XX_RBBM_INT_CNTL_RDERR_INT_MASK 0x00000001
463 #define A2XX_RBBM_INT_CNTL_DISPLAY_UPDATE_INT_MASK 0x00000002
464 #define A2XX_RBBM_INT_CNTL_GUI_IDLE_INT_MASK 0x00080000
465
466 #define REG_A2XX_RBBM_INT_STATUS 0x000003b5
467
468 #define REG_A2XX_RBBM_INT_ACK 0x000003b6
469
470 #define REG_A2XX_MASTER_INT_SIGNAL 0x000003b7
471 #define A2XX_MASTER_INT_SIGNAL_MH_INT_STAT 0x00000020
472 #define A2XX_MASTER_INT_SIGNAL_SQ_INT_STAT 0x04000000
473 #define A2XX_MASTER_INT_SIGNAL_CP_INT_STAT 0x40000000
474 #define A2XX_MASTER_INT_SIGNAL_RBBM_INT_STAT 0x80000000
475
476 #define REG_A2XX_RBBM_PERIPHID1 0x000003f9
477
478 #define REG_A2XX_RBBM_PERIPHID2 0x000003fa
479
480 #define REG_A2XX_CP_PERFMON_CNTL 0x00000444
481
482 #define REG_A2XX_CP_PERFCOUNTER_SELECT 0x00000445
483
484 #define REG_A2XX_CP_PERFCOUNTER_LO 0x00000446
485
486 #define REG_A2XX_CP_PERFCOUNTER_HI 0x00000447
487
488 #define REG_A2XX_RBBM_STATUS 0x000005d0
489 #define A2XX_RBBM_STATUS_CMDFIFO_AVAIL__MASK 0x0000001f
490 #define A2XX_RBBM_STATUS_CMDFIFO_AVAIL__SHIFT 0
491 static inline uint32_t A2XX_RBBM_STATUS_CMDFIFO_AVAIL(uint32_t val)
492 {
493 return ((val) << A2XX_RBBM_STATUS_CMDFIFO_AVAIL__SHIFT) & A2XX_RBBM_STATUS_CMDFIFO_AVAIL__MASK;
494 }
495 #define A2XX_RBBM_STATUS_TC_BUSY 0x00000020
496 #define A2XX_RBBM_STATUS_HIRQ_PENDING 0x00000100
497 #define A2XX_RBBM_STATUS_CPRQ_PENDING 0x00000200
498 #define A2XX_RBBM_STATUS_CFRQ_PENDING 0x00000400
499 #define A2XX_RBBM_STATUS_PFRQ_PENDING 0x00000800
500 #define A2XX_RBBM_STATUS_VGT_BUSY_NO_DMA 0x00001000
501 #define A2XX_RBBM_STATUS_RBBM_WU_BUSY 0x00004000
502 #define A2XX_RBBM_STATUS_CP_NRT_BUSY 0x00010000
503 #define A2XX_RBBM_STATUS_MH_BUSY 0x00040000
504 #define A2XX_RBBM_STATUS_MH_COHERENCY_BUSY 0x00080000
505 #define A2XX_RBBM_STATUS_SX_BUSY 0x00200000
506 #define A2XX_RBBM_STATUS_TPC_BUSY 0x00400000
507 #define A2XX_RBBM_STATUS_SC_CNTX_BUSY 0x01000000
508 #define A2XX_RBBM_STATUS_PA_BUSY 0x02000000
509 #define A2XX_RBBM_STATUS_VGT_BUSY 0x04000000
510 #define A2XX_RBBM_STATUS_SQ_CNTX17_BUSY 0x08000000
511 #define A2XX_RBBM_STATUS_SQ_CNTX0_BUSY 0x10000000
512 #define A2XX_RBBM_STATUS_RB_CNTX_BUSY 0x40000000
513 #define A2XX_RBBM_STATUS_GUI_ACTIVE 0x80000000
514
515 #define REG_A2XX_MH_ARBITER_CONFIG 0x00000a40
516 #define A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__MASK 0x0000003f
517 #define A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__SHIFT 0
518 static inline uint32_t A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT(uint32_t val)
519 {
520 return ((val) << A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__SHIFT) & A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__MASK;
521 }
522 #define A2XX_MH_ARBITER_CONFIG_SAME_PAGE_GRANULARITY 0x00000040
523 #define A2XX_MH_ARBITER_CONFIG_L1_ARB_ENABLE 0x00000080
524 #define A2XX_MH_ARBITER_CONFIG_L1_ARB_HOLD_ENABLE 0x00000100
525 #define A2XX_MH_ARBITER_CONFIG_L2_ARB_CONTROL 0x00000200
526 #define A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__MASK 0x00001c00
527 #define A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__SHIFT 10
528 static inline uint32_t A2XX_MH_ARBITER_CONFIG_PAGE_SIZE(uint32_t val)
529 {
530 return ((val) << A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__SHIFT) & A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__MASK;
531 }
532 #define A2XX_MH_ARBITER_CONFIG_TC_REORDER_ENABLE 0x00002000
533 #define A2XX_MH_ARBITER_CONFIG_TC_ARB_HOLD_ENABLE 0x00004000
534 #define A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT_ENABLE 0x00008000
535 #define A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__MASK 0x003f0000
536 #define A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__SHIFT 16
537 static inline uint32_t A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT(uint32_t val)
538 {
539 return ((val) << A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__SHIFT) & A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__MASK;
540 }
541 #define A2XX_MH_ARBITER_CONFIG_CP_CLNT_ENABLE 0x00400000
542 #define A2XX_MH_ARBITER_CONFIG_VGT_CLNT_ENABLE 0x00800000
543 #define A2XX_MH_ARBITER_CONFIG_TC_CLNT_ENABLE 0x01000000
544 #define A2XX_MH_ARBITER_CONFIG_RB_CLNT_ENABLE 0x02000000
545 #define A2XX_MH_ARBITER_CONFIG_PA_CLNT_ENABLE 0x04000000
546
547 #define REG_A2XX_MH_INTERRUPT_MASK 0x00000a42
548 #define A2XX_MH_INTERRUPT_MASK_AXI_READ_ERROR 0x00000001
549 #define A2XX_MH_INTERRUPT_MASK_AXI_WRITE_ERROR 0x00000002
550 #define A2XX_MH_INTERRUPT_MASK_MMU_PAGE_FAULT 0x00000004
551
552 #define REG_A2XX_MH_INTERRUPT_STATUS 0x00000a43
553
554 #define REG_A2XX_MH_INTERRUPT_CLEAR 0x00000a44
555
556 #define REG_A2XX_MH_CLNT_INTF_CTRL_CONFIG1 0x00000a54
557
558 #define REG_A2XX_MH_CLNT_INTF_CTRL_CONFIG2 0x00000a55
559
560 #define REG_A2XX_A220_VSC_BIN_SIZE 0x00000c01
561 #define A2XX_A220_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f
562 #define A2XX_A220_VSC_BIN_SIZE_WIDTH__SHIFT 0
563 static inline uint32_t A2XX_A220_VSC_BIN_SIZE_WIDTH(uint32_t val)
564 {
565 assert(!(val & 0x1f));
566 return ((val >> 5) << A2XX_A220_VSC_BIN_SIZE_WIDTH__SHIFT) & A2XX_A220_VSC_BIN_SIZE_WIDTH__MASK;
567 }
568 #define A2XX_A220_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0
569 #define A2XX_A220_VSC_BIN_SIZE_HEIGHT__SHIFT 5
570 static inline uint32_t A2XX_A220_VSC_BIN_SIZE_HEIGHT(uint32_t val)
571 {
572 assert(!(val & 0x1f));
573 return ((val >> 5) << A2XX_A220_VSC_BIN_SIZE_HEIGHT__SHIFT) & A2XX_A220_VSC_BIN_SIZE_HEIGHT__MASK;
574 }
575
576 static inline uint32_t REG_A2XX_VSC_PIPE(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
577
578 static inline uint32_t REG_A2XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
579
580 static inline uint32_t REG_A2XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c07 + 0x3*i0; }
581
582 static inline uint32_t REG_A2XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c08 + 0x3*i0; }
583
584 #define REG_A2XX_PC_DEBUG_CNTL 0x00000c38
585
586 #define REG_A2XX_PC_DEBUG_DATA 0x00000c39
587
588 #define REG_A2XX_PA_SC_VIZ_QUERY_STATUS 0x00000c44
589
590 #define REG_A2XX_GRAS_DEBUG_CNTL 0x00000c80
591
592 #define REG_A2XX_PA_SU_DEBUG_CNTL 0x00000c80
593
594 #define REG_A2XX_GRAS_DEBUG_DATA 0x00000c81
595
596 #define REG_A2XX_PA_SU_DEBUG_DATA 0x00000c81
597
598 #define REG_A2XX_PA_SU_FACE_DATA 0x00000c86
599 #define A2XX_PA_SU_FACE_DATA_BASE_ADDR__MASK 0xffffffe0
600 #define A2XX_PA_SU_FACE_DATA_BASE_ADDR__SHIFT 5
601 static inline uint32_t A2XX_PA_SU_FACE_DATA_BASE_ADDR(uint32_t val)
602 {
603 return ((val) << A2XX_PA_SU_FACE_DATA_BASE_ADDR__SHIFT) & A2XX_PA_SU_FACE_DATA_BASE_ADDR__MASK;
604 }
605
606 #define REG_A2XX_SQ_GPR_MANAGEMENT 0x00000d00
607 #define A2XX_SQ_GPR_MANAGEMENT_REG_DYNAMIC 0x00000001
608 #define A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX__MASK 0x00000ff0
609 #define A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX__SHIFT 4
610 static inline uint32_t A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX(uint32_t val)
611 {
612 return ((val) << A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX__SHIFT) & A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX__MASK;
613 }
614 #define A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX__MASK 0x000ff000
615 #define A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX__SHIFT 12
616 static inline uint32_t A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX(uint32_t val)
617 {
618 return ((val) << A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX__SHIFT) & A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX__MASK;
619 }
620
621 #define REG_A2XX_SQ_FLOW_CONTROL 0x00000d01
622
623 #define REG_A2XX_SQ_INST_STORE_MANAGMENT 0x00000d02
624 #define A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX__MASK 0x00000fff
625 #define A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX__SHIFT 0
626 static inline uint32_t A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX(uint32_t val)
627 {
628 return ((val) << A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX__SHIFT) & A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX__MASK;
629 }
630 #define A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX__MASK 0x0fff0000
631 #define A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX__SHIFT 16
632 static inline uint32_t A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX(uint32_t val)
633 {
634 return ((val) << A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX__SHIFT) & A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX__MASK;
635 }
636
637 #define REG_A2XX_SQ_DEBUG_MISC 0x00000d05
638
639 #define REG_A2XX_SQ_INT_CNTL 0x00000d34
640
641 #define REG_A2XX_SQ_INT_STATUS 0x00000d35
642
643 #define REG_A2XX_SQ_INT_ACK 0x00000d36
644
645 #define REG_A2XX_SQ_DEBUG_INPUT_FSM 0x00000dae
646
647 #define REG_A2XX_SQ_DEBUG_CONST_MGR_FSM 0x00000daf
648
649 #define REG_A2XX_SQ_DEBUG_TP_FSM 0x00000db0
650
651 #define REG_A2XX_SQ_DEBUG_FSM_ALU_0 0x00000db1
652
653 #define REG_A2XX_SQ_DEBUG_FSM_ALU_1 0x00000db2
654
655 #define REG_A2XX_SQ_DEBUG_EXP_ALLOC 0x00000db3
656
657 #define REG_A2XX_SQ_DEBUG_PTR_BUFF 0x00000db4
658
659 #define REG_A2XX_SQ_DEBUG_GPR_VTX 0x00000db5
660
661 #define REG_A2XX_SQ_DEBUG_GPR_PIX 0x00000db6
662
663 #define REG_A2XX_SQ_DEBUG_TB_STATUS_SEL 0x00000db7
664
665 #define REG_A2XX_SQ_DEBUG_VTX_TB_0 0x00000db8
666
667 #define REG_A2XX_SQ_DEBUG_VTX_TB_1 0x00000db9
668
669 #define REG_A2XX_SQ_DEBUG_VTX_TB_STATUS_REG 0x00000dba
670
671 #define REG_A2XX_SQ_DEBUG_VTX_TB_STATE_MEM 0x00000dbb
672
673 #define REG_A2XX_SQ_DEBUG_PIX_TB_0 0x00000dbc
674
675 #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_0 0x00000dbd
676
677 #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_1 0x00000dbe
678
679 #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_2 0x00000dbf
680
681 #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_3 0x00000dc0
682
683 #define REG_A2XX_SQ_DEBUG_PIX_TB_STATE_MEM 0x00000dc1
684
685 #define REG_A2XX_TC_CNTL_STATUS 0x00000e00
686 #define A2XX_TC_CNTL_STATUS_L2_INVALIDATE 0x00000001
687
688 #define REG_A2XX_TP0_CHICKEN 0x00000e1e
689
690 #define REG_A2XX_RB_BC_CONTROL 0x00000f01
691 #define A2XX_RB_BC_CONTROL_ACCUM_LINEAR_MODE_ENABLE 0x00000001
692 #define A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__MASK 0x00000006
693 #define A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__SHIFT 1
694 static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT(uint32_t val)
695 {
696 return ((val) << A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__MASK;
697 }
698 #define A2XX_RB_BC_CONTROL_DISABLE_EDRAM_CAM 0x00000008
699 #define A2XX_RB_BC_CONTROL_DISABLE_EZ_FAST_CONTEXT_SWITCH 0x00000010
700 #define A2XX_RB_BC_CONTROL_DISABLE_EZ_NULL_ZCMD_DROP 0x00000020
701 #define A2XX_RB_BC_CONTROL_DISABLE_LZ_NULL_ZCMD_DROP 0x00000040
702 #define A2XX_RB_BC_CONTROL_ENABLE_AZ_THROTTLE 0x00000080
703 #define A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__MASK 0x00001f00
704 #define A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__SHIFT 8
705 static inline uint32_t A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT(uint32_t val)
706 {
707 return ((val) << A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__SHIFT) & A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__MASK;
708 }
709 #define A2XX_RB_BC_CONTROL_ENABLE_CRC_UPDATE 0x00004000
710 #define A2XX_RB_BC_CONTROL_CRC_MODE 0x00008000
711 #define A2XX_RB_BC_CONTROL_DISABLE_SAMPLE_COUNTERS 0x00010000
712 #define A2XX_RB_BC_CONTROL_DISABLE_ACCUM 0x00020000
713 #define A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__MASK 0x003c0000
714 #define A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__SHIFT 18
715 static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK(uint32_t val)
716 {
717 return ((val) << A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__MASK;
718 }
719 #define A2XX_RB_BC_CONTROL_LINEAR_PERFORMANCE_ENABLE 0x00400000
720 #define A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__MASK 0x07800000
721 #define A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__SHIFT 23
722 static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT(uint32_t val)
723 {
724 return ((val) << A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__MASK;
725 }
726 #define A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__MASK 0x18000000
727 #define A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__SHIFT 27
728 static inline uint32_t A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT(uint32_t val)
729 {
730 return ((val) << A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__SHIFT) & A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__MASK;
731 }
732 #define A2XX_RB_BC_CONTROL_MEM_EXPORT_LINEAR_MODE_ENABLE 0x20000000
733 #define A2XX_RB_BC_CONTROL_CRC_SYSTEM 0x40000000
734 #define A2XX_RB_BC_CONTROL_RESERVED6 0x80000000
735
736 #define REG_A2XX_RB_EDRAM_INFO 0x00000f02
737
738 #define REG_A2XX_RB_DEBUG_CNTL 0x00000f26
739
740 #define REG_A2XX_RB_DEBUG_DATA 0x00000f27
741
742 #define REG_A2XX_RB_SURFACE_INFO 0x00002000
743 #define A2XX_RB_SURFACE_INFO_SURFACE_PITCH__MASK 0x00003fff
744 #define A2XX_RB_SURFACE_INFO_SURFACE_PITCH__SHIFT 0
745 static inline uint32_t A2XX_RB_SURFACE_INFO_SURFACE_PITCH(uint32_t val)
746 {
747 return ((val) << A2XX_RB_SURFACE_INFO_SURFACE_PITCH__SHIFT) & A2XX_RB_SURFACE_INFO_SURFACE_PITCH__MASK;
748 }
749 #define A2XX_RB_SURFACE_INFO_MSAA_SAMPLES__MASK 0x0000c000
750 #define A2XX_RB_SURFACE_INFO_MSAA_SAMPLES__SHIFT 14
751 static inline uint32_t A2XX_RB_SURFACE_INFO_MSAA_SAMPLES(uint32_t val)
752 {
753 return ((val) << A2XX_RB_SURFACE_INFO_MSAA_SAMPLES__SHIFT) & A2XX_RB_SURFACE_INFO_MSAA_SAMPLES__MASK;
754 }
755
756 #define REG_A2XX_RB_COLOR_INFO 0x00002001
757 #define A2XX_RB_COLOR_INFO_FORMAT__MASK 0x0000000f
758 #define A2XX_RB_COLOR_INFO_FORMAT__SHIFT 0
759 static inline uint32_t A2XX_RB_COLOR_INFO_FORMAT(enum a2xx_colorformatx val)
760 {
761 return ((val) << A2XX_RB_COLOR_INFO_FORMAT__SHIFT) & A2XX_RB_COLOR_INFO_FORMAT__MASK;
762 }
763 #define A2XX_RB_COLOR_INFO_ROUND_MODE__MASK 0x00000030
764 #define A2XX_RB_COLOR_INFO_ROUND_MODE__SHIFT 4
765 static inline uint32_t A2XX_RB_COLOR_INFO_ROUND_MODE(uint32_t val)
766 {
767 return ((val) << A2XX_RB_COLOR_INFO_ROUND_MODE__SHIFT) & A2XX_RB_COLOR_INFO_ROUND_MODE__MASK;
768 }
769 #define A2XX_RB_COLOR_INFO_LINEAR 0x00000040
770 #define A2XX_RB_COLOR_INFO_ENDIAN__MASK 0x00000180
771 #define A2XX_RB_COLOR_INFO_ENDIAN__SHIFT 7
772 static inline uint32_t A2XX_RB_COLOR_INFO_ENDIAN(uint32_t val)
773 {
774 return ((val) << A2XX_RB_COLOR_INFO_ENDIAN__SHIFT) & A2XX_RB_COLOR_INFO_ENDIAN__MASK;
775 }
776 #define A2XX_RB_COLOR_INFO_SWAP__MASK 0x00000600
777 #define A2XX_RB_COLOR_INFO_SWAP__SHIFT 9
778 static inline uint32_t A2XX_RB_COLOR_INFO_SWAP(uint32_t val)
779 {
780 return ((val) << A2XX_RB_COLOR_INFO_SWAP__SHIFT) & A2XX_RB_COLOR_INFO_SWAP__MASK;
781 }
782 #define A2XX_RB_COLOR_INFO_BASE__MASK 0xfffff000
783 #define A2XX_RB_COLOR_INFO_BASE__SHIFT 12
784 static inline uint32_t A2XX_RB_COLOR_INFO_BASE(uint32_t val)
785 {
786 assert(!(val & 0xfff));
787 return ((val >> 12) << A2XX_RB_COLOR_INFO_BASE__SHIFT) & A2XX_RB_COLOR_INFO_BASE__MASK;
788 }
789
790 #define REG_A2XX_RB_DEPTH_INFO 0x00002002
791 #define A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000001
792 #define A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0
793 static inline uint32_t A2XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum adreno_rb_depth_format val)
794 {
795 return ((val) << A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
796 }
797 #define A2XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff000
798 #define A2XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 12
799 static inline uint32_t A2XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
800 {
801 assert(!(val & 0xfff));
802 return ((val >> 12) << A2XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A2XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
803 }
804
805 #define REG_A2XX_A225_RB_COLOR_INFO3 0x00002005
806
807 #define REG_A2XX_COHER_DEST_BASE_0 0x00002006
808
809 #define REG_A2XX_PA_SC_SCREEN_SCISSOR_TL 0x0000200e
810 #define A2XX_PA_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
811 #define A2XX_PA_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff
812 #define A2XX_PA_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
813 static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
814 {
815 return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_TL_X__MASK;
816 }
817 #define A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000
818 #define A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
819 static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
820 {
821 return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__MASK;
822 }
823
824 #define REG_A2XX_PA_SC_SCREEN_SCISSOR_BR 0x0000200f
825 #define A2XX_PA_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
826 #define A2XX_PA_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff
827 #define A2XX_PA_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
828 static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
829 {
830 return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_BR_X__MASK;
831 }
832 #define A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000
833 #define A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
834 static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
835 {
836 return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__MASK;
837 }
838
839 #define REG_A2XX_PA_SC_WINDOW_OFFSET 0x00002080
840 #define A2XX_PA_SC_WINDOW_OFFSET_X__MASK 0x00007fff
841 #define A2XX_PA_SC_WINDOW_OFFSET_X__SHIFT 0
842 static inline uint32_t A2XX_PA_SC_WINDOW_OFFSET_X(int32_t val)
843 {
844 return ((val) << A2XX_PA_SC_WINDOW_OFFSET_X__SHIFT) & A2XX_PA_SC_WINDOW_OFFSET_X__MASK;
845 }
846 #define A2XX_PA_SC_WINDOW_OFFSET_Y__MASK 0x7fff0000
847 #define A2XX_PA_SC_WINDOW_OFFSET_Y__SHIFT 16
848 static inline uint32_t A2XX_PA_SC_WINDOW_OFFSET_Y(int32_t val)
849 {
850 return ((val) << A2XX_PA_SC_WINDOW_OFFSET_Y__SHIFT) & A2XX_PA_SC_WINDOW_OFFSET_Y__MASK;
851 }
852 #define A2XX_PA_SC_WINDOW_OFFSET_DISABLE 0x80000000
853
854 #define REG_A2XX_PA_SC_WINDOW_SCISSOR_TL 0x00002081
855 #define A2XX_PA_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
856 #define A2XX_PA_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
857 #define A2XX_PA_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
858 static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
859 {
860 return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_TL_X__MASK;
861 }
862 #define A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
863 #define A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
864 static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
865 {
866 return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__MASK;
867 }
868
869 #define REG_A2XX_PA_SC_WINDOW_SCISSOR_BR 0x00002082
870 #define A2XX_PA_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
871 #define A2XX_PA_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
872 #define A2XX_PA_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
873 static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
874 {
875 return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_BR_X__MASK;
876 }
877 #define A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
878 #define A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
879 static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
880 {
881 return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__MASK;
882 }
883
884 #define REG_A2XX_UNKNOWN_2010 0x00002010
885
886 #define REG_A2XX_VGT_MAX_VTX_INDX 0x00002100
887
888 #define REG_A2XX_VGT_MIN_VTX_INDX 0x00002101
889
890 #define REG_A2XX_VGT_INDX_OFFSET 0x00002102
891
892 #define REG_A2XX_A225_PC_MULTI_PRIM_IB_RESET_INDX 0x00002103
893
894 #define REG_A2XX_RB_COLOR_MASK 0x00002104
895 #define A2XX_RB_COLOR_MASK_WRITE_RED 0x00000001
896 #define A2XX_RB_COLOR_MASK_WRITE_GREEN 0x00000002
897 #define A2XX_RB_COLOR_MASK_WRITE_BLUE 0x00000004
898 #define A2XX_RB_COLOR_MASK_WRITE_ALPHA 0x00000008
899
900 #define REG_A2XX_RB_BLEND_RED 0x00002105
901
902 #define REG_A2XX_RB_BLEND_GREEN 0x00002106
903
904 #define REG_A2XX_RB_BLEND_BLUE 0x00002107
905
906 #define REG_A2XX_RB_BLEND_ALPHA 0x00002108
907
908 #define REG_A2XX_RB_FOG_COLOR 0x00002109
909 #define A2XX_RB_FOG_COLOR_FOG_RED__MASK 0x000000ff
910 #define A2XX_RB_FOG_COLOR_FOG_RED__SHIFT 0
911 static inline uint32_t A2XX_RB_FOG_COLOR_FOG_RED(uint32_t val)
912 {
913 return ((val) << A2XX_RB_FOG_COLOR_FOG_RED__SHIFT) & A2XX_RB_FOG_COLOR_FOG_RED__MASK;
914 }
915 #define A2XX_RB_FOG_COLOR_FOG_GREEN__MASK 0x0000ff00
916 #define A2XX_RB_FOG_COLOR_FOG_GREEN__SHIFT 8
917 static inline uint32_t A2XX_RB_FOG_COLOR_FOG_GREEN(uint32_t val)
918 {
919 return ((val) << A2XX_RB_FOG_COLOR_FOG_GREEN__SHIFT) & A2XX_RB_FOG_COLOR_FOG_GREEN__MASK;
920 }
921 #define A2XX_RB_FOG_COLOR_FOG_BLUE__MASK 0x00ff0000
922 #define A2XX_RB_FOG_COLOR_FOG_BLUE__SHIFT 16
923 static inline uint32_t A2XX_RB_FOG_COLOR_FOG_BLUE(uint32_t val)
924 {
925 return ((val) << A2XX_RB_FOG_COLOR_FOG_BLUE__SHIFT) & A2XX_RB_FOG_COLOR_FOG_BLUE__MASK;
926 }
927
928 #define REG_A2XX_RB_STENCILREFMASK_BF 0x0000210c
929 #define A2XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff
930 #define A2XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0
931 static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
932 {
933 return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
934 }
935 #define A2XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00
936 #define A2XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8
937 static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
938 {
939 return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
940 }
941 #define A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000
942 #define A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16
943 static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
944 {
945 return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
946 }
947
948 #define REG_A2XX_RB_STENCILREFMASK 0x0000210d
949 #define A2XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
950 #define A2XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
951 static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
952 {
953 return ((val) << A2XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILREF__MASK;
954 }
955 #define A2XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
956 #define A2XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
957 static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
958 {
959 return ((val) << A2XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILMASK__MASK;
960 }
961 #define A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
962 #define A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
963 static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
964 {
965 return ((val) << A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
966 }
967
968 #define REG_A2XX_RB_ALPHA_REF 0x0000210e
969
970 #define REG_A2XX_PA_CL_VPORT_XSCALE 0x0000210f
971 #define A2XX_PA_CL_VPORT_XSCALE__MASK 0xffffffff
972 #define A2XX_PA_CL_VPORT_XSCALE__SHIFT 0
973 static inline uint32_t A2XX_PA_CL_VPORT_XSCALE(float val)
974 {
975 return ((fui(val)) << A2XX_PA_CL_VPORT_XSCALE__SHIFT) & A2XX_PA_CL_VPORT_XSCALE__MASK;
976 }
977
978 #define REG_A2XX_PA_CL_VPORT_XOFFSET 0x00002110
979 #define A2XX_PA_CL_VPORT_XOFFSET__MASK 0xffffffff
980 #define A2XX_PA_CL_VPORT_XOFFSET__SHIFT 0
981 static inline uint32_t A2XX_PA_CL_VPORT_XOFFSET(float val)
982 {
983 return ((fui(val)) << A2XX_PA_CL_VPORT_XOFFSET__SHIFT) & A2XX_PA_CL_VPORT_XOFFSET__MASK;
984 }
985
986 #define REG_A2XX_PA_CL_VPORT_YSCALE 0x00002111
987 #define A2XX_PA_CL_VPORT_YSCALE__MASK 0xffffffff
988 #define A2XX_PA_CL_VPORT_YSCALE__SHIFT 0
989 static inline uint32_t A2XX_PA_CL_VPORT_YSCALE(float val)
990 {
991 return ((fui(val)) << A2XX_PA_CL_VPORT_YSCALE__SHIFT) & A2XX_PA_CL_VPORT_YSCALE__MASK;
992 }
993
994 #define REG_A2XX_PA_CL_VPORT_YOFFSET 0x00002112
995 #define A2XX_PA_CL_VPORT_YOFFSET__MASK 0xffffffff
996 #define A2XX_PA_CL_VPORT_YOFFSET__SHIFT 0
997 static inline uint32_t A2XX_PA_CL_VPORT_YOFFSET(float val)
998 {
999 return ((fui(val)) << A2XX_PA_CL_VPORT_YOFFSET__SHIFT) & A2XX_PA_CL_VPORT_YOFFSET__MASK;
1000 }
1001
1002 #define REG_A2XX_PA_CL_VPORT_ZSCALE 0x00002113
1003 #define A2XX_PA_CL_VPORT_ZSCALE__MASK 0xffffffff
1004 #define A2XX_PA_CL_VPORT_ZSCALE__SHIFT 0
1005 static inline uint32_t A2XX_PA_CL_VPORT_ZSCALE(float val)
1006 {
1007 return ((fui(val)) << A2XX_PA_CL_VPORT_ZSCALE__SHIFT) & A2XX_PA_CL_VPORT_ZSCALE__MASK;
1008 }
1009
1010 #define REG_A2XX_PA_CL_VPORT_ZOFFSET 0x00002114
1011 #define A2XX_PA_CL_VPORT_ZOFFSET__MASK 0xffffffff
1012 #define A2XX_PA_CL_VPORT_ZOFFSET__SHIFT 0
1013 static inline uint32_t A2XX_PA_CL_VPORT_ZOFFSET(float val)
1014 {
1015 return ((fui(val)) << A2XX_PA_CL_VPORT_ZOFFSET__SHIFT) & A2XX_PA_CL_VPORT_ZOFFSET__MASK;
1016 }
1017
1018 #define REG_A2XX_SQ_PROGRAM_CNTL 0x00002180
1019 #define A2XX_SQ_PROGRAM_CNTL_VS_REGS__MASK 0x000000ff
1020 #define A2XX_SQ_PROGRAM_CNTL_VS_REGS__SHIFT 0
1021 static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_REGS(uint32_t val)
1022 {
1023 return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_REGS__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_REGS__MASK;
1024 }
1025 #define A2XX_SQ_PROGRAM_CNTL_PS_REGS__MASK 0x0000ff00
1026 #define A2XX_SQ_PROGRAM_CNTL_PS_REGS__SHIFT 8
1027 static inline uint32_t A2XX_SQ_PROGRAM_CNTL_PS_REGS(uint32_t val)
1028 {
1029 return ((val) << A2XX_SQ_PROGRAM_CNTL_PS_REGS__SHIFT) & A2XX_SQ_PROGRAM_CNTL_PS_REGS__MASK;
1030 }
1031 #define A2XX_SQ_PROGRAM_CNTL_VS_RESOURCE 0x00010000
1032 #define A2XX_SQ_PROGRAM_CNTL_PS_RESOURCE 0x00020000
1033 #define A2XX_SQ_PROGRAM_CNTL_PARAM_GEN 0x00040000
1034 #define A2XX_SQ_PROGRAM_CNTL_GEN_INDEX_PIX 0x00080000
1035 #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__MASK 0x00f00000
1036 #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__SHIFT 20
1037 static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT(uint32_t val)
1038 {
1039 return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__MASK;
1040 }
1041 #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__MASK 0x07000000
1042 #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__SHIFT 24
1043 static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE(enum a2xx_sq_ps_vtx_mode val)
1044 {
1045 return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__MASK;
1046 }
1047 #define A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__MASK 0x78000000
1048 #define A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__SHIFT 27
1049 static inline uint32_t A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE(uint32_t val)
1050 {
1051 return ((val) << A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__SHIFT) & A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__MASK;
1052 }
1053 #define A2XX_SQ_PROGRAM_CNTL_GEN_INDEX_VTX 0x80000000
1054
1055 #define REG_A2XX_SQ_CONTEXT_MISC 0x00002181
1056 #define A2XX_SQ_CONTEXT_MISC_INST_PRED_OPTIMIZE 0x00000001
1057 #define A2XX_SQ_CONTEXT_MISC_SC_OUTPUT_SCREEN_XY 0x00000002
1058 #define A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__MASK 0x0000000c
1059 #define A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__SHIFT 2
1060 static inline uint32_t A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL(enum a2xx_sq_sample_cntl val)
1061 {
1062 return ((val) << A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__SHIFT) & A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__MASK;
1063 }
1064 #define A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__MASK 0x0000ff00
1065 #define A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__SHIFT 8
1066 static inline uint32_t A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS(uint32_t val)
1067 {
1068 return ((val) << A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__SHIFT) & A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__MASK;
1069 }
1070 #define A2XX_SQ_CONTEXT_MISC_PERFCOUNTER_REF 0x00010000
1071 #define A2XX_SQ_CONTEXT_MISC_YEILD_OPTIMIZE 0x00020000
1072 #define A2XX_SQ_CONTEXT_MISC_TX_CACHE_SEL 0x00040000
1073
1074 #define REG_A2XX_SQ_INTERPOLATOR_CNTL 0x00002182
1075 #define A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE__MASK 0x0000ffff
1076 #define A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE__SHIFT 0
1077 static inline uint32_t A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE(uint32_t val)
1078 {
1079 return ((val) << A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE__SHIFT) & A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE__MASK;
1080 }
1081 #define A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN__MASK 0xffff0000
1082 #define A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN__SHIFT 16
1083 static inline uint32_t A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN(uint32_t val)
1084 {
1085 return ((val) << A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN__SHIFT) & A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN__MASK;
1086 }
1087
1088 #define REG_A2XX_SQ_WRAPPING_0 0x00002183
1089 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_0__MASK 0x0000000f
1090 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_0__SHIFT 0
1091 static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_0(uint32_t val)
1092 {
1093 return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_0__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_0__MASK;
1094 }
1095 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_1__MASK 0x000000f0
1096 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_1__SHIFT 4
1097 static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_1(uint32_t val)
1098 {
1099 return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_1__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_1__MASK;
1100 }
1101 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_2__MASK 0x00000f00
1102 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_2__SHIFT 8
1103 static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_2(uint32_t val)
1104 {
1105 return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_2__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_2__MASK;
1106 }
1107 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_3__MASK 0x0000f000
1108 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_3__SHIFT 12
1109 static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_3(uint32_t val)
1110 {
1111 return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_3__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_3__MASK;
1112 }
1113 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_4__MASK 0x000f0000
1114 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_4__SHIFT 16
1115 static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_4(uint32_t val)
1116 {
1117 return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_4__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_4__MASK;
1118 }
1119 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_5__MASK 0x00f00000
1120 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_5__SHIFT 20
1121 static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_5(uint32_t val)
1122 {
1123 return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_5__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_5__MASK;
1124 }
1125 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_6__MASK 0x0f000000
1126 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_6__SHIFT 24
1127 static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_6(uint32_t val)
1128 {
1129 return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_6__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_6__MASK;
1130 }
1131 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_7__MASK 0xf0000000
1132 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_7__SHIFT 28
1133 static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_7(uint32_t val)
1134 {
1135 return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_7__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_7__MASK;
1136 }
1137
1138 #define REG_A2XX_SQ_WRAPPING_1 0x00002184
1139 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_8__MASK 0x0000000f
1140 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_8__SHIFT 0
1141 static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_8(uint32_t val)
1142 {
1143 return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_8__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_8__MASK;
1144 }
1145 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_9__MASK 0x000000f0
1146 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_9__SHIFT 4
1147 static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_9(uint32_t val)
1148 {
1149 return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_9__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_9__MASK;
1150 }
1151 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_10__MASK 0x00000f00
1152 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_10__SHIFT 8
1153 static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_10(uint32_t val)
1154 {
1155 return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_10__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_10__MASK;
1156 }
1157 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_11__MASK 0x0000f000
1158 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_11__SHIFT 12
1159 static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_11(uint32_t val)
1160 {
1161 return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_11__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_11__MASK;
1162 }
1163 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_12__MASK 0x000f0000
1164 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_12__SHIFT 16
1165 static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_12(uint32_t val)
1166 {
1167 return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_12__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_12__MASK;
1168 }
1169 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_13__MASK 0x00f00000
1170 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_13__SHIFT 20
1171 static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_13(uint32_t val)
1172 {
1173 return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_13__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_13__MASK;
1174 }
1175 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_14__MASK 0x0f000000
1176 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_14__SHIFT 24
1177 static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_14(uint32_t val)
1178 {
1179 return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_14__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_14__MASK;
1180 }
1181 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_15__MASK 0xf0000000
1182 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_15__SHIFT 28
1183 static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_15(uint32_t val)
1184 {
1185 return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_15__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_15__MASK;
1186 }
1187
1188 #define REG_A2XX_SQ_PS_PROGRAM 0x000021f6
1189 #define A2XX_SQ_PS_PROGRAM_BASE__MASK 0x00000fff
1190 #define A2XX_SQ_PS_PROGRAM_BASE__SHIFT 0
1191 static inline uint32_t A2XX_SQ_PS_PROGRAM_BASE(uint32_t val)
1192 {
1193 return ((val) << A2XX_SQ_PS_PROGRAM_BASE__SHIFT) & A2XX_SQ_PS_PROGRAM_BASE__MASK;
1194 }
1195 #define A2XX_SQ_PS_PROGRAM_SIZE__MASK 0x00fff000
1196 #define A2XX_SQ_PS_PROGRAM_SIZE__SHIFT 12
1197 static inline uint32_t A2XX_SQ_PS_PROGRAM_SIZE(uint32_t val)
1198 {
1199 return ((val) << A2XX_SQ_PS_PROGRAM_SIZE__SHIFT) & A2XX_SQ_PS_PROGRAM_SIZE__MASK;
1200 }
1201
1202 #define REG_A2XX_SQ_VS_PROGRAM 0x000021f7
1203 #define A2XX_SQ_VS_PROGRAM_BASE__MASK 0x00000fff
1204 #define A2XX_SQ_VS_PROGRAM_BASE__SHIFT 0
1205 static inline uint32_t A2XX_SQ_VS_PROGRAM_BASE(uint32_t val)
1206 {
1207 return ((val) << A2XX_SQ_VS_PROGRAM_BASE__SHIFT) & A2XX_SQ_VS_PROGRAM_BASE__MASK;
1208 }
1209 #define A2XX_SQ_VS_PROGRAM_SIZE__MASK 0x00fff000
1210 #define A2XX_SQ_VS_PROGRAM_SIZE__SHIFT 12
1211 static inline uint32_t A2XX_SQ_VS_PROGRAM_SIZE(uint32_t val)
1212 {
1213 return ((val) << A2XX_SQ_VS_PROGRAM_SIZE__SHIFT) & A2XX_SQ_VS_PROGRAM_SIZE__MASK;
1214 }
1215
1216 #define REG_A2XX_VGT_EVENT_INITIATOR 0x000021f9
1217
1218 #define REG_A2XX_VGT_DRAW_INITIATOR 0x000021fc
1219 #define A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK 0x0000003f
1220 #define A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT 0
1221 static inline uint32_t A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE(enum pc_di_primtype val)
1222 {
1223 return ((val) << A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT) & A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK;
1224 }
1225 #define A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK 0x000000c0
1226 #define A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT 6
1227 static inline uint32_t A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT(enum pc_di_src_sel val)
1228 {
1229 return ((val) << A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT) & A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK;
1230 }
1231 #define A2XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK 0x00000600
1232 #define A2XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT 9
1233 static inline uint32_t A2XX_VGT_DRAW_INITIATOR_VIS_CULL(enum pc_di_vis_cull_mode val)
1234 {
1235 return ((val) << A2XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT) & A2XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK;
1236 }
1237 #define A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK 0x00000800
1238 #define A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT 11
1239 static inline uint32_t A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE(enum pc_di_index_size val)
1240 {
1241 return ((val) << A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT) & A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK;
1242 }
1243 #define A2XX_VGT_DRAW_INITIATOR_NOT_EOP 0x00001000
1244 #define A2XX_VGT_DRAW_INITIATOR_SMALL_INDEX 0x00002000
1245 #define A2XX_VGT_DRAW_INITIATOR_PRE_DRAW_INITIATOR_ENABLE 0x00004000
1246 #define A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK 0xff000000
1247 #define A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT 24
1248 static inline uint32_t A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES(uint32_t val)
1249 {
1250 return ((val) << A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT) & A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK;
1251 }
1252
1253 #define REG_A2XX_VGT_IMMED_DATA 0x000021fd
1254
1255 #define REG_A2XX_RB_DEPTHCONTROL 0x00002200
1256 #define A2XX_RB_DEPTHCONTROL_STENCIL_ENABLE 0x00000001
1257 #define A2XX_RB_DEPTHCONTROL_Z_ENABLE 0x00000002
1258 #define A2XX_RB_DEPTHCONTROL_Z_WRITE_ENABLE 0x00000004
1259 #define A2XX_RB_DEPTHCONTROL_EARLY_Z_ENABLE 0x00000008
1260 #define A2XX_RB_DEPTHCONTROL_ZFUNC__MASK 0x00000070
1261 #define A2XX_RB_DEPTHCONTROL_ZFUNC__SHIFT 4
1262 static inline uint32_t A2XX_RB_DEPTHCONTROL_ZFUNC(enum adreno_compare_func val)
1263 {
1264 return ((val) << A2XX_RB_DEPTHCONTROL_ZFUNC__SHIFT) & A2XX_RB_DEPTHCONTROL_ZFUNC__MASK;
1265 }
1266 #define A2XX_RB_DEPTHCONTROL_BACKFACE_ENABLE 0x00000080
1267 #define A2XX_RB_DEPTHCONTROL_STENCILFUNC__MASK 0x00000700
1268 #define A2XX_RB_DEPTHCONTROL_STENCILFUNC__SHIFT 8
1269 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFUNC(enum adreno_compare_func val)
1270 {
1271 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFUNC__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFUNC__MASK;
1272 }
1273 #define A2XX_RB_DEPTHCONTROL_STENCILFAIL__MASK 0x00003800
1274 #define A2XX_RB_DEPTHCONTROL_STENCILFAIL__SHIFT 11
1275 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFAIL(enum adreno_stencil_op val)
1276 {
1277 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFAIL__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFAIL__MASK;
1278 }
1279 #define A2XX_RB_DEPTHCONTROL_STENCILZPASS__MASK 0x0001c000
1280 #define A2XX_RB_DEPTHCONTROL_STENCILZPASS__SHIFT 14
1281 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZPASS(enum adreno_stencil_op val)
1282 {
1283 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZPASS__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZPASS__MASK;
1284 }
1285 #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL__MASK 0x000e0000
1286 #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL__SHIFT 17
1287 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZFAIL(enum adreno_stencil_op val)
1288 {
1289 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZFAIL__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZFAIL__MASK;
1290 }
1291 #define A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__MASK 0x00700000
1292 #define A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__SHIFT 20
1293 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF(enum adreno_compare_func val)
1294 {
1295 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__MASK;
1296 }
1297 #define A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__MASK 0x03800000
1298 #define A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__SHIFT 23
1299 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF(enum adreno_stencil_op val)
1300 {
1301 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__MASK;
1302 }
1303 #define A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__MASK 0x1c000000
1304 #define A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__SHIFT 26
1305 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF(enum adreno_stencil_op val)
1306 {
1307 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__MASK;
1308 }
1309 #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__MASK 0xe0000000
1310 #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__SHIFT 29
1311 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF(enum adreno_stencil_op val)
1312 {
1313 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__MASK;
1314 }
1315
1316 #define REG_A2XX_RB_BLEND_CONTROL 0x00002201
1317 #define A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__MASK 0x0000001f
1318 #define A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__SHIFT 0
1319 static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND(enum adreno_rb_blend_factor val)
1320 {
1321 return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__MASK;
1322 }
1323 #define A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__MASK 0x000000e0
1324 #define A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__SHIFT 5
1325 static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN(enum a2xx_rb_blend_opcode val)
1326 {
1327 return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__MASK;
1328 }
1329 #define A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__MASK 0x00001f00
1330 #define A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__SHIFT 8
1331 static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND(enum adreno_rb_blend_factor val)
1332 {
1333 return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__MASK;
1334 }
1335 #define A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__MASK 0x001f0000
1336 #define A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__SHIFT 16
1337 static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND(enum adreno_rb_blend_factor val)
1338 {
1339 return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__MASK;
1340 }
1341 #define A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__MASK 0x00e00000
1342 #define A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__SHIFT 21
1343 static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN(enum a2xx_rb_blend_opcode val)
1344 {
1345 return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__MASK;
1346 }
1347 #define A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__MASK 0x1f000000
1348 #define A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__SHIFT 24
1349 static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND(enum adreno_rb_blend_factor val)
1350 {
1351 return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__MASK;
1352 }
1353 #define A2XX_RB_BLEND_CONTROL_BLEND_FORCE_ENABLE 0x20000000
1354 #define A2XX_RB_BLEND_CONTROL_BLEND_FORCE 0x40000000
1355
1356 #define REG_A2XX_RB_COLORCONTROL 0x00002202
1357 #define A2XX_RB_COLORCONTROL_ALPHA_FUNC__MASK 0x00000007
1358 #define A2XX_RB_COLORCONTROL_ALPHA_FUNC__SHIFT 0
1359 static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_FUNC(enum adreno_compare_func val)
1360 {
1361 return ((val) << A2XX_RB_COLORCONTROL_ALPHA_FUNC__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_FUNC__MASK;
1362 }
1363 #define A2XX_RB_COLORCONTROL_ALPHA_TEST_ENABLE 0x00000008
1364 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_ENABLE 0x00000010
1365 #define A2XX_RB_COLORCONTROL_BLEND_DISABLE 0x00000020
1366 #define A2XX_RB_COLORCONTROL_VOB_ENABLE 0x00000040
1367 #define A2XX_RB_COLORCONTROL_VS_EXPORTS_FOG 0x00000080
1368 #define A2XX_RB_COLORCONTROL_ROP_CODE__MASK 0x00000f00
1369 #define A2XX_RB_COLORCONTROL_ROP_CODE__SHIFT 8
1370 static inline uint32_t A2XX_RB_COLORCONTROL_ROP_CODE(uint32_t val)
1371 {
1372 return ((val) << A2XX_RB_COLORCONTROL_ROP_CODE__SHIFT) & A2XX_RB_COLORCONTROL_ROP_CODE__MASK;
1373 }
1374 #define A2XX_RB_COLORCONTROL_DITHER_MODE__MASK 0x00003000
1375 #define A2XX_RB_COLORCONTROL_DITHER_MODE__SHIFT 12
1376 static inline uint32_t A2XX_RB_COLORCONTROL_DITHER_MODE(enum adreno_rb_dither_mode val)
1377 {
1378 return ((val) << A2XX_RB_COLORCONTROL_DITHER_MODE__SHIFT) & A2XX_RB_COLORCONTROL_DITHER_MODE__MASK;
1379 }
1380 #define A2XX_RB_COLORCONTROL_DITHER_TYPE__MASK 0x0000c000
1381 #define A2XX_RB_COLORCONTROL_DITHER_TYPE__SHIFT 14
1382 static inline uint32_t A2XX_RB_COLORCONTROL_DITHER_TYPE(enum a2xx_rb_dither_type val)
1383 {
1384 return ((val) << A2XX_RB_COLORCONTROL_DITHER_TYPE__SHIFT) & A2XX_RB_COLORCONTROL_DITHER_TYPE__MASK;
1385 }
1386 #define A2XX_RB_COLORCONTROL_PIXEL_FOG 0x00010000
1387 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__MASK 0x03000000
1388 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__SHIFT 24
1389 static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0(uint32_t val)
1390 {
1391 return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__MASK;
1392 }
1393 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__MASK 0x0c000000
1394 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__SHIFT 26
1395 static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1(uint32_t val)
1396 {
1397 return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__MASK;
1398 }
1399 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__MASK 0x30000000
1400 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__SHIFT 28
1401 static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2(uint32_t val)
1402 {
1403 return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__MASK;
1404 }
1405 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__MASK 0xc0000000
1406 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__SHIFT 30
1407 static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3(uint32_t val)
1408 {
1409 return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__MASK;
1410 }
1411
1412 #define REG_A2XX_VGT_CURRENT_BIN_ID_MAX 0x00002203
1413 #define A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__MASK 0x00000007
1414 #define A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__SHIFT 0
1415 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN(uint32_t val)
1416 {
1417 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__MASK;
1418 }
1419 #define A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__MASK 0x00000038
1420 #define A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__SHIFT 3
1421 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_ROW(uint32_t val)
1422 {
1423 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__MASK;
1424 }
1425 #define A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__MASK 0x000001c0
1426 #define A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__SHIFT 6
1427 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK(uint32_t val)
1428 {
1429 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__MASK;
1430 }
1431
1432 #define REG_A2XX_PA_CL_CLIP_CNTL 0x00002204
1433 #define A2XX_PA_CL_CLIP_CNTL_CLIP_DISABLE 0x00010000
1434 #define A2XX_PA_CL_CLIP_CNTL_BOUNDARY_EDGE_FLAG_ENA 0x00040000
1435 #define A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__MASK 0x00080000
1436 #define A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__SHIFT 19
1437 static inline uint32_t A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF(enum a2xx_dx_clip_space val)
1438 {
1439 return ((val) << A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__SHIFT) & A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__MASK;
1440 }
1441 #define A2XX_PA_CL_CLIP_CNTL_DIS_CLIP_ERR_DETECT 0x00100000
1442 #define A2XX_PA_CL_CLIP_CNTL_VTX_KILL_OR 0x00200000
1443 #define A2XX_PA_CL_CLIP_CNTL_XY_NAN_RETAIN 0x00400000
1444 #define A2XX_PA_CL_CLIP_CNTL_Z_NAN_RETAIN 0x00800000
1445 #define A2XX_PA_CL_CLIP_CNTL_W_NAN_RETAIN 0x01000000
1446
1447 #define REG_A2XX_PA_SU_SC_MODE_CNTL 0x00002205
1448 #define A2XX_PA_SU_SC_MODE_CNTL_CULL_FRONT 0x00000001
1449 #define A2XX_PA_SU_SC_MODE_CNTL_CULL_BACK 0x00000002
1450 #define A2XX_PA_SU_SC_MODE_CNTL_FACE 0x00000004
1451 #define A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__MASK 0x00000018
1452 #define A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__SHIFT 3
1453 static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_POLYMODE(enum a2xx_pa_su_sc_polymode val)
1454 {
1455 return ((val) << A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__MASK;
1456 }
1457 #define A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__MASK 0x000000e0
1458 #define A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__SHIFT 5
1459 static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
1460 {
1461 return ((val) << A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__MASK;
1462 }
1463 #define A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__MASK 0x00000700
1464 #define A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__SHIFT 8
1465 static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
1466 {
1467 return ((val) << A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__MASK;
1468 }
1469 #define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_FRONT_ENABLE 0x00000800
1470 #define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_BACK_ENABLE 0x00001000
1471 #define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_PARA_ENABLE 0x00002000
1472 #define A2XX_PA_SU_SC_MODE_CNTL_MSAA_ENABLE 0x00008000
1473 #define A2XX_PA_SU_SC_MODE_CNTL_VTX_WINDOW_OFFSET_ENABLE 0x00010000
1474 #define A2XX_PA_SU_SC_MODE_CNTL_LINE_STIPPLE_ENABLE 0x00040000
1475 #define A2XX_PA_SU_SC_MODE_CNTL_PROVOKING_VTX_LAST 0x00080000
1476 #define A2XX_PA_SU_SC_MODE_CNTL_PERSP_CORR_DIS 0x00100000
1477 #define A2XX_PA_SU_SC_MODE_CNTL_MULTI_PRIM_IB_ENA 0x00200000
1478 #define A2XX_PA_SU_SC_MODE_CNTL_QUAD_ORDER_ENABLE 0x00800000
1479 #define A2XX_PA_SU_SC_MODE_CNTL_WAIT_RB_IDLE_ALL_TRI 0x02000000
1480 #define A2XX_PA_SU_SC_MODE_CNTL_WAIT_RB_IDLE_FIRST_TRI_NEW_STATE 0x04000000
1481 #define A2XX_PA_SU_SC_MODE_CNTL_CLAMPED_FACENESS 0x10000000
1482 #define A2XX_PA_SU_SC_MODE_CNTL_ZERO_AREA_FACENESS 0x20000000
1483 #define A2XX_PA_SU_SC_MODE_CNTL_FACE_KILL_ENABLE 0x40000000
1484 #define A2XX_PA_SU_SC_MODE_CNTL_FACE_WRITE_ENABLE 0x80000000
1485
1486 #define REG_A2XX_PA_CL_VTE_CNTL 0x00002206
1487 #define A2XX_PA_CL_VTE_CNTL_VPORT_X_SCALE_ENA 0x00000001
1488 #define A2XX_PA_CL_VTE_CNTL_VPORT_X_OFFSET_ENA 0x00000002
1489 #define A2XX_PA_CL_VTE_CNTL_VPORT_Y_SCALE_ENA 0x00000004
1490 #define A2XX_PA_CL_VTE_CNTL_VPORT_Y_OFFSET_ENA 0x00000008
1491 #define A2XX_PA_CL_VTE_CNTL_VPORT_Z_SCALE_ENA 0x00000010
1492 #define A2XX_PA_CL_VTE_CNTL_VPORT_Z_OFFSET_ENA 0x00000020
1493 #define A2XX_PA_CL_VTE_CNTL_VTX_XY_FMT 0x00000100
1494 #define A2XX_PA_CL_VTE_CNTL_VTX_Z_FMT 0x00000200
1495 #define A2XX_PA_CL_VTE_CNTL_VTX_W0_FMT 0x00000400
1496 #define A2XX_PA_CL_VTE_CNTL_PERFCOUNTER_REF 0x00000800
1497
1498 #define REG_A2XX_VGT_CURRENT_BIN_ID_MIN 0x00002207
1499 #define A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__MASK 0x00000007
1500 #define A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__SHIFT 0
1501 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN(uint32_t val)
1502 {
1503 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__MASK;
1504 }
1505 #define A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__MASK 0x00000038
1506 #define A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__SHIFT 3
1507 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_ROW(uint32_t val)
1508 {
1509 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__MASK;
1510 }
1511 #define A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__MASK 0x000001c0
1512 #define A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__SHIFT 6
1513 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK(uint32_t val)
1514 {
1515 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__MASK;
1516 }
1517
1518 #define REG_A2XX_RB_MODECONTROL 0x00002208
1519 #define A2XX_RB_MODECONTROL_EDRAM_MODE__MASK 0x00000007
1520 #define A2XX_RB_MODECONTROL_EDRAM_MODE__SHIFT 0
1521 static inline uint32_t A2XX_RB_MODECONTROL_EDRAM_MODE(enum a2xx_rb_edram_mode val)
1522 {
1523 return ((val) << A2XX_RB_MODECONTROL_EDRAM_MODE__SHIFT) & A2XX_RB_MODECONTROL_EDRAM_MODE__MASK;
1524 }
1525
1526 #define REG_A2XX_A220_RB_LRZ_VSC_CONTROL 0x00002209
1527
1528 #define REG_A2XX_RB_SAMPLE_POS 0x0000220a
1529
1530 #define REG_A2XX_CLEAR_COLOR 0x0000220b
1531 #define A2XX_CLEAR_COLOR_RED__MASK 0x000000ff
1532 #define A2XX_CLEAR_COLOR_RED__SHIFT 0
1533 static inline uint32_t A2XX_CLEAR_COLOR_RED(uint32_t val)
1534 {
1535 return ((val) << A2XX_CLEAR_COLOR_RED__SHIFT) & A2XX_CLEAR_COLOR_RED__MASK;
1536 }
1537 #define A2XX_CLEAR_COLOR_GREEN__MASK 0x0000ff00
1538 #define A2XX_CLEAR_COLOR_GREEN__SHIFT 8
1539 static inline uint32_t A2XX_CLEAR_COLOR_GREEN(uint32_t val)
1540 {
1541 return ((val) << A2XX_CLEAR_COLOR_GREEN__SHIFT) & A2XX_CLEAR_COLOR_GREEN__MASK;
1542 }
1543 #define A2XX_CLEAR_COLOR_BLUE__MASK 0x00ff0000
1544 #define A2XX_CLEAR_COLOR_BLUE__SHIFT 16
1545 static inline uint32_t A2XX_CLEAR_COLOR_BLUE(uint32_t val)
1546 {
1547 return ((val) << A2XX_CLEAR_COLOR_BLUE__SHIFT) & A2XX_CLEAR_COLOR_BLUE__MASK;
1548 }
1549 #define A2XX_CLEAR_COLOR_ALPHA__MASK 0xff000000
1550 #define A2XX_CLEAR_COLOR_ALPHA__SHIFT 24
1551 static inline uint32_t A2XX_CLEAR_COLOR_ALPHA(uint32_t val)
1552 {
1553 return ((val) << A2XX_CLEAR_COLOR_ALPHA__SHIFT) & A2XX_CLEAR_COLOR_ALPHA__MASK;
1554 }
1555
1556 #define REG_A2XX_A220_GRAS_CONTROL 0x00002210
1557
1558 #define REG_A2XX_PA_SU_POINT_SIZE 0x00002280
1559 #define A2XX_PA_SU_POINT_SIZE_HEIGHT__MASK 0x0000ffff
1560 #define A2XX_PA_SU_POINT_SIZE_HEIGHT__SHIFT 0
1561 static inline uint32_t A2XX_PA_SU_POINT_SIZE_HEIGHT(float val)
1562 {
1563 return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_POINT_SIZE_HEIGHT__SHIFT) & A2XX_PA_SU_POINT_SIZE_HEIGHT__MASK;
1564 }
1565 #define A2XX_PA_SU_POINT_SIZE_WIDTH__MASK 0xffff0000
1566 #define A2XX_PA_SU_POINT_SIZE_WIDTH__SHIFT 16
1567 static inline uint32_t A2XX_PA_SU_POINT_SIZE_WIDTH(float val)
1568 {
1569 return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_POINT_SIZE_WIDTH__SHIFT) & A2XX_PA_SU_POINT_SIZE_WIDTH__MASK;
1570 }
1571
1572 #define REG_A2XX_PA_SU_POINT_MINMAX 0x00002281
1573 #define A2XX_PA_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
1574 #define A2XX_PA_SU_POINT_MINMAX_MIN__SHIFT 0
1575 static inline uint32_t A2XX_PA_SU_POINT_MINMAX_MIN(float val)
1576 {
1577 return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_POINT_MINMAX_MIN__SHIFT) & A2XX_PA_SU_POINT_MINMAX_MIN__MASK;
1578 }
1579 #define A2XX_PA_SU_POINT_MINMAX_MAX__MASK 0xffff0000
1580 #define A2XX_PA_SU_POINT_MINMAX_MAX__SHIFT 16
1581 static inline uint32_t A2XX_PA_SU_POINT_MINMAX_MAX(float val)
1582 {
1583 return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_POINT_MINMAX_MAX__SHIFT) & A2XX_PA_SU_POINT_MINMAX_MAX__MASK;
1584 }
1585
1586 #define REG_A2XX_PA_SU_LINE_CNTL 0x00002282
1587 #define A2XX_PA_SU_LINE_CNTL_WIDTH__MASK 0x0000ffff
1588 #define A2XX_PA_SU_LINE_CNTL_WIDTH__SHIFT 0
1589 static inline uint32_t A2XX_PA_SU_LINE_CNTL_WIDTH(float val)
1590 {
1591 return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_LINE_CNTL_WIDTH__SHIFT) & A2XX_PA_SU_LINE_CNTL_WIDTH__MASK;
1592 }
1593
1594 #define REG_A2XX_PA_SC_LINE_STIPPLE 0x00002283
1595 #define A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__MASK 0x0000ffff
1596 #define A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__SHIFT 0
1597 static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN(uint32_t val)
1598 {
1599 return ((val) << A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__MASK;
1600 }
1601 #define A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__MASK 0x00ff0000
1602 #define A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__SHIFT 16
1603 static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT(uint32_t val)
1604 {
1605 return ((val) << A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__MASK;
1606 }
1607 #define A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__MASK 0x10000000
1608 #define A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__SHIFT 28
1609 static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER(enum a2xx_pa_sc_pattern_bit_order val)
1610 {
1611 return ((val) << A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__MASK;
1612 }
1613 #define A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__MASK 0x60000000
1614 #define A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__SHIFT 29
1615 static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL(enum a2xx_pa_sc_auto_reset_cntl val)
1616 {
1617 return ((val) << A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__MASK;
1618 }
1619
1620 #define REG_A2XX_PA_SC_VIZ_QUERY 0x00002293
1621 #define A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ENA 0x00000001
1622 #define A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID__MASK 0x0000007e
1623 #define A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID__SHIFT 1
1624 static inline uint32_t A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID(uint32_t val)
1625 {
1626 return ((val) << A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID__SHIFT) & A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID__MASK;
1627 }
1628 #define A2XX_PA_SC_VIZ_QUERY_KILL_PIX_POST_EARLY_Z 0x00000100
1629
1630 #define REG_A2XX_VGT_ENHANCE 0x00002294
1631
1632 #define REG_A2XX_PA_SC_LINE_CNTL 0x00002300
1633 #define A2XX_PA_SC_LINE_CNTL_BRES_CNTL__MASK 0x0000ffff
1634 #define A2XX_PA_SC_LINE_CNTL_BRES_CNTL__SHIFT 0
1635 static inline uint32_t A2XX_PA_SC_LINE_CNTL_BRES_CNTL(uint32_t val)
1636 {
1637 return ((val) << A2XX_PA_SC_LINE_CNTL_BRES_CNTL__SHIFT) & A2XX_PA_SC_LINE_CNTL_BRES_CNTL__MASK;
1638 }
1639 #define A2XX_PA_SC_LINE_CNTL_USE_BRES_CNTL 0x00000100
1640 #define A2XX_PA_SC_LINE_CNTL_EXPAND_LINE_WIDTH 0x00000200
1641 #define A2XX_PA_SC_LINE_CNTL_LAST_PIXEL 0x00000400
1642
1643 #define REG_A2XX_PA_SC_AA_CONFIG 0x00002301
1644 #define A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES__MASK 0x00000007
1645 #define A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES__SHIFT 0
1646 static inline uint32_t A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES(uint32_t val)
1647 {
1648 return ((val) << A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES__SHIFT) & A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES__MASK;
1649 }
1650 #define A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST__MASK 0x0001e000
1651 #define A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST__SHIFT 13
1652 static inline uint32_t A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST(uint32_t val)
1653 {
1654 return ((val) << A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST__SHIFT) & A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST__MASK;
1655 }
1656
1657 #define REG_A2XX_PA_SU_VTX_CNTL 0x00002302
1658 #define A2XX_PA_SU_VTX_CNTL_PIX_CENTER__MASK 0x00000001
1659 #define A2XX_PA_SU_VTX_CNTL_PIX_CENTER__SHIFT 0
1660 static inline uint32_t A2XX_PA_SU_VTX_CNTL_PIX_CENTER(enum a2xx_pa_pixcenter val)
1661 {
1662 return ((val) << A2XX_PA_SU_VTX_CNTL_PIX_CENTER__SHIFT) & A2XX_PA_SU_VTX_CNTL_PIX_CENTER__MASK;
1663 }
1664 #define A2XX_PA_SU_VTX_CNTL_ROUND_MODE__MASK 0x00000006
1665 #define A2XX_PA_SU_VTX_CNTL_ROUND_MODE__SHIFT 1
1666 static inline uint32_t A2XX_PA_SU_VTX_CNTL_ROUND_MODE(enum a2xx_pa_roundmode val)
1667 {
1668 return ((val) << A2XX_PA_SU_VTX_CNTL_ROUND_MODE__SHIFT) & A2XX_PA_SU_VTX_CNTL_ROUND_MODE__MASK;
1669 }
1670 #define A2XX_PA_SU_VTX_CNTL_QUANT_MODE__MASK 0x00000380
1671 #define A2XX_PA_SU_VTX_CNTL_QUANT_MODE__SHIFT 7
1672 static inline uint32_t A2XX_PA_SU_VTX_CNTL_QUANT_MODE(enum a2xx_pa_quantmode val)
1673 {
1674 return ((val) << A2XX_PA_SU_VTX_CNTL_QUANT_MODE__SHIFT) & A2XX_PA_SU_VTX_CNTL_QUANT_MODE__MASK;
1675 }
1676
1677 #define REG_A2XX_PA_CL_GB_VERT_CLIP_ADJ 0x00002303
1678 #define A2XX_PA_CL_GB_VERT_CLIP_ADJ__MASK 0xffffffff
1679 #define A2XX_PA_CL_GB_VERT_CLIP_ADJ__SHIFT 0
1680 static inline uint32_t A2XX_PA_CL_GB_VERT_CLIP_ADJ(float val)
1681 {
1682 return ((fui(val)) << A2XX_PA_CL_GB_VERT_CLIP_ADJ__SHIFT) & A2XX_PA_CL_GB_VERT_CLIP_ADJ__MASK;
1683 }
1684
1685 #define REG_A2XX_PA_CL_GB_VERT_DISC_ADJ 0x00002304
1686 #define A2XX_PA_CL_GB_VERT_DISC_ADJ__MASK 0xffffffff
1687 #define A2XX_PA_CL_GB_VERT_DISC_ADJ__SHIFT 0
1688 static inline uint32_t A2XX_PA_CL_GB_VERT_DISC_ADJ(float val)
1689 {
1690 return ((fui(val)) << A2XX_PA_CL_GB_VERT_DISC_ADJ__SHIFT) & A2XX_PA_CL_GB_VERT_DISC_ADJ__MASK;
1691 }
1692
1693 #define REG_A2XX_PA_CL_GB_HORZ_CLIP_ADJ 0x00002305
1694 #define A2XX_PA_CL_GB_HORZ_CLIP_ADJ__MASK 0xffffffff
1695 #define A2XX_PA_CL_GB_HORZ_CLIP_ADJ__SHIFT 0
1696 static inline uint32_t A2XX_PA_CL_GB_HORZ_CLIP_ADJ(float val)
1697 {
1698 return ((fui(val)) << A2XX_PA_CL_GB_HORZ_CLIP_ADJ__SHIFT) & A2XX_PA_CL_GB_HORZ_CLIP_ADJ__MASK;
1699 }
1700
1701 #define REG_A2XX_PA_CL_GB_HORZ_DISC_ADJ 0x00002306
1702 #define A2XX_PA_CL_GB_HORZ_DISC_ADJ__MASK 0xffffffff
1703 #define A2XX_PA_CL_GB_HORZ_DISC_ADJ__SHIFT 0
1704 static inline uint32_t A2XX_PA_CL_GB_HORZ_DISC_ADJ(float val)
1705 {
1706 return ((fui(val)) << A2XX_PA_CL_GB_HORZ_DISC_ADJ__SHIFT) & A2XX_PA_CL_GB_HORZ_DISC_ADJ__MASK;
1707 }
1708
1709 #define REG_A2XX_SQ_VS_CONST 0x00002307
1710 #define A2XX_SQ_VS_CONST_BASE__MASK 0x000001ff
1711 #define A2XX_SQ_VS_CONST_BASE__SHIFT 0
1712 static inline uint32_t A2XX_SQ_VS_CONST_BASE(uint32_t val)
1713 {
1714 return ((val) << A2XX_SQ_VS_CONST_BASE__SHIFT) & A2XX_SQ_VS_CONST_BASE__MASK;
1715 }
1716 #define A2XX_SQ_VS_CONST_SIZE__MASK 0x001ff000
1717 #define A2XX_SQ_VS_CONST_SIZE__SHIFT 12
1718 static inline uint32_t A2XX_SQ_VS_CONST_SIZE(uint32_t val)
1719 {
1720 return ((val) << A2XX_SQ_VS_CONST_SIZE__SHIFT) & A2XX_SQ_VS_CONST_SIZE__MASK;
1721 }
1722
1723 #define REG_A2XX_SQ_PS_CONST 0x00002308
1724 #define A2XX_SQ_PS_CONST_BASE__MASK 0x000001ff
1725 #define A2XX_SQ_PS_CONST_BASE__SHIFT 0
1726 static inline uint32_t A2XX_SQ_PS_CONST_BASE(uint32_t val)
1727 {
1728 return ((val) << A2XX_SQ_PS_CONST_BASE__SHIFT) & A2XX_SQ_PS_CONST_BASE__MASK;
1729 }
1730 #define A2XX_SQ_PS_CONST_SIZE__MASK 0x001ff000
1731 #define A2XX_SQ_PS_CONST_SIZE__SHIFT 12
1732 static inline uint32_t A2XX_SQ_PS_CONST_SIZE(uint32_t val)
1733 {
1734 return ((val) << A2XX_SQ_PS_CONST_SIZE__SHIFT) & A2XX_SQ_PS_CONST_SIZE__MASK;
1735 }
1736
1737 #define REG_A2XX_SQ_DEBUG_MISC_0 0x00002309
1738
1739 #define REG_A2XX_SQ_DEBUG_MISC_1 0x0000230a
1740
1741 #define REG_A2XX_PA_SC_AA_MASK 0x00002312
1742
1743 #define REG_A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL 0x00002316
1744 #define A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH__MASK 0x00000007
1745 #define A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH__SHIFT 0
1746 static inline uint32_t A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH(uint32_t val)
1747 {
1748 return ((val) << A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH__SHIFT) & A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH__MASK;
1749 }
1750
1751 #define REG_A2XX_VGT_OUT_DEALLOC_CNTL 0x00002317
1752 #define A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST__MASK 0x00000003
1753 #define A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST__SHIFT 0
1754 static inline uint32_t A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST(uint32_t val)
1755 {
1756 return ((val) << A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST__SHIFT) & A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST__MASK;
1757 }
1758
1759 #define REG_A2XX_RB_COPY_CONTROL 0x00002318
1760 #define A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__MASK 0x00000007
1761 #define A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__SHIFT 0
1762 static inline uint32_t A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT(enum a2xx_rb_copy_sample_select val)
1763 {
1764 return ((val) << A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__SHIFT) & A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__MASK;
1765 }
1766 #define A2XX_RB_COPY_CONTROL_DEPTH_CLEAR_ENABLE 0x00000008
1767 #define A2XX_RB_COPY_CONTROL_CLEAR_MASK__MASK 0x000000f0
1768 #define A2XX_RB_COPY_CONTROL_CLEAR_MASK__SHIFT 4
1769 static inline uint32_t A2XX_RB_COPY_CONTROL_CLEAR_MASK(uint32_t val)
1770 {
1771 return ((val) << A2XX_RB_COPY_CONTROL_CLEAR_MASK__SHIFT) & A2XX_RB_COPY_CONTROL_CLEAR_MASK__MASK;
1772 }
1773
1774 #define REG_A2XX_RB_COPY_DEST_BASE 0x00002319
1775
1776 #define REG_A2XX_RB_COPY_DEST_PITCH 0x0000231a
1777 #define A2XX_RB_COPY_DEST_PITCH__MASK 0xffffffff
1778 #define A2XX_RB_COPY_DEST_PITCH__SHIFT 0
1779 static inline uint32_t A2XX_RB_COPY_DEST_PITCH(uint32_t val)
1780 {
1781 assert(!(val & 0x1f));
1782 return ((val >> 5) << A2XX_RB_COPY_DEST_PITCH__SHIFT) & A2XX_RB_COPY_DEST_PITCH__MASK;
1783 }
1784
1785 #define REG_A2XX_RB_COPY_DEST_INFO 0x0000231b
1786 #define A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__MASK 0x00000007
1787 #define A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__SHIFT 0
1788 static inline uint32_t A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN(enum adreno_rb_surface_endian val)
1789 {
1790 return ((val) << A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__SHIFT) & A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__MASK;
1791 }
1792 #define A2XX_RB_COPY_DEST_INFO_LINEAR 0x00000008
1793 #define A2XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000f0
1794 #define A2XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 4
1795 static inline uint32_t A2XX_RB_COPY_DEST_INFO_FORMAT(enum a2xx_colorformatx val)
1796 {
1797 return ((val) << A2XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A2XX_RB_COPY_DEST_INFO_FORMAT__MASK;
1798 }
1799 #define A2XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300
1800 #define A2XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8
1801 static inline uint32_t A2XX_RB_COPY_DEST_INFO_SWAP(uint32_t val)
1802 {
1803 return ((val) << A2XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A2XX_RB_COPY_DEST_INFO_SWAP__MASK;
1804 }
1805 #define A2XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK 0x00000c00
1806 #define A2XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT 10
1807 static inline uint32_t A2XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
1808 {
1809 return ((val) << A2XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A2XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
1810 }
1811 #define A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__MASK 0x00003000
1812 #define A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__SHIFT 12
1813 static inline uint32_t A2XX_RB_COPY_DEST_INFO_DITHER_TYPE(enum a2xx_rb_dither_type val)
1814 {
1815 return ((val) << A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__SHIFT) & A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__MASK;
1816 }
1817 #define A2XX_RB_COPY_DEST_INFO_WRITE_RED 0x00004000
1818 #define A2XX_RB_COPY_DEST_INFO_WRITE_GREEN 0x00008000
1819 #define A2XX_RB_COPY_DEST_INFO_WRITE_BLUE 0x00010000
1820 #define A2XX_RB_COPY_DEST_INFO_WRITE_ALPHA 0x00020000
1821
1822 #define REG_A2XX_RB_COPY_DEST_OFFSET 0x0000231c
1823 #define A2XX_RB_COPY_DEST_OFFSET_X__MASK 0x00001fff
1824 #define A2XX_RB_COPY_DEST_OFFSET_X__SHIFT 0
1825 static inline uint32_t A2XX_RB_COPY_DEST_OFFSET_X(uint32_t val)
1826 {
1827 return ((val) << A2XX_RB_COPY_DEST_OFFSET_X__SHIFT) & A2XX_RB_COPY_DEST_OFFSET_X__MASK;
1828 }
1829 #define A2XX_RB_COPY_DEST_OFFSET_Y__MASK 0x03ffe000
1830 #define A2XX_RB_COPY_DEST_OFFSET_Y__SHIFT 13
1831 static inline uint32_t A2XX_RB_COPY_DEST_OFFSET_Y(uint32_t val)
1832 {
1833 return ((val) << A2XX_RB_COPY_DEST_OFFSET_Y__SHIFT) & A2XX_RB_COPY_DEST_OFFSET_Y__MASK;
1834 }
1835
1836 #define REG_A2XX_RB_DEPTH_CLEAR 0x0000231d
1837
1838 #define REG_A2XX_RB_SAMPLE_COUNT_CTL 0x00002324
1839
1840 #define REG_A2XX_RB_COLOR_DEST_MASK 0x00002326
1841
1842 #define REG_A2XX_A225_GRAS_UCP0X 0x00002340
1843
1844 #define REG_A2XX_A225_GRAS_UCP5W 0x00002357
1845
1846 #define REG_A2XX_A225_GRAS_UCP_ENABLED 0x00002360
1847
1848 #define REG_A2XX_PA_SU_POLY_OFFSET_FRONT_SCALE 0x00002380
1849
1850 #define REG_A2XX_PA_SU_POLY_OFFSET_BACK_OFFSET 0x00002383
1851
1852 #define REG_A2XX_SQ_CONSTANT_0 0x00004000
1853
1854 #define REG_A2XX_SQ_FETCH_0 0x00004800
1855
1856 #define REG_A2XX_SQ_CF_BOOLEANS 0x00004900
1857
1858 #define REG_A2XX_SQ_CF_LOOP 0x00004908
1859
1860 #define REG_A2XX_COHER_SIZE_PM4 0x00000a29
1861
1862 #define REG_A2XX_COHER_BASE_PM4 0x00000a2a
1863
1864 #define REG_A2XX_COHER_STATUS_PM4 0x00000a2b
1865
1866 #define REG_A2XX_SQ_TEX_0 0x00000000
1867 #define A2XX_SQ_TEX_0_TYPE__MASK 0x00000003
1868 #define A2XX_SQ_TEX_0_TYPE__SHIFT 0
1869 static inline uint32_t A2XX_SQ_TEX_0_TYPE(enum sq_tex_type val)
1870 {
1871 return ((val) << A2XX_SQ_TEX_0_TYPE__SHIFT) & A2XX_SQ_TEX_0_TYPE__MASK;
1872 }
1873 #define A2XX_SQ_TEX_0_SIGN_X__MASK 0x0000000c
1874 #define A2XX_SQ_TEX_0_SIGN_X__SHIFT 2
1875 static inline uint32_t A2XX_SQ_TEX_0_SIGN_X(enum sq_tex_sign val)
1876 {
1877 return ((val) << A2XX_SQ_TEX_0_SIGN_X__SHIFT) & A2XX_SQ_TEX_0_SIGN_X__MASK;
1878 }
1879 #define A2XX_SQ_TEX_0_SIGN_Y__MASK 0x00000030
1880 #define A2XX_SQ_TEX_0_SIGN_Y__SHIFT 4
1881 static inline uint32_t A2XX_SQ_TEX_0_SIGN_Y(enum sq_tex_sign val)
1882 {
1883 return ((val) << A2XX_SQ_TEX_0_SIGN_Y__SHIFT) & A2XX_SQ_TEX_0_SIGN_Y__MASK;
1884 }
1885 #define A2XX_SQ_TEX_0_SIGN_Z__MASK 0x000000c0
1886 #define A2XX_SQ_TEX_0_SIGN_Z__SHIFT 6
1887 static inline uint32_t A2XX_SQ_TEX_0_SIGN_Z(enum sq_tex_sign val)
1888 {
1889 return ((val) << A2XX_SQ_TEX_0_SIGN_Z__SHIFT) & A2XX_SQ_TEX_0_SIGN_Z__MASK;
1890 }
1891 #define A2XX_SQ_TEX_0_SIGN_W__MASK 0x00000300
1892 #define A2XX_SQ_TEX_0_SIGN_W__SHIFT 8
1893 static inline uint32_t A2XX_SQ_TEX_0_SIGN_W(enum sq_tex_sign val)
1894 {
1895 return ((val) << A2XX_SQ_TEX_0_SIGN_W__SHIFT) & A2XX_SQ_TEX_0_SIGN_W__MASK;
1896 }
1897 #define A2XX_SQ_TEX_0_CLAMP_X__MASK 0x00001c00
1898 #define A2XX_SQ_TEX_0_CLAMP_X__SHIFT 10
1899 static inline uint32_t A2XX_SQ_TEX_0_CLAMP_X(enum sq_tex_clamp val)
1900 {
1901 return ((val) << A2XX_SQ_TEX_0_CLAMP_X__SHIFT) & A2XX_SQ_TEX_0_CLAMP_X__MASK;
1902 }
1903 #define A2XX_SQ_TEX_0_CLAMP_Y__MASK 0x0000e000
1904 #define A2XX_SQ_TEX_0_CLAMP_Y__SHIFT 13
1905 static inline uint32_t A2XX_SQ_TEX_0_CLAMP_Y(enum sq_tex_clamp val)
1906 {
1907 return ((val) << A2XX_SQ_TEX_0_CLAMP_Y__SHIFT) & A2XX_SQ_TEX_0_CLAMP_Y__MASK;
1908 }
1909 #define A2XX_SQ_TEX_0_CLAMP_Z__MASK 0x00070000
1910 #define A2XX_SQ_TEX_0_CLAMP_Z__SHIFT 16
1911 static inline uint32_t A2XX_SQ_TEX_0_CLAMP_Z(enum sq_tex_clamp val)
1912 {
1913 return ((val) << A2XX_SQ_TEX_0_CLAMP_Z__SHIFT) & A2XX_SQ_TEX_0_CLAMP_Z__MASK;
1914 }
1915 #define A2XX_SQ_TEX_0_PITCH__MASK 0x7fc00000
1916 #define A2XX_SQ_TEX_0_PITCH__SHIFT 22
1917 static inline uint32_t A2XX_SQ_TEX_0_PITCH(uint32_t val)
1918 {
1919 assert(!(val & 0x1f));
1920 return ((val >> 5) << A2XX_SQ_TEX_0_PITCH__SHIFT) & A2XX_SQ_TEX_0_PITCH__MASK;
1921 }
1922 #define A2XX_SQ_TEX_0_TILED 0x00000002
1923
1924 #define REG_A2XX_SQ_TEX_1 0x00000001
1925 #define A2XX_SQ_TEX_1_FORMAT__MASK 0x0000003f
1926 #define A2XX_SQ_TEX_1_FORMAT__SHIFT 0
1927 static inline uint32_t A2XX_SQ_TEX_1_FORMAT(enum a2xx_sq_surfaceformat val)
1928 {
1929 return ((val) << A2XX_SQ_TEX_1_FORMAT__SHIFT) & A2XX_SQ_TEX_1_FORMAT__MASK;
1930 }
1931 #define A2XX_SQ_TEX_1_ENDIANNESS__MASK 0x000000c0
1932 #define A2XX_SQ_TEX_1_ENDIANNESS__SHIFT 6
1933 static inline uint32_t A2XX_SQ_TEX_1_ENDIANNESS(enum sq_tex_endian val)
1934 {
1935 return ((val) << A2XX_SQ_TEX_1_ENDIANNESS__SHIFT) & A2XX_SQ_TEX_1_ENDIANNESS__MASK;
1936 }
1937 #define A2XX_SQ_TEX_1_REQUEST_SIZE__MASK 0x00000300
1938 #define A2XX_SQ_TEX_1_REQUEST_SIZE__SHIFT 8
1939 static inline uint32_t A2XX_SQ_TEX_1_REQUEST_SIZE(uint32_t val)
1940 {
1941 return ((val) << A2XX_SQ_TEX_1_REQUEST_SIZE__SHIFT) & A2XX_SQ_TEX_1_REQUEST_SIZE__MASK;
1942 }
1943 #define A2XX_SQ_TEX_1_STACKED 0x00000400
1944 #define A2XX_SQ_TEX_1_CLAMP_POLICY__MASK 0x00000800
1945 #define A2XX_SQ_TEX_1_CLAMP_POLICY__SHIFT 11
1946 static inline uint32_t A2XX_SQ_TEX_1_CLAMP_POLICY(enum sq_tex_clamp_policy val)
1947 {
1948 return ((val) << A2XX_SQ_TEX_1_CLAMP_POLICY__SHIFT) & A2XX_SQ_TEX_1_CLAMP_POLICY__MASK;
1949 }
1950 #define A2XX_SQ_TEX_1_BASE_ADDRESS__MASK 0xfffff000
1951 #define A2XX_SQ_TEX_1_BASE_ADDRESS__SHIFT 12
1952 static inline uint32_t A2XX_SQ_TEX_1_BASE_ADDRESS(uint32_t val)
1953 {
1954 assert(!(val & 0xfff));
1955 return ((val >> 12) << A2XX_SQ_TEX_1_BASE_ADDRESS__SHIFT) & A2XX_SQ_TEX_1_BASE_ADDRESS__MASK;
1956 }
1957
1958 #define REG_A2XX_SQ_TEX_2 0x00000002
1959 #define A2XX_SQ_TEX_2_WIDTH__MASK 0x00001fff
1960 #define A2XX_SQ_TEX_2_WIDTH__SHIFT 0
1961 static inline uint32_t A2XX_SQ_TEX_2_WIDTH(uint32_t val)
1962 {
1963 return ((val) << A2XX_SQ_TEX_2_WIDTH__SHIFT) & A2XX_SQ_TEX_2_WIDTH__MASK;
1964 }
1965 #define A2XX_SQ_TEX_2_HEIGHT__MASK 0x03ffe000
1966 #define A2XX_SQ_TEX_2_HEIGHT__SHIFT 13
1967 static inline uint32_t A2XX_SQ_TEX_2_HEIGHT(uint32_t val)
1968 {
1969 return ((val) << A2XX_SQ_TEX_2_HEIGHT__SHIFT) & A2XX_SQ_TEX_2_HEIGHT__MASK;
1970 }
1971 #define A2XX_SQ_TEX_2_DEPTH__MASK 0xfc000000
1972 #define A2XX_SQ_TEX_2_DEPTH__SHIFT 26
1973 static inline uint32_t A2XX_SQ_TEX_2_DEPTH(uint32_t val)
1974 {
1975 return ((val) << A2XX_SQ_TEX_2_DEPTH__SHIFT) & A2XX_SQ_TEX_2_DEPTH__MASK;
1976 }
1977
1978 #define REG_A2XX_SQ_TEX_3 0x00000003
1979 #define A2XX_SQ_TEX_3_NUM_FORMAT__MASK 0x00000001
1980 #define A2XX_SQ_TEX_3_NUM_FORMAT__SHIFT 0
1981 static inline uint32_t A2XX_SQ_TEX_3_NUM_FORMAT(enum sq_tex_num_format val)
1982 {
1983 return ((val) << A2XX_SQ_TEX_3_NUM_FORMAT__SHIFT) & A2XX_SQ_TEX_3_NUM_FORMAT__MASK;
1984 }
1985 #define A2XX_SQ_TEX_3_SWIZ_X__MASK 0x0000000e
1986 #define A2XX_SQ_TEX_3_SWIZ_X__SHIFT 1
1987 static inline uint32_t A2XX_SQ_TEX_3_SWIZ_X(enum sq_tex_swiz val)
1988 {
1989 return ((val) << A2XX_SQ_TEX_3_SWIZ_X__SHIFT) & A2XX_SQ_TEX_3_SWIZ_X__MASK;
1990 }
1991 #define A2XX_SQ_TEX_3_SWIZ_Y__MASK 0x00000070
1992 #define A2XX_SQ_TEX_3_SWIZ_Y__SHIFT 4
1993 static inline uint32_t A2XX_SQ_TEX_3_SWIZ_Y(enum sq_tex_swiz val)
1994 {
1995 return ((val) << A2XX_SQ_TEX_3_SWIZ_Y__SHIFT) & A2XX_SQ_TEX_3_SWIZ_Y__MASK;
1996 }
1997 #define A2XX_SQ_TEX_3_SWIZ_Z__MASK 0x00000380
1998 #define A2XX_SQ_TEX_3_SWIZ_Z__SHIFT 7
1999 static inline uint32_t A2XX_SQ_TEX_3_SWIZ_Z(enum sq_tex_swiz val)
2000 {
2001 return ((val) << A2XX_SQ_TEX_3_SWIZ_Z__SHIFT) & A2XX_SQ_TEX_3_SWIZ_Z__MASK;
2002 }
2003 #define A2XX_SQ_TEX_3_SWIZ_W__MASK 0x00001c00
2004 #define A2XX_SQ_TEX_3_SWIZ_W__SHIFT 10
2005 static inline uint32_t A2XX_SQ_TEX_3_SWIZ_W(enum sq_tex_swiz val)
2006 {
2007 return ((val) << A2XX_SQ_TEX_3_SWIZ_W__SHIFT) & A2XX_SQ_TEX_3_SWIZ_W__MASK;
2008 }
2009 #define A2XX_SQ_TEX_3_EXP_ADJUST__MASK 0x0007e000
2010 #define A2XX_SQ_TEX_3_EXP_ADJUST__SHIFT 13
2011 static inline uint32_t A2XX_SQ_TEX_3_EXP_ADJUST(uint32_t val)
2012 {
2013 return ((val) << A2XX_SQ_TEX_3_EXP_ADJUST__SHIFT) & A2XX_SQ_TEX_3_EXP_ADJUST__MASK;
2014 }
2015 #define A2XX_SQ_TEX_3_XY_MAG_FILTER__MASK 0x00180000
2016 #define A2XX_SQ_TEX_3_XY_MAG_FILTER__SHIFT 19
2017 static inline uint32_t A2XX_SQ_TEX_3_XY_MAG_FILTER(enum sq_tex_filter val)
2018 {
2019 return ((val) << A2XX_SQ_TEX_3_XY_MAG_FILTER__SHIFT) & A2XX_SQ_TEX_3_XY_MAG_FILTER__MASK;
2020 }
2021 #define A2XX_SQ_TEX_3_XY_MIN_FILTER__MASK 0x00600000
2022 #define A2XX_SQ_TEX_3_XY_MIN_FILTER__SHIFT 21
2023 static inline uint32_t A2XX_SQ_TEX_3_XY_MIN_FILTER(enum sq_tex_filter val)
2024 {
2025 return ((val) << A2XX_SQ_TEX_3_XY_MIN_FILTER__SHIFT) & A2XX_SQ_TEX_3_XY_MIN_FILTER__MASK;
2026 }
2027 #define A2XX_SQ_TEX_3_MIP_FILTER__MASK 0x01800000
2028 #define A2XX_SQ_TEX_3_MIP_FILTER__SHIFT 23
2029 static inline uint32_t A2XX_SQ_TEX_3_MIP_FILTER(enum sq_tex_filter val)
2030 {
2031 return ((val) << A2XX_SQ_TEX_3_MIP_FILTER__SHIFT) & A2XX_SQ_TEX_3_MIP_FILTER__MASK;
2032 }
2033 #define A2XX_SQ_TEX_3_ANISO_FILTER__MASK 0x0e000000
2034 #define A2XX_SQ_TEX_3_ANISO_FILTER__SHIFT 25
2035 static inline uint32_t A2XX_SQ_TEX_3_ANISO_FILTER(enum sq_tex_aniso_filter val)
2036 {
2037 return ((val) << A2XX_SQ_TEX_3_ANISO_FILTER__SHIFT) & A2XX_SQ_TEX_3_ANISO_FILTER__MASK;
2038 }
2039 #define A2XX_SQ_TEX_3_BORDER_SIZE__MASK 0x80000000
2040 #define A2XX_SQ_TEX_3_BORDER_SIZE__SHIFT 31
2041 static inline uint32_t A2XX_SQ_TEX_3_BORDER_SIZE(uint32_t val)
2042 {
2043 return ((val) << A2XX_SQ_TEX_3_BORDER_SIZE__SHIFT) & A2XX_SQ_TEX_3_BORDER_SIZE__MASK;
2044 }
2045
2046 #define REG_A2XX_SQ_TEX_4 0x00000004
2047 #define A2XX_SQ_TEX_4_VOL_MAG_FILTER__MASK 0x00000001
2048 #define A2XX_SQ_TEX_4_VOL_MAG_FILTER__SHIFT 0
2049 static inline uint32_t A2XX_SQ_TEX_4_VOL_MAG_FILTER(enum sq_tex_filter val)
2050 {
2051 return ((val) << A2XX_SQ_TEX_4_VOL_MAG_FILTER__SHIFT) & A2XX_SQ_TEX_4_VOL_MAG_FILTER__MASK;
2052 }
2053 #define A2XX_SQ_TEX_4_VOL_MIN_FILTER__MASK 0x00000002
2054 #define A2XX_SQ_TEX_4_VOL_MIN_FILTER__SHIFT 1
2055 static inline uint32_t A2XX_SQ_TEX_4_VOL_MIN_FILTER(enum sq_tex_filter val)
2056 {
2057 return ((val) << A2XX_SQ_TEX_4_VOL_MIN_FILTER__SHIFT) & A2XX_SQ_TEX_4_VOL_MIN_FILTER__MASK;
2058 }
2059 #define A2XX_SQ_TEX_4_MIP_MIN_LEVEL__MASK 0x0000003c
2060 #define A2XX_SQ_TEX_4_MIP_MIN_LEVEL__SHIFT 2
2061 static inline uint32_t A2XX_SQ_TEX_4_MIP_MIN_LEVEL(uint32_t val)
2062 {
2063 return ((val) << A2XX_SQ_TEX_4_MIP_MIN_LEVEL__SHIFT) & A2XX_SQ_TEX_4_MIP_MIN_LEVEL__MASK;
2064 }
2065 #define A2XX_SQ_TEX_4_MIP_MAX_LEVEL__MASK 0x000003c0
2066 #define A2XX_SQ_TEX_4_MIP_MAX_LEVEL__SHIFT 6
2067 static inline uint32_t A2XX_SQ_TEX_4_MIP_MAX_LEVEL(uint32_t val)
2068 {
2069 return ((val) << A2XX_SQ_TEX_4_MIP_MAX_LEVEL__SHIFT) & A2XX_SQ_TEX_4_MIP_MAX_LEVEL__MASK;
2070 }
2071 #define A2XX_SQ_TEX_4_MAX_ANISO_WALK 0x00000400
2072 #define A2XX_SQ_TEX_4_MIN_ANISO_WALK 0x00000800
2073 #define A2XX_SQ_TEX_4_LOD_BIAS__MASK 0x003ff000
2074 #define A2XX_SQ_TEX_4_LOD_BIAS__SHIFT 12
2075 static inline uint32_t A2XX_SQ_TEX_4_LOD_BIAS(float val)
2076 {
2077 return ((((int32_t)(val * 32.0))) << A2XX_SQ_TEX_4_LOD_BIAS__SHIFT) & A2XX_SQ_TEX_4_LOD_BIAS__MASK;
2078 }
2079 #define A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_H__MASK 0x07c00000
2080 #define A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_H__SHIFT 22
2081 static inline uint32_t A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_H(uint32_t val)
2082 {
2083 return ((val) << A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_H__SHIFT) & A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_H__MASK;
2084 }
2085 #define A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_V__MASK 0xf8000000
2086 #define A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_V__SHIFT 27
2087 static inline uint32_t A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_V(uint32_t val)
2088 {
2089 return ((val) << A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_V__SHIFT) & A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_V__MASK;
2090 }
2091
2092 #define REG_A2XX_SQ_TEX_5 0x00000005
2093 #define A2XX_SQ_TEX_5_BORDER_COLOR__MASK 0x00000003
2094 #define A2XX_SQ_TEX_5_BORDER_COLOR__SHIFT 0
2095 static inline uint32_t A2XX_SQ_TEX_5_BORDER_COLOR(enum sq_tex_border_color val)
2096 {
2097 return ((val) << A2XX_SQ_TEX_5_BORDER_COLOR__SHIFT) & A2XX_SQ_TEX_5_BORDER_COLOR__MASK;
2098 }
2099 #define A2XX_SQ_TEX_5_FORCE_BCW_MAX 0x00000004
2100 #define A2XX_SQ_TEX_5_TRI_CLAMP__MASK 0x00000018
2101 #define A2XX_SQ_TEX_5_TRI_CLAMP__SHIFT 3
2102 static inline uint32_t A2XX_SQ_TEX_5_TRI_CLAMP(uint32_t val)
2103 {
2104 return ((val) << A2XX_SQ_TEX_5_TRI_CLAMP__SHIFT) & A2XX_SQ_TEX_5_TRI_CLAMP__MASK;
2105 }
2106 #define A2XX_SQ_TEX_5_ANISO_BIAS__MASK 0x000001e0
2107 #define A2XX_SQ_TEX_5_ANISO_BIAS__SHIFT 5
2108 static inline uint32_t A2XX_SQ_TEX_5_ANISO_BIAS(float val)
2109 {
2110 return ((((int32_t)(val * 1.0))) << A2XX_SQ_TEX_5_ANISO_BIAS__SHIFT) & A2XX_SQ_TEX_5_ANISO_BIAS__MASK;
2111 }
2112 #define A2XX_SQ_TEX_5_DIMENSION__MASK 0x00000600
2113 #define A2XX_SQ_TEX_5_DIMENSION__SHIFT 9
2114 static inline uint32_t A2XX_SQ_TEX_5_DIMENSION(enum sq_tex_dimension val)
2115 {
2116 return ((val) << A2XX_SQ_TEX_5_DIMENSION__SHIFT) & A2XX_SQ_TEX_5_DIMENSION__MASK;
2117 }
2118 #define A2XX_SQ_TEX_5_PACKED_MIPS 0x00000800
2119 #define A2XX_SQ_TEX_5_MIP_ADDRESS__MASK 0xfffff000
2120 #define A2XX_SQ_TEX_5_MIP_ADDRESS__SHIFT 12
2121 static inline uint32_t A2XX_SQ_TEX_5_MIP_ADDRESS(uint32_t val)
2122 {
2123 assert(!(val & 0xfff));
2124 return ((val >> 12) << A2XX_SQ_TEX_5_MIP_ADDRESS__SHIFT) & A2XX_SQ_TEX_5_MIP_ADDRESS__MASK;
2125 }
2126
2127
2128 #endif /* A2XX_XML */