freedreno: update generated headers
[mesa.git] / src / gallium / drivers / freedreno / a2xx / a2xx.xml.h
1 #ifndef A2XX_XML
2 #define A2XX_XML
3
4 /* Autogenerated file, DO NOT EDIT manually!
5
6 This file was generated by the rules-ng-ng headergen tool in this git repository:
7 http://github.com/freedreno/envytools/
8 git clone https://github.com/freedreno/envytools.git
9
10 The rules-ng-ng source files this header was generated from are:
11 - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 327 bytes, from 2013-07-05 19:21:12)
12 - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
13 - /home/robclark/src/freedreno/envytools/rnndb/a2xx/a2xx.xml ( 32800 bytes, from 2013-10-22 23:57:49)
14 - /home/robclark/src/freedreno/envytools/rnndb/adreno_common.xml ( 8900 bytes, from 2013-10-22 23:57:49)
15 - /home/robclark/src/freedreno/envytools/rnndb/adreno_pm4.xml ( 10345 bytes, from 2013-10-25 14:31:35)
16 - /home/robclark/src/freedreno/envytools/rnndb/a3xx/a3xx.xml ( 52655 bytes, from 2013-10-25 14:43:32)
17
18 Copyright (C) 2013 by the following authors:
19 - Rob Clark <robdclark@gmail.com> (robclark)
20
21 Permission is hereby granted, free of charge, to any person obtaining
22 a copy of this software and associated documentation files (the
23 "Software"), to deal in the Software without restriction, including
24 without limitation the rights to use, copy, modify, merge, publish,
25 distribute, sublicense, and/or sell copies of the Software, and to
26 permit persons to whom the Software is furnished to do so, subject to
27 the following conditions:
28
29 The above copyright notice and this permission notice (including the
30 next paragraph) shall be included in all copies or substantial
31 portions of the Software.
32
33 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
34 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
35 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
36 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
37 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
38 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
39 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
40 */
41
42
43 enum a2xx_rb_dither_type {
44 DITHER_PIXEL = 0,
45 DITHER_SUBPIXEL = 1,
46 };
47
48 enum a2xx_colorformatx {
49 COLORX_4_4_4_4 = 0,
50 COLORX_1_5_5_5 = 1,
51 COLORX_5_6_5 = 2,
52 COLORX_8 = 3,
53 COLORX_8_8 = 4,
54 COLORX_8_8_8_8 = 5,
55 COLORX_S8_8_8_8 = 6,
56 COLORX_16_FLOAT = 7,
57 COLORX_16_16_FLOAT = 8,
58 COLORX_16_16_16_16_FLOAT = 9,
59 COLORX_32_FLOAT = 10,
60 COLORX_32_32_FLOAT = 11,
61 COLORX_32_32_32_32_FLOAT = 12,
62 COLORX_2_3_3 = 13,
63 COLORX_8_8_8 = 14,
64 };
65
66 enum a2xx_sq_surfaceformat {
67 FMT_1_REVERSE = 0,
68 FMT_1 = 1,
69 FMT_8 = 2,
70 FMT_1_5_5_5 = 3,
71 FMT_5_6_5 = 4,
72 FMT_6_5_5 = 5,
73 FMT_8_8_8_8 = 6,
74 FMT_2_10_10_10 = 7,
75 FMT_8_A = 8,
76 FMT_8_B = 9,
77 FMT_8_8 = 10,
78 FMT_Cr_Y1_Cb_Y0 = 11,
79 FMT_Y1_Cr_Y0_Cb = 12,
80 FMT_5_5_5_1 = 13,
81 FMT_8_8_8_8_A = 14,
82 FMT_4_4_4_4 = 15,
83 FMT_10_11_11 = 16,
84 FMT_11_11_10 = 17,
85 FMT_DXT1 = 18,
86 FMT_DXT2_3 = 19,
87 FMT_DXT4_5 = 20,
88 FMT_24_8 = 22,
89 FMT_24_8_FLOAT = 23,
90 FMT_16 = 24,
91 FMT_16_16 = 25,
92 FMT_16_16_16_16 = 26,
93 FMT_16_EXPAND = 27,
94 FMT_16_16_EXPAND = 28,
95 FMT_16_16_16_16_EXPAND = 29,
96 FMT_16_FLOAT = 30,
97 FMT_16_16_FLOAT = 31,
98 FMT_16_16_16_16_FLOAT = 32,
99 FMT_32 = 33,
100 FMT_32_32 = 34,
101 FMT_32_32_32_32 = 35,
102 FMT_32_FLOAT = 36,
103 FMT_32_32_FLOAT = 37,
104 FMT_32_32_32_32_FLOAT = 38,
105 FMT_32_AS_8 = 39,
106 FMT_32_AS_8_8 = 40,
107 FMT_16_MPEG = 41,
108 FMT_16_16_MPEG = 42,
109 FMT_8_INTERLACED = 43,
110 FMT_32_AS_8_INTERLACED = 44,
111 FMT_32_AS_8_8_INTERLACED = 45,
112 FMT_16_INTERLACED = 46,
113 FMT_16_MPEG_INTERLACED = 47,
114 FMT_16_16_MPEG_INTERLACED = 48,
115 FMT_DXN = 49,
116 FMT_8_8_8_8_AS_16_16_16_16 = 50,
117 FMT_DXT1_AS_16_16_16_16 = 51,
118 FMT_DXT2_3_AS_16_16_16_16 = 52,
119 FMT_DXT4_5_AS_16_16_16_16 = 53,
120 FMT_2_10_10_10_AS_16_16_16_16 = 54,
121 FMT_10_11_11_AS_16_16_16_16 = 55,
122 FMT_11_11_10_AS_16_16_16_16 = 56,
123 FMT_32_32_32_FLOAT = 57,
124 FMT_DXT3A = 58,
125 FMT_DXT5A = 59,
126 FMT_CTX1 = 60,
127 FMT_DXT3A_AS_1_1_1_1 = 61,
128 };
129
130 enum a2xx_sq_ps_vtx_mode {
131 POSITION_1_VECTOR = 0,
132 POSITION_2_VECTORS_UNUSED = 1,
133 POSITION_2_VECTORS_SPRITE = 2,
134 POSITION_2_VECTORS_EDGE = 3,
135 POSITION_2_VECTORS_KILL = 4,
136 POSITION_2_VECTORS_SPRITE_KILL = 5,
137 POSITION_2_VECTORS_EDGE_KILL = 6,
138 MULTIPASS = 7,
139 };
140
141 enum a2xx_sq_sample_cntl {
142 CENTROIDS_ONLY = 0,
143 CENTERS_ONLY = 1,
144 CENTROIDS_AND_CENTERS = 2,
145 };
146
147 enum a2xx_dx_clip_space {
148 DXCLIP_OPENGL = 0,
149 DXCLIP_DIRECTX = 1,
150 };
151
152 enum a2xx_pa_su_sc_polymode {
153 POLY_DISABLED = 0,
154 POLY_DUALMODE = 1,
155 };
156
157 enum a2xx_rb_edram_mode {
158 EDRAM_NOP = 0,
159 COLOR_DEPTH = 4,
160 DEPTH_ONLY = 5,
161 EDRAM_COPY = 6,
162 };
163
164 enum a2xx_pa_sc_pattern_bit_order {
165 LITTLE = 0,
166 BIG = 1,
167 };
168
169 enum a2xx_pa_sc_auto_reset_cntl {
170 NEVER = 0,
171 EACH_PRIMITIVE = 1,
172 EACH_PACKET = 2,
173 };
174
175 enum a2xx_pa_pixcenter {
176 PIXCENTER_D3D = 0,
177 PIXCENTER_OGL = 1,
178 };
179
180 enum a2xx_pa_roundmode {
181 TRUNCATE = 0,
182 ROUND = 1,
183 ROUNDTOEVEN = 2,
184 ROUNDTOODD = 3,
185 };
186
187 enum a2xx_pa_quantmode {
188 ONE_SIXTEENTH = 0,
189 ONE_EIGTH = 1,
190 ONE_QUARTER = 2,
191 ONE_HALF = 3,
192 ONE = 4,
193 };
194
195 enum a2xx_rb_copy_sample_select {
196 SAMPLE_0 = 0,
197 SAMPLE_1 = 1,
198 SAMPLE_2 = 2,
199 SAMPLE_3 = 3,
200 SAMPLE_01 = 4,
201 SAMPLE_23 = 5,
202 SAMPLE_0123 = 6,
203 };
204
205 enum adreno_mmu_clnt_beh {
206 BEH_NEVR = 0,
207 BEH_TRAN_RNG = 1,
208 BEH_TRAN_FLT = 2,
209 };
210
211 enum sq_tex_clamp {
212 SQ_TEX_WRAP = 0,
213 SQ_TEX_MIRROR = 1,
214 SQ_TEX_CLAMP_LAST_TEXEL = 2,
215 SQ_TEX_MIRROR_ONCE_LAST_TEXEL = 3,
216 SQ_TEX_CLAMP_HALF_BORDER = 4,
217 SQ_TEX_MIRROR_ONCE_HALF_BORDER = 5,
218 SQ_TEX_CLAMP_BORDER = 6,
219 SQ_TEX_MIRROR_ONCE_BORDER = 7,
220 };
221
222 enum sq_tex_swiz {
223 SQ_TEX_X = 0,
224 SQ_TEX_Y = 1,
225 SQ_TEX_Z = 2,
226 SQ_TEX_W = 3,
227 SQ_TEX_ZERO = 4,
228 SQ_TEX_ONE = 5,
229 };
230
231 enum sq_tex_filter {
232 SQ_TEX_FILTER_POINT = 0,
233 SQ_TEX_FILTER_BILINEAR = 1,
234 SQ_TEX_FILTER_BICUBIC = 2,
235 };
236
237 #define REG_A2XX_RBBM_PATCH_RELEASE 0x00000001
238
239 #define REG_A2XX_RBBM_CNTL 0x0000003b
240
241 #define REG_A2XX_RBBM_SOFT_RESET 0x0000003c
242
243 #define REG_A2XX_CP_PFP_UCODE_ADDR 0x000000c0
244
245 #define REG_A2XX_CP_PFP_UCODE_DATA 0x000000c1
246
247 #define REG_A2XX_MH_MMU_CONFIG 0x00000040
248 #define A2XX_MH_MMU_CONFIG_MMU_ENABLE 0x00000001
249 #define A2XX_MH_MMU_CONFIG_SPLIT_MODE_ENABLE 0x00000002
250 #define A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__MASK 0x00000030
251 #define A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__SHIFT 4
252 static inline uint32_t A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
253 {
254 return ((val) << A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__MASK;
255 }
256 #define A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__MASK 0x000000c0
257 #define A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__SHIFT 6
258 static inline uint32_t A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
259 {
260 return ((val) << A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__MASK;
261 }
262 #define A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__MASK 0x00000300
263 #define A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__SHIFT 8
264 static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
265 {
266 return ((val) << A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__MASK;
267 }
268 #define A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__MASK 0x00000c00
269 #define A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__SHIFT 10
270 static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
271 {
272 return ((val) << A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__MASK;
273 }
274 #define A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__MASK 0x00003000
275 #define A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__SHIFT 12
276 static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
277 {
278 return ((val) << A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__MASK;
279 }
280 #define A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__MASK 0x0000c000
281 #define A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__SHIFT 14
282 static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
283 {
284 return ((val) << A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__MASK;
285 }
286 #define A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__MASK 0x00030000
287 #define A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__SHIFT 16
288 static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
289 {
290 return ((val) << A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__MASK;
291 }
292 #define A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__MASK 0x000c0000
293 #define A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__SHIFT 18
294 static inline uint32_t A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
295 {
296 return ((val) << A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__MASK;
297 }
298 #define A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__MASK 0x00300000
299 #define A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__SHIFT 20
300 static inline uint32_t A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
301 {
302 return ((val) << A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__MASK;
303 }
304 #define A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__MASK 0x00c00000
305 #define A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__SHIFT 22
306 static inline uint32_t A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
307 {
308 return ((val) << A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__MASK;
309 }
310 #define A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__MASK 0x03000000
311 #define A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__SHIFT 24
312 static inline uint32_t A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
313 {
314 return ((val) << A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__MASK;
315 }
316
317 #define REG_A2XX_MH_MMU_VA_RANGE 0x00000041
318
319 #define REG_A2XX_MH_MMU_PT_BASE 0x00000042
320
321 #define REG_A2XX_MH_MMU_PAGE_FAULT 0x00000043
322
323 #define REG_A2XX_MH_MMU_TRAN_ERROR 0x00000044
324
325 #define REG_A2XX_MH_MMU_INVALIDATE 0x00000045
326
327 #define REG_A2XX_MH_MMU_MPU_BASE 0x00000046
328
329 #define REG_A2XX_MH_MMU_MPU_END 0x00000047
330
331 #define REG_A2XX_NQWAIT_UNTIL 0x00000394
332
333 #define REG_A2XX_RBBM_PERFCOUNTER1_SELECT 0x00000395
334
335 #define REG_A2XX_RBBM_PERFCOUNTER1_LO 0x00000397
336
337 #define REG_A2XX_RBBM_PERFCOUNTER1_HI 0x00000398
338
339 #define REG_A2XX_RBBM_DEBUG 0x0000039b
340
341 #define REG_A2XX_RBBM_PM_OVERRIDE1 0x0000039c
342
343 #define REG_A2XX_RBBM_PM_OVERRIDE2 0x0000039d
344
345 #define REG_A2XX_RBBM_DEBUG_OUT 0x000003a0
346
347 #define REG_A2XX_RBBM_DEBUG_CNTL 0x000003a1
348
349 #define REG_A2XX_RBBM_READ_ERROR 0x000003b3
350
351 #define REG_A2XX_RBBM_INT_CNTL 0x000003b4
352
353 #define REG_A2XX_RBBM_INT_STATUS 0x000003b5
354
355 #define REG_A2XX_RBBM_INT_ACK 0x000003b6
356
357 #define REG_A2XX_MASTER_INT_SIGNAL 0x000003b7
358
359 #define REG_A2XX_RBBM_PERIPHID1 0x000003f9
360
361 #define REG_A2XX_RBBM_PERIPHID2 0x000003fa
362
363 #define REG_A2XX_CP_PERFMON_CNTL 0x00000444
364
365 #define REG_A2XX_CP_PERFCOUNTER_SELECT 0x00000445
366
367 #define REG_A2XX_CP_PERFCOUNTER_LO 0x00000446
368
369 #define REG_A2XX_CP_PERFCOUNTER_HI 0x00000447
370
371 #define REG_A2XX_RBBM_STATUS 0x000005d0
372 #define A2XX_RBBM_STATUS_CMDFIFO_AVAIL__MASK 0x0000001f
373 #define A2XX_RBBM_STATUS_CMDFIFO_AVAIL__SHIFT 0
374 static inline uint32_t A2XX_RBBM_STATUS_CMDFIFO_AVAIL(uint32_t val)
375 {
376 return ((val) << A2XX_RBBM_STATUS_CMDFIFO_AVAIL__SHIFT) & A2XX_RBBM_STATUS_CMDFIFO_AVAIL__MASK;
377 }
378 #define A2XX_RBBM_STATUS_TC_BUSY 0x00000020
379 #define A2XX_RBBM_STATUS_HIRQ_PENDING 0x00000100
380 #define A2XX_RBBM_STATUS_CPRQ_PENDING 0x00000200
381 #define A2XX_RBBM_STATUS_CFRQ_PENDING 0x00000400
382 #define A2XX_RBBM_STATUS_PFRQ_PENDING 0x00000800
383 #define A2XX_RBBM_STATUS_VGT_BUSY_NO_DMA 0x00001000
384 #define A2XX_RBBM_STATUS_RBBM_WU_BUSY 0x00004000
385 #define A2XX_RBBM_STATUS_CP_NRT_BUSY 0x00010000
386 #define A2XX_RBBM_STATUS_MH_BUSY 0x00040000
387 #define A2XX_RBBM_STATUS_MH_COHERENCY_BUSY 0x00080000
388 #define A2XX_RBBM_STATUS_SX_BUSY 0x00200000
389 #define A2XX_RBBM_STATUS_TPC_BUSY 0x00400000
390 #define A2XX_RBBM_STATUS_SC_CNTX_BUSY 0x01000000
391 #define A2XX_RBBM_STATUS_PA_BUSY 0x02000000
392 #define A2XX_RBBM_STATUS_VGT_BUSY 0x04000000
393 #define A2XX_RBBM_STATUS_SQ_CNTX17_BUSY 0x08000000
394 #define A2XX_RBBM_STATUS_SQ_CNTX0_BUSY 0x10000000
395 #define A2XX_RBBM_STATUS_RB_CNTX_BUSY 0x40000000
396 #define A2XX_RBBM_STATUS_GUI_ACTIVE 0x80000000
397
398 #define REG_A2XX_MH_ARBITER_CONFIG 0x00000a40
399 #define A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__MASK 0x0000003f
400 #define A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__SHIFT 0
401 static inline uint32_t A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT(uint32_t val)
402 {
403 return ((val) << A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__SHIFT) & A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__MASK;
404 }
405 #define A2XX_MH_ARBITER_CONFIG_SAME_PAGE_GRANULARITY 0x00000040
406 #define A2XX_MH_ARBITER_CONFIG_L1_ARB_ENABLE 0x00000080
407 #define A2XX_MH_ARBITER_CONFIG_L1_ARB_HOLD_ENABLE 0x00000100
408 #define A2XX_MH_ARBITER_CONFIG_L2_ARB_CONTROL 0x00000200
409 #define A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__MASK 0x00001c00
410 #define A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__SHIFT 10
411 static inline uint32_t A2XX_MH_ARBITER_CONFIG_PAGE_SIZE(uint32_t val)
412 {
413 return ((val) << A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__SHIFT) & A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__MASK;
414 }
415 #define A2XX_MH_ARBITER_CONFIG_TC_REORDER_ENABLE 0x00002000
416 #define A2XX_MH_ARBITER_CONFIG_TC_ARB_HOLD_ENABLE 0x00004000
417 #define A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT_ENABLE 0x00008000
418 #define A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__MASK 0x003f0000
419 #define A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__SHIFT 16
420 static inline uint32_t A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT(uint32_t val)
421 {
422 return ((val) << A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__SHIFT) & A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__MASK;
423 }
424 #define A2XX_MH_ARBITER_CONFIG_CP_CLNT_ENABLE 0x00400000
425 #define A2XX_MH_ARBITER_CONFIG_VGT_CLNT_ENABLE 0x00800000
426 #define A2XX_MH_ARBITER_CONFIG_TC_CLNT_ENABLE 0x01000000
427 #define A2XX_MH_ARBITER_CONFIG_RB_CLNT_ENABLE 0x02000000
428 #define A2XX_MH_ARBITER_CONFIG_PA_CLNT_ENABLE 0x04000000
429
430 #define REG_A2XX_A220_VSC_BIN_SIZE 0x00000c01
431 #define A2XX_A220_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f
432 #define A2XX_A220_VSC_BIN_SIZE_WIDTH__SHIFT 0
433 static inline uint32_t A2XX_A220_VSC_BIN_SIZE_WIDTH(uint32_t val)
434 {
435 return ((val >> 5) << A2XX_A220_VSC_BIN_SIZE_WIDTH__SHIFT) & A2XX_A220_VSC_BIN_SIZE_WIDTH__MASK;
436 }
437 #define A2XX_A220_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0
438 #define A2XX_A220_VSC_BIN_SIZE_HEIGHT__SHIFT 5
439 static inline uint32_t A2XX_A220_VSC_BIN_SIZE_HEIGHT(uint32_t val)
440 {
441 return ((val >> 5) << A2XX_A220_VSC_BIN_SIZE_HEIGHT__SHIFT) & A2XX_A220_VSC_BIN_SIZE_HEIGHT__MASK;
442 }
443
444 static inline uint32_t REG_A2XX_VSC_PIPE(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
445
446 static inline uint32_t REG_A2XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
447
448 static inline uint32_t REG_A2XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c07 + 0x3*i0; }
449
450 static inline uint32_t REG_A2XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c08 + 0x3*i0; }
451
452 #define REG_A2XX_PC_DEBUG_CNTL 0x00000c38
453
454 #define REG_A2XX_PC_DEBUG_DATA 0x00000c39
455
456 #define REG_A2XX_PA_SC_VIZ_QUERY_STATUS 0x00000c44
457
458 #define REG_A2XX_GRAS_DEBUG_CNTL 0x00000c80
459
460 #define REG_A2XX_PA_SU_DEBUG_CNTL 0x00000c80
461
462 #define REG_A2XX_GRAS_DEBUG_DATA 0x00000c81
463
464 #define REG_A2XX_PA_SU_DEBUG_DATA 0x00000c81
465
466 #define REG_A2XX_PA_SU_FACE_DATA 0x00000c86
467
468 #define REG_A2XX_SQ_GPR_MANAGEMENT 0x00000d00
469
470 #define REG_A2XX_SQ_FLOW_CONTROL 0x00000d01
471
472 #define REG_A2XX_SQ_INST_STORE_MANAGMENT 0x00000d02
473
474 #define REG_A2XX_SQ_DEBUG_MISC 0x00000d05
475
476 #define REG_A2XX_SQ_INT_CNTL 0x00000d34
477
478 #define REG_A2XX_SQ_INT_STATUS 0x00000d35
479
480 #define REG_A2XX_SQ_INT_ACK 0x00000d36
481
482 #define REG_A2XX_SQ_DEBUG_INPUT_FSM 0x00000dae
483
484 #define REG_A2XX_SQ_DEBUG_CONST_MGR_FSM 0x00000daf
485
486 #define REG_A2XX_SQ_DEBUG_TP_FSM 0x00000db0
487
488 #define REG_A2XX_SQ_DEBUG_FSM_ALU_0 0x00000db1
489
490 #define REG_A2XX_SQ_DEBUG_FSM_ALU_1 0x00000db2
491
492 #define REG_A2XX_SQ_DEBUG_EXP_ALLOC 0x00000db3
493
494 #define REG_A2XX_SQ_DEBUG_PTR_BUFF 0x00000db4
495
496 #define REG_A2XX_SQ_DEBUG_GPR_VTX 0x00000db5
497
498 #define REG_A2XX_SQ_DEBUG_GPR_PIX 0x00000db6
499
500 #define REG_A2XX_SQ_DEBUG_TB_STATUS_SEL 0x00000db7
501
502 #define REG_A2XX_SQ_DEBUG_VTX_TB_0 0x00000db8
503
504 #define REG_A2XX_SQ_DEBUG_VTX_TB_1 0x00000db9
505
506 #define REG_A2XX_SQ_DEBUG_VTX_TB_STATUS_REG 0x00000dba
507
508 #define REG_A2XX_SQ_DEBUG_VTX_TB_STATE_MEM 0x00000dbb
509
510 #define REG_A2XX_SQ_DEBUG_PIX_TB_0 0x00000dbc
511
512 #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_0 0x00000dbd
513
514 #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_1 0x00000dbe
515
516 #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_2 0x00000dbf
517
518 #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_3 0x00000dc0
519
520 #define REG_A2XX_SQ_DEBUG_PIX_TB_STATE_MEM 0x00000dc1
521
522 #define REG_A2XX_TC_CNTL_STATUS 0x00000e00
523 #define A2XX_TC_CNTL_STATUS_L2_INVALIDATE 0x00000001
524
525 #define REG_A2XX_TP0_CHICKEN 0x00000e1e
526
527 #define REG_A2XX_RB_BC_CONTROL 0x00000f01
528 #define A2XX_RB_BC_CONTROL_ACCUM_LINEAR_MODE_ENABLE 0x00000001
529 #define A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__MASK 0x00000006
530 #define A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__SHIFT 1
531 static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT(uint32_t val)
532 {
533 return ((val) << A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__MASK;
534 }
535 #define A2XX_RB_BC_CONTROL_DISABLE_EDRAM_CAM 0x00000008
536 #define A2XX_RB_BC_CONTROL_DISABLE_EZ_FAST_CONTEXT_SWITCH 0x00000010
537 #define A2XX_RB_BC_CONTROL_DISABLE_EZ_NULL_ZCMD_DROP 0x00000020
538 #define A2XX_RB_BC_CONTROL_DISABLE_LZ_NULL_ZCMD_DROP 0x00000040
539 #define A2XX_RB_BC_CONTROL_ENABLE_AZ_THROTTLE 0x00000080
540 #define A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__MASK 0x00001f00
541 #define A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__SHIFT 8
542 static inline uint32_t A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT(uint32_t val)
543 {
544 return ((val) << A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__SHIFT) & A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__MASK;
545 }
546 #define A2XX_RB_BC_CONTROL_ENABLE_CRC_UPDATE 0x00004000
547 #define A2XX_RB_BC_CONTROL_CRC_MODE 0x00008000
548 #define A2XX_RB_BC_CONTROL_DISABLE_SAMPLE_COUNTERS 0x00010000
549 #define A2XX_RB_BC_CONTROL_DISABLE_ACCUM 0x00020000
550 #define A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__MASK 0x003c0000
551 #define A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__SHIFT 18
552 static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK(uint32_t val)
553 {
554 return ((val) << A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__MASK;
555 }
556 #define A2XX_RB_BC_CONTROL_LINEAR_PERFORMANCE_ENABLE 0x00400000
557 #define A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__MASK 0x07800000
558 #define A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__SHIFT 23
559 static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT(uint32_t val)
560 {
561 return ((val) << A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__MASK;
562 }
563 #define A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__MASK 0x18000000
564 #define A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__SHIFT 27
565 static inline uint32_t A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT(uint32_t val)
566 {
567 return ((val) << A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__SHIFT) & A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__MASK;
568 }
569 #define A2XX_RB_BC_CONTROL_MEM_EXPORT_LINEAR_MODE_ENABLE 0x20000000
570 #define A2XX_RB_BC_CONTROL_CRC_SYSTEM 0x40000000
571 #define A2XX_RB_BC_CONTROL_RESERVED6 0x80000000
572
573 #define REG_A2XX_RB_EDRAM_INFO 0x00000f02
574
575 #define REG_A2XX_RB_DEBUG_CNTL 0x00000f26
576
577 #define REG_A2XX_RB_DEBUG_DATA 0x00000f27
578
579 #define REG_A2XX_RB_SURFACE_INFO 0x00002000
580
581 #define REG_A2XX_RB_COLOR_INFO 0x00002001
582 #define A2XX_RB_COLOR_INFO_FORMAT__MASK 0x0000000f
583 #define A2XX_RB_COLOR_INFO_FORMAT__SHIFT 0
584 static inline uint32_t A2XX_RB_COLOR_INFO_FORMAT(enum a2xx_colorformatx val)
585 {
586 return ((val) << A2XX_RB_COLOR_INFO_FORMAT__SHIFT) & A2XX_RB_COLOR_INFO_FORMAT__MASK;
587 }
588 #define A2XX_RB_COLOR_INFO_ROUND_MODE__MASK 0x00000030
589 #define A2XX_RB_COLOR_INFO_ROUND_MODE__SHIFT 4
590 static inline uint32_t A2XX_RB_COLOR_INFO_ROUND_MODE(uint32_t val)
591 {
592 return ((val) << A2XX_RB_COLOR_INFO_ROUND_MODE__SHIFT) & A2XX_RB_COLOR_INFO_ROUND_MODE__MASK;
593 }
594 #define A2XX_RB_COLOR_INFO_LINEAR 0x00000040
595 #define A2XX_RB_COLOR_INFO_ENDIAN__MASK 0x00000180
596 #define A2XX_RB_COLOR_INFO_ENDIAN__SHIFT 7
597 static inline uint32_t A2XX_RB_COLOR_INFO_ENDIAN(uint32_t val)
598 {
599 return ((val) << A2XX_RB_COLOR_INFO_ENDIAN__SHIFT) & A2XX_RB_COLOR_INFO_ENDIAN__MASK;
600 }
601 #define A2XX_RB_COLOR_INFO_SWAP__MASK 0x00000600
602 #define A2XX_RB_COLOR_INFO_SWAP__SHIFT 9
603 static inline uint32_t A2XX_RB_COLOR_INFO_SWAP(uint32_t val)
604 {
605 return ((val) << A2XX_RB_COLOR_INFO_SWAP__SHIFT) & A2XX_RB_COLOR_INFO_SWAP__MASK;
606 }
607 #define A2XX_RB_COLOR_INFO_BASE__MASK 0xfffff000
608 #define A2XX_RB_COLOR_INFO_BASE__SHIFT 12
609 static inline uint32_t A2XX_RB_COLOR_INFO_BASE(uint32_t val)
610 {
611 return ((val >> 10) << A2XX_RB_COLOR_INFO_BASE__SHIFT) & A2XX_RB_COLOR_INFO_BASE__MASK;
612 }
613
614 #define REG_A2XX_RB_DEPTH_INFO 0x00002002
615 #define A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000001
616 #define A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0
617 static inline uint32_t A2XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum adreno_rb_depth_format val)
618 {
619 return ((val) << A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
620 }
621 #define A2XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff000
622 #define A2XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 12
623 static inline uint32_t A2XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
624 {
625 return ((val >> 10) << A2XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A2XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
626 }
627
628 #define REG_A2XX_A225_RB_COLOR_INFO3 0x00002005
629
630 #define REG_A2XX_COHER_DEST_BASE_0 0x00002006
631
632 #define REG_A2XX_PA_SC_SCREEN_SCISSOR_TL 0x0000200e
633 #define A2XX_PA_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
634 #define A2XX_PA_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff
635 #define A2XX_PA_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
636 static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
637 {
638 return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_TL_X__MASK;
639 }
640 #define A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000
641 #define A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
642 static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
643 {
644 return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__MASK;
645 }
646
647 #define REG_A2XX_PA_SC_SCREEN_SCISSOR_BR 0x0000200f
648 #define A2XX_PA_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
649 #define A2XX_PA_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff
650 #define A2XX_PA_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
651 static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
652 {
653 return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_BR_X__MASK;
654 }
655 #define A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000
656 #define A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
657 static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
658 {
659 return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__MASK;
660 }
661
662 #define REG_A2XX_PA_SC_WINDOW_OFFSET 0x00002080
663 #define A2XX_PA_SC_WINDOW_OFFSET_X__MASK 0x00007fff
664 #define A2XX_PA_SC_WINDOW_OFFSET_X__SHIFT 0
665 static inline uint32_t A2XX_PA_SC_WINDOW_OFFSET_X(int32_t val)
666 {
667 return ((val) << A2XX_PA_SC_WINDOW_OFFSET_X__SHIFT) & A2XX_PA_SC_WINDOW_OFFSET_X__MASK;
668 }
669 #define A2XX_PA_SC_WINDOW_OFFSET_Y__MASK 0x7fff0000
670 #define A2XX_PA_SC_WINDOW_OFFSET_Y__SHIFT 16
671 static inline uint32_t A2XX_PA_SC_WINDOW_OFFSET_Y(int32_t val)
672 {
673 return ((val) << A2XX_PA_SC_WINDOW_OFFSET_Y__SHIFT) & A2XX_PA_SC_WINDOW_OFFSET_Y__MASK;
674 }
675 #define A2XX_PA_SC_WINDOW_OFFSET_DISABLE 0x80000000
676
677 #define REG_A2XX_PA_SC_WINDOW_SCISSOR_TL 0x00002081
678 #define A2XX_PA_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
679 #define A2XX_PA_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
680 #define A2XX_PA_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
681 static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
682 {
683 return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_TL_X__MASK;
684 }
685 #define A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
686 #define A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
687 static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
688 {
689 return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__MASK;
690 }
691
692 #define REG_A2XX_PA_SC_WINDOW_SCISSOR_BR 0x00002082
693 #define A2XX_PA_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
694 #define A2XX_PA_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
695 #define A2XX_PA_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
696 static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
697 {
698 return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_BR_X__MASK;
699 }
700 #define A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
701 #define A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
702 static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
703 {
704 return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__MASK;
705 }
706
707 #define REG_A2XX_UNKNOWN_2010 0x00002010
708
709 #define REG_A2XX_VGT_MAX_VTX_INDX 0x00002100
710
711 #define REG_A2XX_VGT_MIN_VTX_INDX 0x00002101
712
713 #define REG_A2XX_VGT_INDX_OFFSET 0x00002102
714
715 #define REG_A2XX_A225_PC_MULTI_PRIM_IB_RESET_INDX 0x00002103
716
717 #define REG_A2XX_RB_COLOR_MASK 0x00002104
718 #define A2XX_RB_COLOR_MASK_WRITE_RED 0x00000001
719 #define A2XX_RB_COLOR_MASK_WRITE_GREEN 0x00000002
720 #define A2XX_RB_COLOR_MASK_WRITE_BLUE 0x00000004
721 #define A2XX_RB_COLOR_MASK_WRITE_ALPHA 0x00000008
722
723 #define REG_A2XX_RB_BLEND_RED 0x00002105
724
725 #define REG_A2XX_RB_BLEND_GREEN 0x00002106
726
727 #define REG_A2XX_RB_BLEND_BLUE 0x00002107
728
729 #define REG_A2XX_RB_BLEND_ALPHA 0x00002108
730
731 #define REG_A2XX_RB_FOG_COLOR 0x00002109
732
733 #define REG_A2XX_RB_STENCILREFMASK_BF 0x0000210c
734 #define A2XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff
735 #define A2XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0
736 static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
737 {
738 return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
739 }
740 #define A2XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00
741 #define A2XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8
742 static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
743 {
744 return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
745 }
746 #define A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000
747 #define A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16
748 static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
749 {
750 return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
751 }
752
753 #define REG_A2XX_RB_STENCILREFMASK 0x0000210d
754 #define A2XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
755 #define A2XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
756 static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
757 {
758 return ((val) << A2XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILREF__MASK;
759 }
760 #define A2XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
761 #define A2XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
762 static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
763 {
764 return ((val) << A2XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILMASK__MASK;
765 }
766 #define A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
767 #define A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
768 static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
769 {
770 return ((val) << A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
771 }
772
773 #define REG_A2XX_RB_ALPHA_REF 0x0000210e
774
775 #define REG_A2XX_PA_CL_VPORT_XSCALE 0x0000210f
776 #define A2XX_PA_CL_VPORT_XSCALE__MASK 0xffffffff
777 #define A2XX_PA_CL_VPORT_XSCALE__SHIFT 0
778 static inline uint32_t A2XX_PA_CL_VPORT_XSCALE(float val)
779 {
780 return ((fui(val)) << A2XX_PA_CL_VPORT_XSCALE__SHIFT) & A2XX_PA_CL_VPORT_XSCALE__MASK;
781 }
782
783 #define REG_A2XX_PA_CL_VPORT_XOFFSET 0x00002110
784 #define A2XX_PA_CL_VPORT_XOFFSET__MASK 0xffffffff
785 #define A2XX_PA_CL_VPORT_XOFFSET__SHIFT 0
786 static inline uint32_t A2XX_PA_CL_VPORT_XOFFSET(float val)
787 {
788 return ((fui(val)) << A2XX_PA_CL_VPORT_XOFFSET__SHIFT) & A2XX_PA_CL_VPORT_XOFFSET__MASK;
789 }
790
791 #define REG_A2XX_PA_CL_VPORT_YSCALE 0x00002111
792 #define A2XX_PA_CL_VPORT_YSCALE__MASK 0xffffffff
793 #define A2XX_PA_CL_VPORT_YSCALE__SHIFT 0
794 static inline uint32_t A2XX_PA_CL_VPORT_YSCALE(float val)
795 {
796 return ((fui(val)) << A2XX_PA_CL_VPORT_YSCALE__SHIFT) & A2XX_PA_CL_VPORT_YSCALE__MASK;
797 }
798
799 #define REG_A2XX_PA_CL_VPORT_YOFFSET 0x00002112
800 #define A2XX_PA_CL_VPORT_YOFFSET__MASK 0xffffffff
801 #define A2XX_PA_CL_VPORT_YOFFSET__SHIFT 0
802 static inline uint32_t A2XX_PA_CL_VPORT_YOFFSET(float val)
803 {
804 return ((fui(val)) << A2XX_PA_CL_VPORT_YOFFSET__SHIFT) & A2XX_PA_CL_VPORT_YOFFSET__MASK;
805 }
806
807 #define REG_A2XX_PA_CL_VPORT_ZSCALE 0x00002113
808 #define A2XX_PA_CL_VPORT_ZSCALE__MASK 0xffffffff
809 #define A2XX_PA_CL_VPORT_ZSCALE__SHIFT 0
810 static inline uint32_t A2XX_PA_CL_VPORT_ZSCALE(float val)
811 {
812 return ((fui(val)) << A2XX_PA_CL_VPORT_ZSCALE__SHIFT) & A2XX_PA_CL_VPORT_ZSCALE__MASK;
813 }
814
815 #define REG_A2XX_PA_CL_VPORT_ZOFFSET 0x00002114
816 #define A2XX_PA_CL_VPORT_ZOFFSET__MASK 0xffffffff
817 #define A2XX_PA_CL_VPORT_ZOFFSET__SHIFT 0
818 static inline uint32_t A2XX_PA_CL_VPORT_ZOFFSET(float val)
819 {
820 return ((fui(val)) << A2XX_PA_CL_VPORT_ZOFFSET__SHIFT) & A2XX_PA_CL_VPORT_ZOFFSET__MASK;
821 }
822
823 #define REG_A2XX_SQ_PROGRAM_CNTL 0x00002180
824 #define A2XX_SQ_PROGRAM_CNTL_VS_REGS__MASK 0x000000ff
825 #define A2XX_SQ_PROGRAM_CNTL_VS_REGS__SHIFT 0
826 static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_REGS(uint32_t val)
827 {
828 return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_REGS__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_REGS__MASK;
829 }
830 #define A2XX_SQ_PROGRAM_CNTL_PS_REGS__MASK 0x0000ff00
831 #define A2XX_SQ_PROGRAM_CNTL_PS_REGS__SHIFT 8
832 static inline uint32_t A2XX_SQ_PROGRAM_CNTL_PS_REGS(uint32_t val)
833 {
834 return ((val) << A2XX_SQ_PROGRAM_CNTL_PS_REGS__SHIFT) & A2XX_SQ_PROGRAM_CNTL_PS_REGS__MASK;
835 }
836 #define A2XX_SQ_PROGRAM_CNTL_VS_RESOURCE 0x00010000
837 #define A2XX_SQ_PROGRAM_CNTL_PS_RESOURCE 0x00020000
838 #define A2XX_SQ_PROGRAM_CNTL_PARAM_GEN 0x00040000
839 #define A2XX_SQ_PROGRAM_CNTL_GEN_INDEX_PIX 0x00080000
840 #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__MASK 0x00f00000
841 #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__SHIFT 20
842 static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT(uint32_t val)
843 {
844 return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__MASK;
845 }
846 #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__MASK 0x07000000
847 #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__SHIFT 24
848 static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE(enum a2xx_sq_ps_vtx_mode val)
849 {
850 return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__MASK;
851 }
852 #define A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__MASK 0x78000000
853 #define A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__SHIFT 27
854 static inline uint32_t A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE(uint32_t val)
855 {
856 return ((val) << A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__SHIFT) & A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__MASK;
857 }
858 #define A2XX_SQ_PROGRAM_CNTL_GEN_INDEX_VTX 0x80000000
859
860 #define REG_A2XX_SQ_CONTEXT_MISC 0x00002181
861 #define A2XX_SQ_CONTEXT_MISC_INST_PRED_OPTIMIZE 0x00000001
862 #define A2XX_SQ_CONTEXT_MISC_SC_OUTPUT_SCREEN_XY 0x00000002
863 #define A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__MASK 0x0000000c
864 #define A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__SHIFT 2
865 static inline uint32_t A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL(enum a2xx_sq_sample_cntl val)
866 {
867 return ((val) << A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__SHIFT) & A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__MASK;
868 }
869 #define A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__MASK 0x0000ff00
870 #define A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__SHIFT 8
871 static inline uint32_t A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS(uint32_t val)
872 {
873 return ((val) << A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__SHIFT) & A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__MASK;
874 }
875 #define A2XX_SQ_CONTEXT_MISC_PERFCOUNTER_REF 0x00010000
876 #define A2XX_SQ_CONTEXT_MISC_YEILD_OPTIMIZE 0x00020000
877 #define A2XX_SQ_CONTEXT_MISC_TX_CACHE_SEL 0x00040000
878
879 #define REG_A2XX_SQ_INTERPOLATOR_CNTL 0x00002182
880
881 #define REG_A2XX_SQ_WRAPPING_0 0x00002183
882
883 #define REG_A2XX_SQ_WRAPPING_1 0x00002184
884
885 #define REG_A2XX_SQ_PS_PROGRAM 0x000021f6
886
887 #define REG_A2XX_SQ_VS_PROGRAM 0x000021f7
888
889 #define REG_A2XX_VGT_EVENT_INITIATOR 0x000021f9
890
891 #define REG_A2XX_VGT_DRAW_INITIATOR 0x000021fc
892
893 #define REG_A2XX_VGT_IMMED_DATA 0x000021fd
894
895 #define REG_A2XX_RB_DEPTHCONTROL 0x00002200
896 #define A2XX_RB_DEPTHCONTROL_STENCIL_ENABLE 0x00000001
897 #define A2XX_RB_DEPTHCONTROL_Z_ENABLE 0x00000002
898 #define A2XX_RB_DEPTHCONTROL_Z_WRITE_ENABLE 0x00000004
899 #define A2XX_RB_DEPTHCONTROL_EARLY_Z_ENABLE 0x00000008
900 #define A2XX_RB_DEPTHCONTROL_ZFUNC__MASK 0x00000070
901 #define A2XX_RB_DEPTHCONTROL_ZFUNC__SHIFT 4
902 static inline uint32_t A2XX_RB_DEPTHCONTROL_ZFUNC(enum adreno_compare_func val)
903 {
904 return ((val) << A2XX_RB_DEPTHCONTROL_ZFUNC__SHIFT) & A2XX_RB_DEPTHCONTROL_ZFUNC__MASK;
905 }
906 #define A2XX_RB_DEPTHCONTROL_BACKFACE_ENABLE 0x00000080
907 #define A2XX_RB_DEPTHCONTROL_STENCILFUNC__MASK 0x00000700
908 #define A2XX_RB_DEPTHCONTROL_STENCILFUNC__SHIFT 8
909 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFUNC(enum adreno_compare_func val)
910 {
911 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFUNC__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFUNC__MASK;
912 }
913 #define A2XX_RB_DEPTHCONTROL_STENCILFAIL__MASK 0x00003800
914 #define A2XX_RB_DEPTHCONTROL_STENCILFAIL__SHIFT 11
915 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFAIL(enum adreno_stencil_op val)
916 {
917 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFAIL__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFAIL__MASK;
918 }
919 #define A2XX_RB_DEPTHCONTROL_STENCILZPASS__MASK 0x0001c000
920 #define A2XX_RB_DEPTHCONTROL_STENCILZPASS__SHIFT 14
921 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZPASS(enum adreno_stencil_op val)
922 {
923 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZPASS__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZPASS__MASK;
924 }
925 #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL__MASK 0x000e0000
926 #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL__SHIFT 17
927 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZFAIL(enum adreno_stencil_op val)
928 {
929 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZFAIL__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZFAIL__MASK;
930 }
931 #define A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__MASK 0x00700000
932 #define A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__SHIFT 20
933 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF(enum adreno_compare_func val)
934 {
935 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__MASK;
936 }
937 #define A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__MASK 0x03800000
938 #define A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__SHIFT 23
939 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF(enum adreno_stencil_op val)
940 {
941 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__MASK;
942 }
943 #define A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__MASK 0x1c000000
944 #define A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__SHIFT 26
945 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF(enum adreno_stencil_op val)
946 {
947 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__MASK;
948 }
949 #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__MASK 0xe0000000
950 #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__SHIFT 29
951 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF(enum adreno_stencil_op val)
952 {
953 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__MASK;
954 }
955
956 #define REG_A2XX_RB_BLEND_CONTROL 0x00002201
957 #define A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__MASK 0x0000001f
958 #define A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__SHIFT 0
959 static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND(enum adreno_rb_blend_factor val)
960 {
961 return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__MASK;
962 }
963 #define A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__MASK 0x000000e0
964 #define A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__SHIFT 5
965 static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN(enum adreno_rb_blend_opcode val)
966 {
967 return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__MASK;
968 }
969 #define A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__MASK 0x00001f00
970 #define A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__SHIFT 8
971 static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND(enum adreno_rb_blend_factor val)
972 {
973 return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__MASK;
974 }
975 #define A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__MASK 0x001f0000
976 #define A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__SHIFT 16
977 static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND(enum adreno_rb_blend_factor val)
978 {
979 return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__MASK;
980 }
981 #define A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__MASK 0x00e00000
982 #define A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__SHIFT 21
983 static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN(enum adreno_rb_blend_opcode val)
984 {
985 return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__MASK;
986 }
987 #define A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__MASK 0x1f000000
988 #define A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__SHIFT 24
989 static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND(enum adreno_rb_blend_factor val)
990 {
991 return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__MASK;
992 }
993 #define A2XX_RB_BLEND_CONTROL_BLEND_FORCE_ENABLE 0x20000000
994 #define A2XX_RB_BLEND_CONTROL_BLEND_FORCE 0x40000000
995
996 #define REG_A2XX_RB_COLORCONTROL 0x00002202
997 #define A2XX_RB_COLORCONTROL_ALPHA_FUNC__MASK 0x00000007
998 #define A2XX_RB_COLORCONTROL_ALPHA_FUNC__SHIFT 0
999 static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_FUNC(enum adreno_compare_func val)
1000 {
1001 return ((val) << A2XX_RB_COLORCONTROL_ALPHA_FUNC__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_FUNC__MASK;
1002 }
1003 #define A2XX_RB_COLORCONTROL_ALPHA_TEST_ENABLE 0x00000008
1004 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_ENABLE 0x00000010
1005 #define A2XX_RB_COLORCONTROL_BLEND_DISABLE 0x00000020
1006 #define A2XX_RB_COLORCONTROL_VOB_ENABLE 0x00000040
1007 #define A2XX_RB_COLORCONTROL_VS_EXPORTS_FOG 0x00000080
1008 #define A2XX_RB_COLORCONTROL_ROP_CODE__MASK 0x00000f00
1009 #define A2XX_RB_COLORCONTROL_ROP_CODE__SHIFT 8
1010 static inline uint32_t A2XX_RB_COLORCONTROL_ROP_CODE(uint32_t val)
1011 {
1012 return ((val) << A2XX_RB_COLORCONTROL_ROP_CODE__SHIFT) & A2XX_RB_COLORCONTROL_ROP_CODE__MASK;
1013 }
1014 #define A2XX_RB_COLORCONTROL_DITHER_MODE__MASK 0x00003000
1015 #define A2XX_RB_COLORCONTROL_DITHER_MODE__SHIFT 12
1016 static inline uint32_t A2XX_RB_COLORCONTROL_DITHER_MODE(enum adreno_rb_dither_mode val)
1017 {
1018 return ((val) << A2XX_RB_COLORCONTROL_DITHER_MODE__SHIFT) & A2XX_RB_COLORCONTROL_DITHER_MODE__MASK;
1019 }
1020 #define A2XX_RB_COLORCONTROL_DITHER_TYPE__MASK 0x0000c000
1021 #define A2XX_RB_COLORCONTROL_DITHER_TYPE__SHIFT 14
1022 static inline uint32_t A2XX_RB_COLORCONTROL_DITHER_TYPE(enum a2xx_rb_dither_type val)
1023 {
1024 return ((val) << A2XX_RB_COLORCONTROL_DITHER_TYPE__SHIFT) & A2XX_RB_COLORCONTROL_DITHER_TYPE__MASK;
1025 }
1026 #define A2XX_RB_COLORCONTROL_PIXEL_FOG 0x00010000
1027 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__MASK 0x03000000
1028 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__SHIFT 24
1029 static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0(uint32_t val)
1030 {
1031 return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__MASK;
1032 }
1033 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__MASK 0x0c000000
1034 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__SHIFT 26
1035 static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1(uint32_t val)
1036 {
1037 return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__MASK;
1038 }
1039 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__MASK 0x30000000
1040 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__SHIFT 28
1041 static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2(uint32_t val)
1042 {
1043 return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__MASK;
1044 }
1045 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__MASK 0xc0000000
1046 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__SHIFT 30
1047 static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3(uint32_t val)
1048 {
1049 return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__MASK;
1050 }
1051
1052 #define REG_A2XX_VGT_CURRENT_BIN_ID_MAX 0x00002203
1053 #define A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__MASK 0x00000007
1054 #define A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__SHIFT 0
1055 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN(uint32_t val)
1056 {
1057 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__MASK;
1058 }
1059 #define A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__MASK 0x00000038
1060 #define A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__SHIFT 3
1061 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_ROW(uint32_t val)
1062 {
1063 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__MASK;
1064 }
1065 #define A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__MASK 0x000001c0
1066 #define A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__SHIFT 6
1067 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK(uint32_t val)
1068 {
1069 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__MASK;
1070 }
1071
1072 #define REG_A2XX_PA_CL_CLIP_CNTL 0x00002204
1073 #define A2XX_PA_CL_CLIP_CNTL_CLIP_DISABLE 0x00010000
1074 #define A2XX_PA_CL_CLIP_CNTL_BOUNDARY_EDGE_FLAG_ENA 0x00040000
1075 #define A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__MASK 0x00080000
1076 #define A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__SHIFT 19
1077 static inline uint32_t A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF(enum a2xx_dx_clip_space val)
1078 {
1079 return ((val) << A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__SHIFT) & A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__MASK;
1080 }
1081 #define A2XX_PA_CL_CLIP_CNTL_DIS_CLIP_ERR_DETECT 0x00100000
1082 #define A2XX_PA_CL_CLIP_CNTL_VTX_KILL_OR 0x00200000
1083 #define A2XX_PA_CL_CLIP_CNTL_XY_NAN_RETAIN 0x00400000
1084 #define A2XX_PA_CL_CLIP_CNTL_Z_NAN_RETAIN 0x00800000
1085 #define A2XX_PA_CL_CLIP_CNTL_W_NAN_RETAIN 0x01000000
1086
1087 #define REG_A2XX_PA_SU_SC_MODE_CNTL 0x00002205
1088 #define A2XX_PA_SU_SC_MODE_CNTL_CULL_FRONT 0x00000001
1089 #define A2XX_PA_SU_SC_MODE_CNTL_CULL_BACK 0x00000002
1090 #define A2XX_PA_SU_SC_MODE_CNTL_FACE 0x00000004
1091 #define A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__MASK 0x00000018
1092 #define A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__SHIFT 3
1093 static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_POLYMODE(enum a2xx_pa_su_sc_polymode val)
1094 {
1095 return ((val) << A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__MASK;
1096 }
1097 #define A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__MASK 0x000000e0
1098 #define A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__SHIFT 5
1099 static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
1100 {
1101 return ((val) << A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__MASK;
1102 }
1103 #define A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__MASK 0x00000700
1104 #define A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__SHIFT 8
1105 static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
1106 {
1107 return ((val) << A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__MASK;
1108 }
1109 #define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_FRONT_ENABLE 0x00000800
1110 #define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_BACK_ENABLE 0x00001000
1111 #define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_PARA_ENABLE 0x00002000
1112 #define A2XX_PA_SU_SC_MODE_CNTL_MSAA_ENABLE 0x00008000
1113 #define A2XX_PA_SU_SC_MODE_CNTL_VTX_WINDOW_OFFSET_ENABLE 0x00010000
1114 #define A2XX_PA_SU_SC_MODE_CNTL_LINE_STIPPLE_ENABLE 0x00040000
1115 #define A2XX_PA_SU_SC_MODE_CNTL_PROVOKING_VTX_LAST 0x00080000
1116 #define A2XX_PA_SU_SC_MODE_CNTL_PERSP_CORR_DIS 0x00100000
1117 #define A2XX_PA_SU_SC_MODE_CNTL_MULTI_PRIM_IB_ENA 0x00200000
1118 #define A2XX_PA_SU_SC_MODE_CNTL_QUAD_ORDER_ENABLE 0x00800000
1119 #define A2XX_PA_SU_SC_MODE_CNTL_WAIT_RB_IDLE_ALL_TRI 0x02000000
1120 #define A2XX_PA_SU_SC_MODE_CNTL_WAIT_RB_IDLE_FIRST_TRI_NEW_STATE 0x04000000
1121 #define A2XX_PA_SU_SC_MODE_CNTL_CLAMPED_FACENESS 0x10000000
1122 #define A2XX_PA_SU_SC_MODE_CNTL_ZERO_AREA_FACENESS 0x20000000
1123 #define A2XX_PA_SU_SC_MODE_CNTL_FACE_KILL_ENABLE 0x40000000
1124 #define A2XX_PA_SU_SC_MODE_CNTL_FACE_WRITE_ENABLE 0x80000000
1125
1126 #define REG_A2XX_PA_CL_VTE_CNTL 0x00002206
1127 #define A2XX_PA_CL_VTE_CNTL_VPORT_X_SCALE_ENA 0x00000001
1128 #define A2XX_PA_CL_VTE_CNTL_VPORT_X_OFFSET_ENA 0x00000002
1129 #define A2XX_PA_CL_VTE_CNTL_VPORT_Y_SCALE_ENA 0x00000004
1130 #define A2XX_PA_CL_VTE_CNTL_VPORT_Y_OFFSET_ENA 0x00000008
1131 #define A2XX_PA_CL_VTE_CNTL_VPORT_Z_SCALE_ENA 0x00000010
1132 #define A2XX_PA_CL_VTE_CNTL_VPORT_Z_OFFSET_ENA 0x00000020
1133 #define A2XX_PA_CL_VTE_CNTL_VTX_XY_FMT 0x00000100
1134 #define A2XX_PA_CL_VTE_CNTL_VTX_Z_FMT 0x00000200
1135 #define A2XX_PA_CL_VTE_CNTL_VTX_W0_FMT 0x00000400
1136 #define A2XX_PA_CL_VTE_CNTL_PERFCOUNTER_REF 0x00000800
1137
1138 #define REG_A2XX_VGT_CURRENT_BIN_ID_MIN 0x00002207
1139 #define A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__MASK 0x00000007
1140 #define A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__SHIFT 0
1141 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN(uint32_t val)
1142 {
1143 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__MASK;
1144 }
1145 #define A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__MASK 0x00000038
1146 #define A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__SHIFT 3
1147 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_ROW(uint32_t val)
1148 {
1149 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__MASK;
1150 }
1151 #define A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__MASK 0x000001c0
1152 #define A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__SHIFT 6
1153 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK(uint32_t val)
1154 {
1155 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__MASK;
1156 }
1157
1158 #define REG_A2XX_RB_MODECONTROL 0x00002208
1159 #define A2XX_RB_MODECONTROL_EDRAM_MODE__MASK 0x00000007
1160 #define A2XX_RB_MODECONTROL_EDRAM_MODE__SHIFT 0
1161 static inline uint32_t A2XX_RB_MODECONTROL_EDRAM_MODE(enum a2xx_rb_edram_mode val)
1162 {
1163 return ((val) << A2XX_RB_MODECONTROL_EDRAM_MODE__SHIFT) & A2XX_RB_MODECONTROL_EDRAM_MODE__MASK;
1164 }
1165
1166 #define REG_A2XX_A220_RB_LRZ_VSC_CONTROL 0x00002209
1167
1168 #define REG_A2XX_RB_SAMPLE_POS 0x0000220a
1169
1170 #define REG_A2XX_CLEAR_COLOR 0x0000220b
1171 #define A2XX_CLEAR_COLOR_RED__MASK 0x000000ff
1172 #define A2XX_CLEAR_COLOR_RED__SHIFT 0
1173 static inline uint32_t A2XX_CLEAR_COLOR_RED(uint32_t val)
1174 {
1175 return ((val) << A2XX_CLEAR_COLOR_RED__SHIFT) & A2XX_CLEAR_COLOR_RED__MASK;
1176 }
1177 #define A2XX_CLEAR_COLOR_GREEN__MASK 0x0000ff00
1178 #define A2XX_CLEAR_COLOR_GREEN__SHIFT 8
1179 static inline uint32_t A2XX_CLEAR_COLOR_GREEN(uint32_t val)
1180 {
1181 return ((val) << A2XX_CLEAR_COLOR_GREEN__SHIFT) & A2XX_CLEAR_COLOR_GREEN__MASK;
1182 }
1183 #define A2XX_CLEAR_COLOR_BLUE__MASK 0x00ff0000
1184 #define A2XX_CLEAR_COLOR_BLUE__SHIFT 16
1185 static inline uint32_t A2XX_CLEAR_COLOR_BLUE(uint32_t val)
1186 {
1187 return ((val) << A2XX_CLEAR_COLOR_BLUE__SHIFT) & A2XX_CLEAR_COLOR_BLUE__MASK;
1188 }
1189 #define A2XX_CLEAR_COLOR_ALPHA__MASK 0xff000000
1190 #define A2XX_CLEAR_COLOR_ALPHA__SHIFT 24
1191 static inline uint32_t A2XX_CLEAR_COLOR_ALPHA(uint32_t val)
1192 {
1193 return ((val) << A2XX_CLEAR_COLOR_ALPHA__SHIFT) & A2XX_CLEAR_COLOR_ALPHA__MASK;
1194 }
1195
1196 #define REG_A2XX_A220_GRAS_CONTROL 0x00002210
1197
1198 #define REG_A2XX_PA_SU_POINT_SIZE 0x00002280
1199 #define A2XX_PA_SU_POINT_SIZE_HEIGHT__MASK 0x0000ffff
1200 #define A2XX_PA_SU_POINT_SIZE_HEIGHT__SHIFT 0
1201 static inline uint32_t A2XX_PA_SU_POINT_SIZE_HEIGHT(float val)
1202 {
1203 return ((((uint32_t)(val * 8.0))) << A2XX_PA_SU_POINT_SIZE_HEIGHT__SHIFT) & A2XX_PA_SU_POINT_SIZE_HEIGHT__MASK;
1204 }
1205 #define A2XX_PA_SU_POINT_SIZE_WIDTH__MASK 0xffff0000
1206 #define A2XX_PA_SU_POINT_SIZE_WIDTH__SHIFT 16
1207 static inline uint32_t A2XX_PA_SU_POINT_SIZE_WIDTH(float val)
1208 {
1209 return ((((uint32_t)(val * 8.0))) << A2XX_PA_SU_POINT_SIZE_WIDTH__SHIFT) & A2XX_PA_SU_POINT_SIZE_WIDTH__MASK;
1210 }
1211
1212 #define REG_A2XX_PA_SU_POINT_MINMAX 0x00002281
1213 #define A2XX_PA_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
1214 #define A2XX_PA_SU_POINT_MINMAX_MIN__SHIFT 0
1215 static inline uint32_t A2XX_PA_SU_POINT_MINMAX_MIN(float val)
1216 {
1217 return ((((uint32_t)(val * 8.0))) << A2XX_PA_SU_POINT_MINMAX_MIN__SHIFT) & A2XX_PA_SU_POINT_MINMAX_MIN__MASK;
1218 }
1219 #define A2XX_PA_SU_POINT_MINMAX_MAX__MASK 0xffff0000
1220 #define A2XX_PA_SU_POINT_MINMAX_MAX__SHIFT 16
1221 static inline uint32_t A2XX_PA_SU_POINT_MINMAX_MAX(float val)
1222 {
1223 return ((((uint32_t)(val * 8.0))) << A2XX_PA_SU_POINT_MINMAX_MAX__SHIFT) & A2XX_PA_SU_POINT_MINMAX_MAX__MASK;
1224 }
1225
1226 #define REG_A2XX_PA_SU_LINE_CNTL 0x00002282
1227 #define A2XX_PA_SU_LINE_CNTL_WIDTH__MASK 0x0000ffff
1228 #define A2XX_PA_SU_LINE_CNTL_WIDTH__SHIFT 0
1229 static inline uint32_t A2XX_PA_SU_LINE_CNTL_WIDTH(float val)
1230 {
1231 return ((((uint32_t)(val * 8.0))) << A2XX_PA_SU_LINE_CNTL_WIDTH__SHIFT) & A2XX_PA_SU_LINE_CNTL_WIDTH__MASK;
1232 }
1233
1234 #define REG_A2XX_PA_SC_LINE_STIPPLE 0x00002283
1235 #define A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__MASK 0x0000ffff
1236 #define A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__SHIFT 0
1237 static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN(uint32_t val)
1238 {
1239 return ((val) << A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__MASK;
1240 }
1241 #define A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__MASK 0x00ff0000
1242 #define A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__SHIFT 16
1243 static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT(uint32_t val)
1244 {
1245 return ((val) << A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__MASK;
1246 }
1247 #define A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__MASK 0x10000000
1248 #define A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__SHIFT 28
1249 static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER(enum a2xx_pa_sc_pattern_bit_order val)
1250 {
1251 return ((val) << A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__MASK;
1252 }
1253 #define A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__MASK 0x60000000
1254 #define A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__SHIFT 29
1255 static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL(enum a2xx_pa_sc_auto_reset_cntl val)
1256 {
1257 return ((val) << A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__MASK;
1258 }
1259
1260 #define REG_A2XX_PA_SC_VIZ_QUERY 0x00002293
1261
1262 #define REG_A2XX_VGT_ENHANCE 0x00002294
1263
1264 #define REG_A2XX_PA_SC_LINE_CNTL 0x00002300
1265 #define A2XX_PA_SC_LINE_CNTL_BRES_CNTL__MASK 0x0000ffff
1266 #define A2XX_PA_SC_LINE_CNTL_BRES_CNTL__SHIFT 0
1267 static inline uint32_t A2XX_PA_SC_LINE_CNTL_BRES_CNTL(uint32_t val)
1268 {
1269 return ((val) << A2XX_PA_SC_LINE_CNTL_BRES_CNTL__SHIFT) & A2XX_PA_SC_LINE_CNTL_BRES_CNTL__MASK;
1270 }
1271 #define A2XX_PA_SC_LINE_CNTL_USE_BRES_CNTL 0x00000100
1272 #define A2XX_PA_SC_LINE_CNTL_EXPAND_LINE_WIDTH 0x00000200
1273 #define A2XX_PA_SC_LINE_CNTL_LAST_PIXEL 0x00000400
1274
1275 #define REG_A2XX_PA_SC_AA_CONFIG 0x00002301
1276
1277 #define REG_A2XX_PA_SU_VTX_CNTL 0x00002302
1278 #define A2XX_PA_SU_VTX_CNTL_PIX_CENTER__MASK 0x00000001
1279 #define A2XX_PA_SU_VTX_CNTL_PIX_CENTER__SHIFT 0
1280 static inline uint32_t A2XX_PA_SU_VTX_CNTL_PIX_CENTER(enum a2xx_pa_pixcenter val)
1281 {
1282 return ((val) << A2XX_PA_SU_VTX_CNTL_PIX_CENTER__SHIFT) & A2XX_PA_SU_VTX_CNTL_PIX_CENTER__MASK;
1283 }
1284 #define A2XX_PA_SU_VTX_CNTL_ROUND_MODE__MASK 0x00000006
1285 #define A2XX_PA_SU_VTX_CNTL_ROUND_MODE__SHIFT 1
1286 static inline uint32_t A2XX_PA_SU_VTX_CNTL_ROUND_MODE(enum a2xx_pa_roundmode val)
1287 {
1288 return ((val) << A2XX_PA_SU_VTX_CNTL_ROUND_MODE__SHIFT) & A2XX_PA_SU_VTX_CNTL_ROUND_MODE__MASK;
1289 }
1290 #define A2XX_PA_SU_VTX_CNTL_QUANT_MODE__MASK 0x00000380
1291 #define A2XX_PA_SU_VTX_CNTL_QUANT_MODE__SHIFT 7
1292 static inline uint32_t A2XX_PA_SU_VTX_CNTL_QUANT_MODE(enum a2xx_pa_quantmode val)
1293 {
1294 return ((val) << A2XX_PA_SU_VTX_CNTL_QUANT_MODE__SHIFT) & A2XX_PA_SU_VTX_CNTL_QUANT_MODE__MASK;
1295 }
1296
1297 #define REG_A2XX_PA_CL_GB_VERT_CLIP_ADJ 0x00002303
1298 #define A2XX_PA_CL_GB_VERT_CLIP_ADJ__MASK 0xffffffff
1299 #define A2XX_PA_CL_GB_VERT_CLIP_ADJ__SHIFT 0
1300 static inline uint32_t A2XX_PA_CL_GB_VERT_CLIP_ADJ(float val)
1301 {
1302 return ((fui(val)) << A2XX_PA_CL_GB_VERT_CLIP_ADJ__SHIFT) & A2XX_PA_CL_GB_VERT_CLIP_ADJ__MASK;
1303 }
1304
1305 #define REG_A2XX_PA_CL_GB_VERT_DISC_ADJ 0x00002304
1306 #define A2XX_PA_CL_GB_VERT_DISC_ADJ__MASK 0xffffffff
1307 #define A2XX_PA_CL_GB_VERT_DISC_ADJ__SHIFT 0
1308 static inline uint32_t A2XX_PA_CL_GB_VERT_DISC_ADJ(float val)
1309 {
1310 return ((fui(val)) << A2XX_PA_CL_GB_VERT_DISC_ADJ__SHIFT) & A2XX_PA_CL_GB_VERT_DISC_ADJ__MASK;
1311 }
1312
1313 #define REG_A2XX_PA_CL_GB_HORZ_CLIP_ADJ 0x00002305
1314 #define A2XX_PA_CL_GB_HORZ_CLIP_ADJ__MASK 0xffffffff
1315 #define A2XX_PA_CL_GB_HORZ_CLIP_ADJ__SHIFT 0
1316 static inline uint32_t A2XX_PA_CL_GB_HORZ_CLIP_ADJ(float val)
1317 {
1318 return ((fui(val)) << A2XX_PA_CL_GB_HORZ_CLIP_ADJ__SHIFT) & A2XX_PA_CL_GB_HORZ_CLIP_ADJ__MASK;
1319 }
1320
1321 #define REG_A2XX_PA_CL_GB_HORZ_DISC_ADJ 0x00002306
1322 #define A2XX_PA_CL_GB_HORZ_DISC_ADJ__MASK 0xffffffff
1323 #define A2XX_PA_CL_GB_HORZ_DISC_ADJ__SHIFT 0
1324 static inline uint32_t A2XX_PA_CL_GB_HORZ_DISC_ADJ(float val)
1325 {
1326 return ((fui(val)) << A2XX_PA_CL_GB_HORZ_DISC_ADJ__SHIFT) & A2XX_PA_CL_GB_HORZ_DISC_ADJ__MASK;
1327 }
1328
1329 #define REG_A2XX_SQ_VS_CONST 0x00002307
1330 #define A2XX_SQ_VS_CONST_BASE__MASK 0x000001ff
1331 #define A2XX_SQ_VS_CONST_BASE__SHIFT 0
1332 static inline uint32_t A2XX_SQ_VS_CONST_BASE(uint32_t val)
1333 {
1334 return ((val) << A2XX_SQ_VS_CONST_BASE__SHIFT) & A2XX_SQ_VS_CONST_BASE__MASK;
1335 }
1336 #define A2XX_SQ_VS_CONST_SIZE__MASK 0x001ff000
1337 #define A2XX_SQ_VS_CONST_SIZE__SHIFT 12
1338 static inline uint32_t A2XX_SQ_VS_CONST_SIZE(uint32_t val)
1339 {
1340 return ((val) << A2XX_SQ_VS_CONST_SIZE__SHIFT) & A2XX_SQ_VS_CONST_SIZE__MASK;
1341 }
1342
1343 #define REG_A2XX_SQ_PS_CONST 0x00002308
1344 #define A2XX_SQ_PS_CONST_BASE__MASK 0x000001ff
1345 #define A2XX_SQ_PS_CONST_BASE__SHIFT 0
1346 static inline uint32_t A2XX_SQ_PS_CONST_BASE(uint32_t val)
1347 {
1348 return ((val) << A2XX_SQ_PS_CONST_BASE__SHIFT) & A2XX_SQ_PS_CONST_BASE__MASK;
1349 }
1350 #define A2XX_SQ_PS_CONST_SIZE__MASK 0x001ff000
1351 #define A2XX_SQ_PS_CONST_SIZE__SHIFT 12
1352 static inline uint32_t A2XX_SQ_PS_CONST_SIZE(uint32_t val)
1353 {
1354 return ((val) << A2XX_SQ_PS_CONST_SIZE__SHIFT) & A2XX_SQ_PS_CONST_SIZE__MASK;
1355 }
1356
1357 #define REG_A2XX_SQ_DEBUG_MISC_0 0x00002309
1358
1359 #define REG_A2XX_SQ_DEBUG_MISC_1 0x0000230a
1360
1361 #define REG_A2XX_PA_SC_AA_MASK 0x00002312
1362
1363 #define REG_A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL 0x00002316
1364
1365 #define REG_A2XX_VGT_OUT_DEALLOC_CNTL 0x00002317
1366
1367 #define REG_A2XX_RB_COPY_CONTROL 0x00002318
1368 #define A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__MASK 0x00000007
1369 #define A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__SHIFT 0
1370 static inline uint32_t A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT(enum a2xx_rb_copy_sample_select val)
1371 {
1372 return ((val) << A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__SHIFT) & A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__MASK;
1373 }
1374 #define A2XX_RB_COPY_CONTROL_DEPTH_CLEAR_ENABLE 0x00000008
1375 #define A2XX_RB_COPY_CONTROL_CLEAR_MASK__MASK 0x000000f0
1376 #define A2XX_RB_COPY_CONTROL_CLEAR_MASK__SHIFT 4
1377 static inline uint32_t A2XX_RB_COPY_CONTROL_CLEAR_MASK(uint32_t val)
1378 {
1379 return ((val) << A2XX_RB_COPY_CONTROL_CLEAR_MASK__SHIFT) & A2XX_RB_COPY_CONTROL_CLEAR_MASK__MASK;
1380 }
1381
1382 #define REG_A2XX_RB_COPY_DEST_BASE 0x00002319
1383
1384 #define REG_A2XX_RB_COPY_DEST_PITCH 0x0000231a
1385 #define A2XX_RB_COPY_DEST_PITCH__MASK 0xffffffff
1386 #define A2XX_RB_COPY_DEST_PITCH__SHIFT 0
1387 static inline uint32_t A2XX_RB_COPY_DEST_PITCH(uint32_t val)
1388 {
1389 return ((val >> 5) << A2XX_RB_COPY_DEST_PITCH__SHIFT) & A2XX_RB_COPY_DEST_PITCH__MASK;
1390 }
1391
1392 #define REG_A2XX_RB_COPY_DEST_INFO 0x0000231b
1393 #define A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__MASK 0x00000007
1394 #define A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__SHIFT 0
1395 static inline uint32_t A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN(enum adreno_rb_surface_endian val)
1396 {
1397 return ((val) << A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__SHIFT) & A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__MASK;
1398 }
1399 #define A2XX_RB_COPY_DEST_INFO_LINEAR 0x00000008
1400 #define A2XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000f0
1401 #define A2XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 4
1402 static inline uint32_t A2XX_RB_COPY_DEST_INFO_FORMAT(enum a2xx_colorformatx val)
1403 {
1404 return ((val) << A2XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A2XX_RB_COPY_DEST_INFO_FORMAT__MASK;
1405 }
1406 #define A2XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300
1407 #define A2XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8
1408 static inline uint32_t A2XX_RB_COPY_DEST_INFO_SWAP(uint32_t val)
1409 {
1410 return ((val) << A2XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A2XX_RB_COPY_DEST_INFO_SWAP__MASK;
1411 }
1412 #define A2XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK 0x00000c00
1413 #define A2XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT 10
1414 static inline uint32_t A2XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
1415 {
1416 return ((val) << A2XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A2XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
1417 }
1418 #define A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__MASK 0x00003000
1419 #define A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__SHIFT 12
1420 static inline uint32_t A2XX_RB_COPY_DEST_INFO_DITHER_TYPE(enum a2xx_rb_dither_type val)
1421 {
1422 return ((val) << A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__SHIFT) & A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__MASK;
1423 }
1424 #define A2XX_RB_COPY_DEST_INFO_WRITE_RED 0x00004000
1425 #define A2XX_RB_COPY_DEST_INFO_WRITE_GREEN 0x00008000
1426 #define A2XX_RB_COPY_DEST_INFO_WRITE_BLUE 0x00010000
1427 #define A2XX_RB_COPY_DEST_INFO_WRITE_ALPHA 0x00020000
1428
1429 #define REG_A2XX_RB_COPY_DEST_OFFSET 0x0000231c
1430 #define A2XX_RB_COPY_DEST_OFFSET_X__MASK 0x00001fff
1431 #define A2XX_RB_COPY_DEST_OFFSET_X__SHIFT 0
1432 static inline uint32_t A2XX_RB_COPY_DEST_OFFSET_X(uint32_t val)
1433 {
1434 return ((val) << A2XX_RB_COPY_DEST_OFFSET_X__SHIFT) & A2XX_RB_COPY_DEST_OFFSET_X__MASK;
1435 }
1436 #define A2XX_RB_COPY_DEST_OFFSET_Y__MASK 0x03ffe000
1437 #define A2XX_RB_COPY_DEST_OFFSET_Y__SHIFT 13
1438 static inline uint32_t A2XX_RB_COPY_DEST_OFFSET_Y(uint32_t val)
1439 {
1440 return ((val) << A2XX_RB_COPY_DEST_OFFSET_Y__SHIFT) & A2XX_RB_COPY_DEST_OFFSET_Y__MASK;
1441 }
1442
1443 #define REG_A2XX_RB_DEPTH_CLEAR 0x0000231d
1444
1445 #define REG_A2XX_RB_SAMPLE_COUNT_CTL 0x00002324
1446
1447 #define REG_A2XX_RB_COLOR_DEST_MASK 0x00002326
1448
1449 #define REG_A2XX_A225_GRAS_UCP0X 0x00002340
1450
1451 #define REG_A2XX_A225_GRAS_UCP5W 0x00002357
1452
1453 #define REG_A2XX_A225_GRAS_UCP_ENABLED 0x00002360
1454
1455 #define REG_A2XX_PA_SU_POLY_OFFSET_FRONT_SCALE 0x00002380
1456
1457 #define REG_A2XX_PA_SU_POLY_OFFSET_BACK_OFFSET 0x00002383
1458
1459 #define REG_A2XX_SQ_CONSTANT_0 0x00004000
1460
1461 #define REG_A2XX_SQ_FETCH_0 0x00004800
1462
1463 #define REG_A2XX_SQ_CF_BOOLEANS 0x00004900
1464
1465 #define REG_A2XX_SQ_CF_LOOP 0x00004908
1466
1467 #define REG_A2XX_COHER_SIZE_PM4 0x00000a29
1468
1469 #define REG_A2XX_COHER_BASE_PM4 0x00000a2a
1470
1471 #define REG_A2XX_COHER_STATUS_PM4 0x00000a2b
1472
1473 #define REG_A2XX_SQ_TEX_0 0x00000000
1474 #define A2XX_SQ_TEX_0_CLAMP_X__MASK 0x00001c00
1475 #define A2XX_SQ_TEX_0_CLAMP_X__SHIFT 10
1476 static inline uint32_t A2XX_SQ_TEX_0_CLAMP_X(enum sq_tex_clamp val)
1477 {
1478 return ((val) << A2XX_SQ_TEX_0_CLAMP_X__SHIFT) & A2XX_SQ_TEX_0_CLAMP_X__MASK;
1479 }
1480 #define A2XX_SQ_TEX_0_CLAMP_Y__MASK 0x0000e000
1481 #define A2XX_SQ_TEX_0_CLAMP_Y__SHIFT 13
1482 static inline uint32_t A2XX_SQ_TEX_0_CLAMP_Y(enum sq_tex_clamp val)
1483 {
1484 return ((val) << A2XX_SQ_TEX_0_CLAMP_Y__SHIFT) & A2XX_SQ_TEX_0_CLAMP_Y__MASK;
1485 }
1486 #define A2XX_SQ_TEX_0_CLAMP_Z__MASK 0x00070000
1487 #define A2XX_SQ_TEX_0_CLAMP_Z__SHIFT 16
1488 static inline uint32_t A2XX_SQ_TEX_0_CLAMP_Z(enum sq_tex_clamp val)
1489 {
1490 return ((val) << A2XX_SQ_TEX_0_CLAMP_Z__SHIFT) & A2XX_SQ_TEX_0_CLAMP_Z__MASK;
1491 }
1492 #define A2XX_SQ_TEX_0_PITCH__MASK 0xffc00000
1493 #define A2XX_SQ_TEX_0_PITCH__SHIFT 22
1494 static inline uint32_t A2XX_SQ_TEX_0_PITCH(uint32_t val)
1495 {
1496 return ((val >> 5) << A2XX_SQ_TEX_0_PITCH__SHIFT) & A2XX_SQ_TEX_0_PITCH__MASK;
1497 }
1498
1499 #define REG_A2XX_SQ_TEX_1 0x00000001
1500
1501 #define REG_A2XX_SQ_TEX_2 0x00000002
1502 #define A2XX_SQ_TEX_2_WIDTH__MASK 0x00001fff
1503 #define A2XX_SQ_TEX_2_WIDTH__SHIFT 0
1504 static inline uint32_t A2XX_SQ_TEX_2_WIDTH(uint32_t val)
1505 {
1506 return ((val) << A2XX_SQ_TEX_2_WIDTH__SHIFT) & A2XX_SQ_TEX_2_WIDTH__MASK;
1507 }
1508 #define A2XX_SQ_TEX_2_HEIGHT__MASK 0x03ffe000
1509 #define A2XX_SQ_TEX_2_HEIGHT__SHIFT 13
1510 static inline uint32_t A2XX_SQ_TEX_2_HEIGHT(uint32_t val)
1511 {
1512 return ((val) << A2XX_SQ_TEX_2_HEIGHT__SHIFT) & A2XX_SQ_TEX_2_HEIGHT__MASK;
1513 }
1514
1515 #define REG_A2XX_SQ_TEX_3 0x00000003
1516 #define A2XX_SQ_TEX_3_SWIZ_X__MASK 0x0000000e
1517 #define A2XX_SQ_TEX_3_SWIZ_X__SHIFT 1
1518 static inline uint32_t A2XX_SQ_TEX_3_SWIZ_X(enum sq_tex_swiz val)
1519 {
1520 return ((val) << A2XX_SQ_TEX_3_SWIZ_X__SHIFT) & A2XX_SQ_TEX_3_SWIZ_X__MASK;
1521 }
1522 #define A2XX_SQ_TEX_3_SWIZ_Y__MASK 0x00000070
1523 #define A2XX_SQ_TEX_3_SWIZ_Y__SHIFT 4
1524 static inline uint32_t A2XX_SQ_TEX_3_SWIZ_Y(enum sq_tex_swiz val)
1525 {
1526 return ((val) << A2XX_SQ_TEX_3_SWIZ_Y__SHIFT) & A2XX_SQ_TEX_3_SWIZ_Y__MASK;
1527 }
1528 #define A2XX_SQ_TEX_3_SWIZ_Z__MASK 0x00000380
1529 #define A2XX_SQ_TEX_3_SWIZ_Z__SHIFT 7
1530 static inline uint32_t A2XX_SQ_TEX_3_SWIZ_Z(enum sq_tex_swiz val)
1531 {
1532 return ((val) << A2XX_SQ_TEX_3_SWIZ_Z__SHIFT) & A2XX_SQ_TEX_3_SWIZ_Z__MASK;
1533 }
1534 #define A2XX_SQ_TEX_3_SWIZ_W__MASK 0x00001c00
1535 #define A2XX_SQ_TEX_3_SWIZ_W__SHIFT 10
1536 static inline uint32_t A2XX_SQ_TEX_3_SWIZ_W(enum sq_tex_swiz val)
1537 {
1538 return ((val) << A2XX_SQ_TEX_3_SWIZ_W__SHIFT) & A2XX_SQ_TEX_3_SWIZ_W__MASK;
1539 }
1540 #define A2XX_SQ_TEX_3_XY_MAG_FILTER__MASK 0x00180000
1541 #define A2XX_SQ_TEX_3_XY_MAG_FILTER__SHIFT 19
1542 static inline uint32_t A2XX_SQ_TEX_3_XY_MAG_FILTER(enum sq_tex_filter val)
1543 {
1544 return ((val) << A2XX_SQ_TEX_3_XY_MAG_FILTER__SHIFT) & A2XX_SQ_TEX_3_XY_MAG_FILTER__MASK;
1545 }
1546 #define A2XX_SQ_TEX_3_XY_MIN_FILTER__MASK 0x00600000
1547 #define A2XX_SQ_TEX_3_XY_MIN_FILTER__SHIFT 21
1548 static inline uint32_t A2XX_SQ_TEX_3_XY_MIN_FILTER(enum sq_tex_filter val)
1549 {
1550 return ((val) << A2XX_SQ_TEX_3_XY_MIN_FILTER__SHIFT) & A2XX_SQ_TEX_3_XY_MIN_FILTER__MASK;
1551 }
1552
1553
1554 #endif /* A2XX_XML */