freedreno: update generated headers
[mesa.git] / src / gallium / drivers / freedreno / a2xx / a2xx.xml.h
1 #ifndef A2XX_XML
2 #define A2XX_XML
3
4 /* Autogenerated file, DO NOT EDIT manually!
5
6 This file was generated by the rules-ng-ng headergen tool in this git repository:
7 http://github.com/freedreno/envytools/
8 git clone https://github.com/freedreno/envytools.git
9
10 The rules-ng-ng source files this header was generated from are:
11 - /home/robclark/src/envytools/rnndb/adreno.xml ( 501 bytes, from 2018-07-03 19:37:13)
12 - /home/robclark/src/envytools/rnndb/freedreno_copyright.xml ( 1572 bytes, from 2018-07-03 19:37:13)
13 - /home/robclark/src/envytools/rnndb/adreno/a2xx.xml ( 36805 bytes, from 2018-07-03 19:37:13)
14 - /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml ( 13634 bytes, from 2018-07-03 19:37:13)
15 - /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml ( 42393 bytes, from 2018-08-17 13:46:53)
16 - /home/robclark/src/envytools/rnndb/adreno/a3xx.xml ( 83840 bytes, from 2018-07-03 19:37:13)
17 - /home/robclark/src/envytools/rnndb/adreno/a4xx.xml ( 112086 bytes, from 2018-07-03 19:37:13)
18 - /home/robclark/src/envytools/rnndb/adreno/a5xx.xml ( 147240 bytes, from 2018-08-17 13:46:53)
19 - /home/robclark/src/envytools/rnndb/adreno/a6xx.xml ( 102966 bytes, from 2018-08-17 13:46:53)
20 - /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml ( 10431 bytes, from 2018-07-03 19:37:13)
21 - /home/robclark/src/envytools/rnndb/adreno/ocmem.xml ( 1773 bytes, from 2018-07-03 19:37:13)
22
23 Copyright (C) 2013-2018 by the following authors:
24 - Rob Clark <robdclark@gmail.com> (robclark)
25 - Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
26
27 Permission is hereby granted, free of charge, to any person obtaining
28 a copy of this software and associated documentation files (the
29 "Software"), to deal in the Software without restriction, including
30 without limitation the rights to use, copy, modify, merge, publish,
31 distribute, sublicense, and/or sell copies of the Software, and to
32 permit persons to whom the Software is furnished to do so, subject to
33 the following conditions:
34
35 The above copyright notice and this permission notice (including the
36 next paragraph) shall be included in all copies or substantial
37 portions of the Software.
38
39 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
40 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
41 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
42 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
43 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
44 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
45 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
46 */
47
48
49 enum a2xx_rb_dither_type {
50 DITHER_PIXEL = 0,
51 DITHER_SUBPIXEL = 1,
52 };
53
54 enum a2xx_colorformatx {
55 COLORX_4_4_4_4 = 0,
56 COLORX_1_5_5_5 = 1,
57 COLORX_5_6_5 = 2,
58 COLORX_8 = 3,
59 COLORX_8_8 = 4,
60 COLORX_8_8_8_8 = 5,
61 COLORX_S8_8_8_8 = 6,
62 COLORX_16_FLOAT = 7,
63 COLORX_16_16_FLOAT = 8,
64 COLORX_16_16_16_16_FLOAT = 9,
65 COLORX_32_FLOAT = 10,
66 COLORX_32_32_FLOAT = 11,
67 COLORX_32_32_32_32_FLOAT = 12,
68 COLORX_2_3_3 = 13,
69 COLORX_8_8_8 = 14,
70 };
71
72 enum a2xx_sq_surfaceformat {
73 FMT_1_REVERSE = 0,
74 FMT_1 = 1,
75 FMT_8 = 2,
76 FMT_1_5_5_5 = 3,
77 FMT_5_6_5 = 4,
78 FMT_6_5_5 = 5,
79 FMT_8_8_8_8 = 6,
80 FMT_2_10_10_10 = 7,
81 FMT_8_A = 8,
82 FMT_8_B = 9,
83 FMT_8_8 = 10,
84 FMT_Cr_Y1_Cb_Y0 = 11,
85 FMT_Y1_Cr_Y0_Cb = 12,
86 FMT_5_5_5_1 = 13,
87 FMT_8_8_8_8_A = 14,
88 FMT_4_4_4_4 = 15,
89 FMT_8_8_8 = 16,
90 FMT_DXT1 = 18,
91 FMT_DXT2_3 = 19,
92 FMT_DXT4_5 = 20,
93 FMT_10_10_10_2 = 21,
94 FMT_24_8 = 22,
95 FMT_16 = 24,
96 FMT_16_16 = 25,
97 FMT_16_16_16_16 = 26,
98 FMT_16_EXPAND = 27,
99 FMT_16_16_EXPAND = 28,
100 FMT_16_16_16_16_EXPAND = 29,
101 FMT_16_FLOAT = 30,
102 FMT_16_16_FLOAT = 31,
103 FMT_16_16_16_16_FLOAT = 32,
104 FMT_32 = 33,
105 FMT_32_32 = 34,
106 FMT_32_32_32_32 = 35,
107 FMT_32_FLOAT = 36,
108 FMT_32_32_FLOAT = 37,
109 FMT_32_32_32_32_FLOAT = 38,
110 FMT_ATI_TC_RGB = 39,
111 FMT_ATI_TC_RGBA = 40,
112 FMT_ATI_TC_555_565_RGB = 41,
113 FMT_ATI_TC_555_565_RGBA = 42,
114 FMT_ATI_TC_RGBA_INTERP = 43,
115 FMT_ATI_TC_555_565_RGBA_INTERP = 44,
116 FMT_ETC1_RGBA_INTERP = 46,
117 FMT_ETC1_RGB = 47,
118 FMT_ETC1_RGBA = 48,
119 FMT_DXN = 49,
120 FMT_2_3_3 = 51,
121 FMT_2_10_10_10_AS_16_16_16_16 = 54,
122 FMT_10_10_10_2_AS_16_16_16_16 = 55,
123 FMT_32_32_32_FLOAT = 57,
124 FMT_DXT3A = 58,
125 FMT_DXT5A = 59,
126 FMT_CTX1 = 60,
127 };
128
129 enum a2xx_sq_ps_vtx_mode {
130 POSITION_1_VECTOR = 0,
131 POSITION_2_VECTORS_UNUSED = 1,
132 POSITION_2_VECTORS_SPRITE = 2,
133 POSITION_2_VECTORS_EDGE = 3,
134 POSITION_2_VECTORS_KILL = 4,
135 POSITION_2_VECTORS_SPRITE_KILL = 5,
136 POSITION_2_VECTORS_EDGE_KILL = 6,
137 MULTIPASS = 7,
138 };
139
140 enum a2xx_sq_sample_cntl {
141 CENTROIDS_ONLY = 0,
142 CENTERS_ONLY = 1,
143 CENTROIDS_AND_CENTERS = 2,
144 };
145
146 enum a2xx_dx_clip_space {
147 DXCLIP_OPENGL = 0,
148 DXCLIP_DIRECTX = 1,
149 };
150
151 enum a2xx_pa_su_sc_polymode {
152 POLY_DISABLED = 0,
153 POLY_DUALMODE = 1,
154 };
155
156 enum a2xx_rb_edram_mode {
157 EDRAM_NOP = 0,
158 COLOR_DEPTH = 4,
159 DEPTH_ONLY = 5,
160 EDRAM_COPY = 6,
161 };
162
163 enum a2xx_pa_sc_pattern_bit_order {
164 LITTLE = 0,
165 BIG = 1,
166 };
167
168 enum a2xx_pa_sc_auto_reset_cntl {
169 NEVER = 0,
170 EACH_PRIMITIVE = 1,
171 EACH_PACKET = 2,
172 };
173
174 enum a2xx_pa_pixcenter {
175 PIXCENTER_D3D = 0,
176 PIXCENTER_OGL = 1,
177 };
178
179 enum a2xx_pa_roundmode {
180 TRUNCATE = 0,
181 ROUND = 1,
182 ROUNDTOEVEN = 2,
183 ROUNDTOODD = 3,
184 };
185
186 enum a2xx_pa_quantmode {
187 ONE_SIXTEENTH = 0,
188 ONE_EIGTH = 1,
189 ONE_QUARTER = 2,
190 ONE_HALF = 3,
191 ONE = 4,
192 };
193
194 enum a2xx_rb_copy_sample_select {
195 SAMPLE_0 = 0,
196 SAMPLE_1 = 1,
197 SAMPLE_2 = 2,
198 SAMPLE_3 = 3,
199 SAMPLE_01 = 4,
200 SAMPLE_23 = 5,
201 SAMPLE_0123 = 6,
202 };
203
204 enum a2xx_rb_blend_opcode {
205 BLEND2_DST_PLUS_SRC = 0,
206 BLEND2_SRC_MINUS_DST = 1,
207 BLEND2_MIN_DST_SRC = 2,
208 BLEND2_MAX_DST_SRC = 3,
209 BLEND2_DST_MINUS_SRC = 4,
210 BLEND2_DST_PLUS_SRC_BIAS = 5,
211 };
212
213 enum adreno_mmu_clnt_beh {
214 BEH_NEVR = 0,
215 BEH_TRAN_RNG = 1,
216 BEH_TRAN_FLT = 2,
217 };
218
219 enum sq_tex_clamp {
220 SQ_TEX_WRAP = 0,
221 SQ_TEX_MIRROR = 1,
222 SQ_TEX_CLAMP_LAST_TEXEL = 2,
223 SQ_TEX_MIRROR_ONCE_LAST_TEXEL = 3,
224 SQ_TEX_CLAMP_HALF_BORDER = 4,
225 SQ_TEX_MIRROR_ONCE_HALF_BORDER = 5,
226 SQ_TEX_CLAMP_BORDER = 6,
227 SQ_TEX_MIRROR_ONCE_BORDER = 7,
228 };
229
230 enum sq_tex_swiz {
231 SQ_TEX_X = 0,
232 SQ_TEX_Y = 1,
233 SQ_TEX_Z = 2,
234 SQ_TEX_W = 3,
235 SQ_TEX_ZERO = 4,
236 SQ_TEX_ONE = 5,
237 };
238
239 enum sq_tex_filter {
240 SQ_TEX_FILTER_POINT = 0,
241 SQ_TEX_FILTER_BILINEAR = 1,
242 SQ_TEX_FILTER_BICUBIC = 2,
243 };
244
245 #define REG_A2XX_RBBM_PATCH_RELEASE 0x00000001
246
247 #define REG_A2XX_RBBM_CNTL 0x0000003b
248
249 #define REG_A2XX_RBBM_SOFT_RESET 0x0000003c
250
251 #define REG_A2XX_CP_PFP_UCODE_ADDR 0x000000c0
252
253 #define REG_A2XX_CP_PFP_UCODE_DATA 0x000000c1
254
255 #define REG_A2XX_MH_MMU_CONFIG 0x00000040
256 #define A2XX_MH_MMU_CONFIG_MMU_ENABLE 0x00000001
257 #define A2XX_MH_MMU_CONFIG_SPLIT_MODE_ENABLE 0x00000002
258 #define A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__MASK 0x00000030
259 #define A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__SHIFT 4
260 static inline uint32_t A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
261 {
262 return ((val) << A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__MASK;
263 }
264 #define A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__MASK 0x000000c0
265 #define A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__SHIFT 6
266 static inline uint32_t A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
267 {
268 return ((val) << A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__MASK;
269 }
270 #define A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__MASK 0x00000300
271 #define A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__SHIFT 8
272 static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
273 {
274 return ((val) << A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__MASK;
275 }
276 #define A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__MASK 0x00000c00
277 #define A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__SHIFT 10
278 static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
279 {
280 return ((val) << A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__MASK;
281 }
282 #define A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__MASK 0x00003000
283 #define A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__SHIFT 12
284 static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
285 {
286 return ((val) << A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__MASK;
287 }
288 #define A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__MASK 0x0000c000
289 #define A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__SHIFT 14
290 static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
291 {
292 return ((val) << A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__MASK;
293 }
294 #define A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__MASK 0x00030000
295 #define A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__SHIFT 16
296 static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
297 {
298 return ((val) << A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__MASK;
299 }
300 #define A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__MASK 0x000c0000
301 #define A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__SHIFT 18
302 static inline uint32_t A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
303 {
304 return ((val) << A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__MASK;
305 }
306 #define A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__MASK 0x00300000
307 #define A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__SHIFT 20
308 static inline uint32_t A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
309 {
310 return ((val) << A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__MASK;
311 }
312 #define A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__MASK 0x00c00000
313 #define A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__SHIFT 22
314 static inline uint32_t A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
315 {
316 return ((val) << A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__MASK;
317 }
318 #define A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__MASK 0x03000000
319 #define A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__SHIFT 24
320 static inline uint32_t A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
321 {
322 return ((val) << A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__MASK;
323 }
324
325 #define REG_A2XX_MH_MMU_VA_RANGE 0x00000041
326
327 #define REG_A2XX_MH_MMU_PT_BASE 0x00000042
328
329 #define REG_A2XX_MH_MMU_PAGE_FAULT 0x00000043
330
331 #define REG_A2XX_MH_MMU_TRAN_ERROR 0x00000044
332
333 #define REG_A2XX_MH_MMU_INVALIDATE 0x00000045
334
335 #define REG_A2XX_MH_MMU_MPU_BASE 0x00000046
336
337 #define REG_A2XX_MH_MMU_MPU_END 0x00000047
338
339 #define REG_A2XX_NQWAIT_UNTIL 0x00000394
340
341 #define REG_A2XX_RBBM_PERFCOUNTER1_SELECT 0x00000395
342
343 #define REG_A2XX_RBBM_PERFCOUNTER1_LO 0x00000397
344
345 #define REG_A2XX_RBBM_PERFCOUNTER1_HI 0x00000398
346
347 #define REG_A2XX_RBBM_DEBUG 0x0000039b
348
349 #define REG_A2XX_RBBM_PM_OVERRIDE1 0x0000039c
350 #define A2XX_RBBM_PM_OVERRIDE1_RBBM_AHBCLK_PM_OVERRIDE 0x00000001
351 #define A2XX_RBBM_PM_OVERRIDE1_SC_REG_SCLK_PM_OVERRIDE 0x00000002
352 #define A2XX_RBBM_PM_OVERRIDE1_SC_SCLK_PM_OVERRIDE 0x00000004
353 #define A2XX_RBBM_PM_OVERRIDE1_SP_TOP_SCLK_PM_OVERRIDE 0x00000008
354 #define A2XX_RBBM_PM_OVERRIDE1_SP_V0_SCLK_PM_OVERRIDE 0x00000010
355 #define A2XX_RBBM_PM_OVERRIDE1_SQ_REG_SCLK_PM_OVERRIDE 0x00000020
356 #define A2XX_RBBM_PM_OVERRIDE1_SQ_REG_FIFOS_SCLK_PM_OVERRIDE 0x00000040
357 #define A2XX_RBBM_PM_OVERRIDE1_SQ_CONST_MEM_SCLK_PM_OVERRIDE 0x00000080
358 #define A2XX_RBBM_PM_OVERRIDE1_SQ_SQ_SCLK_PM_OVERRIDE 0x00000100
359 #define A2XX_RBBM_PM_OVERRIDE1_SX_SCLK_PM_OVERRIDE 0x00000200
360 #define A2XX_RBBM_PM_OVERRIDE1_SX_REG_SCLK_PM_OVERRIDE 0x00000400
361 #define A2XX_RBBM_PM_OVERRIDE1_TCM_TCO_SCLK_PM_OVERRIDE 0x00000800
362 #define A2XX_RBBM_PM_OVERRIDE1_TCM_TCM_SCLK_PM_OVERRIDE 0x00001000
363 #define A2XX_RBBM_PM_OVERRIDE1_TCM_TCD_SCLK_PM_OVERRIDE 0x00002000
364 #define A2XX_RBBM_PM_OVERRIDE1_TCM_REG_SCLK_PM_OVERRIDE 0x00004000
365 #define A2XX_RBBM_PM_OVERRIDE1_TPC_TPC_SCLK_PM_OVERRIDE 0x00008000
366 #define A2XX_RBBM_PM_OVERRIDE1_TPC_REG_SCLK_PM_OVERRIDE 0x00010000
367 #define A2XX_RBBM_PM_OVERRIDE1_TCF_TCA_SCLK_PM_OVERRIDE 0x00020000
368 #define A2XX_RBBM_PM_OVERRIDE1_TCF_TCB_SCLK_PM_OVERRIDE 0x00040000
369 #define A2XX_RBBM_PM_OVERRIDE1_TCF_TCB_READ_SCLK_PM_OVERRIDE 0x00080000
370 #define A2XX_RBBM_PM_OVERRIDE1_TP_TP_SCLK_PM_OVERRIDE 0x00100000
371 #define A2XX_RBBM_PM_OVERRIDE1_TP_REG_SCLK_PM_OVERRIDE 0x00200000
372 #define A2XX_RBBM_PM_OVERRIDE1_CP_G_SCLK_PM_OVERRIDE 0x00400000
373 #define A2XX_RBBM_PM_OVERRIDE1_CP_REG_SCLK_PM_OVERRIDE 0x00800000
374 #define A2XX_RBBM_PM_OVERRIDE1_CP_G_REG_SCLK_PM_OVERRIDE 0x01000000
375 #define A2XX_RBBM_PM_OVERRIDE1_SPI_SCLK_PM_OVERRIDE 0x02000000
376 #define A2XX_RBBM_PM_OVERRIDE1_RB_REG_SCLK_PM_OVERRIDE 0x04000000
377 #define A2XX_RBBM_PM_OVERRIDE1_RB_SCLK_PM_OVERRIDE 0x08000000
378 #define A2XX_RBBM_PM_OVERRIDE1_MH_MH_SCLK_PM_OVERRIDE 0x10000000
379 #define A2XX_RBBM_PM_OVERRIDE1_MH_REG_SCLK_PM_OVERRIDE 0x20000000
380 #define A2XX_RBBM_PM_OVERRIDE1_MH_MMU_SCLK_PM_OVERRIDE 0x40000000
381 #define A2XX_RBBM_PM_OVERRIDE1_MH_TCROQ_SCLK_PM_OVERRIDE 0x80000000
382
383 #define REG_A2XX_RBBM_PM_OVERRIDE2 0x0000039d
384
385 #define REG_A2XX_RBBM_DEBUG_OUT 0x000003a0
386
387 #define REG_A2XX_RBBM_DEBUG_CNTL 0x000003a1
388
389 #define REG_A2XX_RBBM_READ_ERROR 0x000003b3
390
391 #define REG_A2XX_RBBM_INT_CNTL 0x000003b4
392
393 #define REG_A2XX_RBBM_INT_STATUS 0x000003b5
394
395 #define REG_A2XX_RBBM_INT_ACK 0x000003b6
396
397 #define REG_A2XX_MASTER_INT_SIGNAL 0x000003b7
398
399 #define REG_A2XX_RBBM_PERIPHID1 0x000003f9
400
401 #define REG_A2XX_RBBM_PERIPHID2 0x000003fa
402
403 #define REG_A2XX_CP_PERFMON_CNTL 0x00000444
404
405 #define REG_A2XX_CP_PERFCOUNTER_SELECT 0x00000445
406
407 #define REG_A2XX_CP_PERFCOUNTER_LO 0x00000446
408
409 #define REG_A2XX_CP_PERFCOUNTER_HI 0x00000447
410
411 #define REG_A2XX_RBBM_STATUS 0x000005d0
412 #define A2XX_RBBM_STATUS_CMDFIFO_AVAIL__MASK 0x0000001f
413 #define A2XX_RBBM_STATUS_CMDFIFO_AVAIL__SHIFT 0
414 static inline uint32_t A2XX_RBBM_STATUS_CMDFIFO_AVAIL(uint32_t val)
415 {
416 return ((val) << A2XX_RBBM_STATUS_CMDFIFO_AVAIL__SHIFT) & A2XX_RBBM_STATUS_CMDFIFO_AVAIL__MASK;
417 }
418 #define A2XX_RBBM_STATUS_TC_BUSY 0x00000020
419 #define A2XX_RBBM_STATUS_HIRQ_PENDING 0x00000100
420 #define A2XX_RBBM_STATUS_CPRQ_PENDING 0x00000200
421 #define A2XX_RBBM_STATUS_CFRQ_PENDING 0x00000400
422 #define A2XX_RBBM_STATUS_PFRQ_PENDING 0x00000800
423 #define A2XX_RBBM_STATUS_VGT_BUSY_NO_DMA 0x00001000
424 #define A2XX_RBBM_STATUS_RBBM_WU_BUSY 0x00004000
425 #define A2XX_RBBM_STATUS_CP_NRT_BUSY 0x00010000
426 #define A2XX_RBBM_STATUS_MH_BUSY 0x00040000
427 #define A2XX_RBBM_STATUS_MH_COHERENCY_BUSY 0x00080000
428 #define A2XX_RBBM_STATUS_SX_BUSY 0x00200000
429 #define A2XX_RBBM_STATUS_TPC_BUSY 0x00400000
430 #define A2XX_RBBM_STATUS_SC_CNTX_BUSY 0x01000000
431 #define A2XX_RBBM_STATUS_PA_BUSY 0x02000000
432 #define A2XX_RBBM_STATUS_VGT_BUSY 0x04000000
433 #define A2XX_RBBM_STATUS_SQ_CNTX17_BUSY 0x08000000
434 #define A2XX_RBBM_STATUS_SQ_CNTX0_BUSY 0x10000000
435 #define A2XX_RBBM_STATUS_RB_CNTX_BUSY 0x40000000
436 #define A2XX_RBBM_STATUS_GUI_ACTIVE 0x80000000
437
438 #define REG_A2XX_MH_ARBITER_CONFIG 0x00000a40
439 #define A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__MASK 0x0000003f
440 #define A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__SHIFT 0
441 static inline uint32_t A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT(uint32_t val)
442 {
443 return ((val) << A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__SHIFT) & A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__MASK;
444 }
445 #define A2XX_MH_ARBITER_CONFIG_SAME_PAGE_GRANULARITY 0x00000040
446 #define A2XX_MH_ARBITER_CONFIG_L1_ARB_ENABLE 0x00000080
447 #define A2XX_MH_ARBITER_CONFIG_L1_ARB_HOLD_ENABLE 0x00000100
448 #define A2XX_MH_ARBITER_CONFIG_L2_ARB_CONTROL 0x00000200
449 #define A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__MASK 0x00001c00
450 #define A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__SHIFT 10
451 static inline uint32_t A2XX_MH_ARBITER_CONFIG_PAGE_SIZE(uint32_t val)
452 {
453 return ((val) << A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__SHIFT) & A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__MASK;
454 }
455 #define A2XX_MH_ARBITER_CONFIG_TC_REORDER_ENABLE 0x00002000
456 #define A2XX_MH_ARBITER_CONFIG_TC_ARB_HOLD_ENABLE 0x00004000
457 #define A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT_ENABLE 0x00008000
458 #define A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__MASK 0x003f0000
459 #define A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__SHIFT 16
460 static inline uint32_t A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT(uint32_t val)
461 {
462 return ((val) << A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__SHIFT) & A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__MASK;
463 }
464 #define A2XX_MH_ARBITER_CONFIG_CP_CLNT_ENABLE 0x00400000
465 #define A2XX_MH_ARBITER_CONFIG_VGT_CLNT_ENABLE 0x00800000
466 #define A2XX_MH_ARBITER_CONFIG_TC_CLNT_ENABLE 0x01000000
467 #define A2XX_MH_ARBITER_CONFIG_RB_CLNT_ENABLE 0x02000000
468 #define A2XX_MH_ARBITER_CONFIG_PA_CLNT_ENABLE 0x04000000
469
470 #define REG_A2XX_A220_VSC_BIN_SIZE 0x00000c01
471 #define A2XX_A220_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f
472 #define A2XX_A220_VSC_BIN_SIZE_WIDTH__SHIFT 0
473 static inline uint32_t A2XX_A220_VSC_BIN_SIZE_WIDTH(uint32_t val)
474 {
475 assert(!(val & 0x1f));
476 return ((val >> 5) << A2XX_A220_VSC_BIN_SIZE_WIDTH__SHIFT) & A2XX_A220_VSC_BIN_SIZE_WIDTH__MASK;
477 }
478 #define A2XX_A220_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0
479 #define A2XX_A220_VSC_BIN_SIZE_HEIGHT__SHIFT 5
480 static inline uint32_t A2XX_A220_VSC_BIN_SIZE_HEIGHT(uint32_t val)
481 {
482 assert(!(val & 0x1f));
483 return ((val >> 5) << A2XX_A220_VSC_BIN_SIZE_HEIGHT__SHIFT) & A2XX_A220_VSC_BIN_SIZE_HEIGHT__MASK;
484 }
485
486 static inline uint32_t REG_A2XX_VSC_PIPE(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
487
488 static inline uint32_t REG_A2XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
489
490 static inline uint32_t REG_A2XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c07 + 0x3*i0; }
491
492 static inline uint32_t REG_A2XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c08 + 0x3*i0; }
493
494 #define REG_A2XX_PC_DEBUG_CNTL 0x00000c38
495
496 #define REG_A2XX_PC_DEBUG_DATA 0x00000c39
497
498 #define REG_A2XX_PA_SC_VIZ_QUERY_STATUS 0x00000c44
499
500 #define REG_A2XX_GRAS_DEBUG_CNTL 0x00000c80
501
502 #define REG_A2XX_PA_SU_DEBUG_CNTL 0x00000c80
503
504 #define REG_A2XX_GRAS_DEBUG_DATA 0x00000c81
505
506 #define REG_A2XX_PA_SU_DEBUG_DATA 0x00000c81
507
508 #define REG_A2XX_PA_SU_FACE_DATA 0x00000c86
509 #define A2XX_PA_SU_FACE_DATA_BASE_ADDR__MASK 0xffffffe0
510 #define A2XX_PA_SU_FACE_DATA_BASE_ADDR__SHIFT 5
511 static inline uint32_t A2XX_PA_SU_FACE_DATA_BASE_ADDR(uint32_t val)
512 {
513 return ((val) << A2XX_PA_SU_FACE_DATA_BASE_ADDR__SHIFT) & A2XX_PA_SU_FACE_DATA_BASE_ADDR__MASK;
514 }
515
516 #define REG_A2XX_SQ_GPR_MANAGEMENT 0x00000d00
517 #define A2XX_SQ_GPR_MANAGEMENT_REG_DYNAMIC 0x00000001
518 #define A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX__MASK 0x00000ff0
519 #define A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX__SHIFT 4
520 static inline uint32_t A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX(uint32_t val)
521 {
522 return ((val) << A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX__SHIFT) & A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX__MASK;
523 }
524 #define A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX__MASK 0x000ff000
525 #define A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX__SHIFT 12
526 static inline uint32_t A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX(uint32_t val)
527 {
528 return ((val) << A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX__SHIFT) & A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX__MASK;
529 }
530
531 #define REG_A2XX_SQ_FLOW_CONTROL 0x00000d01
532
533 #define REG_A2XX_SQ_INST_STORE_MANAGMENT 0x00000d02
534 #define A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX__MASK 0x00000fff
535 #define A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX__SHIFT 0
536 static inline uint32_t A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX(uint32_t val)
537 {
538 return ((val) << A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX__SHIFT) & A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX__MASK;
539 }
540 #define A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX__MASK 0x0fff0000
541 #define A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX__SHIFT 16
542 static inline uint32_t A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX(uint32_t val)
543 {
544 return ((val) << A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX__SHIFT) & A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX__MASK;
545 }
546
547 #define REG_A2XX_SQ_DEBUG_MISC 0x00000d05
548
549 #define REG_A2XX_SQ_INT_CNTL 0x00000d34
550
551 #define REG_A2XX_SQ_INT_STATUS 0x00000d35
552
553 #define REG_A2XX_SQ_INT_ACK 0x00000d36
554
555 #define REG_A2XX_SQ_DEBUG_INPUT_FSM 0x00000dae
556
557 #define REG_A2XX_SQ_DEBUG_CONST_MGR_FSM 0x00000daf
558
559 #define REG_A2XX_SQ_DEBUG_TP_FSM 0x00000db0
560
561 #define REG_A2XX_SQ_DEBUG_FSM_ALU_0 0x00000db1
562
563 #define REG_A2XX_SQ_DEBUG_FSM_ALU_1 0x00000db2
564
565 #define REG_A2XX_SQ_DEBUG_EXP_ALLOC 0x00000db3
566
567 #define REG_A2XX_SQ_DEBUG_PTR_BUFF 0x00000db4
568
569 #define REG_A2XX_SQ_DEBUG_GPR_VTX 0x00000db5
570
571 #define REG_A2XX_SQ_DEBUG_GPR_PIX 0x00000db6
572
573 #define REG_A2XX_SQ_DEBUG_TB_STATUS_SEL 0x00000db7
574
575 #define REG_A2XX_SQ_DEBUG_VTX_TB_0 0x00000db8
576
577 #define REG_A2XX_SQ_DEBUG_VTX_TB_1 0x00000db9
578
579 #define REG_A2XX_SQ_DEBUG_VTX_TB_STATUS_REG 0x00000dba
580
581 #define REG_A2XX_SQ_DEBUG_VTX_TB_STATE_MEM 0x00000dbb
582
583 #define REG_A2XX_SQ_DEBUG_PIX_TB_0 0x00000dbc
584
585 #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_0 0x00000dbd
586
587 #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_1 0x00000dbe
588
589 #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_2 0x00000dbf
590
591 #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_3 0x00000dc0
592
593 #define REG_A2XX_SQ_DEBUG_PIX_TB_STATE_MEM 0x00000dc1
594
595 #define REG_A2XX_TC_CNTL_STATUS 0x00000e00
596 #define A2XX_TC_CNTL_STATUS_L2_INVALIDATE 0x00000001
597
598 #define REG_A2XX_TP0_CHICKEN 0x00000e1e
599
600 #define REG_A2XX_RB_BC_CONTROL 0x00000f01
601 #define A2XX_RB_BC_CONTROL_ACCUM_LINEAR_MODE_ENABLE 0x00000001
602 #define A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__MASK 0x00000006
603 #define A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__SHIFT 1
604 static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT(uint32_t val)
605 {
606 return ((val) << A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__MASK;
607 }
608 #define A2XX_RB_BC_CONTROL_DISABLE_EDRAM_CAM 0x00000008
609 #define A2XX_RB_BC_CONTROL_DISABLE_EZ_FAST_CONTEXT_SWITCH 0x00000010
610 #define A2XX_RB_BC_CONTROL_DISABLE_EZ_NULL_ZCMD_DROP 0x00000020
611 #define A2XX_RB_BC_CONTROL_DISABLE_LZ_NULL_ZCMD_DROP 0x00000040
612 #define A2XX_RB_BC_CONTROL_ENABLE_AZ_THROTTLE 0x00000080
613 #define A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__MASK 0x00001f00
614 #define A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__SHIFT 8
615 static inline uint32_t A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT(uint32_t val)
616 {
617 return ((val) << A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__SHIFT) & A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__MASK;
618 }
619 #define A2XX_RB_BC_CONTROL_ENABLE_CRC_UPDATE 0x00004000
620 #define A2XX_RB_BC_CONTROL_CRC_MODE 0x00008000
621 #define A2XX_RB_BC_CONTROL_DISABLE_SAMPLE_COUNTERS 0x00010000
622 #define A2XX_RB_BC_CONTROL_DISABLE_ACCUM 0x00020000
623 #define A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__MASK 0x003c0000
624 #define A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__SHIFT 18
625 static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK(uint32_t val)
626 {
627 return ((val) << A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__MASK;
628 }
629 #define A2XX_RB_BC_CONTROL_LINEAR_PERFORMANCE_ENABLE 0x00400000
630 #define A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__MASK 0x07800000
631 #define A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__SHIFT 23
632 static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT(uint32_t val)
633 {
634 return ((val) << A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__MASK;
635 }
636 #define A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__MASK 0x18000000
637 #define A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__SHIFT 27
638 static inline uint32_t A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT(uint32_t val)
639 {
640 return ((val) << A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__SHIFT) & A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__MASK;
641 }
642 #define A2XX_RB_BC_CONTROL_MEM_EXPORT_LINEAR_MODE_ENABLE 0x20000000
643 #define A2XX_RB_BC_CONTROL_CRC_SYSTEM 0x40000000
644 #define A2XX_RB_BC_CONTROL_RESERVED6 0x80000000
645
646 #define REG_A2XX_RB_EDRAM_INFO 0x00000f02
647
648 #define REG_A2XX_RB_DEBUG_CNTL 0x00000f26
649
650 #define REG_A2XX_RB_DEBUG_DATA 0x00000f27
651
652 #define REG_A2XX_RB_SURFACE_INFO 0x00002000
653
654 #define REG_A2XX_RB_COLOR_INFO 0x00002001
655 #define A2XX_RB_COLOR_INFO_FORMAT__MASK 0x0000000f
656 #define A2XX_RB_COLOR_INFO_FORMAT__SHIFT 0
657 static inline uint32_t A2XX_RB_COLOR_INFO_FORMAT(enum a2xx_colorformatx val)
658 {
659 return ((val) << A2XX_RB_COLOR_INFO_FORMAT__SHIFT) & A2XX_RB_COLOR_INFO_FORMAT__MASK;
660 }
661 #define A2XX_RB_COLOR_INFO_ROUND_MODE__MASK 0x00000030
662 #define A2XX_RB_COLOR_INFO_ROUND_MODE__SHIFT 4
663 static inline uint32_t A2XX_RB_COLOR_INFO_ROUND_MODE(uint32_t val)
664 {
665 return ((val) << A2XX_RB_COLOR_INFO_ROUND_MODE__SHIFT) & A2XX_RB_COLOR_INFO_ROUND_MODE__MASK;
666 }
667 #define A2XX_RB_COLOR_INFO_LINEAR 0x00000040
668 #define A2XX_RB_COLOR_INFO_ENDIAN__MASK 0x00000180
669 #define A2XX_RB_COLOR_INFO_ENDIAN__SHIFT 7
670 static inline uint32_t A2XX_RB_COLOR_INFO_ENDIAN(uint32_t val)
671 {
672 return ((val) << A2XX_RB_COLOR_INFO_ENDIAN__SHIFT) & A2XX_RB_COLOR_INFO_ENDIAN__MASK;
673 }
674 #define A2XX_RB_COLOR_INFO_SWAP__MASK 0x00000600
675 #define A2XX_RB_COLOR_INFO_SWAP__SHIFT 9
676 static inline uint32_t A2XX_RB_COLOR_INFO_SWAP(uint32_t val)
677 {
678 return ((val) << A2XX_RB_COLOR_INFO_SWAP__SHIFT) & A2XX_RB_COLOR_INFO_SWAP__MASK;
679 }
680 #define A2XX_RB_COLOR_INFO_BASE__MASK 0xfffff000
681 #define A2XX_RB_COLOR_INFO_BASE__SHIFT 12
682 static inline uint32_t A2XX_RB_COLOR_INFO_BASE(uint32_t val)
683 {
684 assert(!(val & 0x3ff));
685 return ((val >> 10) << A2XX_RB_COLOR_INFO_BASE__SHIFT) & A2XX_RB_COLOR_INFO_BASE__MASK;
686 }
687
688 #define REG_A2XX_RB_DEPTH_INFO 0x00002002
689 #define A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000001
690 #define A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0
691 static inline uint32_t A2XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum adreno_rb_depth_format val)
692 {
693 return ((val) << A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
694 }
695 #define A2XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff000
696 #define A2XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 12
697 static inline uint32_t A2XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
698 {
699 assert(!(val & 0x3ff));
700 return ((val >> 10) << A2XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A2XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
701 }
702
703 #define REG_A2XX_A225_RB_COLOR_INFO3 0x00002005
704
705 #define REG_A2XX_COHER_DEST_BASE_0 0x00002006
706
707 #define REG_A2XX_PA_SC_SCREEN_SCISSOR_TL 0x0000200e
708 #define A2XX_PA_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
709 #define A2XX_PA_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff
710 #define A2XX_PA_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
711 static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
712 {
713 return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_TL_X__MASK;
714 }
715 #define A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000
716 #define A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
717 static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
718 {
719 return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__MASK;
720 }
721
722 #define REG_A2XX_PA_SC_SCREEN_SCISSOR_BR 0x0000200f
723 #define A2XX_PA_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
724 #define A2XX_PA_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff
725 #define A2XX_PA_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
726 static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
727 {
728 return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_BR_X__MASK;
729 }
730 #define A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000
731 #define A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
732 static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
733 {
734 return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__MASK;
735 }
736
737 #define REG_A2XX_PA_SC_WINDOW_OFFSET 0x00002080
738 #define A2XX_PA_SC_WINDOW_OFFSET_X__MASK 0x00007fff
739 #define A2XX_PA_SC_WINDOW_OFFSET_X__SHIFT 0
740 static inline uint32_t A2XX_PA_SC_WINDOW_OFFSET_X(int32_t val)
741 {
742 return ((val) << A2XX_PA_SC_WINDOW_OFFSET_X__SHIFT) & A2XX_PA_SC_WINDOW_OFFSET_X__MASK;
743 }
744 #define A2XX_PA_SC_WINDOW_OFFSET_Y__MASK 0x7fff0000
745 #define A2XX_PA_SC_WINDOW_OFFSET_Y__SHIFT 16
746 static inline uint32_t A2XX_PA_SC_WINDOW_OFFSET_Y(int32_t val)
747 {
748 return ((val) << A2XX_PA_SC_WINDOW_OFFSET_Y__SHIFT) & A2XX_PA_SC_WINDOW_OFFSET_Y__MASK;
749 }
750 #define A2XX_PA_SC_WINDOW_OFFSET_DISABLE 0x80000000
751
752 #define REG_A2XX_PA_SC_WINDOW_SCISSOR_TL 0x00002081
753 #define A2XX_PA_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
754 #define A2XX_PA_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
755 #define A2XX_PA_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
756 static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
757 {
758 return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_TL_X__MASK;
759 }
760 #define A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
761 #define A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
762 static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
763 {
764 return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__MASK;
765 }
766
767 #define REG_A2XX_PA_SC_WINDOW_SCISSOR_BR 0x00002082
768 #define A2XX_PA_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
769 #define A2XX_PA_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
770 #define A2XX_PA_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
771 static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
772 {
773 return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_BR_X__MASK;
774 }
775 #define A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
776 #define A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
777 static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
778 {
779 return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__MASK;
780 }
781
782 #define REG_A2XX_UNKNOWN_2010 0x00002010
783
784 #define REG_A2XX_VGT_MAX_VTX_INDX 0x00002100
785
786 #define REG_A2XX_VGT_MIN_VTX_INDX 0x00002101
787
788 #define REG_A2XX_VGT_INDX_OFFSET 0x00002102
789
790 #define REG_A2XX_A225_PC_MULTI_PRIM_IB_RESET_INDX 0x00002103
791
792 #define REG_A2XX_RB_COLOR_MASK 0x00002104
793 #define A2XX_RB_COLOR_MASK_WRITE_RED 0x00000001
794 #define A2XX_RB_COLOR_MASK_WRITE_GREEN 0x00000002
795 #define A2XX_RB_COLOR_MASK_WRITE_BLUE 0x00000004
796 #define A2XX_RB_COLOR_MASK_WRITE_ALPHA 0x00000008
797
798 #define REG_A2XX_RB_BLEND_RED 0x00002105
799
800 #define REG_A2XX_RB_BLEND_GREEN 0x00002106
801
802 #define REG_A2XX_RB_BLEND_BLUE 0x00002107
803
804 #define REG_A2XX_RB_BLEND_ALPHA 0x00002108
805
806 #define REG_A2XX_RB_FOG_COLOR 0x00002109
807 #define A2XX_RB_FOG_COLOR_FOG_RED__MASK 0x000000ff
808 #define A2XX_RB_FOG_COLOR_FOG_RED__SHIFT 0
809 static inline uint32_t A2XX_RB_FOG_COLOR_FOG_RED(uint32_t val)
810 {
811 return ((val) << A2XX_RB_FOG_COLOR_FOG_RED__SHIFT) & A2XX_RB_FOG_COLOR_FOG_RED__MASK;
812 }
813 #define A2XX_RB_FOG_COLOR_FOG_GREEN__MASK 0x0000ff00
814 #define A2XX_RB_FOG_COLOR_FOG_GREEN__SHIFT 8
815 static inline uint32_t A2XX_RB_FOG_COLOR_FOG_GREEN(uint32_t val)
816 {
817 return ((val) << A2XX_RB_FOG_COLOR_FOG_GREEN__SHIFT) & A2XX_RB_FOG_COLOR_FOG_GREEN__MASK;
818 }
819 #define A2XX_RB_FOG_COLOR_FOG_BLUE__MASK 0x00ff0000
820 #define A2XX_RB_FOG_COLOR_FOG_BLUE__SHIFT 16
821 static inline uint32_t A2XX_RB_FOG_COLOR_FOG_BLUE(uint32_t val)
822 {
823 return ((val) << A2XX_RB_FOG_COLOR_FOG_BLUE__SHIFT) & A2XX_RB_FOG_COLOR_FOG_BLUE__MASK;
824 }
825
826 #define REG_A2XX_RB_STENCILREFMASK_BF 0x0000210c
827 #define A2XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff
828 #define A2XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0
829 static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
830 {
831 return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
832 }
833 #define A2XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00
834 #define A2XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8
835 static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
836 {
837 return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
838 }
839 #define A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000
840 #define A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16
841 static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
842 {
843 return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
844 }
845
846 #define REG_A2XX_RB_STENCILREFMASK 0x0000210d
847 #define A2XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
848 #define A2XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
849 static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
850 {
851 return ((val) << A2XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILREF__MASK;
852 }
853 #define A2XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
854 #define A2XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
855 static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
856 {
857 return ((val) << A2XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILMASK__MASK;
858 }
859 #define A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
860 #define A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
861 static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
862 {
863 return ((val) << A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
864 }
865
866 #define REG_A2XX_RB_ALPHA_REF 0x0000210e
867
868 #define REG_A2XX_PA_CL_VPORT_XSCALE 0x0000210f
869 #define A2XX_PA_CL_VPORT_XSCALE__MASK 0xffffffff
870 #define A2XX_PA_CL_VPORT_XSCALE__SHIFT 0
871 static inline uint32_t A2XX_PA_CL_VPORT_XSCALE(float val)
872 {
873 return ((fui(val)) << A2XX_PA_CL_VPORT_XSCALE__SHIFT) & A2XX_PA_CL_VPORT_XSCALE__MASK;
874 }
875
876 #define REG_A2XX_PA_CL_VPORT_XOFFSET 0x00002110
877 #define A2XX_PA_CL_VPORT_XOFFSET__MASK 0xffffffff
878 #define A2XX_PA_CL_VPORT_XOFFSET__SHIFT 0
879 static inline uint32_t A2XX_PA_CL_VPORT_XOFFSET(float val)
880 {
881 return ((fui(val)) << A2XX_PA_CL_VPORT_XOFFSET__SHIFT) & A2XX_PA_CL_VPORT_XOFFSET__MASK;
882 }
883
884 #define REG_A2XX_PA_CL_VPORT_YSCALE 0x00002111
885 #define A2XX_PA_CL_VPORT_YSCALE__MASK 0xffffffff
886 #define A2XX_PA_CL_VPORT_YSCALE__SHIFT 0
887 static inline uint32_t A2XX_PA_CL_VPORT_YSCALE(float val)
888 {
889 return ((fui(val)) << A2XX_PA_CL_VPORT_YSCALE__SHIFT) & A2XX_PA_CL_VPORT_YSCALE__MASK;
890 }
891
892 #define REG_A2XX_PA_CL_VPORT_YOFFSET 0x00002112
893 #define A2XX_PA_CL_VPORT_YOFFSET__MASK 0xffffffff
894 #define A2XX_PA_CL_VPORT_YOFFSET__SHIFT 0
895 static inline uint32_t A2XX_PA_CL_VPORT_YOFFSET(float val)
896 {
897 return ((fui(val)) << A2XX_PA_CL_VPORT_YOFFSET__SHIFT) & A2XX_PA_CL_VPORT_YOFFSET__MASK;
898 }
899
900 #define REG_A2XX_PA_CL_VPORT_ZSCALE 0x00002113
901 #define A2XX_PA_CL_VPORT_ZSCALE__MASK 0xffffffff
902 #define A2XX_PA_CL_VPORT_ZSCALE__SHIFT 0
903 static inline uint32_t A2XX_PA_CL_VPORT_ZSCALE(float val)
904 {
905 return ((fui(val)) << A2XX_PA_CL_VPORT_ZSCALE__SHIFT) & A2XX_PA_CL_VPORT_ZSCALE__MASK;
906 }
907
908 #define REG_A2XX_PA_CL_VPORT_ZOFFSET 0x00002114
909 #define A2XX_PA_CL_VPORT_ZOFFSET__MASK 0xffffffff
910 #define A2XX_PA_CL_VPORT_ZOFFSET__SHIFT 0
911 static inline uint32_t A2XX_PA_CL_VPORT_ZOFFSET(float val)
912 {
913 return ((fui(val)) << A2XX_PA_CL_VPORT_ZOFFSET__SHIFT) & A2XX_PA_CL_VPORT_ZOFFSET__MASK;
914 }
915
916 #define REG_A2XX_SQ_PROGRAM_CNTL 0x00002180
917 #define A2XX_SQ_PROGRAM_CNTL_VS_REGS__MASK 0x000000ff
918 #define A2XX_SQ_PROGRAM_CNTL_VS_REGS__SHIFT 0
919 static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_REGS(uint32_t val)
920 {
921 return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_REGS__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_REGS__MASK;
922 }
923 #define A2XX_SQ_PROGRAM_CNTL_PS_REGS__MASK 0x0000ff00
924 #define A2XX_SQ_PROGRAM_CNTL_PS_REGS__SHIFT 8
925 static inline uint32_t A2XX_SQ_PROGRAM_CNTL_PS_REGS(uint32_t val)
926 {
927 return ((val) << A2XX_SQ_PROGRAM_CNTL_PS_REGS__SHIFT) & A2XX_SQ_PROGRAM_CNTL_PS_REGS__MASK;
928 }
929 #define A2XX_SQ_PROGRAM_CNTL_VS_RESOURCE 0x00010000
930 #define A2XX_SQ_PROGRAM_CNTL_PS_RESOURCE 0x00020000
931 #define A2XX_SQ_PROGRAM_CNTL_PARAM_GEN 0x00040000
932 #define A2XX_SQ_PROGRAM_CNTL_GEN_INDEX_PIX 0x00080000
933 #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__MASK 0x00f00000
934 #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__SHIFT 20
935 static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT(uint32_t val)
936 {
937 return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__MASK;
938 }
939 #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__MASK 0x07000000
940 #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__SHIFT 24
941 static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE(enum a2xx_sq_ps_vtx_mode val)
942 {
943 return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__MASK;
944 }
945 #define A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__MASK 0x78000000
946 #define A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__SHIFT 27
947 static inline uint32_t A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE(uint32_t val)
948 {
949 return ((val) << A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__SHIFT) & A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__MASK;
950 }
951 #define A2XX_SQ_PROGRAM_CNTL_GEN_INDEX_VTX 0x80000000
952
953 #define REG_A2XX_SQ_CONTEXT_MISC 0x00002181
954 #define A2XX_SQ_CONTEXT_MISC_INST_PRED_OPTIMIZE 0x00000001
955 #define A2XX_SQ_CONTEXT_MISC_SC_OUTPUT_SCREEN_XY 0x00000002
956 #define A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__MASK 0x0000000c
957 #define A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__SHIFT 2
958 static inline uint32_t A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL(enum a2xx_sq_sample_cntl val)
959 {
960 return ((val) << A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__SHIFT) & A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__MASK;
961 }
962 #define A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__MASK 0x0000ff00
963 #define A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__SHIFT 8
964 static inline uint32_t A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS(uint32_t val)
965 {
966 return ((val) << A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__SHIFT) & A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__MASK;
967 }
968 #define A2XX_SQ_CONTEXT_MISC_PERFCOUNTER_REF 0x00010000
969 #define A2XX_SQ_CONTEXT_MISC_YEILD_OPTIMIZE 0x00020000
970 #define A2XX_SQ_CONTEXT_MISC_TX_CACHE_SEL 0x00040000
971
972 #define REG_A2XX_SQ_INTERPOLATOR_CNTL 0x00002182
973 #define A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE__MASK 0x0000ffff
974 #define A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE__SHIFT 0
975 static inline uint32_t A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE(uint32_t val)
976 {
977 return ((val) << A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE__SHIFT) & A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE__MASK;
978 }
979 #define A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN__MASK 0xffff0000
980 #define A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN__SHIFT 16
981 static inline uint32_t A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN(uint32_t val)
982 {
983 return ((val) << A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN__SHIFT) & A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN__MASK;
984 }
985
986 #define REG_A2XX_SQ_WRAPPING_0 0x00002183
987 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_0__MASK 0x0000000f
988 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_0__SHIFT 0
989 static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_0(uint32_t val)
990 {
991 return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_0__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_0__MASK;
992 }
993 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_1__MASK 0x000000f0
994 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_1__SHIFT 4
995 static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_1(uint32_t val)
996 {
997 return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_1__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_1__MASK;
998 }
999 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_2__MASK 0x00000f00
1000 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_2__SHIFT 8
1001 static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_2(uint32_t val)
1002 {
1003 return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_2__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_2__MASK;
1004 }
1005 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_3__MASK 0x0000f000
1006 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_3__SHIFT 12
1007 static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_3(uint32_t val)
1008 {
1009 return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_3__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_3__MASK;
1010 }
1011 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_4__MASK 0x000f0000
1012 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_4__SHIFT 16
1013 static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_4(uint32_t val)
1014 {
1015 return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_4__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_4__MASK;
1016 }
1017 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_5__MASK 0x00f00000
1018 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_5__SHIFT 20
1019 static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_5(uint32_t val)
1020 {
1021 return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_5__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_5__MASK;
1022 }
1023 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_6__MASK 0x0f000000
1024 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_6__SHIFT 24
1025 static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_6(uint32_t val)
1026 {
1027 return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_6__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_6__MASK;
1028 }
1029 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_7__MASK 0xf0000000
1030 #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_7__SHIFT 28
1031 static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_7(uint32_t val)
1032 {
1033 return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_7__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_7__MASK;
1034 }
1035
1036 #define REG_A2XX_SQ_WRAPPING_1 0x00002184
1037 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_8__MASK 0x0000000f
1038 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_8__SHIFT 0
1039 static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_8(uint32_t val)
1040 {
1041 return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_8__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_8__MASK;
1042 }
1043 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_9__MASK 0x000000f0
1044 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_9__SHIFT 4
1045 static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_9(uint32_t val)
1046 {
1047 return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_9__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_9__MASK;
1048 }
1049 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_10__MASK 0x00000f00
1050 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_10__SHIFT 8
1051 static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_10(uint32_t val)
1052 {
1053 return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_10__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_10__MASK;
1054 }
1055 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_11__MASK 0x0000f000
1056 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_11__SHIFT 12
1057 static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_11(uint32_t val)
1058 {
1059 return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_11__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_11__MASK;
1060 }
1061 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_12__MASK 0x000f0000
1062 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_12__SHIFT 16
1063 static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_12(uint32_t val)
1064 {
1065 return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_12__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_12__MASK;
1066 }
1067 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_13__MASK 0x00f00000
1068 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_13__SHIFT 20
1069 static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_13(uint32_t val)
1070 {
1071 return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_13__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_13__MASK;
1072 }
1073 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_14__MASK 0x0f000000
1074 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_14__SHIFT 24
1075 static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_14(uint32_t val)
1076 {
1077 return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_14__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_14__MASK;
1078 }
1079 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_15__MASK 0xf0000000
1080 #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_15__SHIFT 28
1081 static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_15(uint32_t val)
1082 {
1083 return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_15__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_15__MASK;
1084 }
1085
1086 #define REG_A2XX_SQ_PS_PROGRAM 0x000021f6
1087 #define A2XX_SQ_PS_PROGRAM_BASE__MASK 0x00000fff
1088 #define A2XX_SQ_PS_PROGRAM_BASE__SHIFT 0
1089 static inline uint32_t A2XX_SQ_PS_PROGRAM_BASE(uint32_t val)
1090 {
1091 return ((val) << A2XX_SQ_PS_PROGRAM_BASE__SHIFT) & A2XX_SQ_PS_PROGRAM_BASE__MASK;
1092 }
1093 #define A2XX_SQ_PS_PROGRAM_SIZE__MASK 0x00fff000
1094 #define A2XX_SQ_PS_PROGRAM_SIZE__SHIFT 12
1095 static inline uint32_t A2XX_SQ_PS_PROGRAM_SIZE(uint32_t val)
1096 {
1097 return ((val) << A2XX_SQ_PS_PROGRAM_SIZE__SHIFT) & A2XX_SQ_PS_PROGRAM_SIZE__MASK;
1098 }
1099
1100 #define REG_A2XX_SQ_VS_PROGRAM 0x000021f7
1101 #define A2XX_SQ_VS_PROGRAM_BASE__MASK 0x00000fff
1102 #define A2XX_SQ_VS_PROGRAM_BASE__SHIFT 0
1103 static inline uint32_t A2XX_SQ_VS_PROGRAM_BASE(uint32_t val)
1104 {
1105 return ((val) << A2XX_SQ_VS_PROGRAM_BASE__SHIFT) & A2XX_SQ_VS_PROGRAM_BASE__MASK;
1106 }
1107 #define A2XX_SQ_VS_PROGRAM_SIZE__MASK 0x00fff000
1108 #define A2XX_SQ_VS_PROGRAM_SIZE__SHIFT 12
1109 static inline uint32_t A2XX_SQ_VS_PROGRAM_SIZE(uint32_t val)
1110 {
1111 return ((val) << A2XX_SQ_VS_PROGRAM_SIZE__SHIFT) & A2XX_SQ_VS_PROGRAM_SIZE__MASK;
1112 }
1113
1114 #define REG_A2XX_VGT_EVENT_INITIATOR 0x000021f9
1115
1116 #define REG_A2XX_VGT_DRAW_INITIATOR 0x000021fc
1117 #define A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK 0x0000003f
1118 #define A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT 0
1119 static inline uint32_t A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE(enum pc_di_primtype val)
1120 {
1121 return ((val) << A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT) & A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK;
1122 }
1123 #define A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK 0x000000c0
1124 #define A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT 6
1125 static inline uint32_t A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT(enum pc_di_src_sel val)
1126 {
1127 return ((val) << A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT) & A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK;
1128 }
1129 #define A2XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK 0x00000600
1130 #define A2XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT 9
1131 static inline uint32_t A2XX_VGT_DRAW_INITIATOR_VIS_CULL(enum pc_di_vis_cull_mode val)
1132 {
1133 return ((val) << A2XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT) & A2XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK;
1134 }
1135 #define A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK 0x00000800
1136 #define A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT 11
1137 static inline uint32_t A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE(enum pc_di_index_size val)
1138 {
1139 return ((val) << A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT) & A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK;
1140 }
1141 #define A2XX_VGT_DRAW_INITIATOR_NOT_EOP 0x00001000
1142 #define A2XX_VGT_DRAW_INITIATOR_SMALL_INDEX 0x00002000
1143 #define A2XX_VGT_DRAW_INITIATOR_PRE_DRAW_INITIATOR_ENABLE 0x00004000
1144 #define A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK 0xff000000
1145 #define A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT 24
1146 static inline uint32_t A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES(uint32_t val)
1147 {
1148 return ((val) << A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT) & A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK;
1149 }
1150
1151 #define REG_A2XX_VGT_IMMED_DATA 0x000021fd
1152
1153 #define REG_A2XX_RB_DEPTHCONTROL 0x00002200
1154 #define A2XX_RB_DEPTHCONTROL_STENCIL_ENABLE 0x00000001
1155 #define A2XX_RB_DEPTHCONTROL_Z_ENABLE 0x00000002
1156 #define A2XX_RB_DEPTHCONTROL_Z_WRITE_ENABLE 0x00000004
1157 #define A2XX_RB_DEPTHCONTROL_EARLY_Z_ENABLE 0x00000008
1158 #define A2XX_RB_DEPTHCONTROL_ZFUNC__MASK 0x00000070
1159 #define A2XX_RB_DEPTHCONTROL_ZFUNC__SHIFT 4
1160 static inline uint32_t A2XX_RB_DEPTHCONTROL_ZFUNC(enum adreno_compare_func val)
1161 {
1162 return ((val) << A2XX_RB_DEPTHCONTROL_ZFUNC__SHIFT) & A2XX_RB_DEPTHCONTROL_ZFUNC__MASK;
1163 }
1164 #define A2XX_RB_DEPTHCONTROL_BACKFACE_ENABLE 0x00000080
1165 #define A2XX_RB_DEPTHCONTROL_STENCILFUNC__MASK 0x00000700
1166 #define A2XX_RB_DEPTHCONTROL_STENCILFUNC__SHIFT 8
1167 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFUNC(enum adreno_compare_func val)
1168 {
1169 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFUNC__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFUNC__MASK;
1170 }
1171 #define A2XX_RB_DEPTHCONTROL_STENCILFAIL__MASK 0x00003800
1172 #define A2XX_RB_DEPTHCONTROL_STENCILFAIL__SHIFT 11
1173 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFAIL(enum adreno_stencil_op val)
1174 {
1175 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFAIL__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFAIL__MASK;
1176 }
1177 #define A2XX_RB_DEPTHCONTROL_STENCILZPASS__MASK 0x0001c000
1178 #define A2XX_RB_DEPTHCONTROL_STENCILZPASS__SHIFT 14
1179 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZPASS(enum adreno_stencil_op val)
1180 {
1181 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZPASS__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZPASS__MASK;
1182 }
1183 #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL__MASK 0x000e0000
1184 #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL__SHIFT 17
1185 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZFAIL(enum adreno_stencil_op val)
1186 {
1187 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZFAIL__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZFAIL__MASK;
1188 }
1189 #define A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__MASK 0x00700000
1190 #define A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__SHIFT 20
1191 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF(enum adreno_compare_func val)
1192 {
1193 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__MASK;
1194 }
1195 #define A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__MASK 0x03800000
1196 #define A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__SHIFT 23
1197 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF(enum adreno_stencil_op val)
1198 {
1199 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__MASK;
1200 }
1201 #define A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__MASK 0x1c000000
1202 #define A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__SHIFT 26
1203 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF(enum adreno_stencil_op val)
1204 {
1205 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__MASK;
1206 }
1207 #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__MASK 0xe0000000
1208 #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__SHIFT 29
1209 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF(enum adreno_stencil_op val)
1210 {
1211 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__MASK;
1212 }
1213
1214 #define REG_A2XX_RB_BLEND_CONTROL 0x00002201
1215 #define A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__MASK 0x0000001f
1216 #define A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__SHIFT 0
1217 static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND(enum adreno_rb_blend_factor val)
1218 {
1219 return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__MASK;
1220 }
1221 #define A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__MASK 0x000000e0
1222 #define A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__SHIFT 5
1223 static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN(enum a2xx_rb_blend_opcode val)
1224 {
1225 return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__MASK;
1226 }
1227 #define A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__MASK 0x00001f00
1228 #define A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__SHIFT 8
1229 static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND(enum adreno_rb_blend_factor val)
1230 {
1231 return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__MASK;
1232 }
1233 #define A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__MASK 0x001f0000
1234 #define A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__SHIFT 16
1235 static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND(enum adreno_rb_blend_factor val)
1236 {
1237 return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__MASK;
1238 }
1239 #define A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__MASK 0x00e00000
1240 #define A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__SHIFT 21
1241 static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN(enum a2xx_rb_blend_opcode val)
1242 {
1243 return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__MASK;
1244 }
1245 #define A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__MASK 0x1f000000
1246 #define A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__SHIFT 24
1247 static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND(enum adreno_rb_blend_factor val)
1248 {
1249 return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__MASK;
1250 }
1251 #define A2XX_RB_BLEND_CONTROL_BLEND_FORCE_ENABLE 0x20000000
1252 #define A2XX_RB_BLEND_CONTROL_BLEND_FORCE 0x40000000
1253
1254 #define REG_A2XX_RB_COLORCONTROL 0x00002202
1255 #define A2XX_RB_COLORCONTROL_ALPHA_FUNC__MASK 0x00000007
1256 #define A2XX_RB_COLORCONTROL_ALPHA_FUNC__SHIFT 0
1257 static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_FUNC(enum adreno_compare_func val)
1258 {
1259 return ((val) << A2XX_RB_COLORCONTROL_ALPHA_FUNC__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_FUNC__MASK;
1260 }
1261 #define A2XX_RB_COLORCONTROL_ALPHA_TEST_ENABLE 0x00000008
1262 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_ENABLE 0x00000010
1263 #define A2XX_RB_COLORCONTROL_BLEND_DISABLE 0x00000020
1264 #define A2XX_RB_COLORCONTROL_VOB_ENABLE 0x00000040
1265 #define A2XX_RB_COLORCONTROL_VS_EXPORTS_FOG 0x00000080
1266 #define A2XX_RB_COLORCONTROL_ROP_CODE__MASK 0x00000f00
1267 #define A2XX_RB_COLORCONTROL_ROP_CODE__SHIFT 8
1268 static inline uint32_t A2XX_RB_COLORCONTROL_ROP_CODE(uint32_t val)
1269 {
1270 return ((val) << A2XX_RB_COLORCONTROL_ROP_CODE__SHIFT) & A2XX_RB_COLORCONTROL_ROP_CODE__MASK;
1271 }
1272 #define A2XX_RB_COLORCONTROL_DITHER_MODE__MASK 0x00003000
1273 #define A2XX_RB_COLORCONTROL_DITHER_MODE__SHIFT 12
1274 static inline uint32_t A2XX_RB_COLORCONTROL_DITHER_MODE(enum adreno_rb_dither_mode val)
1275 {
1276 return ((val) << A2XX_RB_COLORCONTROL_DITHER_MODE__SHIFT) & A2XX_RB_COLORCONTROL_DITHER_MODE__MASK;
1277 }
1278 #define A2XX_RB_COLORCONTROL_DITHER_TYPE__MASK 0x0000c000
1279 #define A2XX_RB_COLORCONTROL_DITHER_TYPE__SHIFT 14
1280 static inline uint32_t A2XX_RB_COLORCONTROL_DITHER_TYPE(enum a2xx_rb_dither_type val)
1281 {
1282 return ((val) << A2XX_RB_COLORCONTROL_DITHER_TYPE__SHIFT) & A2XX_RB_COLORCONTROL_DITHER_TYPE__MASK;
1283 }
1284 #define A2XX_RB_COLORCONTROL_PIXEL_FOG 0x00010000
1285 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__MASK 0x03000000
1286 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__SHIFT 24
1287 static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0(uint32_t val)
1288 {
1289 return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__MASK;
1290 }
1291 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__MASK 0x0c000000
1292 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__SHIFT 26
1293 static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1(uint32_t val)
1294 {
1295 return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__MASK;
1296 }
1297 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__MASK 0x30000000
1298 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__SHIFT 28
1299 static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2(uint32_t val)
1300 {
1301 return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__MASK;
1302 }
1303 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__MASK 0xc0000000
1304 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__SHIFT 30
1305 static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3(uint32_t val)
1306 {
1307 return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__MASK;
1308 }
1309
1310 #define REG_A2XX_VGT_CURRENT_BIN_ID_MAX 0x00002203
1311 #define A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__MASK 0x00000007
1312 #define A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__SHIFT 0
1313 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN(uint32_t val)
1314 {
1315 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__MASK;
1316 }
1317 #define A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__MASK 0x00000038
1318 #define A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__SHIFT 3
1319 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_ROW(uint32_t val)
1320 {
1321 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__MASK;
1322 }
1323 #define A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__MASK 0x000001c0
1324 #define A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__SHIFT 6
1325 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK(uint32_t val)
1326 {
1327 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__MASK;
1328 }
1329
1330 #define REG_A2XX_PA_CL_CLIP_CNTL 0x00002204
1331 #define A2XX_PA_CL_CLIP_CNTL_CLIP_DISABLE 0x00010000
1332 #define A2XX_PA_CL_CLIP_CNTL_BOUNDARY_EDGE_FLAG_ENA 0x00040000
1333 #define A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__MASK 0x00080000
1334 #define A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__SHIFT 19
1335 static inline uint32_t A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF(enum a2xx_dx_clip_space val)
1336 {
1337 return ((val) << A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__SHIFT) & A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__MASK;
1338 }
1339 #define A2XX_PA_CL_CLIP_CNTL_DIS_CLIP_ERR_DETECT 0x00100000
1340 #define A2XX_PA_CL_CLIP_CNTL_VTX_KILL_OR 0x00200000
1341 #define A2XX_PA_CL_CLIP_CNTL_XY_NAN_RETAIN 0x00400000
1342 #define A2XX_PA_CL_CLIP_CNTL_Z_NAN_RETAIN 0x00800000
1343 #define A2XX_PA_CL_CLIP_CNTL_W_NAN_RETAIN 0x01000000
1344
1345 #define REG_A2XX_PA_SU_SC_MODE_CNTL 0x00002205
1346 #define A2XX_PA_SU_SC_MODE_CNTL_CULL_FRONT 0x00000001
1347 #define A2XX_PA_SU_SC_MODE_CNTL_CULL_BACK 0x00000002
1348 #define A2XX_PA_SU_SC_MODE_CNTL_FACE 0x00000004
1349 #define A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__MASK 0x00000018
1350 #define A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__SHIFT 3
1351 static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_POLYMODE(enum a2xx_pa_su_sc_polymode val)
1352 {
1353 return ((val) << A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__MASK;
1354 }
1355 #define A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__MASK 0x000000e0
1356 #define A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__SHIFT 5
1357 static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
1358 {
1359 return ((val) << A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__MASK;
1360 }
1361 #define A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__MASK 0x00000700
1362 #define A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__SHIFT 8
1363 static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
1364 {
1365 return ((val) << A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__MASK;
1366 }
1367 #define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_FRONT_ENABLE 0x00000800
1368 #define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_BACK_ENABLE 0x00001000
1369 #define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_PARA_ENABLE 0x00002000
1370 #define A2XX_PA_SU_SC_MODE_CNTL_MSAA_ENABLE 0x00008000
1371 #define A2XX_PA_SU_SC_MODE_CNTL_VTX_WINDOW_OFFSET_ENABLE 0x00010000
1372 #define A2XX_PA_SU_SC_MODE_CNTL_LINE_STIPPLE_ENABLE 0x00040000
1373 #define A2XX_PA_SU_SC_MODE_CNTL_PROVOKING_VTX_LAST 0x00080000
1374 #define A2XX_PA_SU_SC_MODE_CNTL_PERSP_CORR_DIS 0x00100000
1375 #define A2XX_PA_SU_SC_MODE_CNTL_MULTI_PRIM_IB_ENA 0x00200000
1376 #define A2XX_PA_SU_SC_MODE_CNTL_QUAD_ORDER_ENABLE 0x00800000
1377 #define A2XX_PA_SU_SC_MODE_CNTL_WAIT_RB_IDLE_ALL_TRI 0x02000000
1378 #define A2XX_PA_SU_SC_MODE_CNTL_WAIT_RB_IDLE_FIRST_TRI_NEW_STATE 0x04000000
1379 #define A2XX_PA_SU_SC_MODE_CNTL_CLAMPED_FACENESS 0x10000000
1380 #define A2XX_PA_SU_SC_MODE_CNTL_ZERO_AREA_FACENESS 0x20000000
1381 #define A2XX_PA_SU_SC_MODE_CNTL_FACE_KILL_ENABLE 0x40000000
1382 #define A2XX_PA_SU_SC_MODE_CNTL_FACE_WRITE_ENABLE 0x80000000
1383
1384 #define REG_A2XX_PA_CL_VTE_CNTL 0x00002206
1385 #define A2XX_PA_CL_VTE_CNTL_VPORT_X_SCALE_ENA 0x00000001
1386 #define A2XX_PA_CL_VTE_CNTL_VPORT_X_OFFSET_ENA 0x00000002
1387 #define A2XX_PA_CL_VTE_CNTL_VPORT_Y_SCALE_ENA 0x00000004
1388 #define A2XX_PA_CL_VTE_CNTL_VPORT_Y_OFFSET_ENA 0x00000008
1389 #define A2XX_PA_CL_VTE_CNTL_VPORT_Z_SCALE_ENA 0x00000010
1390 #define A2XX_PA_CL_VTE_CNTL_VPORT_Z_OFFSET_ENA 0x00000020
1391 #define A2XX_PA_CL_VTE_CNTL_VTX_XY_FMT 0x00000100
1392 #define A2XX_PA_CL_VTE_CNTL_VTX_Z_FMT 0x00000200
1393 #define A2XX_PA_CL_VTE_CNTL_VTX_W0_FMT 0x00000400
1394 #define A2XX_PA_CL_VTE_CNTL_PERFCOUNTER_REF 0x00000800
1395
1396 #define REG_A2XX_VGT_CURRENT_BIN_ID_MIN 0x00002207
1397 #define A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__MASK 0x00000007
1398 #define A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__SHIFT 0
1399 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN(uint32_t val)
1400 {
1401 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__MASK;
1402 }
1403 #define A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__MASK 0x00000038
1404 #define A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__SHIFT 3
1405 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_ROW(uint32_t val)
1406 {
1407 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__MASK;
1408 }
1409 #define A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__MASK 0x000001c0
1410 #define A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__SHIFT 6
1411 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK(uint32_t val)
1412 {
1413 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__MASK;
1414 }
1415
1416 #define REG_A2XX_RB_MODECONTROL 0x00002208
1417 #define A2XX_RB_MODECONTROL_EDRAM_MODE__MASK 0x00000007
1418 #define A2XX_RB_MODECONTROL_EDRAM_MODE__SHIFT 0
1419 static inline uint32_t A2XX_RB_MODECONTROL_EDRAM_MODE(enum a2xx_rb_edram_mode val)
1420 {
1421 return ((val) << A2XX_RB_MODECONTROL_EDRAM_MODE__SHIFT) & A2XX_RB_MODECONTROL_EDRAM_MODE__MASK;
1422 }
1423
1424 #define REG_A2XX_A220_RB_LRZ_VSC_CONTROL 0x00002209
1425
1426 #define REG_A2XX_RB_SAMPLE_POS 0x0000220a
1427
1428 #define REG_A2XX_CLEAR_COLOR 0x0000220b
1429 #define A2XX_CLEAR_COLOR_RED__MASK 0x000000ff
1430 #define A2XX_CLEAR_COLOR_RED__SHIFT 0
1431 static inline uint32_t A2XX_CLEAR_COLOR_RED(uint32_t val)
1432 {
1433 return ((val) << A2XX_CLEAR_COLOR_RED__SHIFT) & A2XX_CLEAR_COLOR_RED__MASK;
1434 }
1435 #define A2XX_CLEAR_COLOR_GREEN__MASK 0x0000ff00
1436 #define A2XX_CLEAR_COLOR_GREEN__SHIFT 8
1437 static inline uint32_t A2XX_CLEAR_COLOR_GREEN(uint32_t val)
1438 {
1439 return ((val) << A2XX_CLEAR_COLOR_GREEN__SHIFT) & A2XX_CLEAR_COLOR_GREEN__MASK;
1440 }
1441 #define A2XX_CLEAR_COLOR_BLUE__MASK 0x00ff0000
1442 #define A2XX_CLEAR_COLOR_BLUE__SHIFT 16
1443 static inline uint32_t A2XX_CLEAR_COLOR_BLUE(uint32_t val)
1444 {
1445 return ((val) << A2XX_CLEAR_COLOR_BLUE__SHIFT) & A2XX_CLEAR_COLOR_BLUE__MASK;
1446 }
1447 #define A2XX_CLEAR_COLOR_ALPHA__MASK 0xff000000
1448 #define A2XX_CLEAR_COLOR_ALPHA__SHIFT 24
1449 static inline uint32_t A2XX_CLEAR_COLOR_ALPHA(uint32_t val)
1450 {
1451 return ((val) << A2XX_CLEAR_COLOR_ALPHA__SHIFT) & A2XX_CLEAR_COLOR_ALPHA__MASK;
1452 }
1453
1454 #define REG_A2XX_A220_GRAS_CONTROL 0x00002210
1455
1456 #define REG_A2XX_PA_SU_POINT_SIZE 0x00002280
1457 #define A2XX_PA_SU_POINT_SIZE_HEIGHT__MASK 0x0000ffff
1458 #define A2XX_PA_SU_POINT_SIZE_HEIGHT__SHIFT 0
1459 static inline uint32_t A2XX_PA_SU_POINT_SIZE_HEIGHT(float val)
1460 {
1461 return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_POINT_SIZE_HEIGHT__SHIFT) & A2XX_PA_SU_POINT_SIZE_HEIGHT__MASK;
1462 }
1463 #define A2XX_PA_SU_POINT_SIZE_WIDTH__MASK 0xffff0000
1464 #define A2XX_PA_SU_POINT_SIZE_WIDTH__SHIFT 16
1465 static inline uint32_t A2XX_PA_SU_POINT_SIZE_WIDTH(float val)
1466 {
1467 return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_POINT_SIZE_WIDTH__SHIFT) & A2XX_PA_SU_POINT_SIZE_WIDTH__MASK;
1468 }
1469
1470 #define REG_A2XX_PA_SU_POINT_MINMAX 0x00002281
1471 #define A2XX_PA_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
1472 #define A2XX_PA_SU_POINT_MINMAX_MIN__SHIFT 0
1473 static inline uint32_t A2XX_PA_SU_POINT_MINMAX_MIN(float val)
1474 {
1475 return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_POINT_MINMAX_MIN__SHIFT) & A2XX_PA_SU_POINT_MINMAX_MIN__MASK;
1476 }
1477 #define A2XX_PA_SU_POINT_MINMAX_MAX__MASK 0xffff0000
1478 #define A2XX_PA_SU_POINT_MINMAX_MAX__SHIFT 16
1479 static inline uint32_t A2XX_PA_SU_POINT_MINMAX_MAX(float val)
1480 {
1481 return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_POINT_MINMAX_MAX__SHIFT) & A2XX_PA_SU_POINT_MINMAX_MAX__MASK;
1482 }
1483
1484 #define REG_A2XX_PA_SU_LINE_CNTL 0x00002282
1485 #define A2XX_PA_SU_LINE_CNTL_WIDTH__MASK 0x0000ffff
1486 #define A2XX_PA_SU_LINE_CNTL_WIDTH__SHIFT 0
1487 static inline uint32_t A2XX_PA_SU_LINE_CNTL_WIDTH(float val)
1488 {
1489 return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_LINE_CNTL_WIDTH__SHIFT) & A2XX_PA_SU_LINE_CNTL_WIDTH__MASK;
1490 }
1491
1492 #define REG_A2XX_PA_SC_LINE_STIPPLE 0x00002283
1493 #define A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__MASK 0x0000ffff
1494 #define A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__SHIFT 0
1495 static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN(uint32_t val)
1496 {
1497 return ((val) << A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__MASK;
1498 }
1499 #define A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__MASK 0x00ff0000
1500 #define A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__SHIFT 16
1501 static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT(uint32_t val)
1502 {
1503 return ((val) << A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__MASK;
1504 }
1505 #define A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__MASK 0x10000000
1506 #define A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__SHIFT 28
1507 static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER(enum a2xx_pa_sc_pattern_bit_order val)
1508 {
1509 return ((val) << A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__MASK;
1510 }
1511 #define A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__MASK 0x60000000
1512 #define A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__SHIFT 29
1513 static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL(enum a2xx_pa_sc_auto_reset_cntl val)
1514 {
1515 return ((val) << A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__MASK;
1516 }
1517
1518 #define REG_A2XX_PA_SC_VIZ_QUERY 0x00002293
1519 #define A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ENA 0x00000001
1520 #define A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID__MASK 0x0000007e
1521 #define A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID__SHIFT 1
1522 static inline uint32_t A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID(uint32_t val)
1523 {
1524 return ((val) << A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID__SHIFT) & A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID__MASK;
1525 }
1526 #define A2XX_PA_SC_VIZ_QUERY_KILL_PIX_POST_EARLY_Z 0x00000100
1527
1528 #define REG_A2XX_VGT_ENHANCE 0x00002294
1529
1530 #define REG_A2XX_PA_SC_LINE_CNTL 0x00002300
1531 #define A2XX_PA_SC_LINE_CNTL_BRES_CNTL__MASK 0x0000ffff
1532 #define A2XX_PA_SC_LINE_CNTL_BRES_CNTL__SHIFT 0
1533 static inline uint32_t A2XX_PA_SC_LINE_CNTL_BRES_CNTL(uint32_t val)
1534 {
1535 return ((val) << A2XX_PA_SC_LINE_CNTL_BRES_CNTL__SHIFT) & A2XX_PA_SC_LINE_CNTL_BRES_CNTL__MASK;
1536 }
1537 #define A2XX_PA_SC_LINE_CNTL_USE_BRES_CNTL 0x00000100
1538 #define A2XX_PA_SC_LINE_CNTL_EXPAND_LINE_WIDTH 0x00000200
1539 #define A2XX_PA_SC_LINE_CNTL_LAST_PIXEL 0x00000400
1540
1541 #define REG_A2XX_PA_SC_AA_CONFIG 0x00002301
1542 #define A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES__MASK 0x00000007
1543 #define A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES__SHIFT 0
1544 static inline uint32_t A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES(uint32_t val)
1545 {
1546 return ((val) << A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES__SHIFT) & A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES__MASK;
1547 }
1548 #define A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST__MASK 0x0001e000
1549 #define A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST__SHIFT 13
1550 static inline uint32_t A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST(uint32_t val)
1551 {
1552 return ((val) << A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST__SHIFT) & A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST__MASK;
1553 }
1554
1555 #define REG_A2XX_PA_SU_VTX_CNTL 0x00002302
1556 #define A2XX_PA_SU_VTX_CNTL_PIX_CENTER__MASK 0x00000001
1557 #define A2XX_PA_SU_VTX_CNTL_PIX_CENTER__SHIFT 0
1558 static inline uint32_t A2XX_PA_SU_VTX_CNTL_PIX_CENTER(enum a2xx_pa_pixcenter val)
1559 {
1560 return ((val) << A2XX_PA_SU_VTX_CNTL_PIX_CENTER__SHIFT) & A2XX_PA_SU_VTX_CNTL_PIX_CENTER__MASK;
1561 }
1562 #define A2XX_PA_SU_VTX_CNTL_ROUND_MODE__MASK 0x00000006
1563 #define A2XX_PA_SU_VTX_CNTL_ROUND_MODE__SHIFT 1
1564 static inline uint32_t A2XX_PA_SU_VTX_CNTL_ROUND_MODE(enum a2xx_pa_roundmode val)
1565 {
1566 return ((val) << A2XX_PA_SU_VTX_CNTL_ROUND_MODE__SHIFT) & A2XX_PA_SU_VTX_CNTL_ROUND_MODE__MASK;
1567 }
1568 #define A2XX_PA_SU_VTX_CNTL_QUANT_MODE__MASK 0x00000380
1569 #define A2XX_PA_SU_VTX_CNTL_QUANT_MODE__SHIFT 7
1570 static inline uint32_t A2XX_PA_SU_VTX_CNTL_QUANT_MODE(enum a2xx_pa_quantmode val)
1571 {
1572 return ((val) << A2XX_PA_SU_VTX_CNTL_QUANT_MODE__SHIFT) & A2XX_PA_SU_VTX_CNTL_QUANT_MODE__MASK;
1573 }
1574
1575 #define REG_A2XX_PA_CL_GB_VERT_CLIP_ADJ 0x00002303
1576 #define A2XX_PA_CL_GB_VERT_CLIP_ADJ__MASK 0xffffffff
1577 #define A2XX_PA_CL_GB_VERT_CLIP_ADJ__SHIFT 0
1578 static inline uint32_t A2XX_PA_CL_GB_VERT_CLIP_ADJ(float val)
1579 {
1580 return ((fui(val)) << A2XX_PA_CL_GB_VERT_CLIP_ADJ__SHIFT) & A2XX_PA_CL_GB_VERT_CLIP_ADJ__MASK;
1581 }
1582
1583 #define REG_A2XX_PA_CL_GB_VERT_DISC_ADJ 0x00002304
1584 #define A2XX_PA_CL_GB_VERT_DISC_ADJ__MASK 0xffffffff
1585 #define A2XX_PA_CL_GB_VERT_DISC_ADJ__SHIFT 0
1586 static inline uint32_t A2XX_PA_CL_GB_VERT_DISC_ADJ(float val)
1587 {
1588 return ((fui(val)) << A2XX_PA_CL_GB_VERT_DISC_ADJ__SHIFT) & A2XX_PA_CL_GB_VERT_DISC_ADJ__MASK;
1589 }
1590
1591 #define REG_A2XX_PA_CL_GB_HORZ_CLIP_ADJ 0x00002305
1592 #define A2XX_PA_CL_GB_HORZ_CLIP_ADJ__MASK 0xffffffff
1593 #define A2XX_PA_CL_GB_HORZ_CLIP_ADJ__SHIFT 0
1594 static inline uint32_t A2XX_PA_CL_GB_HORZ_CLIP_ADJ(float val)
1595 {
1596 return ((fui(val)) << A2XX_PA_CL_GB_HORZ_CLIP_ADJ__SHIFT) & A2XX_PA_CL_GB_HORZ_CLIP_ADJ__MASK;
1597 }
1598
1599 #define REG_A2XX_PA_CL_GB_HORZ_DISC_ADJ 0x00002306
1600 #define A2XX_PA_CL_GB_HORZ_DISC_ADJ__MASK 0xffffffff
1601 #define A2XX_PA_CL_GB_HORZ_DISC_ADJ__SHIFT 0
1602 static inline uint32_t A2XX_PA_CL_GB_HORZ_DISC_ADJ(float val)
1603 {
1604 return ((fui(val)) << A2XX_PA_CL_GB_HORZ_DISC_ADJ__SHIFT) & A2XX_PA_CL_GB_HORZ_DISC_ADJ__MASK;
1605 }
1606
1607 #define REG_A2XX_SQ_VS_CONST 0x00002307
1608 #define A2XX_SQ_VS_CONST_BASE__MASK 0x000001ff
1609 #define A2XX_SQ_VS_CONST_BASE__SHIFT 0
1610 static inline uint32_t A2XX_SQ_VS_CONST_BASE(uint32_t val)
1611 {
1612 return ((val) << A2XX_SQ_VS_CONST_BASE__SHIFT) & A2XX_SQ_VS_CONST_BASE__MASK;
1613 }
1614 #define A2XX_SQ_VS_CONST_SIZE__MASK 0x001ff000
1615 #define A2XX_SQ_VS_CONST_SIZE__SHIFT 12
1616 static inline uint32_t A2XX_SQ_VS_CONST_SIZE(uint32_t val)
1617 {
1618 return ((val) << A2XX_SQ_VS_CONST_SIZE__SHIFT) & A2XX_SQ_VS_CONST_SIZE__MASK;
1619 }
1620
1621 #define REG_A2XX_SQ_PS_CONST 0x00002308
1622 #define A2XX_SQ_PS_CONST_BASE__MASK 0x000001ff
1623 #define A2XX_SQ_PS_CONST_BASE__SHIFT 0
1624 static inline uint32_t A2XX_SQ_PS_CONST_BASE(uint32_t val)
1625 {
1626 return ((val) << A2XX_SQ_PS_CONST_BASE__SHIFT) & A2XX_SQ_PS_CONST_BASE__MASK;
1627 }
1628 #define A2XX_SQ_PS_CONST_SIZE__MASK 0x001ff000
1629 #define A2XX_SQ_PS_CONST_SIZE__SHIFT 12
1630 static inline uint32_t A2XX_SQ_PS_CONST_SIZE(uint32_t val)
1631 {
1632 return ((val) << A2XX_SQ_PS_CONST_SIZE__SHIFT) & A2XX_SQ_PS_CONST_SIZE__MASK;
1633 }
1634
1635 #define REG_A2XX_SQ_DEBUG_MISC_0 0x00002309
1636
1637 #define REG_A2XX_SQ_DEBUG_MISC_1 0x0000230a
1638
1639 #define REG_A2XX_PA_SC_AA_MASK 0x00002312
1640
1641 #define REG_A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL 0x00002316
1642 #define A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH__MASK 0x00000007
1643 #define A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH__SHIFT 0
1644 static inline uint32_t A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH(uint32_t val)
1645 {
1646 return ((val) << A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH__SHIFT) & A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH__MASK;
1647 }
1648
1649 #define REG_A2XX_VGT_OUT_DEALLOC_CNTL 0x00002317
1650 #define A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST__MASK 0x00000003
1651 #define A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST__SHIFT 0
1652 static inline uint32_t A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST(uint32_t val)
1653 {
1654 return ((val) << A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST__SHIFT) & A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST__MASK;
1655 }
1656
1657 #define REG_A2XX_RB_COPY_CONTROL 0x00002318
1658 #define A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__MASK 0x00000007
1659 #define A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__SHIFT 0
1660 static inline uint32_t A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT(enum a2xx_rb_copy_sample_select val)
1661 {
1662 return ((val) << A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__SHIFT) & A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__MASK;
1663 }
1664 #define A2XX_RB_COPY_CONTROL_DEPTH_CLEAR_ENABLE 0x00000008
1665 #define A2XX_RB_COPY_CONTROL_CLEAR_MASK__MASK 0x000000f0
1666 #define A2XX_RB_COPY_CONTROL_CLEAR_MASK__SHIFT 4
1667 static inline uint32_t A2XX_RB_COPY_CONTROL_CLEAR_MASK(uint32_t val)
1668 {
1669 return ((val) << A2XX_RB_COPY_CONTROL_CLEAR_MASK__SHIFT) & A2XX_RB_COPY_CONTROL_CLEAR_MASK__MASK;
1670 }
1671
1672 #define REG_A2XX_RB_COPY_DEST_BASE 0x00002319
1673
1674 #define REG_A2XX_RB_COPY_DEST_PITCH 0x0000231a
1675 #define A2XX_RB_COPY_DEST_PITCH__MASK 0xffffffff
1676 #define A2XX_RB_COPY_DEST_PITCH__SHIFT 0
1677 static inline uint32_t A2XX_RB_COPY_DEST_PITCH(uint32_t val)
1678 {
1679 assert(!(val & 0x1f));
1680 return ((val >> 5) << A2XX_RB_COPY_DEST_PITCH__SHIFT) & A2XX_RB_COPY_DEST_PITCH__MASK;
1681 }
1682
1683 #define REG_A2XX_RB_COPY_DEST_INFO 0x0000231b
1684 #define A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__MASK 0x00000007
1685 #define A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__SHIFT 0
1686 static inline uint32_t A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN(enum adreno_rb_surface_endian val)
1687 {
1688 return ((val) << A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__SHIFT) & A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__MASK;
1689 }
1690 #define A2XX_RB_COPY_DEST_INFO_LINEAR 0x00000008
1691 #define A2XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000f0
1692 #define A2XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 4
1693 static inline uint32_t A2XX_RB_COPY_DEST_INFO_FORMAT(enum a2xx_colorformatx val)
1694 {
1695 return ((val) << A2XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A2XX_RB_COPY_DEST_INFO_FORMAT__MASK;
1696 }
1697 #define A2XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300
1698 #define A2XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8
1699 static inline uint32_t A2XX_RB_COPY_DEST_INFO_SWAP(uint32_t val)
1700 {
1701 return ((val) << A2XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A2XX_RB_COPY_DEST_INFO_SWAP__MASK;
1702 }
1703 #define A2XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK 0x00000c00
1704 #define A2XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT 10
1705 static inline uint32_t A2XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
1706 {
1707 return ((val) << A2XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A2XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
1708 }
1709 #define A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__MASK 0x00003000
1710 #define A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__SHIFT 12
1711 static inline uint32_t A2XX_RB_COPY_DEST_INFO_DITHER_TYPE(enum a2xx_rb_dither_type val)
1712 {
1713 return ((val) << A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__SHIFT) & A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__MASK;
1714 }
1715 #define A2XX_RB_COPY_DEST_INFO_WRITE_RED 0x00004000
1716 #define A2XX_RB_COPY_DEST_INFO_WRITE_GREEN 0x00008000
1717 #define A2XX_RB_COPY_DEST_INFO_WRITE_BLUE 0x00010000
1718 #define A2XX_RB_COPY_DEST_INFO_WRITE_ALPHA 0x00020000
1719
1720 #define REG_A2XX_RB_COPY_DEST_OFFSET 0x0000231c
1721 #define A2XX_RB_COPY_DEST_OFFSET_X__MASK 0x00001fff
1722 #define A2XX_RB_COPY_DEST_OFFSET_X__SHIFT 0
1723 static inline uint32_t A2XX_RB_COPY_DEST_OFFSET_X(uint32_t val)
1724 {
1725 return ((val) << A2XX_RB_COPY_DEST_OFFSET_X__SHIFT) & A2XX_RB_COPY_DEST_OFFSET_X__MASK;
1726 }
1727 #define A2XX_RB_COPY_DEST_OFFSET_Y__MASK 0x03ffe000
1728 #define A2XX_RB_COPY_DEST_OFFSET_Y__SHIFT 13
1729 static inline uint32_t A2XX_RB_COPY_DEST_OFFSET_Y(uint32_t val)
1730 {
1731 return ((val) << A2XX_RB_COPY_DEST_OFFSET_Y__SHIFT) & A2XX_RB_COPY_DEST_OFFSET_Y__MASK;
1732 }
1733
1734 #define REG_A2XX_RB_DEPTH_CLEAR 0x0000231d
1735
1736 #define REG_A2XX_RB_SAMPLE_COUNT_CTL 0x00002324
1737
1738 #define REG_A2XX_RB_COLOR_DEST_MASK 0x00002326
1739
1740 #define REG_A2XX_A225_GRAS_UCP0X 0x00002340
1741
1742 #define REG_A2XX_A225_GRAS_UCP5W 0x00002357
1743
1744 #define REG_A2XX_A225_GRAS_UCP_ENABLED 0x00002360
1745
1746 #define REG_A2XX_PA_SU_POLY_OFFSET_FRONT_SCALE 0x00002380
1747
1748 #define REG_A2XX_PA_SU_POLY_OFFSET_BACK_OFFSET 0x00002383
1749
1750 #define REG_A2XX_SQ_CONSTANT_0 0x00004000
1751
1752 #define REG_A2XX_SQ_FETCH_0 0x00004800
1753
1754 #define REG_A2XX_SQ_CF_BOOLEANS 0x00004900
1755
1756 #define REG_A2XX_SQ_CF_LOOP 0x00004908
1757
1758 #define REG_A2XX_COHER_SIZE_PM4 0x00000a29
1759
1760 #define REG_A2XX_COHER_BASE_PM4 0x00000a2a
1761
1762 #define REG_A2XX_COHER_STATUS_PM4 0x00000a2b
1763
1764 #define REG_A2XX_SQ_TEX_0 0x00000000
1765 #define A2XX_SQ_TEX_0_CLAMP_X__MASK 0x00001c00
1766 #define A2XX_SQ_TEX_0_CLAMP_X__SHIFT 10
1767 static inline uint32_t A2XX_SQ_TEX_0_CLAMP_X(enum sq_tex_clamp val)
1768 {
1769 return ((val) << A2XX_SQ_TEX_0_CLAMP_X__SHIFT) & A2XX_SQ_TEX_0_CLAMP_X__MASK;
1770 }
1771 #define A2XX_SQ_TEX_0_CLAMP_Y__MASK 0x0000e000
1772 #define A2XX_SQ_TEX_0_CLAMP_Y__SHIFT 13
1773 static inline uint32_t A2XX_SQ_TEX_0_CLAMP_Y(enum sq_tex_clamp val)
1774 {
1775 return ((val) << A2XX_SQ_TEX_0_CLAMP_Y__SHIFT) & A2XX_SQ_TEX_0_CLAMP_Y__MASK;
1776 }
1777 #define A2XX_SQ_TEX_0_CLAMP_Z__MASK 0x00070000
1778 #define A2XX_SQ_TEX_0_CLAMP_Z__SHIFT 16
1779 static inline uint32_t A2XX_SQ_TEX_0_CLAMP_Z(enum sq_tex_clamp val)
1780 {
1781 return ((val) << A2XX_SQ_TEX_0_CLAMP_Z__SHIFT) & A2XX_SQ_TEX_0_CLAMP_Z__MASK;
1782 }
1783 #define A2XX_SQ_TEX_0_PITCH__MASK 0xffc00000
1784 #define A2XX_SQ_TEX_0_PITCH__SHIFT 22
1785 static inline uint32_t A2XX_SQ_TEX_0_PITCH(uint32_t val)
1786 {
1787 assert(!(val & 0x1f));
1788 return ((val >> 5) << A2XX_SQ_TEX_0_PITCH__SHIFT) & A2XX_SQ_TEX_0_PITCH__MASK;
1789 }
1790
1791 #define REG_A2XX_SQ_TEX_1 0x00000001
1792
1793 #define REG_A2XX_SQ_TEX_2 0x00000002
1794 #define A2XX_SQ_TEX_2_WIDTH__MASK 0x00001fff
1795 #define A2XX_SQ_TEX_2_WIDTH__SHIFT 0
1796 static inline uint32_t A2XX_SQ_TEX_2_WIDTH(uint32_t val)
1797 {
1798 return ((val) << A2XX_SQ_TEX_2_WIDTH__SHIFT) & A2XX_SQ_TEX_2_WIDTH__MASK;
1799 }
1800 #define A2XX_SQ_TEX_2_HEIGHT__MASK 0x03ffe000
1801 #define A2XX_SQ_TEX_2_HEIGHT__SHIFT 13
1802 static inline uint32_t A2XX_SQ_TEX_2_HEIGHT(uint32_t val)
1803 {
1804 return ((val) << A2XX_SQ_TEX_2_HEIGHT__SHIFT) & A2XX_SQ_TEX_2_HEIGHT__MASK;
1805 }
1806
1807 #define REG_A2XX_SQ_TEX_3 0x00000003
1808 #define A2XX_SQ_TEX_3_SWIZ_X__MASK 0x0000000e
1809 #define A2XX_SQ_TEX_3_SWIZ_X__SHIFT 1
1810 static inline uint32_t A2XX_SQ_TEX_3_SWIZ_X(enum sq_tex_swiz val)
1811 {
1812 return ((val) << A2XX_SQ_TEX_3_SWIZ_X__SHIFT) & A2XX_SQ_TEX_3_SWIZ_X__MASK;
1813 }
1814 #define A2XX_SQ_TEX_3_SWIZ_Y__MASK 0x00000070
1815 #define A2XX_SQ_TEX_3_SWIZ_Y__SHIFT 4
1816 static inline uint32_t A2XX_SQ_TEX_3_SWIZ_Y(enum sq_tex_swiz val)
1817 {
1818 return ((val) << A2XX_SQ_TEX_3_SWIZ_Y__SHIFT) & A2XX_SQ_TEX_3_SWIZ_Y__MASK;
1819 }
1820 #define A2XX_SQ_TEX_3_SWIZ_Z__MASK 0x00000380
1821 #define A2XX_SQ_TEX_3_SWIZ_Z__SHIFT 7
1822 static inline uint32_t A2XX_SQ_TEX_3_SWIZ_Z(enum sq_tex_swiz val)
1823 {
1824 return ((val) << A2XX_SQ_TEX_3_SWIZ_Z__SHIFT) & A2XX_SQ_TEX_3_SWIZ_Z__MASK;
1825 }
1826 #define A2XX_SQ_TEX_3_SWIZ_W__MASK 0x00001c00
1827 #define A2XX_SQ_TEX_3_SWIZ_W__SHIFT 10
1828 static inline uint32_t A2XX_SQ_TEX_3_SWIZ_W(enum sq_tex_swiz val)
1829 {
1830 return ((val) << A2XX_SQ_TEX_3_SWIZ_W__SHIFT) & A2XX_SQ_TEX_3_SWIZ_W__MASK;
1831 }
1832 #define A2XX_SQ_TEX_3_XY_MAG_FILTER__MASK 0x00180000
1833 #define A2XX_SQ_TEX_3_XY_MAG_FILTER__SHIFT 19
1834 static inline uint32_t A2XX_SQ_TEX_3_XY_MAG_FILTER(enum sq_tex_filter val)
1835 {
1836 return ((val) << A2XX_SQ_TEX_3_XY_MAG_FILTER__SHIFT) & A2XX_SQ_TEX_3_XY_MAG_FILTER__MASK;
1837 }
1838 #define A2XX_SQ_TEX_3_XY_MIN_FILTER__MASK 0x00600000
1839 #define A2XX_SQ_TEX_3_XY_MIN_FILTER__SHIFT 21
1840 static inline uint32_t A2XX_SQ_TEX_3_XY_MIN_FILTER(enum sq_tex_filter val)
1841 {
1842 return ((val) << A2XX_SQ_TEX_3_XY_MIN_FILTER__SHIFT) & A2XX_SQ_TEX_3_XY_MIN_FILTER__MASK;
1843 }
1844
1845
1846 #endif /* A2XX_XML */