gallivm: work around slow code generated for interleaving 128bit vectors
[mesa.git] / src / gallium / drivers / freedreno / a2xx.xml.h
1 #ifndef A2XX_XML
2 #define A2XX_XML
3
4 /* Autogenerated file, DO NOT EDIT manually!
5
6 This file was generated by the rules-ng-ng headergen tool in this git repository:
7 http://0x04.net/cgit/index.cgi/rules-ng-ng
8 git clone git://0x04.net/rules-ng-ng
9
10 The rules-ng-ng source files this header was generated from are:
11 - /home/robclark/src/freedreno/envytools/rnndb/a2xx.xml ( 30372 bytes, from 2013-04-05 17:32:29)
12 - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
13 - /home/robclark/src/freedreno/envytools/rnndb/adreno_common.xml ( 2972 bytes, from 2013-04-05 17:32:38)
14 - /home/robclark/src/freedreno/envytools/rnndb/adreno_pm4.xml ( 7736 bytes, from 2013-04-04 20:24:12)
15
16 Copyright (C) 2013 by the following authors:
17 - Rob Clark <robdclark@gmail.com> (robclark)
18
19 Permission is hereby granted, free of charge, to any person obtaining
20 a copy of this software and associated documentation files (the
21 "Software"), to deal in the Software without restriction, including
22 without limitation the rights to use, copy, modify, merge, publish,
23 distribute, sublicense, and/or sell copies of the Software, and to
24 permit persons to whom the Software is furnished to do so, subject to
25 the following conditions:
26
27 The above copyright notice and this permission notice (including the
28 next paragraph) shall be included in all copies or substantial
29 portions of the Software.
30
31 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
32 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
33 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
34 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
35 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
36 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
37 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
38 */
39
40
41 enum a2xx_rb_dither_type {
42 DITHER_PIXEL = 0,
43 DITHER_SUBPIXEL = 1,
44 };
45
46 enum a2xx_colorformatx {
47 COLORX_4_4_4_4 = 0,
48 COLORX_1_5_5_5 = 1,
49 COLORX_5_6_5 = 2,
50 COLORX_8 = 3,
51 COLORX_8_8 = 4,
52 COLORX_8_8_8_8 = 5,
53 COLORX_S8_8_8_8 = 6,
54 COLORX_16_FLOAT = 7,
55 COLORX_16_16_FLOAT = 8,
56 COLORX_16_16_16_16_FLOAT = 9,
57 COLORX_32_FLOAT = 10,
58 COLORX_32_32_FLOAT = 11,
59 COLORX_32_32_32_32_FLOAT = 12,
60 COLORX_2_3_3 = 13,
61 COLORX_8_8_8 = 14,
62 COLORX_INVALID = 15,
63 };
64
65 enum a2xx_sq_surfaceformat {
66 FMT_1_REVERSE = 0,
67 FMT_1 = 1,
68 FMT_8 = 2,
69 FMT_1_5_5_5 = 3,
70 FMT_5_6_5 = 4,
71 FMT_6_5_5 = 5,
72 FMT_8_8_8_8 = 6,
73 FMT_2_10_10_10 = 7,
74 FMT_8_A = 8,
75 FMT_8_B = 9,
76 FMT_8_8 = 10,
77 FMT_Cr_Y1_Cb_Y0 = 11,
78 FMT_Y1_Cr_Y0_Cb = 12,
79 FMT_5_5_5_1 = 13,
80 FMT_8_8_8_8_A = 14,
81 FMT_4_4_4_4 = 15,
82 FMT_10_11_11 = 16,
83 FMT_11_11_10 = 17,
84 FMT_DXT1 = 18,
85 FMT_DXT2_3 = 19,
86 FMT_DXT4_5 = 20,
87 FMT_24_8 = 22,
88 FMT_24_8_FLOAT = 23,
89 FMT_16 = 24,
90 FMT_16_16 = 25,
91 FMT_16_16_16_16 = 26,
92 FMT_16_EXPAND = 27,
93 FMT_16_16_EXPAND = 28,
94 FMT_16_16_16_16_EXPAND = 29,
95 FMT_16_FLOAT = 30,
96 FMT_16_16_FLOAT = 31,
97 FMT_16_16_16_16_FLOAT = 32,
98 FMT_32 = 33,
99 FMT_32_32 = 34,
100 FMT_32_32_32_32 = 35,
101 FMT_32_FLOAT = 36,
102 FMT_32_32_FLOAT = 37,
103 FMT_32_32_32_32_FLOAT = 38,
104 FMT_32_AS_8 = 39,
105 FMT_32_AS_8_8 = 40,
106 FMT_16_MPEG = 41,
107 FMT_16_16_MPEG = 42,
108 FMT_8_INTERLACED = 43,
109 FMT_32_AS_8_INTERLACED = 44,
110 FMT_32_AS_8_8_INTERLACED = 45,
111 FMT_16_INTERLACED = 46,
112 FMT_16_MPEG_INTERLACED = 47,
113 FMT_16_16_MPEG_INTERLACED = 48,
114 FMT_DXN = 49,
115 FMT_8_8_8_8_AS_16_16_16_16 = 50,
116 FMT_DXT1_AS_16_16_16_16 = 51,
117 FMT_DXT2_3_AS_16_16_16_16 = 52,
118 FMT_DXT4_5_AS_16_16_16_16 = 53,
119 FMT_2_10_10_10_AS_16_16_16_16 = 54,
120 FMT_10_11_11_AS_16_16_16_16 = 55,
121 FMT_11_11_10_AS_16_16_16_16 = 56,
122 FMT_32_32_32_FLOAT = 57,
123 FMT_DXT3A = 58,
124 FMT_DXT5A = 59,
125 FMT_CTX1 = 60,
126 FMT_DXT3A_AS_1_1_1_1 = 61,
127 FMT_INVALID = 62,
128 };
129
130 enum a2xx_rb_depth_format {
131 DEPTHX_16 = 0,
132 DEPTHX_24_8 = 1,
133 DEPTHX_INVALID = 2,
134 };
135
136 enum a2xx_sq_ps_vtx_mode {
137 POSITION_1_VECTOR = 0,
138 POSITION_2_VECTORS_UNUSED = 1,
139 POSITION_2_VECTORS_SPRITE = 2,
140 POSITION_2_VECTORS_EDGE = 3,
141 POSITION_2_VECTORS_KILL = 4,
142 POSITION_2_VECTORS_SPRITE_KILL = 5,
143 POSITION_2_VECTORS_EDGE_KILL = 6,
144 MULTIPASS = 7,
145 };
146
147 enum a2xx_sq_sample_cntl {
148 CENTROIDS_ONLY = 0,
149 CENTERS_ONLY = 1,
150 CENTROIDS_AND_CENTERS = 2,
151 };
152
153 enum a2xx_dx_clip_space {
154 DXCLIP_OPENGL = 0,
155 DXCLIP_DIRECTX = 1,
156 };
157
158 enum a2xx_pa_su_sc_polymode {
159 POLY_DISABLED = 0,
160 POLY_DUALMODE = 1,
161 };
162
163 enum a2xx_rb_edram_mode {
164 EDRAM_NOP = 0,
165 COLOR_DEPTH = 4,
166 DEPTH_ONLY = 5,
167 EDRAM_COPY = 6,
168 };
169
170 enum a2xx_pa_sc_pattern_bit_order {
171 LITTLE = 0,
172 BIG = 1,
173 };
174
175 enum a2xx_pa_sc_auto_reset_cntl {
176 NEVER = 0,
177 EACH_PRIMITIVE = 1,
178 EACH_PACKET = 2,
179 };
180
181 enum a2xx_pa_pixcenter {
182 PIXCENTER_D3D = 0,
183 PIXCENTER_OGL = 1,
184 };
185
186 enum a2xx_pa_roundmode {
187 TRUNCATE = 0,
188 ROUND = 1,
189 ROUNDTOEVEN = 2,
190 ROUNDTOODD = 3,
191 };
192
193 enum a2xx_pa_quantmode {
194 ONE_SIXTEENTH = 0,
195 ONE_EIGTH = 1,
196 ONE_QUARTER = 2,
197 ONE_HALF = 3,
198 ONE = 4,
199 };
200
201 enum a2xx_rb_copy_sample_select {
202 SAMPLE_0 = 0,
203 SAMPLE_1 = 1,
204 SAMPLE_2 = 2,
205 SAMPLE_3 = 3,
206 SAMPLE_01 = 4,
207 SAMPLE_23 = 5,
208 SAMPLE_0123 = 6,
209 };
210
211 enum sq_tex_clamp {
212 SQ_TEX_WRAP = 0,
213 SQ_TEX_MIRROR = 1,
214 SQ_TEX_CLAMP_LAST_TEXEL = 2,
215 SQ_TEX_MIRROR_ONCE_LAST_TEXEL = 3,
216 SQ_TEX_CLAMP_HALF_BORDER = 4,
217 SQ_TEX_MIRROR_ONCE_HALF_BORDER = 5,
218 SQ_TEX_CLAMP_BORDER = 6,
219 SQ_TEX_MIRROR_ONCE_BORDER = 7,
220 };
221
222 enum sq_tex_swiz {
223 SQ_TEX_X = 0,
224 SQ_TEX_Y = 1,
225 SQ_TEX_Z = 2,
226 SQ_TEX_W = 3,
227 SQ_TEX_ZERO = 4,
228 SQ_TEX_ONE = 5,
229 };
230
231 enum sq_tex_filter {
232 SQ_TEX_FILTER_POINT = 0,
233 SQ_TEX_FILTER_BILINEAR = 1,
234 SQ_TEX_FILTER_BICUBIC = 2,
235 };
236
237 #define REG_A2XX_RBBM_PATCH_RELEASE 0x00000001
238
239 #define REG_A2XX_RBBM_CNTL 0x0000003b
240
241 #define REG_A2XX_RBBM_SOFT_RESET 0x0000003c
242
243 #define REG_A2XX_CP_PFP_UCODE_ADDR 0x000000c0
244
245 #define REG_A2XX_CP_PFP_UCODE_DATA 0x000000c1
246
247 #define REG_A2XX_CP_RB_BASE 0x000001c0
248
249 #define REG_A2XX_CP_RB_CNTL 0x000001c1
250
251 #define REG_A2XX_CP_RB_RPTR_ADDR 0x000001c3
252
253 #define REG_A2XX_CP_RB_RPTR 0x000001c4
254
255 #define REG_A2XX_CP_RB_WPTR 0x000001c5
256
257 #define REG_A2XX_CP_RB_WPTR_DELAY 0x000001c6
258
259 #define REG_A2XX_CP_RB_RPTR_WR 0x000001c7
260
261 #define REG_A2XX_CP_RB_WPTR_BASE 0x000001c8
262
263 #define REG_A2XX_CP_QUEUE_THRESHOLDS 0x000001d5
264
265 #define REG_A2XX_SCRATCH_UMSK 0x000001dc
266
267 #define REG_A2XX_SCRATCH_ADDR 0x000001dd
268
269 #define REG_A2XX_CP_STATE_DEBUG_INDEX 0x000001ec
270
271 #define REG_A2XX_CP_STATE_DEBUG_DATA 0x000001ed
272
273 #define REG_A2XX_CP_INT_CNTL 0x000001f2
274
275 #define REG_A2XX_CP_INT_STATUS 0x000001f3
276
277 #define REG_A2XX_CP_INT_ACK 0x000001f4
278
279 #define REG_A2XX_CP_ME_CNTL 0x000001f6
280
281 #define REG_A2XX_CP_ME_STATUS 0x000001f7
282
283 #define REG_A2XX_CP_ME_RAM_WADDR 0x000001f8
284
285 #define REG_A2XX_CP_ME_RAM_RADDR 0x000001f9
286
287 #define REG_A2XX_CP_ME_RAM_DATA 0x000001fa
288
289 #define REG_A2XX_CP_DEBUG 0x000001fc
290
291 #define REG_A2XX_CP_CSQ_RB_STAT 0x000001fd
292
293 #define REG_A2XX_CP_CSQ_IB1_STAT 0x000001fe
294
295 #define REG_A2XX_CP_CSQ_IB2_STAT 0x000001ff
296
297 #define REG_A2XX_RBBM_PERFCOUNTER1_SELECT 0x00000395
298
299 #define REG_A2XX_RBBM_PERFCOUNTER1_LO 0x00000397
300
301 #define REG_A2XX_RBBM_PERFCOUNTER1_HI 0x00000398
302
303 #define REG_A2XX_RBBM_DEBUG 0x0000039b
304
305 #define REG_A2XX_RBBM_PM_OVERRIDE1 0x0000039c
306
307 #define REG_A2XX_RBBM_PM_OVERRIDE2 0x0000039d
308
309 #define REG_A2XX_RBBM_DEBUG_OUT 0x000003a0
310
311 #define REG_A2XX_RBBM_DEBUG_CNTL 0x000003a1
312
313 #define REG_A2XX_RBBM_READ_ERROR 0x000003b3
314
315 #define REG_A2XX_RBBM_INT_CNTL 0x000003b4
316
317 #define REG_A2XX_RBBM_INT_STATUS 0x000003b5
318
319 #define REG_A2XX_RBBM_INT_ACK 0x000003b6
320
321 #define REG_A2XX_MASTER_INT_SIGNAL 0x000003b7
322
323 #define REG_A2XX_RBBM_PERIPHID1 0x000003f9
324
325 #define REG_A2XX_RBBM_PERIPHID2 0x000003fa
326
327 #define REG_A2XX_CP_PERFMON_CNTL 0x00000444
328
329 #define REG_A2XX_CP_PERFCOUNTER_SELECT 0x00000445
330
331 #define REG_A2XX_CP_PERFCOUNTER_LO 0x00000446
332
333 #define REG_A2XX_CP_PERFCOUNTER_HI 0x00000447
334
335 #define REG_A2XX_CP_ST_BASE 0x0000044d
336
337 #define REG_A2XX_CP_ST_BUFSZ 0x0000044e
338
339 #define REG_A2XX_CP_IB1_BASE 0x00000458
340
341 #define REG_A2XX_CP_IB1_BUFSZ 0x00000459
342
343 #define REG_A2XX_CP_IB2_BASE 0x0000045a
344
345 #define REG_A2XX_CP_IB2_BUFSZ 0x0000045b
346
347 #define REG_A2XX_CP_STAT 0x0000047f
348
349 #define REG_A2XX_SCRATCH_REG0 0x00000578
350
351 #define REG_A2XX_SCRATCH_REG2 0x0000057a
352
353 #define REG_A2XX_RBBM_STATUS 0x000005d0
354
355 #define REG_A2XX_A220_VSC_BIN_SIZE 0x00000c01
356 #define A2XX_A220_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f
357 #define A2XX_A220_VSC_BIN_SIZE_WIDTH__SHIFT 0
358 static inline uint32_t A2XX_A220_VSC_BIN_SIZE_WIDTH(uint32_t val)
359 {
360 return ((val >> 5) << A2XX_A220_VSC_BIN_SIZE_WIDTH__SHIFT) & A2XX_A220_VSC_BIN_SIZE_WIDTH__MASK;
361 }
362 #define A2XX_A220_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0
363 #define A2XX_A220_VSC_BIN_SIZE_HEIGHT__SHIFT 5
364 static inline uint32_t A2XX_A220_VSC_BIN_SIZE_HEIGHT(uint32_t val)
365 {
366 return ((val >> 5) << A2XX_A220_VSC_BIN_SIZE_HEIGHT__SHIFT) & A2XX_A220_VSC_BIN_SIZE_HEIGHT__MASK;
367 }
368
369 #define REG_A2XX_VSC_PIPE(i0) (0x00000c06 + 0x3*(i0))
370
371 #define REG_A2XX_VSC_PIPE_CONFIG(i0) (0x00000c06 + 0x3*(i0))
372
373 #define REG_A2XX_VSC_PIPE_DATA_ADDRESS(i0) (0x00000c07 + 0x3*(i0))
374
375 #define REG_A2XX_VSC_PIPE_DATA_LENGTH(i0) (0x00000c08 + 0x3*(i0))
376
377 #define REG_A2XX_PC_DEBUG_CNTL 0x00000c38
378
379 #define REG_A2XX_PC_DEBUG_DATA 0x00000c39
380
381 #define REG_A2XX_PA_SC_VIZ_QUERY_STATUS 0x00000c44
382
383 #define REG_A2XX_GRAS_DEBUG_CNTL 0x00000c80
384
385 #define REG_A2XX_PA_SU_DEBUG_CNTL 0x00000c80
386
387 #define REG_A2XX_GRAS_DEBUG_DATA 0x00000c81
388
389 #define REG_A2XX_PA_SU_DEBUG_DATA 0x00000c81
390
391 #define REG_A2XX_PA_SU_FACE_DATA 0x00000c86
392
393 #define REG_A2XX_SQ_GPR_MANAGEMENT 0x00000d00
394
395 #define REG_A2XX_SQ_FLOW_CONTROL 0x00000d01
396
397 #define REG_A2XX_SQ_INST_STORE_MANAGMENT 0x00000d02
398
399 #define REG_A2XX_SQ_DEBUG_MISC 0x00000d05
400
401 #define REG_A2XX_SQ_INT_CNTL 0x00000d34
402
403 #define REG_A2XX_SQ_INT_STATUS 0x00000d35
404
405 #define REG_A2XX_SQ_INT_ACK 0x00000d36
406
407 #define REG_A2XX_SQ_DEBUG_INPUT_FSM 0x00000dae
408
409 #define REG_A2XX_SQ_DEBUG_CONST_MGR_FSM 0x00000daf
410
411 #define REG_A2XX_SQ_DEBUG_TP_FSM 0x00000db0
412
413 #define REG_A2XX_SQ_DEBUG_FSM_ALU_0 0x00000db1
414
415 #define REG_A2XX_SQ_DEBUG_FSM_ALU_1 0x00000db2
416
417 #define REG_A2XX_SQ_DEBUG_EXP_ALLOC 0x00000db3
418
419 #define REG_A2XX_SQ_DEBUG_PTR_BUFF 0x00000db4
420
421 #define REG_A2XX_SQ_DEBUG_GPR_VTX 0x00000db5
422
423 #define REG_A2XX_SQ_DEBUG_GPR_PIX 0x00000db6
424
425 #define REG_A2XX_SQ_DEBUG_TB_STATUS_SEL 0x00000db7
426
427 #define REG_A2XX_SQ_DEBUG_VTX_TB_0 0x00000db8
428
429 #define REG_A2XX_SQ_DEBUG_VTX_TB_1 0x00000db9
430
431 #define REG_A2XX_SQ_DEBUG_VTX_TB_STATUS_REG 0x00000dba
432
433 #define REG_A2XX_SQ_DEBUG_VTX_TB_STATE_MEM 0x00000dbb
434
435 #define REG_A2XX_SQ_DEBUG_PIX_TB_0 0x00000dbc
436
437 #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_0 0x00000dbd
438
439 #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_1 0x00000dbe
440
441 #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_2 0x00000dbf
442
443 #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_3 0x00000dc0
444
445 #define REG_A2XX_SQ_DEBUG_PIX_TB_STATE_MEM 0x00000dc1
446
447 #define REG_A2XX_TC_CNTL_STATUS 0x00000e00
448 #define A2XX_TC_CNTL_STATUS_L2_INVALIDATE 0x00000001
449
450 #define REG_A2XX_TP0_CHICKEN 0x00000e1e
451
452 #define REG_A2XX_RB_BC_CONTROL 0x00000f01
453 #define A2XX_RB_BC_CONTROL_ACCUM_LINEAR_MODE_ENABLE 0x00000001
454 #define A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__MASK 0x00000006
455 #define A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__SHIFT 1
456 static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT(uint32_t val)
457 {
458 return ((val) << A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__MASK;
459 }
460 #define A2XX_RB_BC_CONTROL_DISABLE_EDRAM_CAM 0x00000008
461 #define A2XX_RB_BC_CONTROL_DISABLE_EZ_FAST_CONTEXT_SWITCH 0x00000010
462 #define A2XX_RB_BC_CONTROL_DISABLE_EZ_NULL_ZCMD_DROP 0x00000020
463 #define A2XX_RB_BC_CONTROL_DISABLE_LZ_NULL_ZCMD_DROP 0x00000040
464 #define A2XX_RB_BC_CONTROL_ENABLE_AZ_THROTTLE 0x00000080
465 #define A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__MASK 0x00001f00
466 #define A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__SHIFT 8
467 static inline uint32_t A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT(uint32_t val)
468 {
469 return ((val) << A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__SHIFT) & A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__MASK;
470 }
471 #define A2XX_RB_BC_CONTROL_ENABLE_CRC_UPDATE 0x00004000
472 #define A2XX_RB_BC_CONTROL_CRC_MODE 0x00008000
473 #define A2XX_RB_BC_CONTROL_DISABLE_SAMPLE_COUNTERS 0x00010000
474 #define A2XX_RB_BC_CONTROL_DISABLE_ACCUM 0x00020000
475 #define A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__MASK 0x003c0000
476 #define A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__SHIFT 18
477 static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK(uint32_t val)
478 {
479 return ((val) << A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__MASK;
480 }
481 #define A2XX_RB_BC_CONTROL_LINEAR_PERFORMANCE_ENABLE 0x00400000
482 #define A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__MASK 0x07800000
483 #define A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__SHIFT 23
484 static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT(uint32_t val)
485 {
486 return ((val) << A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__MASK;
487 }
488 #define A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__MASK 0x18000000
489 #define A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__SHIFT 27
490 static inline uint32_t A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT(uint32_t val)
491 {
492 return ((val) << A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__SHIFT) & A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__MASK;
493 }
494 #define A2XX_RB_BC_CONTROL_MEM_EXPORT_LINEAR_MODE_ENABLE 0x20000000
495 #define A2XX_RB_BC_CONTROL_CRC_SYSTEM 0x40000000
496 #define A2XX_RB_BC_CONTROL_RESERVED6 0x80000000
497
498 #define REG_A2XX_RB_EDRAM_INFO 0x00000f02
499
500 #define REG_A2XX_RB_DEBUG_CNTL 0x00000f26
501
502 #define REG_A2XX_RB_DEBUG_DATA 0x00000f27
503
504 #define REG_A2XX_RB_SURFACE_INFO 0x00002000
505
506 #define REG_A2XX_RB_COLOR_INFO 0x00002001
507 #define A2XX_RB_COLOR_INFO_FORMAT__MASK 0x0000000f
508 #define A2XX_RB_COLOR_INFO_FORMAT__SHIFT 0
509 static inline uint32_t A2XX_RB_COLOR_INFO_FORMAT(enum a2xx_colorformatx val)
510 {
511 return ((val) << A2XX_RB_COLOR_INFO_FORMAT__SHIFT) & A2XX_RB_COLOR_INFO_FORMAT__MASK;
512 }
513 #define A2XX_RB_COLOR_INFO_ROUND_MODE__MASK 0x00000030
514 #define A2XX_RB_COLOR_INFO_ROUND_MODE__SHIFT 4
515 static inline uint32_t A2XX_RB_COLOR_INFO_ROUND_MODE(uint32_t val)
516 {
517 return ((val) << A2XX_RB_COLOR_INFO_ROUND_MODE__SHIFT) & A2XX_RB_COLOR_INFO_ROUND_MODE__MASK;
518 }
519 #define A2XX_RB_COLOR_INFO_LINEAR 0x00000040
520 #define A2XX_RB_COLOR_INFO_ENDIAN__MASK 0x00000180
521 #define A2XX_RB_COLOR_INFO_ENDIAN__SHIFT 7
522 static inline uint32_t A2XX_RB_COLOR_INFO_ENDIAN(uint32_t val)
523 {
524 return ((val) << A2XX_RB_COLOR_INFO_ENDIAN__SHIFT) & A2XX_RB_COLOR_INFO_ENDIAN__MASK;
525 }
526 #define A2XX_RB_COLOR_INFO_SWAP__MASK 0x00000600
527 #define A2XX_RB_COLOR_INFO_SWAP__SHIFT 9
528 static inline uint32_t A2XX_RB_COLOR_INFO_SWAP(uint32_t val)
529 {
530 return ((val) << A2XX_RB_COLOR_INFO_SWAP__SHIFT) & A2XX_RB_COLOR_INFO_SWAP__MASK;
531 }
532 #define A2XX_RB_COLOR_INFO_BASE__MASK 0xfffff000
533 #define A2XX_RB_COLOR_INFO_BASE__SHIFT 12
534 static inline uint32_t A2XX_RB_COLOR_INFO_BASE(uint32_t val)
535 {
536 return ((val >> 10) << A2XX_RB_COLOR_INFO_BASE__SHIFT) & A2XX_RB_COLOR_INFO_BASE__MASK;
537 }
538
539 #define REG_A2XX_RB_DEPTH_INFO 0x00002002
540 #define A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000001
541 #define A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0
542 static inline uint32_t A2XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum a2xx_rb_depth_format val)
543 {
544 return ((val) << A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
545 }
546 #define A2XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff000
547 #define A2XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 12
548 static inline uint32_t A2XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
549 {
550 return ((val >> 10) << A2XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A2XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
551 }
552
553 #define REG_A2XX_A225_RB_COLOR_INFO3 0x00002005
554
555 #define REG_A2XX_COHER_DEST_BASE_0 0x00002006
556
557 #define REG_A2XX_PA_SC_SCREEN_SCISSOR_TL 0x0000200e
558 #define A2XX_PA_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
559 #define A2XX_PA_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff
560 #define A2XX_PA_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
561 static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
562 {
563 return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_TL_X__MASK;
564 }
565 #define A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000
566 #define A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
567 static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
568 {
569 return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__MASK;
570 }
571
572 #define REG_A2XX_PA_SC_SCREEN_SCISSOR_BR 0x0000200f
573 #define A2XX_PA_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
574 #define A2XX_PA_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff
575 #define A2XX_PA_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
576 static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
577 {
578 return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_BR_X__MASK;
579 }
580 #define A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000
581 #define A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
582 static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
583 {
584 return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__MASK;
585 }
586
587 #define REG_A2XX_PA_SC_WINDOW_OFFSET 0x00002080
588 #define A2XX_PA_SC_WINDOW_OFFSET_X__MASK 0x00007fff
589 #define A2XX_PA_SC_WINDOW_OFFSET_X__SHIFT 0
590 static inline uint32_t A2XX_PA_SC_WINDOW_OFFSET_X(uint32_t val)
591 {
592 return ((val) << A2XX_PA_SC_WINDOW_OFFSET_X__SHIFT) & A2XX_PA_SC_WINDOW_OFFSET_X__MASK;
593 }
594 #define A2XX_PA_SC_WINDOW_OFFSET_Y__MASK 0x7fff0000
595 #define A2XX_PA_SC_WINDOW_OFFSET_Y__SHIFT 16
596 static inline uint32_t A2XX_PA_SC_WINDOW_OFFSET_Y(uint32_t val)
597 {
598 return ((val) << A2XX_PA_SC_WINDOW_OFFSET_Y__SHIFT) & A2XX_PA_SC_WINDOW_OFFSET_Y__MASK;
599 }
600 #define A2XX_PA_SC_WINDOW_OFFSET_DISABLE 0x80000000
601
602 #define REG_A2XX_PA_SC_WINDOW_SCISSOR_TL 0x00002081
603 #define A2XX_PA_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
604 #define A2XX_PA_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
605 #define A2XX_PA_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
606 static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
607 {
608 return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_TL_X__MASK;
609 }
610 #define A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
611 #define A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
612 static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
613 {
614 return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__MASK;
615 }
616
617 #define REG_A2XX_PA_SC_WINDOW_SCISSOR_BR 0x00002082
618 #define A2XX_PA_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
619 #define A2XX_PA_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
620 #define A2XX_PA_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
621 static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
622 {
623 return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_BR_X__MASK;
624 }
625 #define A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
626 #define A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
627 static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
628 {
629 return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__MASK;
630 }
631
632 #define REG_A2XX_UNKNOWN_2010 0x00002010
633
634 #define REG_A2XX_VGT_MAX_VTX_INDX 0x00002100
635
636 #define REG_A2XX_VGT_MIN_VTX_INDX 0x00002101
637
638 #define REG_A2XX_VGT_INDX_OFFSET 0x00002102
639
640 #define REG_A2XX_A225_PC_MULTI_PRIM_IB_RESET_INDX 0x00002103
641
642 #define REG_A2XX_RB_COLOR_MASK 0x00002104
643 #define A2XX_RB_COLOR_MASK_WRITE_RED 0x00000001
644 #define A2XX_RB_COLOR_MASK_WRITE_GREEN 0x00000002
645 #define A2XX_RB_COLOR_MASK_WRITE_BLUE 0x00000004
646 #define A2XX_RB_COLOR_MASK_WRITE_ALPHA 0x00000008
647
648 #define REG_A2XX_RB_BLEND_RED 0x00002105
649
650 #define REG_A2XX_RB_BLEND_GREEN 0x00002106
651
652 #define REG_A2XX_RB_BLEND_BLUE 0x00002107
653
654 #define REG_A2XX_RB_BLEND_ALPHA 0x00002108
655
656 #define REG_A2XX_RB_FOG_COLOR 0x00002109
657
658 #define REG_A2XX_RB_STENCILREFMASK_BF 0x0000210c
659 #define A2XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff
660 #define A2XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0
661 static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
662 {
663 return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
664 }
665 #define A2XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00
666 #define A2XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8
667 static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
668 {
669 return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
670 }
671 #define A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000
672 #define A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16
673 static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
674 {
675 return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
676 }
677
678 #define REG_A2XX_RB_STENCILREFMASK 0x0000210d
679 #define A2XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
680 #define A2XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
681 static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
682 {
683 return ((val) << A2XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILREF__MASK;
684 }
685 #define A2XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
686 #define A2XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
687 static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
688 {
689 return ((val) << A2XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILMASK__MASK;
690 }
691 #define A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
692 #define A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
693 static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
694 {
695 return ((val) << A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
696 }
697
698 #define REG_A2XX_RB_ALPHA_REF 0x0000210e
699
700 #define REG_A2XX_PA_CL_VPORT_XSCALE 0x0000210f
701 #define A2XX_PA_CL_VPORT_XSCALE__MASK 0xffffffff
702 #define A2XX_PA_CL_VPORT_XSCALE__SHIFT 0
703 static inline uint32_t A2XX_PA_CL_VPORT_XSCALE(float val)
704 {
705 return ((fui(val)) << A2XX_PA_CL_VPORT_XSCALE__SHIFT) & A2XX_PA_CL_VPORT_XSCALE__MASK;
706 }
707
708 #define REG_A2XX_PA_CL_VPORT_XOFFSET 0x00002110
709 #define A2XX_PA_CL_VPORT_XOFFSET__MASK 0xffffffff
710 #define A2XX_PA_CL_VPORT_XOFFSET__SHIFT 0
711 static inline uint32_t A2XX_PA_CL_VPORT_XOFFSET(float val)
712 {
713 return ((fui(val)) << A2XX_PA_CL_VPORT_XOFFSET__SHIFT) & A2XX_PA_CL_VPORT_XOFFSET__MASK;
714 }
715
716 #define REG_A2XX_PA_CL_VPORT_YSCALE 0x00002111
717 #define A2XX_PA_CL_VPORT_YSCALE__MASK 0xffffffff
718 #define A2XX_PA_CL_VPORT_YSCALE__SHIFT 0
719 static inline uint32_t A2XX_PA_CL_VPORT_YSCALE(float val)
720 {
721 return ((fui(val)) << A2XX_PA_CL_VPORT_YSCALE__SHIFT) & A2XX_PA_CL_VPORT_YSCALE__MASK;
722 }
723
724 #define REG_A2XX_PA_CL_VPORT_YOFFSET 0x00002112
725 #define A2XX_PA_CL_VPORT_YOFFSET__MASK 0xffffffff
726 #define A2XX_PA_CL_VPORT_YOFFSET__SHIFT 0
727 static inline uint32_t A2XX_PA_CL_VPORT_YOFFSET(float val)
728 {
729 return ((fui(val)) << A2XX_PA_CL_VPORT_YOFFSET__SHIFT) & A2XX_PA_CL_VPORT_YOFFSET__MASK;
730 }
731
732 #define REG_A2XX_PA_CL_VPORT_ZSCALE 0x00002113
733 #define A2XX_PA_CL_VPORT_ZSCALE__MASK 0xffffffff
734 #define A2XX_PA_CL_VPORT_ZSCALE__SHIFT 0
735 static inline uint32_t A2XX_PA_CL_VPORT_ZSCALE(float val)
736 {
737 return ((fui(val)) << A2XX_PA_CL_VPORT_ZSCALE__SHIFT) & A2XX_PA_CL_VPORT_ZSCALE__MASK;
738 }
739
740 #define REG_A2XX_PA_CL_VPORT_ZOFFSET 0x00002114
741 #define A2XX_PA_CL_VPORT_ZOFFSET__MASK 0xffffffff
742 #define A2XX_PA_CL_VPORT_ZOFFSET__SHIFT 0
743 static inline uint32_t A2XX_PA_CL_VPORT_ZOFFSET(float val)
744 {
745 return ((fui(val)) << A2XX_PA_CL_VPORT_ZOFFSET__SHIFT) & A2XX_PA_CL_VPORT_ZOFFSET__MASK;
746 }
747
748 #define REG_A2XX_SQ_PROGRAM_CNTL 0x00002180
749 #define A2XX_SQ_PROGRAM_CNTL_VS_REGS__MASK 0x000000ff
750 #define A2XX_SQ_PROGRAM_CNTL_VS_REGS__SHIFT 0
751 static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_REGS(uint32_t val)
752 {
753 return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_REGS__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_REGS__MASK;
754 }
755 #define A2XX_SQ_PROGRAM_CNTL_PS_REGS__MASK 0x0000ff00
756 #define A2XX_SQ_PROGRAM_CNTL_PS_REGS__SHIFT 8
757 static inline uint32_t A2XX_SQ_PROGRAM_CNTL_PS_REGS(uint32_t val)
758 {
759 return ((val) << A2XX_SQ_PROGRAM_CNTL_PS_REGS__SHIFT) & A2XX_SQ_PROGRAM_CNTL_PS_REGS__MASK;
760 }
761 #define A2XX_SQ_PROGRAM_CNTL_VS_RESOURCE 0x00010000
762 #define A2XX_SQ_PROGRAM_CNTL_PS_RESOURCE 0x00020000
763 #define A2XX_SQ_PROGRAM_CNTL_PARAM_GEN 0x00040000
764 #define A2XX_SQ_PROGRAM_CNTL_GEN_INDEX_PIX 0x00080000
765 #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__MASK 0x00f00000
766 #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__SHIFT 20
767 static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT(uint32_t val)
768 {
769 return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__MASK;
770 }
771 #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__MASK 0x07000000
772 #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__SHIFT 24
773 static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE(enum a2xx_sq_ps_vtx_mode val)
774 {
775 return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__MASK;
776 }
777 #define A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__MASK 0x78000000
778 #define A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__SHIFT 27
779 static inline uint32_t A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE(uint32_t val)
780 {
781 return ((val) << A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__SHIFT) & A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__MASK;
782 }
783 #define A2XX_SQ_PROGRAM_CNTL_GEN_INDEX_VTX 0x80000000
784
785 #define REG_A2XX_SQ_CONTEXT_MISC 0x00002181
786 #define A2XX_SQ_CONTEXT_MISC_INST_PRED_OPTIMIZE 0x00000001
787 #define A2XX_SQ_CONTEXT_MISC_SC_OUTPUT_SCREEN_XY 0x00000002
788 #define A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__MASK 0x0000000c
789 #define A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__SHIFT 2
790 static inline uint32_t A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL(enum a2xx_sq_sample_cntl val)
791 {
792 return ((val) << A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__SHIFT) & A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__MASK;
793 }
794 #define A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__MASK 0x0000ff00
795 #define A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__SHIFT 8
796 static inline uint32_t A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS(uint32_t val)
797 {
798 return ((val) << A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__SHIFT) & A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__MASK;
799 }
800 #define A2XX_SQ_CONTEXT_MISC_PERFCOUNTER_REF 0x00010000
801 #define A2XX_SQ_CONTEXT_MISC_YEILD_OPTIMIZE 0x00020000
802 #define A2XX_SQ_CONTEXT_MISC_TX_CACHE_SEL 0x00040000
803
804 #define REG_A2XX_SQ_INTERPOLATOR_CNTL 0x00002182
805
806 #define REG_A2XX_SQ_WRAPPING_0 0x00002183
807
808 #define REG_A2XX_SQ_WRAPPING_1 0x00002184
809
810 #define REG_A2XX_SQ_PS_PROGRAM 0x000021f6
811
812 #define REG_A2XX_SQ_VS_PROGRAM 0x000021f7
813
814 #define REG_A2XX_RB_DEPTHCONTROL 0x00002200
815 #define A2XX_RB_DEPTHCONTROL_STENCIL_ENABLE 0x00000001
816 #define A2XX_RB_DEPTHCONTROL_Z_ENABLE 0x00000002
817 #define A2XX_RB_DEPTHCONTROL_Z_WRITE_ENABLE 0x00000004
818 #define A2XX_RB_DEPTHCONTROL_EARLY_Z_ENABLE 0x00000008
819 #define A2XX_RB_DEPTHCONTROL_ZFUNC__MASK 0x00000070
820 #define A2XX_RB_DEPTHCONTROL_ZFUNC__SHIFT 4
821 static inline uint32_t A2XX_RB_DEPTHCONTROL_ZFUNC(enum adreno_compare_func val)
822 {
823 return ((val) << A2XX_RB_DEPTHCONTROL_ZFUNC__SHIFT) & A2XX_RB_DEPTHCONTROL_ZFUNC__MASK;
824 }
825 #define A2XX_RB_DEPTHCONTROL_BACKFACE_ENABLE 0x00000080
826 #define A2XX_RB_DEPTHCONTROL_STENCILFUNC__MASK 0x00000700
827 #define A2XX_RB_DEPTHCONTROL_STENCILFUNC__SHIFT 8
828 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFUNC(enum adreno_compare_func val)
829 {
830 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFUNC__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFUNC__MASK;
831 }
832 #define A2XX_RB_DEPTHCONTROL_STENCILFAIL__MASK 0x00003800
833 #define A2XX_RB_DEPTHCONTROL_STENCILFAIL__SHIFT 11
834 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFAIL(enum adreno_stencil_op val)
835 {
836 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFAIL__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFAIL__MASK;
837 }
838 #define A2XX_RB_DEPTHCONTROL_STENCILZPASS__MASK 0x0001c000
839 #define A2XX_RB_DEPTHCONTROL_STENCILZPASS__SHIFT 14
840 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZPASS(enum adreno_stencil_op val)
841 {
842 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZPASS__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZPASS__MASK;
843 }
844 #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL__MASK 0x000e0000
845 #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL__SHIFT 17
846 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZFAIL(enum adreno_stencil_op val)
847 {
848 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZFAIL__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZFAIL__MASK;
849 }
850 #define A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__MASK 0x00700000
851 #define A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__SHIFT 20
852 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF(enum adreno_compare_func val)
853 {
854 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__MASK;
855 }
856 #define A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__MASK 0x03800000
857 #define A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__SHIFT 23
858 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF(enum adreno_stencil_op val)
859 {
860 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__MASK;
861 }
862 #define A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__MASK 0x1c000000
863 #define A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__SHIFT 26
864 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF(enum adreno_stencil_op val)
865 {
866 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__MASK;
867 }
868 #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__MASK 0xe0000000
869 #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__SHIFT 29
870 static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF(enum adreno_stencil_op val)
871 {
872 return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__MASK;
873 }
874
875 #define REG_A2XX_RB_BLEND_CONTROL 0x00002201
876 #define A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__MASK 0x0000001f
877 #define A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__SHIFT 0
878 static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND(enum adreno_rb_blend_factor val)
879 {
880 return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__MASK;
881 }
882 #define A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__MASK 0x000000e0
883 #define A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__SHIFT 5
884 static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN(enum adreno_rb_blend_opcode val)
885 {
886 return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__MASK;
887 }
888 #define A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__MASK 0x00001f00
889 #define A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__SHIFT 8
890 static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND(enum adreno_rb_blend_factor val)
891 {
892 return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__MASK;
893 }
894 #define A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__MASK 0x001f0000
895 #define A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__SHIFT 16
896 static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND(enum adreno_rb_blend_factor val)
897 {
898 return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__MASK;
899 }
900 #define A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__MASK 0x00e00000
901 #define A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__SHIFT 21
902 static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN(enum adreno_rb_blend_opcode val)
903 {
904 return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__MASK;
905 }
906 #define A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__MASK 0x1f000000
907 #define A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__SHIFT 24
908 static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND(enum adreno_rb_blend_factor val)
909 {
910 return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__MASK;
911 }
912 #define A2XX_RB_BLEND_CONTROL_BLEND_FORCE_ENABLE 0x20000000
913 #define A2XX_RB_BLEND_CONTROL_BLEND_FORCE 0x40000000
914
915 #define REG_A2XX_RB_COLORCONTROL 0x00002202
916 #define A2XX_RB_COLORCONTROL_ALPHA_FUNC__MASK 0x00000007
917 #define A2XX_RB_COLORCONTROL_ALPHA_FUNC__SHIFT 0
918 static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_FUNC(enum adreno_compare_func val)
919 {
920 return ((val) << A2XX_RB_COLORCONTROL_ALPHA_FUNC__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_FUNC__MASK;
921 }
922 #define A2XX_RB_COLORCONTROL_ALPHA_TEST_ENABLE 0x00000008
923 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_ENABLE 0x00000010
924 #define A2XX_RB_COLORCONTROL_BLEND_DISABLE 0x00000020
925 #define A2XX_RB_COLORCONTROL_VOB_ENABLE 0x00000040
926 #define A2XX_RB_COLORCONTROL_VS_EXPORTS_FOG 0x00000080
927 #define A2XX_RB_COLORCONTROL_ROP_CODE__MASK 0x00000f00
928 #define A2XX_RB_COLORCONTROL_ROP_CODE__SHIFT 8
929 static inline uint32_t A2XX_RB_COLORCONTROL_ROP_CODE(uint32_t val)
930 {
931 return ((val) << A2XX_RB_COLORCONTROL_ROP_CODE__SHIFT) & A2XX_RB_COLORCONTROL_ROP_CODE__MASK;
932 }
933 #define A2XX_RB_COLORCONTROL_DITHER_MODE__MASK 0x00003000
934 #define A2XX_RB_COLORCONTROL_DITHER_MODE__SHIFT 12
935 static inline uint32_t A2XX_RB_COLORCONTROL_DITHER_MODE(enum adreno_rb_dither_mode val)
936 {
937 return ((val) << A2XX_RB_COLORCONTROL_DITHER_MODE__SHIFT) & A2XX_RB_COLORCONTROL_DITHER_MODE__MASK;
938 }
939 #define A2XX_RB_COLORCONTROL_DITHER_TYPE__MASK 0x0000c000
940 #define A2XX_RB_COLORCONTROL_DITHER_TYPE__SHIFT 14
941 static inline uint32_t A2XX_RB_COLORCONTROL_DITHER_TYPE(enum a2xx_rb_dither_type val)
942 {
943 return ((val) << A2XX_RB_COLORCONTROL_DITHER_TYPE__SHIFT) & A2XX_RB_COLORCONTROL_DITHER_TYPE__MASK;
944 }
945 #define A2XX_RB_COLORCONTROL_PIXEL_FOG 0x00010000
946 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__MASK 0x03000000
947 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__SHIFT 24
948 static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0(uint32_t val)
949 {
950 return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__MASK;
951 }
952 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__MASK 0x0c000000
953 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__SHIFT 26
954 static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1(uint32_t val)
955 {
956 return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__MASK;
957 }
958 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__MASK 0x30000000
959 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__SHIFT 28
960 static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2(uint32_t val)
961 {
962 return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__MASK;
963 }
964 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__MASK 0xc0000000
965 #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__SHIFT 30
966 static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3(uint32_t val)
967 {
968 return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__MASK;
969 }
970
971 #define REG_A2XX_VGT_CURRENT_BIN_ID_MAX 0x00002203
972 #define A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__MASK 0x00000007
973 #define A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__SHIFT 0
974 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN(uint32_t val)
975 {
976 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__MASK;
977 }
978 #define A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__MASK 0x00000038
979 #define A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__SHIFT 3
980 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_ROW(uint32_t val)
981 {
982 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__MASK;
983 }
984 #define A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__MASK 0x000001c0
985 #define A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__SHIFT 6
986 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK(uint32_t val)
987 {
988 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__MASK;
989 }
990
991 #define REG_A2XX_PA_CL_CLIP_CNTL 0x00002204
992 #define A2XX_PA_CL_CLIP_CNTL_CLIP_DISABLE 0x00010000
993 #define A2XX_PA_CL_CLIP_CNTL_BOUNDARY_EDGE_FLAG_ENA 0x00040000
994 #define A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__MASK 0x00080000
995 #define A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__SHIFT 19
996 static inline uint32_t A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF(enum a2xx_dx_clip_space val)
997 {
998 return ((val) << A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__SHIFT) & A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__MASK;
999 }
1000 #define A2XX_PA_CL_CLIP_CNTL_DIS_CLIP_ERR_DETECT 0x00100000
1001 #define A2XX_PA_CL_CLIP_CNTL_VTX_KILL_OR 0x00200000
1002 #define A2XX_PA_CL_CLIP_CNTL_XY_NAN_RETAIN 0x00400000
1003 #define A2XX_PA_CL_CLIP_CNTL_Z_NAN_RETAIN 0x00800000
1004 #define A2XX_PA_CL_CLIP_CNTL_W_NAN_RETAIN 0x01000000
1005
1006 #define REG_A2XX_PA_SU_SC_MODE_CNTL 0x00002205
1007 #define A2XX_PA_SU_SC_MODE_CNTL_CULL_FRONT 0x00000001
1008 #define A2XX_PA_SU_SC_MODE_CNTL_CULL_BACK 0x00000002
1009 #define A2XX_PA_SU_SC_MODE_CNTL_FACE 0x00000004
1010 #define A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__MASK 0x00000018
1011 #define A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__SHIFT 3
1012 static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_POLYMODE(enum a2xx_pa_su_sc_polymode val)
1013 {
1014 return ((val) << A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__MASK;
1015 }
1016 #define A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__MASK 0x000000e0
1017 #define A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__SHIFT 5
1018 static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
1019 {
1020 return ((val) << A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__MASK;
1021 }
1022 #define A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__MASK 0x00000700
1023 #define A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__SHIFT 8
1024 static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
1025 {
1026 return ((val) << A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__MASK;
1027 }
1028 #define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_FRONT_ENABLE 0x00000800
1029 #define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_BACK_ENABLE 0x00001000
1030 #define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_PARA_ENABLE 0x00002000
1031 #define A2XX_PA_SU_SC_MODE_CNTL_MSAA_ENABLE 0x00008000
1032 #define A2XX_PA_SU_SC_MODE_CNTL_VTX_WINDOW_OFFSET_ENABLE 0x00010000
1033 #define A2XX_PA_SU_SC_MODE_CNTL_LINE_STIPPLE_ENABLE 0x00040000
1034 #define A2XX_PA_SU_SC_MODE_CNTL_PROVOKING_VTX_LAST 0x00080000
1035 #define A2XX_PA_SU_SC_MODE_CNTL_PERSP_CORR_DIS 0x00100000
1036 #define A2XX_PA_SU_SC_MODE_CNTL_MULTI_PRIM_IB_ENA 0x00200000
1037 #define A2XX_PA_SU_SC_MODE_CNTL_QUAD_ORDER_ENABLE 0x00800000
1038 #define A2XX_PA_SU_SC_MODE_CNTL_WAIT_RB_IDLE_ALL_TRI 0x02000000
1039 #define A2XX_PA_SU_SC_MODE_CNTL_WAIT_RB_IDLE_FIRST_TRI_NEW_STATE 0x04000000
1040 #define A2XX_PA_SU_SC_MODE_CNTL_CLAMPED_FACENESS 0x10000000
1041 #define A2XX_PA_SU_SC_MODE_CNTL_ZERO_AREA_FACENESS 0x20000000
1042 #define A2XX_PA_SU_SC_MODE_CNTL_FACE_KILL_ENABLE 0x40000000
1043 #define A2XX_PA_SU_SC_MODE_CNTL_FACE_WRITE_ENABLE 0x80000000
1044
1045 #define REG_A2XX_PA_CL_VTE_CNTL 0x00002206
1046 #define A2XX_PA_CL_VTE_CNTL_VPORT_X_SCALE_ENA 0x00000001
1047 #define A2XX_PA_CL_VTE_CNTL_VPORT_X_OFFSET_ENA 0x00000002
1048 #define A2XX_PA_CL_VTE_CNTL_VPORT_Y_SCALE_ENA 0x00000004
1049 #define A2XX_PA_CL_VTE_CNTL_VPORT_Y_OFFSET_ENA 0x00000008
1050 #define A2XX_PA_CL_VTE_CNTL_VPORT_Z_SCALE_ENA 0x00000010
1051 #define A2XX_PA_CL_VTE_CNTL_VPORT_Z_OFFSET_ENA 0x00000020
1052 #define A2XX_PA_CL_VTE_CNTL_VTX_XY_FMT 0x00000100
1053 #define A2XX_PA_CL_VTE_CNTL_VTX_Z_FMT 0x00000200
1054 #define A2XX_PA_CL_VTE_CNTL_VTX_W0_FMT 0x00000400
1055 #define A2XX_PA_CL_VTE_CNTL_PERFCOUNTER_REF 0x00000800
1056
1057 #define REG_A2XX_VGT_CURRENT_BIN_ID_MIN 0x00002207
1058 #define A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__MASK 0x00000007
1059 #define A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__SHIFT 0
1060 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN(uint32_t val)
1061 {
1062 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__MASK;
1063 }
1064 #define A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__MASK 0x00000038
1065 #define A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__SHIFT 3
1066 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_ROW(uint32_t val)
1067 {
1068 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__MASK;
1069 }
1070 #define A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__MASK 0x000001c0
1071 #define A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__SHIFT 6
1072 static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK(uint32_t val)
1073 {
1074 return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__MASK;
1075 }
1076
1077 #define REG_A2XX_RB_MODECONTROL 0x00002208
1078 #define A2XX_RB_MODECONTROL_EDRAM_MODE__MASK 0x00000007
1079 #define A2XX_RB_MODECONTROL_EDRAM_MODE__SHIFT 0
1080 static inline uint32_t A2XX_RB_MODECONTROL_EDRAM_MODE(enum a2xx_rb_edram_mode val)
1081 {
1082 return ((val) << A2XX_RB_MODECONTROL_EDRAM_MODE__SHIFT) & A2XX_RB_MODECONTROL_EDRAM_MODE__MASK;
1083 }
1084
1085 #define REG_A2XX_A220_RB_LRZ_VSC_CONTROL 0x00002209
1086
1087 #define REG_A2XX_RB_SAMPLE_POS 0x0000220a
1088
1089 #define REG_A2XX_CLEAR_COLOR 0x0000220b
1090 #define A2XX_CLEAR_COLOR_RED__MASK 0x000000ff
1091 #define A2XX_CLEAR_COLOR_RED__SHIFT 0
1092 static inline uint32_t A2XX_CLEAR_COLOR_RED(uint32_t val)
1093 {
1094 return ((val) << A2XX_CLEAR_COLOR_RED__SHIFT) & A2XX_CLEAR_COLOR_RED__MASK;
1095 }
1096 #define A2XX_CLEAR_COLOR_GREEN__MASK 0x0000ff00
1097 #define A2XX_CLEAR_COLOR_GREEN__SHIFT 8
1098 static inline uint32_t A2XX_CLEAR_COLOR_GREEN(uint32_t val)
1099 {
1100 return ((val) << A2XX_CLEAR_COLOR_GREEN__SHIFT) & A2XX_CLEAR_COLOR_GREEN__MASK;
1101 }
1102 #define A2XX_CLEAR_COLOR_BLUE__MASK 0x00ff0000
1103 #define A2XX_CLEAR_COLOR_BLUE__SHIFT 16
1104 static inline uint32_t A2XX_CLEAR_COLOR_BLUE(uint32_t val)
1105 {
1106 return ((val) << A2XX_CLEAR_COLOR_BLUE__SHIFT) & A2XX_CLEAR_COLOR_BLUE__MASK;
1107 }
1108 #define A2XX_CLEAR_COLOR_ALPHA__MASK 0xff000000
1109 #define A2XX_CLEAR_COLOR_ALPHA__SHIFT 24
1110 static inline uint32_t A2XX_CLEAR_COLOR_ALPHA(uint32_t val)
1111 {
1112 return ((val) << A2XX_CLEAR_COLOR_ALPHA__SHIFT) & A2XX_CLEAR_COLOR_ALPHA__MASK;
1113 }
1114
1115 #define REG_A2XX_A220_GRAS_CONTROL 0x00002210
1116
1117 #define REG_A2XX_PA_SU_POINT_SIZE 0x00002280
1118 #define A2XX_PA_SU_POINT_SIZE_HEIGHT__MASK 0x0000ffff
1119 #define A2XX_PA_SU_POINT_SIZE_HEIGHT__SHIFT 0
1120 static inline uint32_t A2XX_PA_SU_POINT_SIZE_HEIGHT(float val)
1121 {
1122 return ((((uint32_t)(val * 8.0))) << A2XX_PA_SU_POINT_SIZE_HEIGHT__SHIFT) & A2XX_PA_SU_POINT_SIZE_HEIGHT__MASK;
1123 }
1124 #define A2XX_PA_SU_POINT_SIZE_WIDTH__MASK 0xffff0000
1125 #define A2XX_PA_SU_POINT_SIZE_WIDTH__SHIFT 16
1126 static inline uint32_t A2XX_PA_SU_POINT_SIZE_WIDTH(float val)
1127 {
1128 return ((((uint32_t)(val * 8.0))) << A2XX_PA_SU_POINT_SIZE_WIDTH__SHIFT) & A2XX_PA_SU_POINT_SIZE_WIDTH__MASK;
1129 }
1130
1131 #define REG_A2XX_PA_SU_POINT_MINMAX 0x00002281
1132 #define A2XX_PA_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
1133 #define A2XX_PA_SU_POINT_MINMAX_MIN__SHIFT 0
1134 static inline uint32_t A2XX_PA_SU_POINT_MINMAX_MIN(float val)
1135 {
1136 return ((((uint32_t)(val * 8.0))) << A2XX_PA_SU_POINT_MINMAX_MIN__SHIFT) & A2XX_PA_SU_POINT_MINMAX_MIN__MASK;
1137 }
1138 #define A2XX_PA_SU_POINT_MINMAX_MAX__MASK 0xffff0000
1139 #define A2XX_PA_SU_POINT_MINMAX_MAX__SHIFT 16
1140 static inline uint32_t A2XX_PA_SU_POINT_MINMAX_MAX(float val)
1141 {
1142 return ((((uint32_t)(val * 8.0))) << A2XX_PA_SU_POINT_MINMAX_MAX__SHIFT) & A2XX_PA_SU_POINT_MINMAX_MAX__MASK;
1143 }
1144
1145 #define REG_A2XX_PA_SU_LINE_CNTL 0x00002282
1146 #define A2XX_PA_SU_LINE_CNTL_WIDTH__MASK 0x0000ffff
1147 #define A2XX_PA_SU_LINE_CNTL_WIDTH__SHIFT 0
1148 static inline uint32_t A2XX_PA_SU_LINE_CNTL_WIDTH(float val)
1149 {
1150 return ((((uint32_t)(val * 8.0))) << A2XX_PA_SU_LINE_CNTL_WIDTH__SHIFT) & A2XX_PA_SU_LINE_CNTL_WIDTH__MASK;
1151 }
1152
1153 #define REG_A2XX_PA_SC_LINE_STIPPLE 0x00002283
1154 #define A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__MASK 0x0000ffff
1155 #define A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__SHIFT 0
1156 static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN(uint32_t val)
1157 {
1158 return ((val) << A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__MASK;
1159 }
1160 #define A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__MASK 0x00ff0000
1161 #define A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__SHIFT 16
1162 static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT(uint32_t val)
1163 {
1164 return ((val) << A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__MASK;
1165 }
1166 #define A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__MASK 0x10000000
1167 #define A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__SHIFT 28
1168 static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER(enum a2xx_pa_sc_pattern_bit_order val)
1169 {
1170 return ((val) << A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__MASK;
1171 }
1172 #define A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__MASK 0x60000000
1173 #define A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__SHIFT 29
1174 static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL(enum a2xx_pa_sc_auto_reset_cntl val)
1175 {
1176 return ((val) << A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__MASK;
1177 }
1178
1179 #define REG_A2XX_PA_SC_VIZ_QUERY 0x00002293
1180
1181 #define REG_A2XX_VGT_ENHANCE 0x00002294
1182
1183 #define REG_A2XX_PA_SC_LINE_CNTL 0x00002300
1184 #define A2XX_PA_SC_LINE_CNTL_BRES_CNTL__MASK 0x0000ffff
1185 #define A2XX_PA_SC_LINE_CNTL_BRES_CNTL__SHIFT 0
1186 static inline uint32_t A2XX_PA_SC_LINE_CNTL_BRES_CNTL(uint32_t val)
1187 {
1188 return ((val) << A2XX_PA_SC_LINE_CNTL_BRES_CNTL__SHIFT) & A2XX_PA_SC_LINE_CNTL_BRES_CNTL__MASK;
1189 }
1190 #define A2XX_PA_SC_LINE_CNTL_USE_BRES_CNTL 0x00000100
1191 #define A2XX_PA_SC_LINE_CNTL_EXPAND_LINE_WIDTH 0x00000200
1192 #define A2XX_PA_SC_LINE_CNTL_LAST_PIXEL 0x00000400
1193
1194 #define REG_A2XX_PA_SC_AA_CONFIG 0x00002301
1195
1196 #define REG_A2XX_PA_SU_VTX_CNTL 0x00002302
1197 #define A2XX_PA_SU_VTX_CNTL_PIX_CENTER__MASK 0x00000001
1198 #define A2XX_PA_SU_VTX_CNTL_PIX_CENTER__SHIFT 0
1199 static inline uint32_t A2XX_PA_SU_VTX_CNTL_PIX_CENTER(enum a2xx_pa_pixcenter val)
1200 {
1201 return ((val) << A2XX_PA_SU_VTX_CNTL_PIX_CENTER__SHIFT) & A2XX_PA_SU_VTX_CNTL_PIX_CENTER__MASK;
1202 }
1203 #define A2XX_PA_SU_VTX_CNTL_ROUND_MODE__MASK 0x00000006
1204 #define A2XX_PA_SU_VTX_CNTL_ROUND_MODE__SHIFT 1
1205 static inline uint32_t A2XX_PA_SU_VTX_CNTL_ROUND_MODE(enum a2xx_pa_roundmode val)
1206 {
1207 return ((val) << A2XX_PA_SU_VTX_CNTL_ROUND_MODE__SHIFT) & A2XX_PA_SU_VTX_CNTL_ROUND_MODE__MASK;
1208 }
1209 #define A2XX_PA_SU_VTX_CNTL_QUANT_MODE__MASK 0x00000380
1210 #define A2XX_PA_SU_VTX_CNTL_QUANT_MODE__SHIFT 7
1211 static inline uint32_t A2XX_PA_SU_VTX_CNTL_QUANT_MODE(enum a2xx_pa_quantmode val)
1212 {
1213 return ((val) << A2XX_PA_SU_VTX_CNTL_QUANT_MODE__SHIFT) & A2XX_PA_SU_VTX_CNTL_QUANT_MODE__MASK;
1214 }
1215
1216 #define REG_A2XX_PA_CL_GB_VERT_CLIP_ADJ 0x00002303
1217 #define A2XX_PA_CL_GB_VERT_CLIP_ADJ__MASK 0xffffffff
1218 #define A2XX_PA_CL_GB_VERT_CLIP_ADJ__SHIFT 0
1219 static inline uint32_t A2XX_PA_CL_GB_VERT_CLIP_ADJ(float val)
1220 {
1221 return ((fui(val)) << A2XX_PA_CL_GB_VERT_CLIP_ADJ__SHIFT) & A2XX_PA_CL_GB_VERT_CLIP_ADJ__MASK;
1222 }
1223
1224 #define REG_A2XX_PA_CL_GB_VERT_DISC_ADJ 0x00002304
1225 #define A2XX_PA_CL_GB_VERT_DISC_ADJ__MASK 0xffffffff
1226 #define A2XX_PA_CL_GB_VERT_DISC_ADJ__SHIFT 0
1227 static inline uint32_t A2XX_PA_CL_GB_VERT_DISC_ADJ(float val)
1228 {
1229 return ((fui(val)) << A2XX_PA_CL_GB_VERT_DISC_ADJ__SHIFT) & A2XX_PA_CL_GB_VERT_DISC_ADJ__MASK;
1230 }
1231
1232 #define REG_A2XX_PA_CL_GB_HORZ_CLIP_ADJ 0x00002305
1233 #define A2XX_PA_CL_GB_HORZ_CLIP_ADJ__MASK 0xffffffff
1234 #define A2XX_PA_CL_GB_HORZ_CLIP_ADJ__SHIFT 0
1235 static inline uint32_t A2XX_PA_CL_GB_HORZ_CLIP_ADJ(float val)
1236 {
1237 return ((fui(val)) << A2XX_PA_CL_GB_HORZ_CLIP_ADJ__SHIFT) & A2XX_PA_CL_GB_HORZ_CLIP_ADJ__MASK;
1238 }
1239
1240 #define REG_A2XX_PA_CL_GB_HORZ_DISC_ADJ 0x00002306
1241 #define A2XX_PA_CL_GB_HORZ_DISC_ADJ__MASK 0xffffffff
1242 #define A2XX_PA_CL_GB_HORZ_DISC_ADJ__SHIFT 0
1243 static inline uint32_t A2XX_PA_CL_GB_HORZ_DISC_ADJ(float val)
1244 {
1245 return ((fui(val)) << A2XX_PA_CL_GB_HORZ_DISC_ADJ__SHIFT) & A2XX_PA_CL_GB_HORZ_DISC_ADJ__MASK;
1246 }
1247
1248 #define REG_A2XX_SQ_VS_CONST 0x00002307
1249 #define A2XX_SQ_VS_CONST_BASE__MASK 0x000001ff
1250 #define A2XX_SQ_VS_CONST_BASE__SHIFT 0
1251 static inline uint32_t A2XX_SQ_VS_CONST_BASE(uint32_t val)
1252 {
1253 return ((val) << A2XX_SQ_VS_CONST_BASE__SHIFT) & A2XX_SQ_VS_CONST_BASE__MASK;
1254 }
1255 #define A2XX_SQ_VS_CONST_SIZE__MASK 0x001ff000
1256 #define A2XX_SQ_VS_CONST_SIZE__SHIFT 12
1257 static inline uint32_t A2XX_SQ_VS_CONST_SIZE(uint32_t val)
1258 {
1259 return ((val) << A2XX_SQ_VS_CONST_SIZE__SHIFT) & A2XX_SQ_VS_CONST_SIZE__MASK;
1260 }
1261
1262 #define REG_A2XX_SQ_PS_CONST 0x00002308
1263 #define A2XX_SQ_PS_CONST_BASE__MASK 0x000001ff
1264 #define A2XX_SQ_PS_CONST_BASE__SHIFT 0
1265 static inline uint32_t A2XX_SQ_PS_CONST_BASE(uint32_t val)
1266 {
1267 return ((val) << A2XX_SQ_PS_CONST_BASE__SHIFT) & A2XX_SQ_PS_CONST_BASE__MASK;
1268 }
1269 #define A2XX_SQ_PS_CONST_SIZE__MASK 0x001ff000
1270 #define A2XX_SQ_PS_CONST_SIZE__SHIFT 12
1271 static inline uint32_t A2XX_SQ_PS_CONST_SIZE(uint32_t val)
1272 {
1273 return ((val) << A2XX_SQ_PS_CONST_SIZE__SHIFT) & A2XX_SQ_PS_CONST_SIZE__MASK;
1274 }
1275
1276 #define REG_A2XX_SQ_DEBUG_MISC_0 0x00002309
1277
1278 #define REG_A2XX_SQ_DEBUG_MISC_1 0x0000230a
1279
1280 #define REG_A2XX_PA_SC_AA_MASK 0x00002312
1281
1282 #define REG_A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL 0x00002316
1283
1284 #define REG_A2XX_VGT_OUT_DEALLOC_CNTL 0x00002317
1285
1286 #define REG_A2XX_RB_COPY_CONTROL 0x00002318
1287 #define A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__MASK 0x00000007
1288 #define A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__SHIFT 0
1289 static inline uint32_t A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT(enum a2xx_rb_copy_sample_select val)
1290 {
1291 return ((val) << A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__SHIFT) & A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__MASK;
1292 }
1293 #define A2XX_RB_COPY_CONTROL_DEPTH_CLEAR_ENABLE 0x00000008
1294 #define A2XX_RB_COPY_CONTROL_CLEAR_MASK__MASK 0x000000f0
1295 #define A2XX_RB_COPY_CONTROL_CLEAR_MASK__SHIFT 4
1296 static inline uint32_t A2XX_RB_COPY_CONTROL_CLEAR_MASK(uint32_t val)
1297 {
1298 return ((val) << A2XX_RB_COPY_CONTROL_CLEAR_MASK__SHIFT) & A2XX_RB_COPY_CONTROL_CLEAR_MASK__MASK;
1299 }
1300
1301 #define REG_A2XX_RB_COPY_DEST_BASE 0x00002319
1302
1303 #define REG_A2XX_RB_COPY_DEST_PITCH 0x0000231a
1304 #define A2XX_RB_COPY_DEST_PITCH__MASK 0xffffffff
1305 #define A2XX_RB_COPY_DEST_PITCH__SHIFT 0
1306 static inline uint32_t A2XX_RB_COPY_DEST_PITCH(uint32_t val)
1307 {
1308 return ((val >> 5) << A2XX_RB_COPY_DEST_PITCH__SHIFT) & A2XX_RB_COPY_DEST_PITCH__MASK;
1309 }
1310
1311 #define REG_A2XX_RB_COPY_DEST_INFO 0x0000231b
1312 #define A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__MASK 0x00000007
1313 #define A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__SHIFT 0
1314 static inline uint32_t A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN(enum adreno_rb_surface_endian val)
1315 {
1316 return ((val) << A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__SHIFT) & A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__MASK;
1317 }
1318 #define A2XX_RB_COPY_DEST_INFO_LINEAR 0x00000008
1319 #define A2XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000f0
1320 #define A2XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 4
1321 static inline uint32_t A2XX_RB_COPY_DEST_INFO_FORMAT(enum a2xx_colorformatx val)
1322 {
1323 return ((val) << A2XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A2XX_RB_COPY_DEST_INFO_FORMAT__MASK;
1324 }
1325 #define A2XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300
1326 #define A2XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8
1327 static inline uint32_t A2XX_RB_COPY_DEST_INFO_SWAP(uint32_t val)
1328 {
1329 return ((val) << A2XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A2XX_RB_COPY_DEST_INFO_SWAP__MASK;
1330 }
1331 #define A2XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK 0x00000c00
1332 #define A2XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT 10
1333 static inline uint32_t A2XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
1334 {
1335 return ((val) << A2XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A2XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
1336 }
1337 #define A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__MASK 0x00003000
1338 #define A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__SHIFT 12
1339 static inline uint32_t A2XX_RB_COPY_DEST_INFO_DITHER_TYPE(enum a2xx_rb_dither_type val)
1340 {
1341 return ((val) << A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__SHIFT) & A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__MASK;
1342 }
1343 #define A2XX_RB_COPY_DEST_INFO_WRITE_RED 0x00004000
1344 #define A2XX_RB_COPY_DEST_INFO_WRITE_GREEN 0x00008000
1345 #define A2XX_RB_COPY_DEST_INFO_WRITE_BLUE 0x00010000
1346 #define A2XX_RB_COPY_DEST_INFO_WRITE_ALPHA 0x00020000
1347
1348 #define REG_A2XX_RB_COPY_DEST_OFFSET 0x0000231c
1349 #define A2XX_RB_COPY_DEST_OFFSET_X__MASK 0x00001fff
1350 #define A2XX_RB_COPY_DEST_OFFSET_X__SHIFT 0
1351 static inline uint32_t A2XX_RB_COPY_DEST_OFFSET_X(uint32_t val)
1352 {
1353 return ((val) << A2XX_RB_COPY_DEST_OFFSET_X__SHIFT) & A2XX_RB_COPY_DEST_OFFSET_X__MASK;
1354 }
1355 #define A2XX_RB_COPY_DEST_OFFSET_Y__MASK 0x03ffe000
1356 #define A2XX_RB_COPY_DEST_OFFSET_Y__SHIFT 13
1357 static inline uint32_t A2XX_RB_COPY_DEST_OFFSET_Y(uint32_t val)
1358 {
1359 return ((val) << A2XX_RB_COPY_DEST_OFFSET_Y__SHIFT) & A2XX_RB_COPY_DEST_OFFSET_Y__MASK;
1360 }
1361
1362 #define REG_A2XX_RB_DEPTH_CLEAR 0x0000231d
1363
1364 #define REG_A2XX_RB_SAMPLE_COUNT_CTL 0x00002324
1365
1366 #define REG_A2XX_RB_COLOR_DEST_MASK 0x00002326
1367
1368 #define REG_A2XX_A225_GRAS_UCP0X 0x00002340
1369
1370 #define REG_A2XX_A225_GRAS_UCP5W 0x00002357
1371
1372 #define REG_A2XX_A225_GRAS_UCP_ENABLED 0x00002360
1373
1374 #define REG_A2XX_PA_SU_POLY_OFFSET_FRONT_SCALE 0x00002380
1375
1376 #define REG_A2XX_PA_SU_POLY_OFFSET_BACK_OFFSET 0x00002383
1377
1378 #define REG_A2XX_SQ_CONSTANT_0 0x00004000
1379
1380 #define REG_A2XX_SQ_FETCH_0 0x00004800
1381
1382 #define REG_A2XX_SQ_CF_BOOLEANS 0x00004900
1383
1384 #define REG_A2XX_SQ_CF_LOOP 0x00004908
1385
1386 #define REG_A2XX_COHER_SIZE_PM4 0x00000a29
1387
1388 #define REG_A2XX_COHER_BASE_PM4 0x00000a2a
1389
1390 #define REG_A2XX_COHER_STATUS_PM4 0x00000a2b
1391
1392 #define REG_A2XX_SQ_TEX_0 0x00000000
1393 #define A2XX_SQ_TEX_0_CLAMP_X__MASK 0x00001c00
1394 #define A2XX_SQ_TEX_0_CLAMP_X__SHIFT 10
1395 static inline uint32_t A2XX_SQ_TEX_0_CLAMP_X(enum sq_tex_clamp val)
1396 {
1397 return ((val) << A2XX_SQ_TEX_0_CLAMP_X__SHIFT) & A2XX_SQ_TEX_0_CLAMP_X__MASK;
1398 }
1399 #define A2XX_SQ_TEX_0_CLAMP_Y__MASK 0x0000e000
1400 #define A2XX_SQ_TEX_0_CLAMP_Y__SHIFT 13
1401 static inline uint32_t A2XX_SQ_TEX_0_CLAMP_Y(enum sq_tex_clamp val)
1402 {
1403 return ((val) << A2XX_SQ_TEX_0_CLAMP_Y__SHIFT) & A2XX_SQ_TEX_0_CLAMP_Y__MASK;
1404 }
1405 #define A2XX_SQ_TEX_0_CLAMP_Z__MASK 0x00070000
1406 #define A2XX_SQ_TEX_0_CLAMP_Z__SHIFT 16
1407 static inline uint32_t A2XX_SQ_TEX_0_CLAMP_Z(enum sq_tex_clamp val)
1408 {
1409 return ((val) << A2XX_SQ_TEX_0_CLAMP_Z__SHIFT) & A2XX_SQ_TEX_0_CLAMP_Z__MASK;
1410 }
1411 #define A2XX_SQ_TEX_0_PITCH__MASK 0xffc00000
1412 #define A2XX_SQ_TEX_0_PITCH__SHIFT 22
1413 static inline uint32_t A2XX_SQ_TEX_0_PITCH(uint32_t val)
1414 {
1415 return ((val >> 5) << A2XX_SQ_TEX_0_PITCH__SHIFT) & A2XX_SQ_TEX_0_PITCH__MASK;
1416 }
1417
1418 #define REG_A2XX_SQ_TEX_1 0x00000001
1419
1420 #define REG_A2XX_SQ_TEX_2 0x00000002
1421 #define A2XX_SQ_TEX_2_WIDTH__MASK 0x00001fff
1422 #define A2XX_SQ_TEX_2_WIDTH__SHIFT 0
1423 static inline uint32_t A2XX_SQ_TEX_2_WIDTH(uint32_t val)
1424 {
1425 return ((val) << A2XX_SQ_TEX_2_WIDTH__SHIFT) & A2XX_SQ_TEX_2_WIDTH__MASK;
1426 }
1427 #define A2XX_SQ_TEX_2_HEIGHT__MASK 0x03ffe000
1428 #define A2XX_SQ_TEX_2_HEIGHT__SHIFT 13
1429 static inline uint32_t A2XX_SQ_TEX_2_HEIGHT(uint32_t val)
1430 {
1431 return ((val) << A2XX_SQ_TEX_2_HEIGHT__SHIFT) & A2XX_SQ_TEX_2_HEIGHT__MASK;
1432 }
1433
1434 #define REG_A2XX_SQ_TEX_3 0x00000003
1435 #define A2XX_SQ_TEX_3_SWIZ_X__MASK 0x0000000e
1436 #define A2XX_SQ_TEX_3_SWIZ_X__SHIFT 1
1437 static inline uint32_t A2XX_SQ_TEX_3_SWIZ_X(enum sq_tex_swiz val)
1438 {
1439 return ((val) << A2XX_SQ_TEX_3_SWIZ_X__SHIFT) & A2XX_SQ_TEX_3_SWIZ_X__MASK;
1440 }
1441 #define A2XX_SQ_TEX_3_SWIZ_Y__MASK 0x00000070
1442 #define A2XX_SQ_TEX_3_SWIZ_Y__SHIFT 4
1443 static inline uint32_t A2XX_SQ_TEX_3_SWIZ_Y(enum sq_tex_swiz val)
1444 {
1445 return ((val) << A2XX_SQ_TEX_3_SWIZ_Y__SHIFT) & A2XX_SQ_TEX_3_SWIZ_Y__MASK;
1446 }
1447 #define A2XX_SQ_TEX_3_SWIZ_Z__MASK 0x00000380
1448 #define A2XX_SQ_TEX_3_SWIZ_Z__SHIFT 7
1449 static inline uint32_t A2XX_SQ_TEX_3_SWIZ_Z(enum sq_tex_swiz val)
1450 {
1451 return ((val) << A2XX_SQ_TEX_3_SWIZ_Z__SHIFT) & A2XX_SQ_TEX_3_SWIZ_Z__MASK;
1452 }
1453 #define A2XX_SQ_TEX_3_SWIZ_W__MASK 0x00001c00
1454 #define A2XX_SQ_TEX_3_SWIZ_W__SHIFT 10
1455 static inline uint32_t A2XX_SQ_TEX_3_SWIZ_W(enum sq_tex_swiz val)
1456 {
1457 return ((val) << A2XX_SQ_TEX_3_SWIZ_W__SHIFT) & A2XX_SQ_TEX_3_SWIZ_W__MASK;
1458 }
1459 #define A2XX_SQ_TEX_3_XY_MAG_FILTER__MASK 0x00180000
1460 #define A2XX_SQ_TEX_3_XY_MAG_FILTER__SHIFT 19
1461 static inline uint32_t A2XX_SQ_TEX_3_XY_MAG_FILTER(enum sq_tex_filter val)
1462 {
1463 return ((val) << A2XX_SQ_TEX_3_XY_MAG_FILTER__SHIFT) & A2XX_SQ_TEX_3_XY_MAG_FILTER__MASK;
1464 }
1465 #define A2XX_SQ_TEX_3_XY_MIN_FILTER__MASK 0x00600000
1466 #define A2XX_SQ_TEX_3_XY_MIN_FILTER__SHIFT 21
1467 static inline uint32_t A2XX_SQ_TEX_3_XY_MIN_FILTER(enum sq_tex_filter val)
1468 {
1469 return ((val) << A2XX_SQ_TEX_3_XY_MIN_FILTER__SHIFT) & A2XX_SQ_TEX_3_XY_MIN_FILTER__MASK;
1470 }
1471
1472
1473 #endif /* A2XX_XML */