17a912f190117b29944f8c1a25032b669106bfa7
[mesa.git] / src / gallium / drivers / freedreno / a3xx / a3xx.xml.h
1 #ifndef A3XX_XML
2 #define A3XX_XML
3
4 /* Autogenerated file, DO NOT EDIT manually!
5
6 This file was generated by the rules-ng-ng headergen tool in this git repository:
7 http://github.com/freedreno/envytools/
8 git clone https://github.com/freedreno/envytools.git
9
10 The rules-ng-ng source files this header was generated from are:
11 - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 364 bytes, from 2013-11-30 14:47:15)
12 - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
13 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32840 bytes, from 2014-01-05 14:44:21)
14 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 9009 bytes, from 2014-01-11 16:56:35)
15 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 12362 bytes, from 2014-01-07 14:47:36)
16 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 56345 bytes, from 2014-02-23 00:00:17)
17 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 8344 bytes, from 2013-11-30 14:49:47)
18
19 Copyright (C) 2013-2014 by the following authors:
20 - Rob Clark <robdclark@gmail.com> (robclark)
21
22 Permission is hereby granted, free of charge, to any person obtaining
23 a copy of this software and associated documentation files (the
24 "Software"), to deal in the Software without restriction, including
25 without limitation the rights to use, copy, modify, merge, publish,
26 distribute, sublicense, and/or sell copies of the Software, and to
27 permit persons to whom the Software is furnished to do so, subject to
28 the following conditions:
29
30 The above copyright notice and this permission notice (including the
31 next paragraph) shall be included in all copies or substantial
32 portions of the Software.
33
34 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
35 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
36 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
37 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
38 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
39 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
40 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
41 */
42
43
44 enum a3xx_render_mode {
45 RB_RENDERING_PASS = 0,
46 RB_TILING_PASS = 1,
47 RB_RESOLVE_PASS = 2,
48 };
49
50 enum a3xx_tile_mode {
51 LINEAR = 0,
52 TILE_32X32 = 2,
53 };
54
55 enum a3xx_threadmode {
56 MULTI = 0,
57 SINGLE = 1,
58 };
59
60 enum a3xx_instrbuffermode {
61 BUFFER = 1,
62 };
63
64 enum a3xx_threadsize {
65 TWO_QUADS = 0,
66 FOUR_QUADS = 1,
67 };
68
69 enum a3xx_state_block_id {
70 HLSQ_BLOCK_ID_TP_TEX = 2,
71 HLSQ_BLOCK_ID_TP_MIPMAP = 3,
72 HLSQ_BLOCK_ID_SP_VS = 4,
73 HLSQ_BLOCK_ID_SP_FS = 6,
74 };
75
76 enum a3xx_cache_opcode {
77 INVALIDATE = 1,
78 };
79
80 enum a3xx_vtx_fmt {
81 VFMT_FLOAT_32 = 0,
82 VFMT_FLOAT_32_32 = 1,
83 VFMT_FLOAT_32_32_32 = 2,
84 VFMT_FLOAT_32_32_32_32 = 3,
85 VFMT_FLOAT_16 = 4,
86 VFMT_FLOAT_16_16 = 5,
87 VFMT_FLOAT_16_16_16 = 6,
88 VFMT_FLOAT_16_16_16_16 = 7,
89 VFMT_FIXED_32 = 8,
90 VFMT_FIXED_32_32 = 9,
91 VFMT_FIXED_32_32_32 = 10,
92 VFMT_FIXED_32_32_32_32 = 11,
93 VFMT_SHORT_16 = 16,
94 VFMT_SHORT_16_16 = 17,
95 VFMT_SHORT_16_16_16 = 18,
96 VFMT_SHORT_16_16_16_16 = 19,
97 VFMT_USHORT_16 = 20,
98 VFMT_USHORT_16_16 = 21,
99 VFMT_USHORT_16_16_16 = 22,
100 VFMT_USHORT_16_16_16_16 = 23,
101 VFMT_NORM_SHORT_16 = 24,
102 VFMT_NORM_SHORT_16_16 = 25,
103 VFMT_NORM_SHORT_16_16_16 = 26,
104 VFMT_NORM_SHORT_16_16_16_16 = 27,
105 VFMT_NORM_USHORT_16 = 28,
106 VFMT_NORM_USHORT_16_16 = 29,
107 VFMT_NORM_USHORT_16_16_16 = 30,
108 VFMT_NORM_USHORT_16_16_16_16 = 31,
109 VFMT_UBYTE_8 = 40,
110 VFMT_UBYTE_8_8 = 41,
111 VFMT_UBYTE_8_8_8 = 42,
112 VFMT_UBYTE_8_8_8_8 = 43,
113 VFMT_NORM_UBYTE_8 = 44,
114 VFMT_NORM_UBYTE_8_8 = 45,
115 VFMT_NORM_UBYTE_8_8_8 = 46,
116 VFMT_NORM_UBYTE_8_8_8_8 = 47,
117 VFMT_BYTE_8 = 48,
118 VFMT_BYTE_8_8 = 49,
119 VFMT_BYTE_8_8_8 = 50,
120 VFMT_BYTE_8_8_8_8 = 51,
121 VFMT_NORM_BYTE_8 = 52,
122 VFMT_NORM_BYTE_8_8 = 53,
123 VFMT_NORM_BYTE_8_8_8 = 54,
124 VFMT_NORM_BYTE_8_8_8_8 = 55,
125 VFMT_UINT_10_10_10_2 = 60,
126 VFMT_NORM_UINT_10_10_10_2 = 61,
127 VFMT_INT_10_10_10_2 = 62,
128 VFMT_NORM_INT_10_10_10_2 = 63,
129 };
130
131 enum a3xx_tex_fmt {
132 TFMT_NORM_USHORT_565 = 4,
133 TFMT_NORM_USHORT_5551 = 6,
134 TFMT_NORM_USHORT_4444 = 7,
135 TFMT_NORM_UINT_X8Z24 = 10,
136 TFMT_NORM_UINT_NV12_UV_TILED = 17,
137 TFMT_NORM_UINT_NV12_Y_TILED = 19,
138 TFMT_NORM_UINT_NV12_UV = 21,
139 TFMT_NORM_UINT_NV12_Y = 23,
140 TFMT_NORM_UINT_I420_Y = 24,
141 TFMT_NORM_UINT_I420_U = 26,
142 TFMT_NORM_UINT_I420_V = 27,
143 TFMT_NORM_UINT_2_10_10_10 = 41,
144 TFMT_NORM_UINT_A8 = 44,
145 TFMT_NORM_UINT_L8_A8 = 47,
146 TFMT_NORM_UINT_8 = 48,
147 TFMT_NORM_UINT_8_8 = 49,
148 TFMT_NORM_UINT_8_8_8 = 50,
149 TFMT_NORM_UINT_8_8_8_8 = 51,
150 TFMT_FLOAT_16 = 64,
151 TFMT_FLOAT_16_16 = 65,
152 TFMT_FLOAT_16_16_16_16 = 67,
153 TFMT_FLOAT_32 = 84,
154 TFMT_FLOAT_32_32 = 85,
155 TFMT_FLOAT_32_32_32_32 = 87,
156 };
157
158 enum a3xx_tex_fetchsize {
159 TFETCH_DISABLE = 0,
160 TFETCH_1_BYTE = 1,
161 TFETCH_2_BYTE = 2,
162 TFETCH_4_BYTE = 3,
163 TFETCH_8_BYTE = 4,
164 TFETCH_16_BYTE = 5,
165 };
166
167 enum a3xx_color_fmt {
168 RB_R8G8B8_UNORM = 4,
169 RB_R8G8B8A8_UNORM = 8,
170 RB_Z16_UNORM = 12,
171 RB_A8_UNORM = 20,
172 RB_R16G16B16A16_FLOAT = 27,
173 RB_R32G32B32A32_FLOAT = 51,
174 };
175
176 enum a3xx_color_swap {
177 WZYX = 0,
178 WXYZ = 1,
179 ZYXW = 2,
180 XYZW = 3,
181 };
182
183 enum a3xx_msaa_samples {
184 MSAA_ONE = 0,
185 MSAA_TWO = 1,
186 MSAA_FOUR = 2,
187 };
188
189 enum a3xx_sp_perfcounter_select {
190 SP_FS_CFLOW_INSTRUCTIONS = 12,
191 SP_FS_FULL_ALU_INSTRUCTIONS = 14,
192 SP0_ICL1_MISSES = 26,
193 SP_ALU_ACTIVE_CYCLES = 29,
194 };
195
196 enum a3xx_rop_code {
197 ROP_CLEAR = 0,
198 ROP_NOR = 1,
199 ROP_AND_INVERTED = 2,
200 ROP_COPY_INVERTED = 3,
201 ROP_AND_REVERSE = 4,
202 ROP_INVERT = 5,
203 ROP_XOR = 6,
204 ROP_NAND = 7,
205 ROP_AND = 8,
206 ROP_EQUIV = 9,
207 ROP_NOOP = 10,
208 ROP_OR_INVERTED = 11,
209 ROP_COPY = 12,
210 ROP_OR_REVERSE = 13,
211 ROP_OR = 14,
212 ROP_SET = 15,
213 };
214
215 enum adreno_rb_copy_control_mode {
216 RB_COPY_RESOLVE = 1,
217 RB_COPY_DEPTH_STENCIL = 5,
218 };
219
220 enum a3xx_tex_filter {
221 A3XX_TEX_NEAREST = 0,
222 A3XX_TEX_LINEAR = 1,
223 };
224
225 enum a3xx_tex_clamp {
226 A3XX_TEX_REPEAT = 0,
227 A3XX_TEX_CLAMP_TO_EDGE = 1,
228 A3XX_TEX_MIRROR_REPEAT = 2,
229 A3XX_TEX_CLAMP_NONE = 3,
230 };
231
232 enum a3xx_tex_swiz {
233 A3XX_TEX_X = 0,
234 A3XX_TEX_Y = 1,
235 A3XX_TEX_Z = 2,
236 A3XX_TEX_W = 3,
237 A3XX_TEX_ZERO = 4,
238 A3XX_TEX_ONE = 5,
239 };
240
241 enum a3xx_tex_type {
242 A3XX_TEX_1D = 0,
243 A3XX_TEX_2D = 1,
244 A3XX_TEX_CUBE = 2,
245 A3XX_TEX_3D = 3,
246 };
247
248 #define A3XX_INT0_RBBM_GPU_IDLE 0x00000001
249 #define A3XX_INT0_RBBM_AHB_ERROR 0x00000002
250 #define A3XX_INT0_RBBM_REG_TIMEOUT 0x00000004
251 #define A3XX_INT0_RBBM_ME_MS_TIMEOUT 0x00000008
252 #define A3XX_INT0_RBBM_PFP_MS_TIMEOUT 0x00000010
253 #define A3XX_INT0_RBBM_ATB_BUS_OVERFLOW 0x00000020
254 #define A3XX_INT0_VFD_ERROR 0x00000040
255 #define A3XX_INT0_CP_SW_INT 0x00000080
256 #define A3XX_INT0_CP_T0_PACKET_IN_IB 0x00000100
257 #define A3XX_INT0_CP_OPCODE_ERROR 0x00000200
258 #define A3XX_INT0_CP_RESERVED_BIT_ERROR 0x00000400
259 #define A3XX_INT0_CP_HW_FAULT 0x00000800
260 #define A3XX_INT0_CP_DMA 0x00001000
261 #define A3XX_INT0_CP_IB2_INT 0x00002000
262 #define A3XX_INT0_CP_IB1_INT 0x00004000
263 #define A3XX_INT0_CP_RB_INT 0x00008000
264 #define A3XX_INT0_CP_REG_PROTECT_FAULT 0x00010000
265 #define A3XX_INT0_CP_RB_DONE_TS 0x00020000
266 #define A3XX_INT0_CP_VS_DONE_TS 0x00040000
267 #define A3XX_INT0_CP_PS_DONE_TS 0x00080000
268 #define A3XX_INT0_CACHE_FLUSH_TS 0x00100000
269 #define A3XX_INT0_CP_AHB_ERROR_HALT 0x00200000
270 #define A3XX_INT0_MISC_HANG_DETECT 0x01000000
271 #define A3XX_INT0_UCHE_OOB_ACCESS 0x02000000
272 #define REG_A3XX_RBBM_HW_VERSION 0x00000000
273
274 #define REG_A3XX_RBBM_HW_RELEASE 0x00000001
275
276 #define REG_A3XX_RBBM_HW_CONFIGURATION 0x00000002
277
278 #define REG_A3XX_RBBM_CLOCK_CTL 0x00000010
279
280 #define REG_A3XX_RBBM_SP_HYST_CNT 0x00000012
281
282 #define REG_A3XX_RBBM_SW_RESET_CMD 0x00000018
283
284 #define REG_A3XX_RBBM_AHB_CTL0 0x00000020
285
286 #define REG_A3XX_RBBM_AHB_CTL1 0x00000021
287
288 #define REG_A3XX_RBBM_AHB_CMD 0x00000022
289
290 #define REG_A3XX_RBBM_AHB_ERROR_STATUS 0x00000027
291
292 #define REG_A3XX_RBBM_GPR0_CTL 0x0000002e
293
294 #define REG_A3XX_RBBM_STATUS 0x00000030
295 #define A3XX_RBBM_STATUS_HI_BUSY 0x00000001
296 #define A3XX_RBBM_STATUS_CP_ME_BUSY 0x00000002
297 #define A3XX_RBBM_STATUS_CP_PFP_BUSY 0x00000004
298 #define A3XX_RBBM_STATUS_CP_NRT_BUSY 0x00004000
299 #define A3XX_RBBM_STATUS_VBIF_BUSY 0x00008000
300 #define A3XX_RBBM_STATUS_TSE_BUSY 0x00010000
301 #define A3XX_RBBM_STATUS_RAS_BUSY 0x00020000
302 #define A3XX_RBBM_STATUS_RB_BUSY 0x00040000
303 #define A3XX_RBBM_STATUS_PC_DCALL_BUSY 0x00080000
304 #define A3XX_RBBM_STATUS_PC_VSD_BUSY 0x00100000
305 #define A3XX_RBBM_STATUS_VFD_BUSY 0x00200000
306 #define A3XX_RBBM_STATUS_VPC_BUSY 0x00400000
307 #define A3XX_RBBM_STATUS_UCHE_BUSY 0x00800000
308 #define A3XX_RBBM_STATUS_SP_BUSY 0x01000000
309 #define A3XX_RBBM_STATUS_TPL1_BUSY 0x02000000
310 #define A3XX_RBBM_STATUS_MARB_BUSY 0x04000000
311 #define A3XX_RBBM_STATUS_VSC_BUSY 0x08000000
312 #define A3XX_RBBM_STATUS_ARB_BUSY 0x10000000
313 #define A3XX_RBBM_STATUS_HLSQ_BUSY 0x20000000
314 #define A3XX_RBBM_STATUS_GPU_BUSY_NOHC 0x40000000
315 #define A3XX_RBBM_STATUS_GPU_BUSY 0x80000000
316
317 #define REG_A3XX_RBBM_NQWAIT_UNTIL 0x00000040
318
319 #define REG_A3XX_RBBM_WAIT_IDLE_CLOCKS_CTL 0x00000033
320
321 #define REG_A3XX_RBBM_INTERFACE_HANG_INT_CTL 0x00000050
322
323 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL0 0x00000051
324
325 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL1 0x00000054
326
327 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL2 0x00000057
328
329 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL3 0x0000005a
330
331 #define REG_A3XX_RBBM_INT_SET_CMD 0x00000060
332
333 #define REG_A3XX_RBBM_INT_CLEAR_CMD 0x00000061
334
335 #define REG_A3XX_RBBM_INT_0_MASK 0x00000063
336
337 #define REG_A3XX_RBBM_INT_0_STATUS 0x00000064
338
339 #define REG_A3XX_RBBM_PERFCTR_CTL 0x00000080
340
341 #define REG_A3XX_RBBM_PERFCTR_LOAD_CMD0 0x00000081
342
343 #define REG_A3XX_RBBM_PERFCTR_LOAD_CMD1 0x00000082
344
345 #define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000084
346
347 #define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x00000085
348
349 #define REG_A3XX_RBBM_PERFCOUNTER0_SELECT 0x00000086
350
351 #define REG_A3XX_RBBM_PERFCOUNTER1_SELECT 0x00000087
352
353 #define REG_A3XX_RBBM_GPU_BUSY_MASKED 0x00000088
354
355 #define REG_A3XX_RBBM_PERFCTR_CP_0_LO 0x00000090
356
357 #define REG_A3XX_RBBM_PERFCTR_CP_0_HI 0x00000091
358
359 #define REG_A3XX_RBBM_PERFCTR_RBBM_0_LO 0x00000092
360
361 #define REG_A3XX_RBBM_PERFCTR_RBBM_0_HI 0x00000093
362
363 #define REG_A3XX_RBBM_PERFCTR_RBBM_1_LO 0x00000094
364
365 #define REG_A3XX_RBBM_PERFCTR_RBBM_1_HI 0x00000095
366
367 #define REG_A3XX_RBBM_PERFCTR_PC_0_LO 0x00000096
368
369 #define REG_A3XX_RBBM_PERFCTR_PC_0_HI 0x00000097
370
371 #define REG_A3XX_RBBM_PERFCTR_PC_1_LO 0x00000098
372
373 #define REG_A3XX_RBBM_PERFCTR_PC_1_HI 0x00000099
374
375 #define REG_A3XX_RBBM_PERFCTR_PC_2_LO 0x0000009a
376
377 #define REG_A3XX_RBBM_PERFCTR_PC_2_HI 0x0000009b
378
379 #define REG_A3XX_RBBM_PERFCTR_PC_3_LO 0x0000009c
380
381 #define REG_A3XX_RBBM_PERFCTR_PC_3_HI 0x0000009d
382
383 #define REG_A3XX_RBBM_PERFCTR_VFD_0_LO 0x0000009e
384
385 #define REG_A3XX_RBBM_PERFCTR_VFD_0_HI 0x0000009f
386
387 #define REG_A3XX_RBBM_PERFCTR_VFD_1_LO 0x000000a0
388
389 #define REG_A3XX_RBBM_PERFCTR_VFD_1_HI 0x000000a1
390
391 #define REG_A3XX_RBBM_PERFCTR_HLSQ_0_LO 0x000000a2
392
393 #define REG_A3XX_RBBM_PERFCTR_HLSQ_0_HI 0x000000a3
394
395 #define REG_A3XX_RBBM_PERFCTR_HLSQ_1_LO 0x000000a4
396
397 #define REG_A3XX_RBBM_PERFCTR_HLSQ_1_HI 0x000000a5
398
399 #define REG_A3XX_RBBM_PERFCTR_HLSQ_2_LO 0x000000a6
400
401 #define REG_A3XX_RBBM_PERFCTR_HLSQ_2_HI 0x000000a7
402
403 #define REG_A3XX_RBBM_PERFCTR_HLSQ_3_LO 0x000000a8
404
405 #define REG_A3XX_RBBM_PERFCTR_HLSQ_3_HI 0x000000a9
406
407 #define REG_A3XX_RBBM_PERFCTR_HLSQ_4_LO 0x000000aa
408
409 #define REG_A3XX_RBBM_PERFCTR_HLSQ_4_HI 0x000000ab
410
411 #define REG_A3XX_RBBM_PERFCTR_HLSQ_5_LO 0x000000ac
412
413 #define REG_A3XX_RBBM_PERFCTR_HLSQ_5_HI 0x000000ad
414
415 #define REG_A3XX_RBBM_PERFCTR_VPC_0_LO 0x000000ae
416
417 #define REG_A3XX_RBBM_PERFCTR_VPC_0_HI 0x000000af
418
419 #define REG_A3XX_RBBM_PERFCTR_VPC_1_LO 0x000000b0
420
421 #define REG_A3XX_RBBM_PERFCTR_VPC_1_HI 0x000000b1
422
423 #define REG_A3XX_RBBM_PERFCTR_TSE_0_LO 0x000000b2
424
425 #define REG_A3XX_RBBM_PERFCTR_TSE_0_HI 0x000000b3
426
427 #define REG_A3XX_RBBM_PERFCTR_TSE_1_LO 0x000000b4
428
429 #define REG_A3XX_RBBM_PERFCTR_TSE_1_HI 0x000000b5
430
431 #define REG_A3XX_RBBM_PERFCTR_RAS_0_LO 0x000000b6
432
433 #define REG_A3XX_RBBM_PERFCTR_RAS_0_HI 0x000000b7
434
435 #define REG_A3XX_RBBM_PERFCTR_RAS_1_LO 0x000000b8
436
437 #define REG_A3XX_RBBM_PERFCTR_RAS_1_HI 0x000000b9
438
439 #define REG_A3XX_RBBM_PERFCTR_UCHE_0_LO 0x000000ba
440
441 #define REG_A3XX_RBBM_PERFCTR_UCHE_0_HI 0x000000bb
442
443 #define REG_A3XX_RBBM_PERFCTR_UCHE_1_LO 0x000000bc
444
445 #define REG_A3XX_RBBM_PERFCTR_UCHE_1_HI 0x000000bd
446
447 #define REG_A3XX_RBBM_PERFCTR_UCHE_2_LO 0x000000be
448
449 #define REG_A3XX_RBBM_PERFCTR_UCHE_2_HI 0x000000bf
450
451 #define REG_A3XX_RBBM_PERFCTR_UCHE_3_LO 0x000000c0
452
453 #define REG_A3XX_RBBM_PERFCTR_UCHE_3_HI 0x000000c1
454
455 #define REG_A3XX_RBBM_PERFCTR_UCHE_4_LO 0x000000c2
456
457 #define REG_A3XX_RBBM_PERFCTR_UCHE_4_HI 0x000000c3
458
459 #define REG_A3XX_RBBM_PERFCTR_UCHE_5_LO 0x000000c4
460
461 #define REG_A3XX_RBBM_PERFCTR_UCHE_5_HI 0x000000c5
462
463 #define REG_A3XX_RBBM_PERFCTR_TP_0_LO 0x000000c6
464
465 #define REG_A3XX_RBBM_PERFCTR_TP_0_HI 0x000000c7
466
467 #define REG_A3XX_RBBM_PERFCTR_TP_1_LO 0x000000c8
468
469 #define REG_A3XX_RBBM_PERFCTR_TP_1_HI 0x000000c9
470
471 #define REG_A3XX_RBBM_PERFCTR_TP_2_LO 0x000000ca
472
473 #define REG_A3XX_RBBM_PERFCTR_TP_2_HI 0x000000cb
474
475 #define REG_A3XX_RBBM_PERFCTR_TP_3_LO 0x000000cc
476
477 #define REG_A3XX_RBBM_PERFCTR_TP_3_HI 0x000000cd
478
479 #define REG_A3XX_RBBM_PERFCTR_TP_4_LO 0x000000ce
480
481 #define REG_A3XX_RBBM_PERFCTR_TP_4_HI 0x000000cf
482
483 #define REG_A3XX_RBBM_PERFCTR_TP_5_LO 0x000000d0
484
485 #define REG_A3XX_RBBM_PERFCTR_TP_5_HI 0x000000d1
486
487 #define REG_A3XX_RBBM_PERFCTR_SP_0_LO 0x000000d2
488
489 #define REG_A3XX_RBBM_PERFCTR_SP_0_HI 0x000000d3
490
491 #define REG_A3XX_RBBM_PERFCTR_SP_1_LO 0x000000d4
492
493 #define REG_A3XX_RBBM_PERFCTR_SP_1_HI 0x000000d5
494
495 #define REG_A3XX_RBBM_PERFCTR_SP_2_LO 0x000000d6
496
497 #define REG_A3XX_RBBM_PERFCTR_SP_2_HI 0x000000d7
498
499 #define REG_A3XX_RBBM_PERFCTR_SP_3_LO 0x000000d8
500
501 #define REG_A3XX_RBBM_PERFCTR_SP_3_HI 0x000000d9
502
503 #define REG_A3XX_RBBM_PERFCTR_SP_4_LO 0x000000da
504
505 #define REG_A3XX_RBBM_PERFCTR_SP_4_HI 0x000000db
506
507 #define REG_A3XX_RBBM_PERFCTR_SP_5_LO 0x000000dc
508
509 #define REG_A3XX_RBBM_PERFCTR_SP_5_HI 0x000000dd
510
511 #define REG_A3XX_RBBM_PERFCTR_SP_6_LO 0x000000de
512
513 #define REG_A3XX_RBBM_PERFCTR_SP_6_HI 0x000000df
514
515 #define REG_A3XX_RBBM_PERFCTR_SP_7_LO 0x000000e0
516
517 #define REG_A3XX_RBBM_PERFCTR_SP_7_HI 0x000000e1
518
519 #define REG_A3XX_RBBM_PERFCTR_RB_0_LO 0x000000e2
520
521 #define REG_A3XX_RBBM_PERFCTR_RB_0_HI 0x000000e3
522
523 #define REG_A3XX_RBBM_PERFCTR_RB_1_LO 0x000000e4
524
525 #define REG_A3XX_RBBM_PERFCTR_RB_1_HI 0x000000e5
526
527 #define REG_A3XX_RBBM_PERFCTR_PWR_0_LO 0x000000ea
528
529 #define REG_A3XX_RBBM_PERFCTR_PWR_0_HI 0x000000eb
530
531 #define REG_A3XX_RBBM_PERFCTR_PWR_1_LO 0x000000ec
532
533 #define REG_A3XX_RBBM_PERFCTR_PWR_1_HI 0x000000ed
534
535 #define REG_A3XX_RBBM_RBBM_CTL 0x00000100
536
537 #define REG_A3XX_RBBM_DEBUG_BUS_CTL 0x00000111
538
539 #define REG_A3XX_RBBM_DEBUG_BUS_DATA_STATUS 0x00000112
540
541 #define REG_A3XX_CP_PFP_UCODE_ADDR 0x000001c9
542
543 #define REG_A3XX_CP_PFP_UCODE_DATA 0x000001ca
544
545 #define REG_A3XX_CP_ROQ_ADDR 0x000001cc
546
547 #define REG_A3XX_CP_ROQ_DATA 0x000001cd
548
549 #define REG_A3XX_CP_MERCIU_ADDR 0x000001d1
550
551 #define REG_A3XX_CP_MERCIU_DATA 0x000001d2
552
553 #define REG_A3XX_CP_MERCIU_DATA2 0x000001d3
554
555 #define REG_A3XX_CP_MEQ_ADDR 0x000001da
556
557 #define REG_A3XX_CP_MEQ_DATA 0x000001db
558
559 #define REG_A3XX_CP_PERFCOUNTER_SELECT 0x00000445
560
561 #define REG_A3XX_CP_HW_FAULT 0x0000045c
562
563 #define REG_A3XX_CP_PROTECT_CTRL 0x0000045e
564
565 #define REG_A3XX_CP_PROTECT_STATUS 0x0000045f
566
567 static inline uint32_t REG_A3XX_CP_PROTECT(uint32_t i0) { return 0x00000460 + 0x1*i0; }
568
569 static inline uint32_t REG_A3XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000460 + 0x1*i0; }
570
571 #define REG_A3XX_CP_AHB_FAULT 0x0000054d
572
573 #define REG_A3XX_GRAS_CL_CLIP_CNTL 0x00002040
574 #define A3XX_GRAS_CL_CLIP_CNTL_IJ_PERSP_CENTER 0x00001000
575 #define A3XX_GRAS_CL_CLIP_CNTL_CLIP_DISABLE 0x00010000
576 #define A3XX_GRAS_CL_CLIP_CNTL_ZFAR_CLIP_DISABLE 0x00020000
577 #define A3XX_GRAS_CL_CLIP_CNTL_VP_CLIP_CODE_IGNORE 0x00080000
578 #define A3XX_GRAS_CL_CLIP_CNTL_VP_XFORM_DISABLE 0x00100000
579 #define A3XX_GRAS_CL_CLIP_CNTL_PERSP_DIVISION_DISABLE 0x00200000
580 #define A3XX_GRAS_CL_CLIP_CNTL_ZCOORD 0x00800000
581 #define A3XX_GRAS_CL_CLIP_CNTL_WCOORD 0x01000000
582 #define A3XX_GRAS_CL_CLIP_CNTL_ZCLIP_DISABLE 0x02000000
583
584 #define REG_A3XX_GRAS_CL_GB_CLIP_ADJ 0x00002044
585 #define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK 0x000003ff
586 #define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT 0
587 static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ(uint32_t val)
588 {
589 return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK;
590 }
591 #define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK 0x000ffc00
592 #define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT 10
593 static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_VERT(uint32_t val)
594 {
595 return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK;
596 }
597
598 #define REG_A3XX_GRAS_CL_VPORT_XOFFSET 0x00002048
599 #define A3XX_GRAS_CL_VPORT_XOFFSET__MASK 0xffffffff
600 #define A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT 0
601 static inline uint32_t A3XX_GRAS_CL_VPORT_XOFFSET(float val)
602 {
603 return ((fui(val)) << A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_XOFFSET__MASK;
604 }
605
606 #define REG_A3XX_GRAS_CL_VPORT_XSCALE 0x00002049
607 #define A3XX_GRAS_CL_VPORT_XSCALE__MASK 0xffffffff
608 #define A3XX_GRAS_CL_VPORT_XSCALE__SHIFT 0
609 static inline uint32_t A3XX_GRAS_CL_VPORT_XSCALE(float val)
610 {
611 return ((fui(val)) << A3XX_GRAS_CL_VPORT_XSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_XSCALE__MASK;
612 }
613
614 #define REG_A3XX_GRAS_CL_VPORT_YOFFSET 0x0000204a
615 #define A3XX_GRAS_CL_VPORT_YOFFSET__MASK 0xffffffff
616 #define A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT 0
617 static inline uint32_t A3XX_GRAS_CL_VPORT_YOFFSET(float val)
618 {
619 return ((fui(val)) << A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_YOFFSET__MASK;
620 }
621
622 #define REG_A3XX_GRAS_CL_VPORT_YSCALE 0x0000204b
623 #define A3XX_GRAS_CL_VPORT_YSCALE__MASK 0xffffffff
624 #define A3XX_GRAS_CL_VPORT_YSCALE__SHIFT 0
625 static inline uint32_t A3XX_GRAS_CL_VPORT_YSCALE(float val)
626 {
627 return ((fui(val)) << A3XX_GRAS_CL_VPORT_YSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_YSCALE__MASK;
628 }
629
630 #define REG_A3XX_GRAS_CL_VPORT_ZOFFSET 0x0000204c
631 #define A3XX_GRAS_CL_VPORT_ZOFFSET__MASK 0xffffffff
632 #define A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT 0
633 static inline uint32_t A3XX_GRAS_CL_VPORT_ZOFFSET(float val)
634 {
635 return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_ZOFFSET__MASK;
636 }
637
638 #define REG_A3XX_GRAS_CL_VPORT_ZSCALE 0x0000204d
639 #define A3XX_GRAS_CL_VPORT_ZSCALE__MASK 0xffffffff
640 #define A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT 0
641 static inline uint32_t A3XX_GRAS_CL_VPORT_ZSCALE(float val)
642 {
643 return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_ZSCALE__MASK;
644 }
645
646 #define REG_A3XX_GRAS_SU_POINT_MINMAX 0x00002068
647
648 #define REG_A3XX_GRAS_SU_POINT_SIZE 0x00002069
649
650 #define REG_A3XX_GRAS_SU_POLY_OFFSET_SCALE 0x0000206c
651 #define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK 0x00ffffff
652 #define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT 0
653 static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL(float val)
654 {
655 return ((((uint32_t)(val * 40.0))) << A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK;
656 }
657
658 #define REG_A3XX_GRAS_SU_POLY_OFFSET_OFFSET 0x0000206d
659 #define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
660 #define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
661 static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
662 {
663 return ((((uint32_t)(val * 44.0))) << A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
664 }
665
666 #define REG_A3XX_GRAS_SU_MODE_CONTROL 0x00002070
667 #define A3XX_GRAS_SU_MODE_CONTROL_CULL_FRONT 0x00000001
668 #define A3XX_GRAS_SU_MODE_CONTROL_CULL_BACK 0x00000002
669 #define A3XX_GRAS_SU_MODE_CONTROL_FRONT_CW 0x00000004
670 #define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK 0x000007f8
671 #define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT 3
672 static inline uint32_t A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH(float val)
673 {
674 return ((((uint32_t)(val * 4.0))) << A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT) & A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK;
675 }
676 #define A3XX_GRAS_SU_MODE_CONTROL_POLY_OFFSET 0x00000800
677
678 #define REG_A3XX_GRAS_SC_CONTROL 0x00002072
679 #define A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK 0x000000f0
680 #define A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT 4
681 static inline uint32_t A3XX_GRAS_SC_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
682 {
683 return ((val) << A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK;
684 }
685 #define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK 0x00000f00
686 #define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT 8
687 static inline uint32_t A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES(enum a3xx_msaa_samples val)
688 {
689 return ((val) << A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT) & A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK;
690 }
691 #define A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK 0x0000f000
692 #define A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT 12
693 static inline uint32_t A3XX_GRAS_SC_CONTROL_RASTER_MODE(uint32_t val)
694 {
695 return ((val) << A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK;
696 }
697
698 #define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_TL 0x00002074
699 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
700 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff
701 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
702 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
703 {
704 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK;
705 }
706 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000
707 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
708 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
709 {
710 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK;
711 }
712
713 #define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_BR 0x00002075
714 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
715 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff
716 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
717 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
718 {
719 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK;
720 }
721 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000
722 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
723 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
724 {
725 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK;
726 }
727
728 #define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_TL 0x00002079
729 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
730 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
731 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
732 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
733 {
734 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
735 }
736 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
737 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
738 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
739 {
740 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
741 }
742
743 #define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_BR 0x0000207a
744 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
745 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
746 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
747 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
748 {
749 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
750 }
751 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
752 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
753 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
754 {
755 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
756 }
757
758 #define REG_A3XX_RB_MODE_CONTROL 0x000020c0
759 #define A3XX_RB_MODE_CONTROL_GMEM_BYPASS 0x00000080
760 #define A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK 0x00000700
761 #define A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT 8
762 static inline uint32_t A3XX_RB_MODE_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
763 {
764 return ((val) << A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT) & A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK;
765 }
766 #define A3XX_RB_MODE_CONTROL_MARB_CACHE_SPLIT_MODE 0x00008000
767 #define A3XX_RB_MODE_CONTROL_PACKER_TIMER_ENABLE 0x00010000
768
769 #define REG_A3XX_RB_RENDER_CONTROL 0x000020c1
770 #define A3XX_RB_RENDER_CONTROL_FACENESS 0x00000008
771 #define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK 0x00000ff0
772 #define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT 4
773 static inline uint32_t A3XX_RB_RENDER_CONTROL_BIN_WIDTH(uint32_t val)
774 {
775 return ((val >> 5) << A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT) & A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK;
776 }
777 #define A3XX_RB_RENDER_CONTROL_DISABLE_COLOR_PIPE 0x00001000
778 #define A3XX_RB_RENDER_CONTROL_ENABLE_GMEM 0x00002000
779 #define A3XX_RB_RENDER_CONTROL_XCOORD 0x00004000
780 #define A3XX_RB_RENDER_CONTROL_YCOORD 0x00008000
781 #define A3XX_RB_RENDER_CONTROL_ZCOORD 0x00010000
782 #define A3XX_RB_RENDER_CONTROL_WCOORD 0x00020000
783 #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST 0x00400000
784 #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK 0x07000000
785 #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT 24
786 static inline uint32_t A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
787 {
788 return ((val) << A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK;
789 }
790
791 #define REG_A3XX_RB_MSAA_CONTROL 0x000020c2
792 #define A3XX_RB_MSAA_CONTROL_DISABLE 0x00000400
793 #define A3XX_RB_MSAA_CONTROL_SAMPLES__MASK 0x0000f000
794 #define A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT 12
795 static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLES(enum a3xx_msaa_samples val)
796 {
797 return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLES__MASK;
798 }
799 #define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK 0xffff0000
800 #define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT 16
801 static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLE_MASK(uint32_t val)
802 {
803 return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK;
804 }
805
806 #define REG_A3XX_RB_ALPHA_REF 0x000020c3
807 #define A3XX_RB_ALPHA_REF_UINT__MASK 0x0000ff00
808 #define A3XX_RB_ALPHA_REF_UINT__SHIFT 8
809 static inline uint32_t A3XX_RB_ALPHA_REF_UINT(uint32_t val)
810 {
811 return ((val) << A3XX_RB_ALPHA_REF_UINT__SHIFT) & A3XX_RB_ALPHA_REF_UINT__MASK;
812 }
813 #define A3XX_RB_ALPHA_REF_FLOAT__MASK 0xffff0000
814 #define A3XX_RB_ALPHA_REF_FLOAT__SHIFT 16
815 static inline uint32_t A3XX_RB_ALPHA_REF_FLOAT(float val)
816 {
817 return ((util_float_to_half(val)) << A3XX_RB_ALPHA_REF_FLOAT__SHIFT) & A3XX_RB_ALPHA_REF_FLOAT__MASK;
818 }
819
820 static inline uint32_t REG_A3XX_RB_MRT(uint32_t i0) { return 0x000020c4 + 0x4*i0; }
821
822 static inline uint32_t REG_A3XX_RB_MRT_CONTROL(uint32_t i0) { return 0x000020c4 + 0x4*i0; }
823 #define A3XX_RB_MRT_CONTROL_READ_DEST_ENABLE 0x00000008
824 #define A3XX_RB_MRT_CONTROL_BLEND 0x00000010
825 #define A3XX_RB_MRT_CONTROL_BLEND2 0x00000020
826 #define A3XX_RB_MRT_CONTROL_ROP_CODE__MASK 0x00000f00
827 #define A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT 8
828 static inline uint32_t A3XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
829 {
830 return ((val) << A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A3XX_RB_MRT_CONTROL_ROP_CODE__MASK;
831 }
832 #define A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK 0x00003000
833 #define A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT 12
834 static inline uint32_t A3XX_RB_MRT_CONTROL_DITHER_MODE(enum adreno_rb_dither_mode val)
835 {
836 return ((val) << A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT) & A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK;
837 }
838 #define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x0f000000
839 #define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 24
840 static inline uint32_t A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
841 {
842 return ((val) << A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
843 }
844
845 static inline uint32_t REG_A3XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x000020c5 + 0x4*i0; }
846 #define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x0000003f
847 #define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
848 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a3xx_color_fmt val)
849 {
850 return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
851 }
852 #define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x000000c0
853 #define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 6
854 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a3xx_tile_mode val)
855 {
856 return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
857 }
858 #define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00000c00
859 #define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 10
860 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
861 {
862 return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
863 }
864 #define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK 0xfffe0000
865 #define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT 17
866 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH(uint32_t val)
867 {
868 return ((val >> 5) << A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK;
869 }
870
871 static inline uint32_t REG_A3XX_RB_MRT_BUF_BASE(uint32_t i0) { return 0x000020c6 + 0x4*i0; }
872 #define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK 0xfffffff0
873 #define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT 4
874 static inline uint32_t A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE(uint32_t val)
875 {
876 return ((val >> 5) << A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT) & A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK;
877 }
878
879 static inline uint32_t REG_A3XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x000020c7 + 0x4*i0; }
880 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
881 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
882 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
883 {
884 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
885 }
886 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
887 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
888 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum adreno_rb_blend_opcode val)
889 {
890 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
891 }
892 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
893 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
894 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
895 {
896 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
897 }
898 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
899 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
900 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
901 {
902 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
903 }
904 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
905 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
906 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum adreno_rb_blend_opcode val)
907 {
908 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
909 }
910 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
911 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
912 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
913 {
914 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
915 }
916 #define A3XX_RB_MRT_BLEND_CONTROL_CLAMP_ENABLE 0x20000000
917
918 #define REG_A3XX_RB_BLEND_RED 0x000020e4
919 #define A3XX_RB_BLEND_RED_UINT__MASK 0x000000ff
920 #define A3XX_RB_BLEND_RED_UINT__SHIFT 0
921 static inline uint32_t A3XX_RB_BLEND_RED_UINT(uint32_t val)
922 {
923 return ((val) << A3XX_RB_BLEND_RED_UINT__SHIFT) & A3XX_RB_BLEND_RED_UINT__MASK;
924 }
925 #define A3XX_RB_BLEND_RED_FLOAT__MASK 0xffff0000
926 #define A3XX_RB_BLEND_RED_FLOAT__SHIFT 16
927 static inline uint32_t A3XX_RB_BLEND_RED_FLOAT(float val)
928 {
929 return ((util_float_to_half(val)) << A3XX_RB_BLEND_RED_FLOAT__SHIFT) & A3XX_RB_BLEND_RED_FLOAT__MASK;
930 }
931
932 #define REG_A3XX_RB_BLEND_GREEN 0x000020e5
933 #define A3XX_RB_BLEND_GREEN_UINT__MASK 0x000000ff
934 #define A3XX_RB_BLEND_GREEN_UINT__SHIFT 0
935 static inline uint32_t A3XX_RB_BLEND_GREEN_UINT(uint32_t val)
936 {
937 return ((val) << A3XX_RB_BLEND_GREEN_UINT__SHIFT) & A3XX_RB_BLEND_GREEN_UINT__MASK;
938 }
939 #define A3XX_RB_BLEND_GREEN_FLOAT__MASK 0xffff0000
940 #define A3XX_RB_BLEND_GREEN_FLOAT__SHIFT 16
941 static inline uint32_t A3XX_RB_BLEND_GREEN_FLOAT(float val)
942 {
943 return ((util_float_to_half(val)) << A3XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A3XX_RB_BLEND_GREEN_FLOAT__MASK;
944 }
945
946 #define REG_A3XX_RB_BLEND_BLUE 0x000020e6
947 #define A3XX_RB_BLEND_BLUE_UINT__MASK 0x000000ff
948 #define A3XX_RB_BLEND_BLUE_UINT__SHIFT 0
949 static inline uint32_t A3XX_RB_BLEND_BLUE_UINT(uint32_t val)
950 {
951 return ((val) << A3XX_RB_BLEND_BLUE_UINT__SHIFT) & A3XX_RB_BLEND_BLUE_UINT__MASK;
952 }
953 #define A3XX_RB_BLEND_BLUE_FLOAT__MASK 0xffff0000
954 #define A3XX_RB_BLEND_BLUE_FLOAT__SHIFT 16
955 static inline uint32_t A3XX_RB_BLEND_BLUE_FLOAT(float val)
956 {
957 return ((util_float_to_half(val)) << A3XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A3XX_RB_BLEND_BLUE_FLOAT__MASK;
958 }
959
960 #define REG_A3XX_RB_BLEND_ALPHA 0x000020e7
961 #define A3XX_RB_BLEND_ALPHA_UINT__MASK 0x000000ff
962 #define A3XX_RB_BLEND_ALPHA_UINT__SHIFT 0
963 static inline uint32_t A3XX_RB_BLEND_ALPHA_UINT(uint32_t val)
964 {
965 return ((val) << A3XX_RB_BLEND_ALPHA_UINT__SHIFT) & A3XX_RB_BLEND_ALPHA_UINT__MASK;
966 }
967 #define A3XX_RB_BLEND_ALPHA_FLOAT__MASK 0xffff0000
968 #define A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT 16
969 static inline uint32_t A3XX_RB_BLEND_ALPHA_FLOAT(float val)
970 {
971 return ((util_float_to_half(val)) << A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A3XX_RB_BLEND_ALPHA_FLOAT__MASK;
972 }
973
974 #define REG_A3XX_RB_CLEAR_COLOR_DW0 0x000020e8
975
976 #define REG_A3XX_RB_CLEAR_COLOR_DW1 0x000020e9
977
978 #define REG_A3XX_RB_CLEAR_COLOR_DW2 0x000020ea
979
980 #define REG_A3XX_RB_CLEAR_COLOR_DW3 0x000020eb
981
982 #define REG_A3XX_RB_COPY_CONTROL 0x000020ec
983 #define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK 0x00000003
984 #define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT 0
985 static inline uint32_t A3XX_RB_COPY_CONTROL_MSAA_RESOLVE(enum a3xx_msaa_samples val)
986 {
987 return ((val) << A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT) & A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK;
988 }
989 #define A3XX_RB_COPY_CONTROL_MODE__MASK 0x00000070
990 #define A3XX_RB_COPY_CONTROL_MODE__SHIFT 4
991 static inline uint32_t A3XX_RB_COPY_CONTROL_MODE(enum adreno_rb_copy_control_mode val)
992 {
993 return ((val) << A3XX_RB_COPY_CONTROL_MODE__SHIFT) & A3XX_RB_COPY_CONTROL_MODE__MASK;
994 }
995 #define A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK 0xffffc000
996 #define A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT 14
997 static inline uint32_t A3XX_RB_COPY_CONTROL_GMEM_BASE(uint32_t val)
998 {
999 return ((val >> 14) << A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT) & A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK;
1000 }
1001
1002 #define REG_A3XX_RB_COPY_DEST_BASE 0x000020ed
1003 #define A3XX_RB_COPY_DEST_BASE_BASE__MASK 0xfffffff0
1004 #define A3XX_RB_COPY_DEST_BASE_BASE__SHIFT 4
1005 static inline uint32_t A3XX_RB_COPY_DEST_BASE_BASE(uint32_t val)
1006 {
1007 return ((val >> 5) << A3XX_RB_COPY_DEST_BASE_BASE__SHIFT) & A3XX_RB_COPY_DEST_BASE_BASE__MASK;
1008 }
1009
1010 #define REG_A3XX_RB_COPY_DEST_PITCH 0x000020ee
1011 #define A3XX_RB_COPY_DEST_PITCH_PITCH__MASK 0xffffffff
1012 #define A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT 0
1013 static inline uint32_t A3XX_RB_COPY_DEST_PITCH_PITCH(uint32_t val)
1014 {
1015 return ((val >> 5) << A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT) & A3XX_RB_COPY_DEST_PITCH_PITCH__MASK;
1016 }
1017
1018 #define REG_A3XX_RB_COPY_DEST_INFO 0x000020ef
1019 #define A3XX_RB_COPY_DEST_INFO_TILE__MASK 0x00000003
1020 #define A3XX_RB_COPY_DEST_INFO_TILE__SHIFT 0
1021 static inline uint32_t A3XX_RB_COPY_DEST_INFO_TILE(enum a3xx_tile_mode val)
1022 {
1023 return ((val) << A3XX_RB_COPY_DEST_INFO_TILE__SHIFT) & A3XX_RB_COPY_DEST_INFO_TILE__MASK;
1024 }
1025 #define A3XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000fc
1026 #define A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 2
1027 static inline uint32_t A3XX_RB_COPY_DEST_INFO_FORMAT(enum a3xx_color_fmt val)
1028 {
1029 return ((val) << A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A3XX_RB_COPY_DEST_INFO_FORMAT__MASK;
1030 }
1031 #define A3XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300
1032 #define A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8
1033 static inline uint32_t A3XX_RB_COPY_DEST_INFO_SWAP(enum a3xx_color_swap val)
1034 {
1035 return ((val) << A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A3XX_RB_COPY_DEST_INFO_SWAP__MASK;
1036 }
1037 #define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK 0x0003c000
1038 #define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT 14
1039 static inline uint32_t A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE(uint32_t val)
1040 {
1041 return ((val) << A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT) & A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK;
1042 }
1043 #define A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK 0x001c0000
1044 #define A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT 18
1045 static inline uint32_t A3XX_RB_COPY_DEST_INFO_ENDIAN(enum adreno_rb_surface_endian val)
1046 {
1047 return ((val) << A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT) & A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK;
1048 }
1049
1050 #define REG_A3XX_RB_DEPTH_CONTROL 0x00002100
1051 #define A3XX_RB_DEPTH_CONTROL_FRAG_WRITES_Z 0x00000001
1052 #define A3XX_RB_DEPTH_CONTROL_Z_ENABLE 0x00000002
1053 #define A3XX_RB_DEPTH_CONTROL_Z_WRITE_ENABLE 0x00000004
1054 #define A3XX_RB_DEPTH_CONTROL_EARLY_Z_DISABLE 0x00000008
1055 #define A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK 0x00000070
1056 #define A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT 4
1057 static inline uint32_t A3XX_RB_DEPTH_CONTROL_ZFUNC(enum adreno_compare_func val)
1058 {
1059 return ((val) << A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT) & A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK;
1060 }
1061 #define A3XX_RB_DEPTH_CONTROL_BF_ENABLE 0x00000080
1062 #define A3XX_RB_DEPTH_CONTROL_Z_TEST_ENABLE 0x80000000
1063
1064 #define REG_A3XX_RB_DEPTH_CLEAR 0x00002101
1065
1066 #define REG_A3XX_RB_DEPTH_INFO 0x00002102
1067 #define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000001
1068 #define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0
1069 static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum adreno_rb_depth_format val)
1070 {
1071 return ((val) << A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
1072 }
1073 #define A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff800
1074 #define A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 11
1075 static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
1076 {
1077 return ((val >> 10) << A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
1078 }
1079
1080 #define REG_A3XX_RB_DEPTH_PITCH 0x00002103
1081 #define A3XX_RB_DEPTH_PITCH__MASK 0xffffffff
1082 #define A3XX_RB_DEPTH_PITCH__SHIFT 0
1083 static inline uint32_t A3XX_RB_DEPTH_PITCH(uint32_t val)
1084 {
1085 return ((val >> 3) << A3XX_RB_DEPTH_PITCH__SHIFT) & A3XX_RB_DEPTH_PITCH__MASK;
1086 }
1087
1088 #define REG_A3XX_RB_STENCIL_CONTROL 0x00002104
1089 #define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
1090 #define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
1091 #define A3XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
1092 #define A3XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
1093 #define A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
1094 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
1095 {
1096 return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC__MASK;
1097 }
1098 #define A3XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
1099 #define A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
1100 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
1101 {
1102 return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL__MASK;
1103 }
1104 #define A3XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
1105 #define A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
1106 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
1107 {
1108 return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS__MASK;
1109 }
1110 #define A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
1111 #define A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
1112 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
1113 {
1114 return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
1115 }
1116 #define A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
1117 #define A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
1118 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
1119 {
1120 return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
1121 }
1122 #define A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
1123 #define A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
1124 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
1125 {
1126 return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
1127 }
1128 #define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
1129 #define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
1130 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
1131 {
1132 return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
1133 }
1134 #define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
1135 #define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
1136 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
1137 {
1138 return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
1139 }
1140
1141 #define REG_A3XX_RB_STENCIL_CLEAR 0x00002105
1142
1143 #define REG_A3XX_RB_STENCIL_BUF_INFO 0x00002106
1144
1145 #define REG_A3XX_RB_STENCIL_BUF_PITCH 0x00002107
1146
1147 #define REG_A3XX_RB_STENCILREFMASK 0x00002108
1148 #define A3XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
1149 #define A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
1150 static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
1151 {
1152 return ((val) << A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILREF__MASK;
1153 }
1154 #define A3XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
1155 #define A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
1156 static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
1157 {
1158 return ((val) << A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILMASK__MASK;
1159 }
1160 #define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
1161 #define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
1162 static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
1163 {
1164 return ((val) << A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
1165 }
1166
1167 #define REG_A3XX_RB_STENCILREFMASK_BF 0x00002109
1168 #define A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff
1169 #define A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0
1170 static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
1171 {
1172 return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
1173 }
1174 #define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00
1175 #define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8
1176 static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
1177 {
1178 return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
1179 }
1180 #define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000
1181 #define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16
1182 static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
1183 {
1184 return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
1185 }
1186
1187 #define REG_A3XX_RB_LRZ_VSC_CONTROL 0x0000210c
1188 #define A3XX_RB_LRZ_VSC_CONTROL_BINNING_ENABLE 0x00000002
1189
1190 #define REG_A3XX_RB_WINDOW_OFFSET 0x0000210e
1191 #define A3XX_RB_WINDOW_OFFSET_X__MASK 0x0000ffff
1192 #define A3XX_RB_WINDOW_OFFSET_X__SHIFT 0
1193 static inline uint32_t A3XX_RB_WINDOW_OFFSET_X(uint32_t val)
1194 {
1195 return ((val) << A3XX_RB_WINDOW_OFFSET_X__SHIFT) & A3XX_RB_WINDOW_OFFSET_X__MASK;
1196 }
1197 #define A3XX_RB_WINDOW_OFFSET_Y__MASK 0xffff0000
1198 #define A3XX_RB_WINDOW_OFFSET_Y__SHIFT 16
1199 static inline uint32_t A3XX_RB_WINDOW_OFFSET_Y(uint32_t val)
1200 {
1201 return ((val) << A3XX_RB_WINDOW_OFFSET_Y__SHIFT) & A3XX_RB_WINDOW_OFFSET_Y__MASK;
1202 }
1203
1204 #define REG_A3XX_RB_SAMPLE_COUNT_CONTROL 0x00002110
1205
1206 #define REG_A3XX_RB_SAMPLE_COUNT_ADDR 0x00002111
1207
1208 #define REG_A3XX_RB_Z_CLAMP_MIN 0x00002114
1209
1210 #define REG_A3XX_RB_Z_CLAMP_MAX 0x00002115
1211
1212 #define REG_A3XX_VGT_BIN_BASE 0x000021e1
1213
1214 #define REG_A3XX_VGT_BIN_SIZE 0x000021e2
1215
1216 #define REG_A3XX_PC_VSTREAM_CONTROL 0x000021e4
1217 #define A3XX_PC_VSTREAM_CONTROL_SIZE__MASK 0x003f0000
1218 #define A3XX_PC_VSTREAM_CONTROL_SIZE__SHIFT 16
1219 static inline uint32_t A3XX_PC_VSTREAM_CONTROL_SIZE(uint32_t val)
1220 {
1221 return ((val) << A3XX_PC_VSTREAM_CONTROL_SIZE__SHIFT) & A3XX_PC_VSTREAM_CONTROL_SIZE__MASK;
1222 }
1223 #define A3XX_PC_VSTREAM_CONTROL_N__MASK 0x07c00000
1224 #define A3XX_PC_VSTREAM_CONTROL_N__SHIFT 22
1225 static inline uint32_t A3XX_PC_VSTREAM_CONTROL_N(uint32_t val)
1226 {
1227 return ((val) << A3XX_PC_VSTREAM_CONTROL_N__SHIFT) & A3XX_PC_VSTREAM_CONTROL_N__MASK;
1228 }
1229
1230 #define REG_A3XX_PC_VERTEX_REUSE_BLOCK_CNTL 0x000021ea
1231
1232 #define REG_A3XX_PC_PRIM_VTX_CNTL 0x000021ec
1233 #define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK 0x0000001f
1234 #define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT 0
1235 static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC(uint32_t val)
1236 {
1237 return ((val) << A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK;
1238 }
1239 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK 0x000000e0
1240 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT 5
1241 static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
1242 {
1243 return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK;
1244 }
1245 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK 0x00000700
1246 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT 8
1247 static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
1248 {
1249 return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK;
1250 }
1251 #define A3XX_PC_PRIM_VTX_CNTL_PROVOKING_VTX_LAST 0x02000000
1252
1253 #define REG_A3XX_PC_RESTART_INDEX 0x000021ed
1254
1255 #define REG_A3XX_HLSQ_CONTROL_0_REG 0x00002200
1256 #define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK 0x00000010
1257 #define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT 4
1258 static inline uint32_t A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)
1259 {
1260 return ((val) << A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK;
1261 }
1262 #define A3XX_HLSQ_CONTROL_0_REG_FSSUPERTHREADENABLE 0x00000040
1263 #define A3XX_HLSQ_CONTROL_0_REG_SPSHADERRESTART 0x00000200
1264 #define A3XX_HLSQ_CONTROL_0_REG_RESERVED2 0x00000400
1265 #define A3XX_HLSQ_CONTROL_0_REG_CHUNKDISABLE 0x04000000
1266 #define A3XX_HLSQ_CONTROL_0_REG_CONSTSWITCHMODE 0x08000000
1267 #define A3XX_HLSQ_CONTROL_0_REG_LAZYUPDATEDISABLE 0x10000000
1268 #define A3XX_HLSQ_CONTROL_0_REG_SPCONSTFULLUPDATE 0x20000000
1269 #define A3XX_HLSQ_CONTROL_0_REG_TPFULLUPDATE 0x40000000
1270 #define A3XX_HLSQ_CONTROL_0_REG_SINGLECONTEXT 0x80000000
1271
1272 #define REG_A3XX_HLSQ_CONTROL_1_REG 0x00002201
1273 #define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK 0x00000040
1274 #define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT 6
1275 static inline uint32_t A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE(enum a3xx_threadsize val)
1276 {
1277 return ((val) << A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK;
1278 }
1279 #define A3XX_HLSQ_CONTROL_1_REG_VSSUPERTHREADENABLE 0x00000100
1280 #define A3XX_HLSQ_CONTROL_1_REG_RESERVED1 0x00000200
1281 #define A3XX_HLSQ_CONTROL_1_REG_ZWCOORD 0x02000000
1282
1283 #define REG_A3XX_HLSQ_CONTROL_2_REG 0x00002202
1284 #define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK 0xfc000000
1285 #define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT 26
1286 static inline uint32_t A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD(uint32_t val)
1287 {
1288 return ((val) << A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT) & A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK;
1289 }
1290
1291 #define REG_A3XX_HLSQ_CONTROL_3_REG 0x00002203
1292 #define A3XX_HLSQ_CONTROL_3_REG_REGID__MASK 0x000000ff
1293 #define A3XX_HLSQ_CONTROL_3_REG_REGID__SHIFT 0
1294 static inline uint32_t A3XX_HLSQ_CONTROL_3_REG_REGID(uint32_t val)
1295 {
1296 return ((val) << A3XX_HLSQ_CONTROL_3_REG_REGID__SHIFT) & A3XX_HLSQ_CONTROL_3_REG_REGID__MASK;
1297 }
1298
1299 #define REG_A3XX_HLSQ_VS_CONTROL_REG 0x00002204
1300 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK 0x00000fff
1301 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1302 static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1303 {
1304 return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK;
1305 }
1306 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK 0x00fff000
1307 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT 12
1308 static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)
1309 {
1310 return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK;
1311 }
1312 #define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1313 #define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1314 static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1315 {
1316 return ((val) << A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK;
1317 }
1318
1319 #define REG_A3XX_HLSQ_FS_CONTROL_REG 0x00002205
1320 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK 0x00000fff
1321 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1322 static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1323 {
1324 return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK;
1325 }
1326 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK 0x00fff000
1327 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT 12
1328 static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)
1329 {
1330 return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK;
1331 }
1332 #define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1333 #define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1334 static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1335 {
1336 return ((val) << A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK;
1337 }
1338
1339 #define REG_A3XX_HLSQ_CONST_VSPRESV_RANGE_REG 0x00002206
1340 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK 0x0000ffff
1341 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT 0
1342 static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY(uint32_t val)
1343 {
1344 return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK;
1345 }
1346 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK 0xffff0000
1347 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT 16
1348 static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
1349 {
1350 return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK;
1351 }
1352
1353 #define REG_A3XX_HLSQ_CONST_FSPRESV_RANGE_REG 0x00002207
1354 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK 0x0000ffff
1355 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT 0
1356 static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY(uint32_t val)
1357 {
1358 return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK;
1359 }
1360 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK 0xffff0000
1361 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT 16
1362 static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
1363 {
1364 return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK;
1365 }
1366
1367 #define REG_A3XX_HLSQ_CL_NDRANGE_0_REG 0x0000220a
1368
1369 #define REG_A3XX_HLSQ_CL_NDRANGE_1_REG 0x0000220b
1370
1371 #define REG_A3XX_HLSQ_CL_NDRANGE_2_REG 0x0000220c
1372
1373 #define REG_A3XX_HLSQ_CL_CONTROL_0_REG 0x00002211
1374
1375 #define REG_A3XX_HLSQ_CL_CONTROL_1_REG 0x00002212
1376
1377 #define REG_A3XX_HLSQ_CL_KERNEL_CONST_REG 0x00002214
1378
1379 #define REG_A3XX_HLSQ_CL_KERNEL_GROUP_X_REG 0x00002215
1380
1381 #define REG_A3XX_HLSQ_CL_KERNEL_GROUP_Y_REG 0x00002216
1382
1383 #define REG_A3XX_HLSQ_CL_KERNEL_GROUP_Z_REG 0x00002217
1384
1385 #define REG_A3XX_HLSQ_CL_WG_OFFSET_REG 0x0000221a
1386
1387 #define REG_A3XX_VFD_CONTROL_0 0x00002240
1388 #define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK 0x0003ffff
1389 #define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT 0
1390 static inline uint32_t A3XX_VFD_CONTROL_0_TOTALATTRTOVS(uint32_t val)
1391 {
1392 return ((val) << A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT) & A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK;
1393 }
1394 #define A3XX_VFD_CONTROL_0_PACKETSIZE__MASK 0x003c0000
1395 #define A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT 18
1396 static inline uint32_t A3XX_VFD_CONTROL_0_PACKETSIZE(uint32_t val)
1397 {
1398 return ((val) << A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT) & A3XX_VFD_CONTROL_0_PACKETSIZE__MASK;
1399 }
1400 #define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK 0x07c00000
1401 #define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT 22
1402 static inline uint32_t A3XX_VFD_CONTROL_0_STRMDECINSTRCNT(uint32_t val)
1403 {
1404 return ((val) << A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK;
1405 }
1406 #define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK 0xf8000000
1407 #define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT 27
1408 static inline uint32_t A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT(uint32_t val)
1409 {
1410 return ((val) << A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK;
1411 }
1412
1413 #define REG_A3XX_VFD_CONTROL_1 0x00002241
1414 #define A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK 0x0000ffff
1415 #define A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT 0
1416 static inline uint32_t A3XX_VFD_CONTROL_1_MAXSTORAGE(uint32_t val)
1417 {
1418 return ((val) << A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT) & A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK;
1419 }
1420 #define A3XX_VFD_CONTROL_1_REGID4VTX__MASK 0x00ff0000
1421 #define A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT 16
1422 static inline uint32_t A3XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
1423 {
1424 return ((val) << A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A3XX_VFD_CONTROL_1_REGID4VTX__MASK;
1425 }
1426 #define A3XX_VFD_CONTROL_1_REGID4INST__MASK 0xff000000
1427 #define A3XX_VFD_CONTROL_1_REGID4INST__SHIFT 24
1428 static inline uint32_t A3XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
1429 {
1430 return ((val) << A3XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A3XX_VFD_CONTROL_1_REGID4INST__MASK;
1431 }
1432
1433 #define REG_A3XX_VFD_INDEX_MIN 0x00002242
1434
1435 #define REG_A3XX_VFD_INDEX_MAX 0x00002243
1436
1437 #define REG_A3XX_VFD_INSTANCEID_OFFSET 0x00002244
1438
1439 #define REG_A3XX_VFD_INDEX_OFFSET 0x00002245
1440
1441 static inline uint32_t REG_A3XX_VFD_FETCH(uint32_t i0) { return 0x00002246 + 0x2*i0; }
1442
1443 static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_0(uint32_t i0) { return 0x00002246 + 0x2*i0; }
1444 #define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK 0x0000007f
1445 #define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT 0
1446 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_FETCHSIZE(uint32_t val)
1447 {
1448 return ((val) << A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK;
1449 }
1450 #define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK 0x0001ff80
1451 #define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT 7
1452 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE(uint32_t val)
1453 {
1454 return ((val) << A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK;
1455 }
1456 #define A3XX_VFD_FETCH_INSTR_0_SWITCHNEXT 0x00020000
1457 #define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK 0x00fc0000
1458 #define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT 18
1459 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_INDEXCODE(uint32_t val)
1460 {
1461 return ((val) << A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK;
1462 }
1463 #define A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK 0xff000000
1464 #define A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT 24
1465 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_STEPRATE(uint32_t val)
1466 {
1467 return ((val) << A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK;
1468 }
1469
1470 static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_1(uint32_t i0) { return 0x00002247 + 0x2*i0; }
1471
1472 static inline uint32_t REG_A3XX_VFD_DECODE(uint32_t i0) { return 0x00002266 + 0x1*i0; }
1473
1474 static inline uint32_t REG_A3XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x00002266 + 0x1*i0; }
1475 #define A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK 0x0000000f
1476 #define A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT 0
1477 static inline uint32_t A3XX_VFD_DECODE_INSTR_WRITEMASK(uint32_t val)
1478 {
1479 return ((val) << A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT) & A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK;
1480 }
1481 #define A3XX_VFD_DECODE_INSTR_CONSTFILL 0x00000010
1482 #define A3XX_VFD_DECODE_INSTR_FORMAT__MASK 0x00000fc0
1483 #define A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT 6
1484 static inline uint32_t A3XX_VFD_DECODE_INSTR_FORMAT(enum a3xx_vtx_fmt val)
1485 {
1486 return ((val) << A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A3XX_VFD_DECODE_INSTR_FORMAT__MASK;
1487 }
1488 #define A3XX_VFD_DECODE_INSTR_REGID__MASK 0x000ff000
1489 #define A3XX_VFD_DECODE_INSTR_REGID__SHIFT 12
1490 static inline uint32_t A3XX_VFD_DECODE_INSTR_REGID(uint32_t val)
1491 {
1492 return ((val) << A3XX_VFD_DECODE_INSTR_REGID__SHIFT) & A3XX_VFD_DECODE_INSTR_REGID__MASK;
1493 }
1494 #define A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK 0x1f000000
1495 #define A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT 24
1496 static inline uint32_t A3XX_VFD_DECODE_INSTR_SHIFTCNT(uint32_t val)
1497 {
1498 return ((val) << A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT) & A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK;
1499 }
1500 #define A3XX_VFD_DECODE_INSTR_LASTCOMPVALID 0x20000000
1501 #define A3XX_VFD_DECODE_INSTR_SWITCHNEXT 0x40000000
1502
1503 #define REG_A3XX_VFD_VS_THREADING_THRESHOLD 0x0000227e
1504 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK 0x0000000f
1505 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT 0
1506 static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD(uint32_t val)
1507 {
1508 return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK;
1509 }
1510 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK 0x0000ff00
1511 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT 8
1512 static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT(uint32_t val)
1513 {
1514 return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK;
1515 }
1516
1517 #define REG_A3XX_VPC_ATTR 0x00002280
1518 #define A3XX_VPC_ATTR_TOTALATTR__MASK 0x00000fff
1519 #define A3XX_VPC_ATTR_TOTALATTR__SHIFT 0
1520 static inline uint32_t A3XX_VPC_ATTR_TOTALATTR(uint32_t val)
1521 {
1522 return ((val) << A3XX_VPC_ATTR_TOTALATTR__SHIFT) & A3XX_VPC_ATTR_TOTALATTR__MASK;
1523 }
1524 #define A3XX_VPC_ATTR_THRDASSIGN__MASK 0x0ffff000
1525 #define A3XX_VPC_ATTR_THRDASSIGN__SHIFT 12
1526 static inline uint32_t A3XX_VPC_ATTR_THRDASSIGN(uint32_t val)
1527 {
1528 return ((val) << A3XX_VPC_ATTR_THRDASSIGN__SHIFT) & A3XX_VPC_ATTR_THRDASSIGN__MASK;
1529 }
1530 #define A3XX_VPC_ATTR_LMSIZE__MASK 0xf0000000
1531 #define A3XX_VPC_ATTR_LMSIZE__SHIFT 28
1532 static inline uint32_t A3XX_VPC_ATTR_LMSIZE(uint32_t val)
1533 {
1534 return ((val) << A3XX_VPC_ATTR_LMSIZE__SHIFT) & A3XX_VPC_ATTR_LMSIZE__MASK;
1535 }
1536
1537 #define REG_A3XX_VPC_PACK 0x00002281
1538 #define A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK 0x0000ff00
1539 #define A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT 8
1540 static inline uint32_t A3XX_VPC_PACK_NUMFPNONPOSVAR(uint32_t val)
1541 {
1542 return ((val) << A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT) & A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK;
1543 }
1544 #define A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK 0x00ff0000
1545 #define A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT 16
1546 static inline uint32_t A3XX_VPC_PACK_NUMNONPOSVSVAR(uint32_t val)
1547 {
1548 return ((val) << A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT) & A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK;
1549 }
1550
1551 static inline uint32_t REG_A3XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00002282 + 0x1*i0; }
1552
1553 static inline uint32_t REG_A3XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00002282 + 0x1*i0; }
1554
1555 static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x00002286 + 0x1*i0; }
1556
1557 static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x00002286 + 0x1*i0; }
1558
1559 #define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_0 0x0000228a
1560
1561 #define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_1 0x0000228b
1562
1563 #define REG_A3XX_SP_SP_CTRL_REG 0x000022c0
1564 #define A3XX_SP_SP_CTRL_REG_RESOLVE 0x00010000
1565 #define A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK 0x00040000
1566 #define A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT 18
1567 static inline uint32_t A3XX_SP_SP_CTRL_REG_CONSTMODE(uint32_t val)
1568 {
1569 return ((val) << A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK;
1570 }
1571 #define A3XX_SP_SP_CTRL_REG_BINNING 0x00080000
1572 #define A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK 0x00300000
1573 #define A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT 20
1574 static inline uint32_t A3XX_SP_SP_CTRL_REG_SLEEPMODE(uint32_t val)
1575 {
1576 return ((val) << A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK;
1577 }
1578 #define A3XX_SP_SP_CTRL_REG_L0MODE__MASK 0x00c00000
1579 #define A3XX_SP_SP_CTRL_REG_L0MODE__SHIFT 22
1580 static inline uint32_t A3XX_SP_SP_CTRL_REG_L0MODE(uint32_t val)
1581 {
1582 return ((val) << A3XX_SP_SP_CTRL_REG_L0MODE__SHIFT) & A3XX_SP_SP_CTRL_REG_L0MODE__MASK;
1583 }
1584
1585 #define REG_A3XX_SP_VS_CTRL_REG0 0x000022c4
1586 #define A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK 0x00000001
1587 #define A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT 0
1588 static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
1589 {
1590 return ((val) << A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK;
1591 }
1592 #define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK 0x00000002
1593 #define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT 1
1594 static inline uint32_t A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)
1595 {
1596 return ((val) << A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK;
1597 }
1598 #define A3XX_SP_VS_CTRL_REG0_CACHEINVALID 0x00000004
1599 #define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
1600 #define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
1601 static inline uint32_t A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
1602 {
1603 return ((val) << A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
1604 }
1605 #define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
1606 #define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
1607 static inline uint32_t A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
1608 {
1609 return ((val) << A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
1610 }
1611 #define A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
1612 #define A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
1613 static inline uint32_t A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
1614 {
1615 return ((val) << A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK;
1616 }
1617 #define A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK 0x00100000
1618 #define A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT 20
1619 static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
1620 {
1621 return ((val) << A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
1622 }
1623 #define A3XX_SP_VS_CTRL_REG0_SUPERTHREADMODE 0x00200000
1624 #define A3XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x00400000
1625 #define A3XX_SP_VS_CTRL_REG0_LENGTH__MASK 0xff000000
1626 #define A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT 24
1627 static inline uint32_t A3XX_SP_VS_CTRL_REG0_LENGTH(uint32_t val)
1628 {
1629 return ((val) << A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG0_LENGTH__MASK;
1630 }
1631
1632 #define REG_A3XX_SP_VS_CTRL_REG1 0x000022c5
1633 #define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK 0x000003ff
1634 #define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT 0
1635 static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTLENGTH(uint32_t val)
1636 {
1637 return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK;
1638 }
1639 #define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK 0x000ffc00
1640 #define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT 10
1641 static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)
1642 {
1643 return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK;
1644 }
1645 #define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x3f000000
1646 #define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 24
1647 static inline uint32_t A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
1648 {
1649 return ((val) << A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK;
1650 }
1651
1652 #define REG_A3XX_SP_VS_PARAM_REG 0x000022c6
1653 #define A3XX_SP_VS_PARAM_REG_POSREGID__MASK 0x000000ff
1654 #define A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT 0
1655 static inline uint32_t A3XX_SP_VS_PARAM_REG_POSREGID(uint32_t val)
1656 {
1657 return ((val) << A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_POSREGID__MASK;
1658 }
1659 #define A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK 0x0000ff00
1660 #define A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT 8
1661 static inline uint32_t A3XX_SP_VS_PARAM_REG_PSIZEREGID(uint32_t val)
1662 {
1663 return ((val) << A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK;
1664 }
1665 #define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK 0xfff00000
1666 #define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT 20
1667 static inline uint32_t A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR(uint32_t val)
1668 {
1669 return ((val) << A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT) & A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK;
1670 }
1671
1672 static inline uint32_t REG_A3XX_SP_VS_OUT(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
1673
1674 static inline uint32_t REG_A3XX_SP_VS_OUT_REG(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
1675 #define A3XX_SP_VS_OUT_REG_A_REGID__MASK 0x000001ff
1676 #define A3XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
1677 static inline uint32_t A3XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
1678 {
1679 return ((val) << A3XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_A_REGID__MASK;
1680 }
1681 #define A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00001e00
1682 #define A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 9
1683 static inline uint32_t A3XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
1684 {
1685 return ((val) << A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
1686 }
1687 #define A3XX_SP_VS_OUT_REG_B_REGID__MASK 0x01ff0000
1688 #define A3XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
1689 static inline uint32_t A3XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
1690 {
1691 return ((val) << A3XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_B_REGID__MASK;
1692 }
1693 #define A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x1e000000
1694 #define A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 25
1695 static inline uint32_t A3XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
1696 {
1697 return ((val) << A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
1698 }
1699
1700 static inline uint32_t REG_A3XX_SP_VS_VPC_DST(uint32_t i0) { return 0x000022d0 + 0x1*i0; }
1701
1702 static inline uint32_t REG_A3XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x000022d0 + 0x1*i0; }
1703 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
1704 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
1705 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
1706 {
1707 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
1708 }
1709 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
1710 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
1711 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
1712 {
1713 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
1714 }
1715 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
1716 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
1717 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
1718 {
1719 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
1720 }
1721 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
1722 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
1723 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
1724 {
1725 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
1726 }
1727
1728 #define REG_A3XX_SP_VS_OBJ_OFFSET_REG 0x000022d4
1729 #define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1730 #define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1731 static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
1732 {
1733 return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
1734 }
1735 #define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1736 #define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1737 static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
1738 {
1739 return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
1740 }
1741
1742 #define REG_A3XX_SP_VS_OBJ_START_REG 0x000022d5
1743
1744 #define REG_A3XX_SP_VS_PVT_MEM_PARAM_REG 0x000022d6
1745
1746 #define REG_A3XX_SP_VS_PVT_MEM_ADDR_REG 0x000022d7
1747
1748 #define REG_A3XX_SP_VS_PVT_MEM_SIZE_REG 0x000022d8
1749
1750 #define REG_A3XX_SP_VS_LENGTH_REG 0x000022df
1751 #define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK 0xffffffff
1752 #define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT 0
1753 static inline uint32_t A3XX_SP_VS_LENGTH_REG_SHADERLENGTH(uint32_t val)
1754 {
1755 return ((val) << A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK;
1756 }
1757
1758 #define REG_A3XX_SP_FS_CTRL_REG0 0x000022e0
1759 #define A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK 0x00000001
1760 #define A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT 0
1761 static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
1762 {
1763 return ((val) << A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK;
1764 }
1765 #define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK 0x00000002
1766 #define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT 1
1767 static inline uint32_t A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)
1768 {
1769 return ((val) << A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK;
1770 }
1771 #define A3XX_SP_FS_CTRL_REG0_CACHEINVALID 0x00000004
1772 #define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
1773 #define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
1774 static inline uint32_t A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
1775 {
1776 return ((val) << A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
1777 }
1778 #define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
1779 #define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
1780 static inline uint32_t A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
1781 {
1782 return ((val) << A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
1783 }
1784 #define A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
1785 #define A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
1786 static inline uint32_t A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
1787 {
1788 return ((val) << A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK;
1789 }
1790 #define A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00100000
1791 #define A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 20
1792 static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
1793 {
1794 return ((val) << A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
1795 }
1796 #define A3XX_SP_FS_CTRL_REG0_SUPERTHREADMODE 0x00200000
1797 #define A3XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x00400000
1798 #define A3XX_SP_FS_CTRL_REG0_LENGTH__MASK 0xff000000
1799 #define A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT 24
1800 static inline uint32_t A3XX_SP_FS_CTRL_REG0_LENGTH(uint32_t val)
1801 {
1802 return ((val) << A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG0_LENGTH__MASK;
1803 }
1804
1805 #define REG_A3XX_SP_FS_CTRL_REG1 0x000022e1
1806 #define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK 0x000003ff
1807 #define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT 0
1808 static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTLENGTH(uint32_t val)
1809 {
1810 return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK;
1811 }
1812 #define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK 0x000ffc00
1813 #define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT 10
1814 static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)
1815 {
1816 return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK;
1817 }
1818 #define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x00f00000
1819 #define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 20
1820 static inline uint32_t A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
1821 {
1822 return ((val) << A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK;
1823 }
1824 #define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK 0x3f000000
1825 #define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT 24
1826 static inline uint32_t A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET(uint32_t val)
1827 {
1828 return ((val) << A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT) & A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK;
1829 }
1830
1831 #define REG_A3XX_SP_FS_OBJ_OFFSET_REG 0x000022e2
1832 #define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1833 #define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1834 static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
1835 {
1836 return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
1837 }
1838 #define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1839 #define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1840 static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
1841 {
1842 return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
1843 }
1844
1845 #define REG_A3XX_SP_FS_OBJ_START_REG 0x000022e3
1846
1847 #define REG_A3XX_SP_FS_PVT_MEM_PARAM_REG 0x000022e4
1848
1849 #define REG_A3XX_SP_FS_PVT_MEM_ADDR_REG 0x000022e5
1850
1851 #define REG_A3XX_SP_FS_PVT_MEM_SIZE_REG 0x000022e6
1852
1853 #define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_0 0x000022e8
1854
1855 #define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_1 0x000022e9
1856
1857 #define REG_A3XX_SP_FS_OUTPUT_REG 0x000022ec
1858 #define A3XX_SP_FS_OUTPUT_REG_DEPTH_ENABLE 0x00000080
1859 #define A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK 0x0000ff00
1860 #define A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT 8
1861 static inline uint32_t A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID(uint32_t val)
1862 {
1863 return ((val) << A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT) & A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK;
1864 }
1865
1866 static inline uint32_t REG_A3XX_SP_FS_MRT(uint32_t i0) { return 0x000022f0 + 0x1*i0; }
1867
1868 static inline uint32_t REG_A3XX_SP_FS_MRT_REG(uint32_t i0) { return 0x000022f0 + 0x1*i0; }
1869 #define A3XX_SP_FS_MRT_REG_REGID__MASK 0x000000ff
1870 #define A3XX_SP_FS_MRT_REG_REGID__SHIFT 0
1871 static inline uint32_t A3XX_SP_FS_MRT_REG_REGID(uint32_t val)
1872 {
1873 return ((val) << A3XX_SP_FS_MRT_REG_REGID__SHIFT) & A3XX_SP_FS_MRT_REG_REGID__MASK;
1874 }
1875 #define A3XX_SP_FS_MRT_REG_HALF_PRECISION 0x00000100
1876
1877 static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT(uint32_t i0) { return 0x000022f4 + 0x1*i0; }
1878
1879 static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT_REG(uint32_t i0) { return 0x000022f4 + 0x1*i0; }
1880 #define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK 0x0000003f
1881 #define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT 0
1882 static inline uint32_t A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT(enum a3xx_color_fmt val)
1883 {
1884 return ((val) << A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT) & A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK;
1885 }
1886
1887 #define REG_A3XX_SP_FS_LENGTH_REG 0x000022ff
1888 #define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK 0xffffffff
1889 #define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT 0
1890 static inline uint32_t A3XX_SP_FS_LENGTH_REG_SHADERLENGTH(uint32_t val)
1891 {
1892 return ((val) << A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK;
1893 }
1894
1895 #define REG_A3XX_TPL1_TP_VS_TEX_OFFSET 0x00002340
1896 #define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK 0x000000ff
1897 #define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT 0
1898 static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)
1899 {
1900 return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK;
1901 }
1902 #define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK 0x0000ff00
1903 #define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT 8
1904 static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)
1905 {
1906 return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK;
1907 }
1908 #define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK 0xffff0000
1909 #define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT 16
1910 static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR(uint32_t val)
1911 {
1912 return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK;
1913 }
1914
1915 #define REG_A3XX_TPL1_TP_VS_BORDER_COLOR_BASE_ADDR 0x00002341
1916
1917 #define REG_A3XX_TPL1_TP_FS_TEX_OFFSET 0x00002342
1918 #define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK 0x000000ff
1919 #define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT 0
1920 static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)
1921 {
1922 return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK;
1923 }
1924 #define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK 0x0000ff00
1925 #define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT 8
1926 static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)
1927 {
1928 return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK;
1929 }
1930 #define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK 0xffff0000
1931 #define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT 16
1932 static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR(uint32_t val)
1933 {
1934 return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK;
1935 }
1936
1937 #define REG_A3XX_TPL1_TP_FS_BORDER_COLOR_BASE_ADDR 0x00002343
1938
1939 #define REG_A3XX_VBIF_CLKON 0x00003001
1940
1941 #define REG_A3XX_VBIF_FIXED_SORT_EN 0x0000300c
1942
1943 #define REG_A3XX_VBIF_FIXED_SORT_SEL0 0x0000300d
1944
1945 #define REG_A3XX_VBIF_FIXED_SORT_SEL1 0x0000300e
1946
1947 #define REG_A3XX_VBIF_ABIT_SORT 0x0000301c
1948
1949 #define REG_A3XX_VBIF_ABIT_SORT_CONF 0x0000301d
1950
1951 #define REG_A3XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
1952
1953 #define REG_A3XX_VBIF_IN_RD_LIM_CONF0 0x0000302c
1954
1955 #define REG_A3XX_VBIF_IN_RD_LIM_CONF1 0x0000302d
1956
1957 #define REG_A3XX_VBIF_IN_WR_LIM_CONF0 0x00003030
1958
1959 #define REG_A3XX_VBIF_IN_WR_LIM_CONF1 0x00003031
1960
1961 #define REG_A3XX_VBIF_OUT_RD_LIM_CONF0 0x00003034
1962
1963 #define REG_A3XX_VBIF_OUT_WR_LIM_CONF0 0x00003035
1964
1965 #define REG_A3XX_VBIF_DDR_OUT_MAX_BURST 0x00003036
1966
1967 #define REG_A3XX_VBIF_ARB_CTL 0x0000303c
1968
1969 #define REG_A3XX_VBIF_ROUND_ROBIN_QOS_ARB 0x00003049
1970
1971 #define REG_A3XX_VBIF_OUT_AXI_AMEMTYPE_CONF0 0x00003058
1972
1973 #define REG_A3XX_VBIF_OUT_AXI_AOOO_EN 0x0000305e
1974
1975 #define REG_A3XX_VBIF_OUT_AXI_AOOO 0x0000305f
1976
1977 #define REG_A3XX_VSC_BIN_SIZE 0x00000c01
1978 #define A3XX_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f
1979 #define A3XX_VSC_BIN_SIZE_WIDTH__SHIFT 0
1980 static inline uint32_t A3XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
1981 {
1982 return ((val >> 5) << A3XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A3XX_VSC_BIN_SIZE_WIDTH__MASK;
1983 }
1984 #define A3XX_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0
1985 #define A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT 5
1986 static inline uint32_t A3XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
1987 {
1988 return ((val >> 5) << A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A3XX_VSC_BIN_SIZE_HEIGHT__MASK;
1989 }
1990
1991 #define REG_A3XX_VSC_SIZE_ADDRESS 0x00000c02
1992
1993 static inline uint32_t REG_A3XX_VSC_PIPE(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
1994
1995 static inline uint32_t REG_A3XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
1996 #define A3XX_VSC_PIPE_CONFIG_X__MASK 0x000003ff
1997 #define A3XX_VSC_PIPE_CONFIG_X__SHIFT 0
1998 static inline uint32_t A3XX_VSC_PIPE_CONFIG_X(uint32_t val)
1999 {
2000 return ((val) << A3XX_VSC_PIPE_CONFIG_X__SHIFT) & A3XX_VSC_PIPE_CONFIG_X__MASK;
2001 }
2002 #define A3XX_VSC_PIPE_CONFIG_Y__MASK 0x000ffc00
2003 #define A3XX_VSC_PIPE_CONFIG_Y__SHIFT 10
2004 static inline uint32_t A3XX_VSC_PIPE_CONFIG_Y(uint32_t val)
2005 {
2006 return ((val) << A3XX_VSC_PIPE_CONFIG_Y__SHIFT) & A3XX_VSC_PIPE_CONFIG_Y__MASK;
2007 }
2008 #define A3XX_VSC_PIPE_CONFIG_W__MASK 0x00f00000
2009 #define A3XX_VSC_PIPE_CONFIG_W__SHIFT 20
2010 static inline uint32_t A3XX_VSC_PIPE_CONFIG_W(uint32_t val)
2011 {
2012 return ((val) << A3XX_VSC_PIPE_CONFIG_W__SHIFT) & A3XX_VSC_PIPE_CONFIG_W__MASK;
2013 }
2014 #define A3XX_VSC_PIPE_CONFIG_H__MASK 0x0f000000
2015 #define A3XX_VSC_PIPE_CONFIG_H__SHIFT 24
2016 static inline uint32_t A3XX_VSC_PIPE_CONFIG_H(uint32_t val)
2017 {
2018 return ((val) << A3XX_VSC_PIPE_CONFIG_H__SHIFT) & A3XX_VSC_PIPE_CONFIG_H__MASK;
2019 }
2020
2021 static inline uint32_t REG_A3XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c07 + 0x3*i0; }
2022
2023 static inline uint32_t REG_A3XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c08 + 0x3*i0; }
2024
2025 #define REG_A3XX_VSC_BIN_CONTROL 0x00000c3c
2026 #define A3XX_VSC_BIN_CONTROL_BINNING_ENABLE 0x00000001
2027
2028 #define REG_A3XX_UNKNOWN_0C3D 0x00000c3d
2029
2030 #define REG_A3XX_PC_PERFCOUNTER0_SELECT 0x00000c48
2031
2032 #define REG_A3XX_PC_PERFCOUNTER1_SELECT 0x00000c49
2033
2034 #define REG_A3XX_PC_PERFCOUNTER2_SELECT 0x00000c4a
2035
2036 #define REG_A3XX_PC_PERFCOUNTER3_SELECT 0x00000c4b
2037
2038 #define REG_A3XX_GRAS_TSE_DEBUG_ECO 0x00000c81
2039
2040 #define REG_A3XX_GRAS_PERFCOUNTER0_SELECT 0x00000c88
2041
2042 #define REG_A3XX_GRAS_PERFCOUNTER1_SELECT 0x00000c89
2043
2044 #define REG_A3XX_GRAS_PERFCOUNTER2_SELECT 0x00000c8a
2045
2046 #define REG_A3XX_GRAS_PERFCOUNTER3_SELECT 0x00000c8b
2047
2048 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE(uint32_t i0) { return 0x00000ca0 + 0x4*i0; }
2049
2050 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_X(uint32_t i0) { return 0x00000ca0 + 0x4*i0; }
2051
2052 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Y(uint32_t i0) { return 0x00000ca1 + 0x4*i0; }
2053
2054 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Z(uint32_t i0) { return 0x00000ca2 + 0x4*i0; }
2055
2056 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_W(uint32_t i0) { return 0x00000ca3 + 0x4*i0; }
2057
2058 #define REG_A3XX_RB_GMEM_BASE_ADDR 0x00000cc0
2059
2060 #define REG_A3XX_RB_DEBUG_ECO_CONTROLS_ADDR 0x00000cc1
2061
2062 #define REG_A3XX_RB_PERFCOUNTER0_SELECT 0x00000cc6
2063
2064 #define REG_A3XX_RB_PERFCOUNTER1_SELECT 0x00000cc7
2065
2066 #define REG_A3XX_RB_FRAME_BUFFER_DIMENSION 0x00000ce0
2067 #define A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK 0x00003fff
2068 #define A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT 0
2069 static inline uint32_t A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH(uint32_t val)
2070 {
2071 return ((val) << A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT) & A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK;
2072 }
2073 #define A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK 0x0fffc000
2074 #define A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT 14
2075 static inline uint32_t A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT(uint32_t val)
2076 {
2077 return ((val) << A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT) & A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK;
2078 }
2079
2080 #define REG_A3XX_HLSQ_PERFCOUNTER0_SELECT 0x00000e00
2081
2082 #define REG_A3XX_HLSQ_PERFCOUNTER1_SELECT 0x00000e01
2083
2084 #define REG_A3XX_HLSQ_PERFCOUNTER2_SELECT 0x00000e02
2085
2086 #define REG_A3XX_HLSQ_PERFCOUNTER3_SELECT 0x00000e03
2087
2088 #define REG_A3XX_HLSQ_PERFCOUNTER4_SELECT 0x00000e04
2089
2090 #define REG_A3XX_HLSQ_PERFCOUNTER5_SELECT 0x00000e05
2091
2092 #define REG_A3XX_UNKNOWN_0E43 0x00000e43
2093
2094 #define REG_A3XX_VFD_PERFCOUNTER0_SELECT 0x00000e44
2095
2096 #define REG_A3XX_VFD_PERFCOUNTER1_SELECT 0x00000e45
2097
2098 #define REG_A3XX_VPC_VPC_DEBUG_RAM_SEL 0x00000e61
2099
2100 #define REG_A3XX_VPC_VPC_DEBUG_RAM_READ 0x00000e62
2101
2102 #define REG_A3XX_VPC_PERFCOUNTER0_SELECT 0x00000e64
2103
2104 #define REG_A3XX_VPC_PERFCOUNTER1_SELECT 0x00000e65
2105
2106 #define REG_A3XX_UCHE_CACHE_MODE_CONTROL_REG 0x00000e82
2107
2108 #define REG_A3XX_UCHE_PERFCOUNTER0_SELECT 0x00000e84
2109
2110 #define REG_A3XX_UCHE_PERFCOUNTER1_SELECT 0x00000e85
2111
2112 #define REG_A3XX_UCHE_PERFCOUNTER2_SELECT 0x00000e86
2113
2114 #define REG_A3XX_UCHE_PERFCOUNTER3_SELECT 0x00000e87
2115
2116 #define REG_A3XX_UCHE_PERFCOUNTER4_SELECT 0x00000e88
2117
2118 #define REG_A3XX_UCHE_PERFCOUNTER5_SELECT 0x00000e89
2119
2120 #define REG_A3XX_UCHE_CACHE_INVALIDATE0_REG 0x00000ea0
2121 #define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK 0x0fffffff
2122 #define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT 0
2123 static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR(uint32_t val)
2124 {
2125 return ((val) << A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK;
2126 }
2127
2128 #define REG_A3XX_UCHE_CACHE_INVALIDATE1_REG 0x00000ea1
2129 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK 0x0fffffff
2130 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT 0
2131 static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR(uint32_t val)
2132 {
2133 return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK;
2134 }
2135 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK 0x30000000
2136 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT 28
2137 static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE(enum a3xx_cache_opcode val)
2138 {
2139 return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK;
2140 }
2141 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ENTIRE_CACHE 0x80000000
2142
2143 #define REG_A3XX_UNKNOWN_0EA6 0x00000ea6
2144
2145 #define REG_A3XX_SP_PERFCOUNTER0_SELECT 0x00000ec4
2146
2147 #define REG_A3XX_SP_PERFCOUNTER1_SELECT 0x00000ec5
2148
2149 #define REG_A3XX_SP_PERFCOUNTER2_SELECT 0x00000ec6
2150
2151 #define REG_A3XX_SP_PERFCOUNTER3_SELECT 0x00000ec7
2152
2153 #define REG_A3XX_SP_PERFCOUNTER4_SELECT 0x00000ec8
2154
2155 #define REG_A3XX_SP_PERFCOUNTER5_SELECT 0x00000ec9
2156
2157 #define REG_A3XX_SP_PERFCOUNTER6_SELECT 0x00000eca
2158
2159 #define REG_A3XX_SP_PERFCOUNTER7_SELECT 0x00000ecb
2160
2161 #define REG_A3XX_UNKNOWN_0EE0 0x00000ee0
2162
2163 #define REG_A3XX_UNKNOWN_0F03 0x00000f03
2164
2165 #define REG_A3XX_TP_PERFCOUNTER0_SELECT 0x00000f04
2166
2167 #define REG_A3XX_TP_PERFCOUNTER1_SELECT 0x00000f05
2168
2169 #define REG_A3XX_TP_PERFCOUNTER2_SELECT 0x00000f06
2170
2171 #define REG_A3XX_TP_PERFCOUNTER3_SELECT 0x00000f07
2172
2173 #define REG_A3XX_TP_PERFCOUNTER4_SELECT 0x00000f08
2174
2175 #define REG_A3XX_TP_PERFCOUNTER5_SELECT 0x00000f09
2176
2177 #define REG_A3XX_VGT_CL_INITIATOR 0x000021f0
2178
2179 #define REG_A3XX_VGT_EVENT_INITIATOR 0x000021f9
2180
2181 #define REG_A3XX_VGT_DRAW_INITIATOR 0x000021fc
2182 #define A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK 0x0000003f
2183 #define A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT 0
2184 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE(enum pc_di_primtype val)
2185 {
2186 return ((val) << A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT) & A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK;
2187 }
2188 #define A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK 0x000000c0
2189 #define A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT 6
2190 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT(enum pc_di_src_sel val)
2191 {
2192 return ((val) << A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT) & A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK;
2193 }
2194 #define A3XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK 0x00000600
2195 #define A3XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT 9
2196 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_VIS_CULL(enum pc_di_vis_cull_mode val)
2197 {
2198 return ((val) << A3XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT) & A3XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK;
2199 }
2200 #define A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK 0x00000800
2201 #define A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT 11
2202 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE(enum pc_di_index_size val)
2203 {
2204 return ((val) << A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT) & A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK;
2205 }
2206 #define A3XX_VGT_DRAW_INITIATOR_NOT_EOP 0x00001000
2207 #define A3XX_VGT_DRAW_INITIATOR_SMALL_INDEX 0x00002000
2208 #define A3XX_VGT_DRAW_INITIATOR_PRE_DRAW_INITIATOR_ENABLE 0x00004000
2209 #define A3XX_VGT_DRAW_INITIATOR_NUM_INDICES__MASK 0xffff0000
2210 #define A3XX_VGT_DRAW_INITIATOR_NUM_INDICES__SHIFT 16
2211 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_NUM_INDICES(uint32_t val)
2212 {
2213 return ((val) << A3XX_VGT_DRAW_INITIATOR_NUM_INDICES__SHIFT) & A3XX_VGT_DRAW_INITIATOR_NUM_INDICES__MASK;
2214 }
2215
2216 #define REG_A3XX_VGT_IMMED_DATA 0x000021fd
2217
2218 #define REG_A3XX_TEX_SAMP_0 0x00000000
2219 #define A3XX_TEX_SAMP_0_MIPFILTER_LINEAR 0x00000002
2220 #define A3XX_TEX_SAMP_0_XY_MAG__MASK 0x0000000c
2221 #define A3XX_TEX_SAMP_0_XY_MAG__SHIFT 2
2222 static inline uint32_t A3XX_TEX_SAMP_0_XY_MAG(enum a3xx_tex_filter val)
2223 {
2224 return ((val) << A3XX_TEX_SAMP_0_XY_MAG__SHIFT) & A3XX_TEX_SAMP_0_XY_MAG__MASK;
2225 }
2226 #define A3XX_TEX_SAMP_0_XY_MIN__MASK 0x00000030
2227 #define A3XX_TEX_SAMP_0_XY_MIN__SHIFT 4
2228 static inline uint32_t A3XX_TEX_SAMP_0_XY_MIN(enum a3xx_tex_filter val)
2229 {
2230 return ((val) << A3XX_TEX_SAMP_0_XY_MIN__SHIFT) & A3XX_TEX_SAMP_0_XY_MIN__MASK;
2231 }
2232 #define A3XX_TEX_SAMP_0_WRAP_S__MASK 0x000001c0
2233 #define A3XX_TEX_SAMP_0_WRAP_S__SHIFT 6
2234 static inline uint32_t A3XX_TEX_SAMP_0_WRAP_S(enum a3xx_tex_clamp val)
2235 {
2236 return ((val) << A3XX_TEX_SAMP_0_WRAP_S__SHIFT) & A3XX_TEX_SAMP_0_WRAP_S__MASK;
2237 }
2238 #define A3XX_TEX_SAMP_0_WRAP_T__MASK 0x00000e00
2239 #define A3XX_TEX_SAMP_0_WRAP_T__SHIFT 9
2240 static inline uint32_t A3XX_TEX_SAMP_0_WRAP_T(enum a3xx_tex_clamp val)
2241 {
2242 return ((val) << A3XX_TEX_SAMP_0_WRAP_T__SHIFT) & A3XX_TEX_SAMP_0_WRAP_T__MASK;
2243 }
2244 #define A3XX_TEX_SAMP_0_WRAP_R__MASK 0x00007000
2245 #define A3XX_TEX_SAMP_0_WRAP_R__SHIFT 12
2246 static inline uint32_t A3XX_TEX_SAMP_0_WRAP_R(enum a3xx_tex_clamp val)
2247 {
2248 return ((val) << A3XX_TEX_SAMP_0_WRAP_R__SHIFT) & A3XX_TEX_SAMP_0_WRAP_R__MASK;
2249 }
2250 #define A3XX_TEX_SAMP_0_UNNORM_COORDS 0x80000000
2251
2252 #define REG_A3XX_TEX_SAMP_1 0x00000001
2253 #define A3XX_TEX_SAMP_1_MAX_LOD__MASK 0x003ff000
2254 #define A3XX_TEX_SAMP_1_MAX_LOD__SHIFT 12
2255 static inline uint32_t A3XX_TEX_SAMP_1_MAX_LOD(float val)
2256 {
2257 return ((((uint32_t)(val * 12.0))) << A3XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A3XX_TEX_SAMP_1_MAX_LOD__MASK;
2258 }
2259 #define A3XX_TEX_SAMP_1_MIN_LOD__MASK 0xffc00000
2260 #define A3XX_TEX_SAMP_1_MIN_LOD__SHIFT 22
2261 static inline uint32_t A3XX_TEX_SAMP_1_MIN_LOD(float val)
2262 {
2263 return ((((uint32_t)(val * 12.0))) << A3XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A3XX_TEX_SAMP_1_MIN_LOD__MASK;
2264 }
2265
2266 #define REG_A3XX_TEX_CONST_0 0x00000000
2267 #define A3XX_TEX_CONST_0_TILED 0x00000001
2268 #define A3XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
2269 #define A3XX_TEX_CONST_0_SWIZ_X__SHIFT 4
2270 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_X(enum a3xx_tex_swiz val)
2271 {
2272 return ((val) << A3XX_TEX_CONST_0_SWIZ_X__SHIFT) & A3XX_TEX_CONST_0_SWIZ_X__MASK;
2273 }
2274 #define A3XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
2275 #define A3XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
2276 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Y(enum a3xx_tex_swiz val)
2277 {
2278 return ((val) << A3XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Y__MASK;
2279 }
2280 #define A3XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
2281 #define A3XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
2282 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Z(enum a3xx_tex_swiz val)
2283 {
2284 return ((val) << A3XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Z__MASK;
2285 }
2286 #define A3XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
2287 #define A3XX_TEX_CONST_0_SWIZ_W__SHIFT 13
2288 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_W(enum a3xx_tex_swiz val)
2289 {
2290 return ((val) << A3XX_TEX_CONST_0_SWIZ_W__SHIFT) & A3XX_TEX_CONST_0_SWIZ_W__MASK;
2291 }
2292 #define A3XX_TEX_CONST_0_MIPLVLS__MASK 0x000f0000
2293 #define A3XX_TEX_CONST_0_MIPLVLS__SHIFT 16
2294 static inline uint32_t A3XX_TEX_CONST_0_MIPLVLS(uint32_t val)
2295 {
2296 return ((val) << A3XX_TEX_CONST_0_MIPLVLS__SHIFT) & A3XX_TEX_CONST_0_MIPLVLS__MASK;
2297 }
2298 #define A3XX_TEX_CONST_0_FMT__MASK 0x1fc00000
2299 #define A3XX_TEX_CONST_0_FMT__SHIFT 22
2300 static inline uint32_t A3XX_TEX_CONST_0_FMT(enum a3xx_tex_fmt val)
2301 {
2302 return ((val) << A3XX_TEX_CONST_0_FMT__SHIFT) & A3XX_TEX_CONST_0_FMT__MASK;
2303 }
2304 #define A3XX_TEX_CONST_0_TYPE__MASK 0xc0000000
2305 #define A3XX_TEX_CONST_0_TYPE__SHIFT 30
2306 static inline uint32_t A3XX_TEX_CONST_0_TYPE(enum a3xx_tex_type val)
2307 {
2308 return ((val) << A3XX_TEX_CONST_0_TYPE__SHIFT) & A3XX_TEX_CONST_0_TYPE__MASK;
2309 }
2310
2311 #define REG_A3XX_TEX_CONST_1 0x00000001
2312 #define A3XX_TEX_CONST_1_HEIGHT__MASK 0x00003fff
2313 #define A3XX_TEX_CONST_1_HEIGHT__SHIFT 0
2314 static inline uint32_t A3XX_TEX_CONST_1_HEIGHT(uint32_t val)
2315 {
2316 return ((val) << A3XX_TEX_CONST_1_HEIGHT__SHIFT) & A3XX_TEX_CONST_1_HEIGHT__MASK;
2317 }
2318 #define A3XX_TEX_CONST_1_WIDTH__MASK 0x0fffc000
2319 #define A3XX_TEX_CONST_1_WIDTH__SHIFT 14
2320 static inline uint32_t A3XX_TEX_CONST_1_WIDTH(uint32_t val)
2321 {
2322 return ((val) << A3XX_TEX_CONST_1_WIDTH__SHIFT) & A3XX_TEX_CONST_1_WIDTH__MASK;
2323 }
2324 #define A3XX_TEX_CONST_1_FETCHSIZE__MASK 0xf0000000
2325 #define A3XX_TEX_CONST_1_FETCHSIZE__SHIFT 28
2326 static inline uint32_t A3XX_TEX_CONST_1_FETCHSIZE(enum a3xx_tex_fetchsize val)
2327 {
2328 return ((val) << A3XX_TEX_CONST_1_FETCHSIZE__SHIFT) & A3XX_TEX_CONST_1_FETCHSIZE__MASK;
2329 }
2330
2331 #define REG_A3XX_TEX_CONST_2 0x00000002
2332 #define A3XX_TEX_CONST_2_INDX__MASK 0x000000ff
2333 #define A3XX_TEX_CONST_2_INDX__SHIFT 0
2334 static inline uint32_t A3XX_TEX_CONST_2_INDX(uint32_t val)
2335 {
2336 return ((val) << A3XX_TEX_CONST_2_INDX__SHIFT) & A3XX_TEX_CONST_2_INDX__MASK;
2337 }
2338 #define A3XX_TEX_CONST_2_PITCH__MASK 0x3ffff000
2339 #define A3XX_TEX_CONST_2_PITCH__SHIFT 12
2340 static inline uint32_t A3XX_TEX_CONST_2_PITCH(uint32_t val)
2341 {
2342 return ((val) << A3XX_TEX_CONST_2_PITCH__SHIFT) & A3XX_TEX_CONST_2_PITCH__MASK;
2343 }
2344 #define A3XX_TEX_CONST_2_SWAP__MASK 0xc0000000
2345 #define A3XX_TEX_CONST_2_SWAP__SHIFT 30
2346 static inline uint32_t A3XX_TEX_CONST_2_SWAP(enum a3xx_color_swap val)
2347 {
2348 return ((val) << A3XX_TEX_CONST_2_SWAP__SHIFT) & A3XX_TEX_CONST_2_SWAP__MASK;
2349 }
2350
2351 #define REG_A3XX_TEX_CONST_3 0x00000003
2352
2353
2354 #endif /* A3XX_XML */