freedreno/a3xx: add ARB_instanced_arrays support
[mesa.git] / src / gallium / drivers / freedreno / a3xx / a3xx.xml.h
1 #ifndef A3XX_XML
2 #define A3XX_XML
3
4 /* Autogenerated file, DO NOT EDIT manually!
5
6 This file was generated by the rules-ng-ng headergen tool in this git repository:
7 http://github.com/freedreno/envytools/
8 git clone https://github.com/freedreno/envytools.git
9
10 The rules-ng-ng source files this header was generated from are:
11 - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 364 bytes, from 2013-11-30 14:47:15)
12 - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
13 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32901 bytes, from 2014-06-02 15:21:30)
14 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 10551 bytes, from 2014-11-13 22:44:30)
15 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 15085 bytes, from 2014-12-20 21:49:41)
16 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 64344 bytes, from 2014-12-12 20:22:26)
17 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 51270 bytes, from 2015-01-18 23:05:48)
18
19 Copyright (C) 2013-2014 by the following authors:
20 - Rob Clark <robdclark@gmail.com> (robclark)
21
22 Permission is hereby granted, free of charge, to any person obtaining
23 a copy of this software and associated documentation files (the
24 "Software"), to deal in the Software without restriction, including
25 without limitation the rights to use, copy, modify, merge, publish,
26 distribute, sublicense, and/or sell copies of the Software, and to
27 permit persons to whom the Software is furnished to do so, subject to
28 the following conditions:
29
30 The above copyright notice and this permission notice (including the
31 next paragraph) shall be included in all copies or substantial
32 portions of the Software.
33
34 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
35 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
36 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
37 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
38 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
39 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
40 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
41 */
42
43
44 enum a3xx_tile_mode {
45 LINEAR = 0,
46 TILE_32X32 = 2,
47 };
48
49 enum a3xx_state_block_id {
50 HLSQ_BLOCK_ID_TP_TEX = 2,
51 HLSQ_BLOCK_ID_TP_MIPMAP = 3,
52 HLSQ_BLOCK_ID_SP_VS = 4,
53 HLSQ_BLOCK_ID_SP_FS = 6,
54 };
55
56 enum a3xx_cache_opcode {
57 INVALIDATE = 1,
58 };
59
60 enum a3xx_vtx_fmt {
61 VFMT_32_FLOAT = 0,
62 VFMT_32_32_FLOAT = 1,
63 VFMT_32_32_32_FLOAT = 2,
64 VFMT_32_32_32_32_FLOAT = 3,
65 VFMT_16_FLOAT = 4,
66 VFMT_16_16_FLOAT = 5,
67 VFMT_16_16_16_FLOAT = 6,
68 VFMT_16_16_16_16_FLOAT = 7,
69 VFMT_32_FIXED = 8,
70 VFMT_32_32_FIXED = 9,
71 VFMT_32_32_32_FIXED = 10,
72 VFMT_32_32_32_32_FIXED = 11,
73 VFMT_16_SINT = 16,
74 VFMT_16_16_SINT = 17,
75 VFMT_16_16_16_SINT = 18,
76 VFMT_16_16_16_16_SINT = 19,
77 VFMT_16_UINT = 20,
78 VFMT_16_16_UINT = 21,
79 VFMT_16_16_16_UINT = 22,
80 VFMT_16_16_16_16_UINT = 23,
81 VFMT_16_SNORM = 24,
82 VFMT_16_16_SNORM = 25,
83 VFMT_16_16_16_SNORM = 26,
84 VFMT_16_16_16_16_SNORM = 27,
85 VFMT_16_UNORM = 28,
86 VFMT_16_16_UNORM = 29,
87 VFMT_16_16_16_UNORM = 30,
88 VFMT_16_16_16_16_UNORM = 31,
89 VFMT_32_UINT = 32,
90 VFMT_32_32_UINT = 33,
91 VFMT_32_32_32_UINT = 34,
92 VFMT_32_32_32_32_UINT = 35,
93 VFMT_32_SINT = 36,
94 VFMT_32_32_SINT = 37,
95 VFMT_32_32_32_SINT = 38,
96 VFMT_32_32_32_32_SINT = 39,
97 VFMT_8_UINT = 40,
98 VFMT_8_8_UINT = 41,
99 VFMT_8_8_8_UINT = 42,
100 VFMT_8_8_8_8_UINT = 43,
101 VFMT_8_UNORM = 44,
102 VFMT_8_8_UNORM = 45,
103 VFMT_8_8_8_UNORM = 46,
104 VFMT_8_8_8_8_UNORM = 47,
105 VFMT_8_SINT = 48,
106 VFMT_8_8_SINT = 49,
107 VFMT_8_8_8_SINT = 50,
108 VFMT_8_8_8_8_SINT = 51,
109 VFMT_8_SNORM = 52,
110 VFMT_8_8_SNORM = 53,
111 VFMT_8_8_8_SNORM = 54,
112 VFMT_8_8_8_8_SNORM = 55,
113 VFMT_10_10_10_2_UINT = 60,
114 VFMT_10_10_10_2_UNORM = 61,
115 VFMT_10_10_10_2_SINT = 62,
116 VFMT_10_10_10_2_SNORM = 63,
117 };
118
119 enum a3xx_tex_fmt {
120 TFMT_5_6_5_UNORM = 4,
121 TFMT_5_5_5_1_UNORM = 5,
122 TFMT_4_4_4_4_UNORM = 7,
123 TFMT_Z16_UNORM = 9,
124 TFMT_X8Z24_UNORM = 10,
125 TFMT_Z32_FLOAT = 11,
126 TFMT_NV12_UV_TILED = 17,
127 TFMT_NV12_Y_TILED = 19,
128 TFMT_NV12_UV = 21,
129 TFMT_NV12_Y = 23,
130 TFMT_I420_Y = 24,
131 TFMT_I420_U = 26,
132 TFMT_I420_V = 27,
133 TFMT_ETC1 = 34,
134 TFMT_DXT1 = 36,
135 TFMT_DXT3 = 37,
136 TFMT_DXT5 = 38,
137 TFMT_10_10_10_2_UNORM = 41,
138 TFMT_9_9_9_E5_FLOAT = 42,
139 TFMT_11_11_10_FLOAT = 43,
140 TFMT_A8_UNORM = 44,
141 TFMT_L8_A8_UNORM = 47,
142 TFMT_8_UNORM = 48,
143 TFMT_8_8_UNORM = 49,
144 TFMT_8_8_8_UNORM = 50,
145 TFMT_8_8_8_8_UNORM = 51,
146 TFMT_8_SNORM = 52,
147 TFMT_8_8_SNORM = 53,
148 TFMT_8_8_8_SNORM = 54,
149 TFMT_8_8_8_8_SNORM = 55,
150 TFMT_8_UINT = 56,
151 TFMT_8_8_UINT = 57,
152 TFMT_8_8_8_UINT = 58,
153 TFMT_8_8_8_8_UINT = 59,
154 TFMT_8_SINT = 60,
155 TFMT_8_8_SINT = 61,
156 TFMT_8_8_8_SINT = 62,
157 TFMT_8_8_8_8_SINT = 63,
158 TFMT_16_FLOAT = 64,
159 TFMT_16_16_FLOAT = 65,
160 TFMT_16_16_16_16_FLOAT = 67,
161 TFMT_16_UINT = 68,
162 TFMT_16_16_UINT = 69,
163 TFMT_16_16_16_16_UINT = 71,
164 TFMT_16_SINT = 72,
165 TFMT_16_16_SINT = 73,
166 TFMT_16_16_16_16_SINT = 75,
167 TFMT_16_UNORM = 76,
168 TFMT_16_16_UNORM = 77,
169 TFMT_16_16_16_16_UNORM = 79,
170 TFMT_16_SNORM = 80,
171 TFMT_16_16_SNORM = 81,
172 TFMT_16_16_16_16_SNORM = 83,
173 TFMT_32_FLOAT = 84,
174 TFMT_32_32_FLOAT = 85,
175 TFMT_32_32_32_32_FLOAT = 87,
176 TFMT_32_UINT = 88,
177 TFMT_32_32_UINT = 89,
178 TFMT_32_32_32_32_UINT = 91,
179 TFMT_32_SINT = 92,
180 TFMT_32_32_SINT = 93,
181 TFMT_32_32_32_32_SINT = 95,
182 TFMT_ETC2_RG11_SNORM = 112,
183 TFMT_ETC2_RG11_UNORM = 113,
184 TFMT_ETC2_R11_SNORM = 114,
185 TFMT_ETC2_R11_UNORM = 115,
186 TFMT_ETC2_RGBA8 = 116,
187 TFMT_ETC2_RGB8A1 = 117,
188 TFMT_ETC2_RGB8 = 118,
189 };
190
191 enum a3xx_tex_fetchsize {
192 TFETCH_DISABLE = 0,
193 TFETCH_1_BYTE = 1,
194 TFETCH_2_BYTE = 2,
195 TFETCH_4_BYTE = 3,
196 TFETCH_8_BYTE = 4,
197 TFETCH_16_BYTE = 5,
198 };
199
200 enum a3xx_color_fmt {
201 RB_R5G6B5_UNORM = 0,
202 RB_R5G5B5A1_UNORM = 1,
203 RB_R4G4B4A4_UNORM = 3,
204 RB_R8G8B8_UNORM = 4,
205 RB_R8G8B8A8_UNORM = 8,
206 RB_R8G8B8A8_SNORM = 9,
207 RB_R8G8B8A8_UINT = 10,
208 RB_R8G8B8A8_SINT = 11,
209 RB_R8G8_UNORM = 12,
210 RB_R8G8_SNORM = 13,
211 RB_R8_UINT = 14,
212 RB_R8_SINT = 15,
213 RB_R10G10B10A2_UNORM = 16,
214 RB_A8_UNORM = 20,
215 RB_R8_UNORM = 21,
216 RB_R16G16B16A16_FLOAT = 27,
217 RB_R11G11B10_FLOAT = 28,
218 RB_R16_SINT = 40,
219 RB_R16G16_SINT = 41,
220 RB_R16G16B16A16_SINT = 43,
221 RB_R16_UINT = 44,
222 RB_R16G16_UINT = 45,
223 RB_R16G16B16A16_UINT = 47,
224 RB_R32G32B32A32_FLOAT = 51,
225 RB_R32_SINT = 52,
226 RB_R32G32_SINT = 53,
227 RB_R32G32B32A32_SINT = 55,
228 RB_R32_UINT = 56,
229 RB_R32G32_UINT = 57,
230 RB_R32G32B32A32_UINT = 59,
231 };
232
233 enum a3xx_sp_perfcounter_select {
234 SP_FS_CFLOW_INSTRUCTIONS = 12,
235 SP_FS_FULL_ALU_INSTRUCTIONS = 14,
236 SP0_ICL1_MISSES = 26,
237 SP_ALU_ACTIVE_CYCLES = 29,
238 };
239
240 enum a3xx_rop_code {
241 ROP_CLEAR = 0,
242 ROP_NOR = 1,
243 ROP_AND_INVERTED = 2,
244 ROP_COPY_INVERTED = 3,
245 ROP_AND_REVERSE = 4,
246 ROP_INVERT = 5,
247 ROP_XOR = 6,
248 ROP_NAND = 7,
249 ROP_AND = 8,
250 ROP_EQUIV = 9,
251 ROP_NOOP = 10,
252 ROP_OR_INVERTED = 11,
253 ROP_COPY = 12,
254 ROP_OR_REVERSE = 13,
255 ROP_OR = 14,
256 ROP_SET = 15,
257 };
258
259 enum a3xx_rb_blend_opcode {
260 BLEND_DST_PLUS_SRC = 0,
261 BLEND_SRC_MINUS_DST = 1,
262 BLEND_DST_MINUS_SRC = 2,
263 BLEND_MIN_DST_SRC = 3,
264 BLEND_MAX_DST_SRC = 4,
265 };
266
267 enum a3xx_intp_mode {
268 SMOOTH = 0,
269 FLAT = 1,
270 };
271
272 enum a3xx_tex_filter {
273 A3XX_TEX_NEAREST = 0,
274 A3XX_TEX_LINEAR = 1,
275 A3XX_TEX_ANISO = 2,
276 };
277
278 enum a3xx_tex_clamp {
279 A3XX_TEX_REPEAT = 0,
280 A3XX_TEX_CLAMP_TO_EDGE = 1,
281 A3XX_TEX_MIRROR_REPEAT = 2,
282 A3XX_TEX_CLAMP_TO_BORDER = 3,
283 A3XX_TEX_MIRROR_CLAMP = 4,
284 };
285
286 enum a3xx_tex_aniso {
287 A3XX_TEX_ANISO_1 = 0,
288 A3XX_TEX_ANISO_2 = 1,
289 A3XX_TEX_ANISO_4 = 2,
290 A3XX_TEX_ANISO_8 = 3,
291 A3XX_TEX_ANISO_16 = 4,
292 };
293
294 enum a3xx_tex_swiz {
295 A3XX_TEX_X = 0,
296 A3XX_TEX_Y = 1,
297 A3XX_TEX_Z = 2,
298 A3XX_TEX_W = 3,
299 A3XX_TEX_ZERO = 4,
300 A3XX_TEX_ONE = 5,
301 };
302
303 enum a3xx_tex_type {
304 A3XX_TEX_1D = 0,
305 A3XX_TEX_2D = 1,
306 A3XX_TEX_CUBE = 2,
307 A3XX_TEX_3D = 3,
308 };
309
310 #define A3XX_INT0_RBBM_GPU_IDLE 0x00000001
311 #define A3XX_INT0_RBBM_AHB_ERROR 0x00000002
312 #define A3XX_INT0_RBBM_REG_TIMEOUT 0x00000004
313 #define A3XX_INT0_RBBM_ME_MS_TIMEOUT 0x00000008
314 #define A3XX_INT0_RBBM_PFP_MS_TIMEOUT 0x00000010
315 #define A3XX_INT0_RBBM_ATB_BUS_OVERFLOW 0x00000020
316 #define A3XX_INT0_VFD_ERROR 0x00000040
317 #define A3XX_INT0_CP_SW_INT 0x00000080
318 #define A3XX_INT0_CP_T0_PACKET_IN_IB 0x00000100
319 #define A3XX_INT0_CP_OPCODE_ERROR 0x00000200
320 #define A3XX_INT0_CP_RESERVED_BIT_ERROR 0x00000400
321 #define A3XX_INT0_CP_HW_FAULT 0x00000800
322 #define A3XX_INT0_CP_DMA 0x00001000
323 #define A3XX_INT0_CP_IB2_INT 0x00002000
324 #define A3XX_INT0_CP_IB1_INT 0x00004000
325 #define A3XX_INT0_CP_RB_INT 0x00008000
326 #define A3XX_INT0_CP_REG_PROTECT_FAULT 0x00010000
327 #define A3XX_INT0_CP_RB_DONE_TS 0x00020000
328 #define A3XX_INT0_CP_VS_DONE_TS 0x00040000
329 #define A3XX_INT0_CP_PS_DONE_TS 0x00080000
330 #define A3XX_INT0_CACHE_FLUSH_TS 0x00100000
331 #define A3XX_INT0_CP_AHB_ERROR_HALT 0x00200000
332 #define A3XX_INT0_MISC_HANG_DETECT 0x01000000
333 #define A3XX_INT0_UCHE_OOB_ACCESS 0x02000000
334 #define REG_A3XX_RBBM_HW_VERSION 0x00000000
335
336 #define REG_A3XX_RBBM_HW_RELEASE 0x00000001
337
338 #define REG_A3XX_RBBM_HW_CONFIGURATION 0x00000002
339
340 #define REG_A3XX_RBBM_CLOCK_CTL 0x00000010
341
342 #define REG_A3XX_RBBM_SP_HYST_CNT 0x00000012
343
344 #define REG_A3XX_RBBM_SW_RESET_CMD 0x00000018
345
346 #define REG_A3XX_RBBM_AHB_CTL0 0x00000020
347
348 #define REG_A3XX_RBBM_AHB_CTL1 0x00000021
349
350 #define REG_A3XX_RBBM_AHB_CMD 0x00000022
351
352 #define REG_A3XX_RBBM_AHB_ERROR_STATUS 0x00000027
353
354 #define REG_A3XX_RBBM_GPR0_CTL 0x0000002e
355
356 #define REG_A3XX_RBBM_STATUS 0x00000030
357 #define A3XX_RBBM_STATUS_HI_BUSY 0x00000001
358 #define A3XX_RBBM_STATUS_CP_ME_BUSY 0x00000002
359 #define A3XX_RBBM_STATUS_CP_PFP_BUSY 0x00000004
360 #define A3XX_RBBM_STATUS_CP_NRT_BUSY 0x00004000
361 #define A3XX_RBBM_STATUS_VBIF_BUSY 0x00008000
362 #define A3XX_RBBM_STATUS_TSE_BUSY 0x00010000
363 #define A3XX_RBBM_STATUS_RAS_BUSY 0x00020000
364 #define A3XX_RBBM_STATUS_RB_BUSY 0x00040000
365 #define A3XX_RBBM_STATUS_PC_DCALL_BUSY 0x00080000
366 #define A3XX_RBBM_STATUS_PC_VSD_BUSY 0x00100000
367 #define A3XX_RBBM_STATUS_VFD_BUSY 0x00200000
368 #define A3XX_RBBM_STATUS_VPC_BUSY 0x00400000
369 #define A3XX_RBBM_STATUS_UCHE_BUSY 0x00800000
370 #define A3XX_RBBM_STATUS_SP_BUSY 0x01000000
371 #define A3XX_RBBM_STATUS_TPL1_BUSY 0x02000000
372 #define A3XX_RBBM_STATUS_MARB_BUSY 0x04000000
373 #define A3XX_RBBM_STATUS_VSC_BUSY 0x08000000
374 #define A3XX_RBBM_STATUS_ARB_BUSY 0x10000000
375 #define A3XX_RBBM_STATUS_HLSQ_BUSY 0x20000000
376 #define A3XX_RBBM_STATUS_GPU_BUSY_NOHC 0x40000000
377 #define A3XX_RBBM_STATUS_GPU_BUSY 0x80000000
378
379 #define REG_A3XX_RBBM_NQWAIT_UNTIL 0x00000040
380
381 #define REG_A3XX_RBBM_WAIT_IDLE_CLOCKS_CTL 0x00000033
382
383 #define REG_A3XX_RBBM_INTERFACE_HANG_INT_CTL 0x00000050
384
385 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL0 0x00000051
386
387 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL1 0x00000054
388
389 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL2 0x00000057
390
391 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL3 0x0000005a
392
393 #define REG_A3XX_RBBM_INT_SET_CMD 0x00000060
394
395 #define REG_A3XX_RBBM_INT_CLEAR_CMD 0x00000061
396
397 #define REG_A3XX_RBBM_INT_0_MASK 0x00000063
398
399 #define REG_A3XX_RBBM_INT_0_STATUS 0x00000064
400
401 #define REG_A3XX_RBBM_PERFCTR_CTL 0x00000080
402 #define A3XX_RBBM_PERFCTR_CTL_ENABLE 0x00000001
403
404 #define REG_A3XX_RBBM_PERFCTR_LOAD_CMD0 0x00000081
405
406 #define REG_A3XX_RBBM_PERFCTR_LOAD_CMD1 0x00000082
407
408 #define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000084
409
410 #define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x00000085
411
412 #define REG_A3XX_RBBM_PERFCOUNTER0_SELECT 0x00000086
413
414 #define REG_A3XX_RBBM_PERFCOUNTER1_SELECT 0x00000087
415
416 #define REG_A3XX_RBBM_GPU_BUSY_MASKED 0x00000088
417
418 #define REG_A3XX_RBBM_PERFCTR_CP_0_LO 0x00000090
419
420 #define REG_A3XX_RBBM_PERFCTR_CP_0_HI 0x00000091
421
422 #define REG_A3XX_RBBM_PERFCTR_RBBM_0_LO 0x00000092
423
424 #define REG_A3XX_RBBM_PERFCTR_RBBM_0_HI 0x00000093
425
426 #define REG_A3XX_RBBM_PERFCTR_RBBM_1_LO 0x00000094
427
428 #define REG_A3XX_RBBM_PERFCTR_RBBM_1_HI 0x00000095
429
430 #define REG_A3XX_RBBM_PERFCTR_PC_0_LO 0x00000096
431
432 #define REG_A3XX_RBBM_PERFCTR_PC_0_HI 0x00000097
433
434 #define REG_A3XX_RBBM_PERFCTR_PC_1_LO 0x00000098
435
436 #define REG_A3XX_RBBM_PERFCTR_PC_1_HI 0x00000099
437
438 #define REG_A3XX_RBBM_PERFCTR_PC_2_LO 0x0000009a
439
440 #define REG_A3XX_RBBM_PERFCTR_PC_2_HI 0x0000009b
441
442 #define REG_A3XX_RBBM_PERFCTR_PC_3_LO 0x0000009c
443
444 #define REG_A3XX_RBBM_PERFCTR_PC_3_HI 0x0000009d
445
446 #define REG_A3XX_RBBM_PERFCTR_VFD_0_LO 0x0000009e
447
448 #define REG_A3XX_RBBM_PERFCTR_VFD_0_HI 0x0000009f
449
450 #define REG_A3XX_RBBM_PERFCTR_VFD_1_LO 0x000000a0
451
452 #define REG_A3XX_RBBM_PERFCTR_VFD_1_HI 0x000000a1
453
454 #define REG_A3XX_RBBM_PERFCTR_HLSQ_0_LO 0x000000a2
455
456 #define REG_A3XX_RBBM_PERFCTR_HLSQ_0_HI 0x000000a3
457
458 #define REG_A3XX_RBBM_PERFCTR_HLSQ_1_LO 0x000000a4
459
460 #define REG_A3XX_RBBM_PERFCTR_HLSQ_1_HI 0x000000a5
461
462 #define REG_A3XX_RBBM_PERFCTR_HLSQ_2_LO 0x000000a6
463
464 #define REG_A3XX_RBBM_PERFCTR_HLSQ_2_HI 0x000000a7
465
466 #define REG_A3XX_RBBM_PERFCTR_HLSQ_3_LO 0x000000a8
467
468 #define REG_A3XX_RBBM_PERFCTR_HLSQ_3_HI 0x000000a9
469
470 #define REG_A3XX_RBBM_PERFCTR_HLSQ_4_LO 0x000000aa
471
472 #define REG_A3XX_RBBM_PERFCTR_HLSQ_4_HI 0x000000ab
473
474 #define REG_A3XX_RBBM_PERFCTR_HLSQ_5_LO 0x000000ac
475
476 #define REG_A3XX_RBBM_PERFCTR_HLSQ_5_HI 0x000000ad
477
478 #define REG_A3XX_RBBM_PERFCTR_VPC_0_LO 0x000000ae
479
480 #define REG_A3XX_RBBM_PERFCTR_VPC_0_HI 0x000000af
481
482 #define REG_A3XX_RBBM_PERFCTR_VPC_1_LO 0x000000b0
483
484 #define REG_A3XX_RBBM_PERFCTR_VPC_1_HI 0x000000b1
485
486 #define REG_A3XX_RBBM_PERFCTR_TSE_0_LO 0x000000b2
487
488 #define REG_A3XX_RBBM_PERFCTR_TSE_0_HI 0x000000b3
489
490 #define REG_A3XX_RBBM_PERFCTR_TSE_1_LO 0x000000b4
491
492 #define REG_A3XX_RBBM_PERFCTR_TSE_1_HI 0x000000b5
493
494 #define REG_A3XX_RBBM_PERFCTR_RAS_0_LO 0x000000b6
495
496 #define REG_A3XX_RBBM_PERFCTR_RAS_0_HI 0x000000b7
497
498 #define REG_A3XX_RBBM_PERFCTR_RAS_1_LO 0x000000b8
499
500 #define REG_A3XX_RBBM_PERFCTR_RAS_1_HI 0x000000b9
501
502 #define REG_A3XX_RBBM_PERFCTR_UCHE_0_LO 0x000000ba
503
504 #define REG_A3XX_RBBM_PERFCTR_UCHE_0_HI 0x000000bb
505
506 #define REG_A3XX_RBBM_PERFCTR_UCHE_1_LO 0x000000bc
507
508 #define REG_A3XX_RBBM_PERFCTR_UCHE_1_HI 0x000000bd
509
510 #define REG_A3XX_RBBM_PERFCTR_UCHE_2_LO 0x000000be
511
512 #define REG_A3XX_RBBM_PERFCTR_UCHE_2_HI 0x000000bf
513
514 #define REG_A3XX_RBBM_PERFCTR_UCHE_3_LO 0x000000c0
515
516 #define REG_A3XX_RBBM_PERFCTR_UCHE_3_HI 0x000000c1
517
518 #define REG_A3XX_RBBM_PERFCTR_UCHE_4_LO 0x000000c2
519
520 #define REG_A3XX_RBBM_PERFCTR_UCHE_4_HI 0x000000c3
521
522 #define REG_A3XX_RBBM_PERFCTR_UCHE_5_LO 0x000000c4
523
524 #define REG_A3XX_RBBM_PERFCTR_UCHE_5_HI 0x000000c5
525
526 #define REG_A3XX_RBBM_PERFCTR_TP_0_LO 0x000000c6
527
528 #define REG_A3XX_RBBM_PERFCTR_TP_0_HI 0x000000c7
529
530 #define REG_A3XX_RBBM_PERFCTR_TP_1_LO 0x000000c8
531
532 #define REG_A3XX_RBBM_PERFCTR_TP_1_HI 0x000000c9
533
534 #define REG_A3XX_RBBM_PERFCTR_TP_2_LO 0x000000ca
535
536 #define REG_A3XX_RBBM_PERFCTR_TP_2_HI 0x000000cb
537
538 #define REG_A3XX_RBBM_PERFCTR_TP_3_LO 0x000000cc
539
540 #define REG_A3XX_RBBM_PERFCTR_TP_3_HI 0x000000cd
541
542 #define REG_A3XX_RBBM_PERFCTR_TP_4_LO 0x000000ce
543
544 #define REG_A3XX_RBBM_PERFCTR_TP_4_HI 0x000000cf
545
546 #define REG_A3XX_RBBM_PERFCTR_TP_5_LO 0x000000d0
547
548 #define REG_A3XX_RBBM_PERFCTR_TP_5_HI 0x000000d1
549
550 #define REG_A3XX_RBBM_PERFCTR_SP_0_LO 0x000000d2
551
552 #define REG_A3XX_RBBM_PERFCTR_SP_0_HI 0x000000d3
553
554 #define REG_A3XX_RBBM_PERFCTR_SP_1_LO 0x000000d4
555
556 #define REG_A3XX_RBBM_PERFCTR_SP_1_HI 0x000000d5
557
558 #define REG_A3XX_RBBM_PERFCTR_SP_2_LO 0x000000d6
559
560 #define REG_A3XX_RBBM_PERFCTR_SP_2_HI 0x000000d7
561
562 #define REG_A3XX_RBBM_PERFCTR_SP_3_LO 0x000000d8
563
564 #define REG_A3XX_RBBM_PERFCTR_SP_3_HI 0x000000d9
565
566 #define REG_A3XX_RBBM_PERFCTR_SP_4_LO 0x000000da
567
568 #define REG_A3XX_RBBM_PERFCTR_SP_4_HI 0x000000db
569
570 #define REG_A3XX_RBBM_PERFCTR_SP_5_LO 0x000000dc
571
572 #define REG_A3XX_RBBM_PERFCTR_SP_5_HI 0x000000dd
573
574 #define REG_A3XX_RBBM_PERFCTR_SP_6_LO 0x000000de
575
576 #define REG_A3XX_RBBM_PERFCTR_SP_6_HI 0x000000df
577
578 #define REG_A3XX_RBBM_PERFCTR_SP_7_LO 0x000000e0
579
580 #define REG_A3XX_RBBM_PERFCTR_SP_7_HI 0x000000e1
581
582 #define REG_A3XX_RBBM_PERFCTR_RB_0_LO 0x000000e2
583
584 #define REG_A3XX_RBBM_PERFCTR_RB_0_HI 0x000000e3
585
586 #define REG_A3XX_RBBM_PERFCTR_RB_1_LO 0x000000e4
587
588 #define REG_A3XX_RBBM_PERFCTR_RB_1_HI 0x000000e5
589
590 #define REG_A3XX_RBBM_PERFCTR_PWR_0_LO 0x000000ea
591
592 #define REG_A3XX_RBBM_PERFCTR_PWR_0_HI 0x000000eb
593
594 #define REG_A3XX_RBBM_PERFCTR_PWR_1_LO 0x000000ec
595
596 #define REG_A3XX_RBBM_PERFCTR_PWR_1_HI 0x000000ed
597
598 #define REG_A3XX_RBBM_RBBM_CTL 0x00000100
599
600 #define REG_A3XX_RBBM_DEBUG_BUS_CTL 0x00000111
601
602 #define REG_A3XX_RBBM_DEBUG_BUS_DATA_STATUS 0x00000112
603
604 #define REG_A3XX_CP_PFP_UCODE_ADDR 0x000001c9
605
606 #define REG_A3XX_CP_PFP_UCODE_DATA 0x000001ca
607
608 #define REG_A3XX_CP_ROQ_ADDR 0x000001cc
609
610 #define REG_A3XX_CP_ROQ_DATA 0x000001cd
611
612 #define REG_A3XX_CP_MERCIU_ADDR 0x000001d1
613
614 #define REG_A3XX_CP_MERCIU_DATA 0x000001d2
615
616 #define REG_A3XX_CP_MERCIU_DATA2 0x000001d3
617
618 #define REG_A3XX_CP_MEQ_ADDR 0x000001da
619
620 #define REG_A3XX_CP_MEQ_DATA 0x000001db
621
622 #define REG_A3XX_CP_WFI_PEND_CTR 0x000001f5
623
624 #define REG_A3XX_RBBM_PM_OVERRIDE2 0x0000039d
625
626 #define REG_A3XX_CP_PERFCOUNTER_SELECT 0x00000445
627
628 #define REG_A3XX_CP_HW_FAULT 0x0000045c
629
630 #define REG_A3XX_CP_PROTECT_CTRL 0x0000045e
631
632 #define REG_A3XX_CP_PROTECT_STATUS 0x0000045f
633
634 static inline uint32_t REG_A3XX_CP_PROTECT(uint32_t i0) { return 0x00000460 + 0x1*i0; }
635
636 static inline uint32_t REG_A3XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000460 + 0x1*i0; }
637
638 #define REG_A3XX_CP_AHB_FAULT 0x0000054d
639
640 #define REG_A3XX_SQ_GPR_MANAGEMENT 0x00000d00
641
642 #define REG_A3XX_SQ_INST_STORE_MANAGMENT 0x00000d02
643
644 #define REG_A3XX_TP0_CHICKEN 0x00000e1e
645
646 #define REG_A3XX_SP_GLOBAL_MEM_SIZE 0x00000e22
647
648 #define REG_A3XX_SP_GLOBAL_MEM_ADDR 0x00000e23
649
650 #define REG_A3XX_GRAS_CL_CLIP_CNTL 0x00002040
651 #define A3XX_GRAS_CL_CLIP_CNTL_IJ_PERSP_CENTER 0x00001000
652 #define A3XX_GRAS_CL_CLIP_CNTL_CLIP_DISABLE 0x00010000
653 #define A3XX_GRAS_CL_CLIP_CNTL_ZFAR_CLIP_DISABLE 0x00020000
654 #define A3XX_GRAS_CL_CLIP_CNTL_VP_CLIP_CODE_IGNORE 0x00080000
655 #define A3XX_GRAS_CL_CLIP_CNTL_VP_XFORM_DISABLE 0x00100000
656 #define A3XX_GRAS_CL_CLIP_CNTL_PERSP_DIVISION_DISABLE 0x00200000
657 #define A3XX_GRAS_CL_CLIP_CNTL_ZCOORD 0x00800000
658 #define A3XX_GRAS_CL_CLIP_CNTL_WCOORD 0x01000000
659 #define A3XX_GRAS_CL_CLIP_CNTL_ZCLIP_DISABLE 0x02000000
660
661 #define REG_A3XX_GRAS_CL_GB_CLIP_ADJ 0x00002044
662 #define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK 0x000003ff
663 #define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT 0
664 static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ(uint32_t val)
665 {
666 return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK;
667 }
668 #define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK 0x000ffc00
669 #define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT 10
670 static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_VERT(uint32_t val)
671 {
672 return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK;
673 }
674
675 #define REG_A3XX_GRAS_CL_VPORT_XOFFSET 0x00002048
676 #define A3XX_GRAS_CL_VPORT_XOFFSET__MASK 0xffffffff
677 #define A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT 0
678 static inline uint32_t A3XX_GRAS_CL_VPORT_XOFFSET(float val)
679 {
680 return ((fui(val)) << A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_XOFFSET__MASK;
681 }
682
683 #define REG_A3XX_GRAS_CL_VPORT_XSCALE 0x00002049
684 #define A3XX_GRAS_CL_VPORT_XSCALE__MASK 0xffffffff
685 #define A3XX_GRAS_CL_VPORT_XSCALE__SHIFT 0
686 static inline uint32_t A3XX_GRAS_CL_VPORT_XSCALE(float val)
687 {
688 return ((fui(val)) << A3XX_GRAS_CL_VPORT_XSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_XSCALE__MASK;
689 }
690
691 #define REG_A3XX_GRAS_CL_VPORT_YOFFSET 0x0000204a
692 #define A3XX_GRAS_CL_VPORT_YOFFSET__MASK 0xffffffff
693 #define A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT 0
694 static inline uint32_t A3XX_GRAS_CL_VPORT_YOFFSET(float val)
695 {
696 return ((fui(val)) << A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_YOFFSET__MASK;
697 }
698
699 #define REG_A3XX_GRAS_CL_VPORT_YSCALE 0x0000204b
700 #define A3XX_GRAS_CL_VPORT_YSCALE__MASK 0xffffffff
701 #define A3XX_GRAS_CL_VPORT_YSCALE__SHIFT 0
702 static inline uint32_t A3XX_GRAS_CL_VPORT_YSCALE(float val)
703 {
704 return ((fui(val)) << A3XX_GRAS_CL_VPORT_YSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_YSCALE__MASK;
705 }
706
707 #define REG_A3XX_GRAS_CL_VPORT_ZOFFSET 0x0000204c
708 #define A3XX_GRAS_CL_VPORT_ZOFFSET__MASK 0xffffffff
709 #define A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT 0
710 static inline uint32_t A3XX_GRAS_CL_VPORT_ZOFFSET(float val)
711 {
712 return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_ZOFFSET__MASK;
713 }
714
715 #define REG_A3XX_GRAS_CL_VPORT_ZSCALE 0x0000204d
716 #define A3XX_GRAS_CL_VPORT_ZSCALE__MASK 0xffffffff
717 #define A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT 0
718 static inline uint32_t A3XX_GRAS_CL_VPORT_ZSCALE(float val)
719 {
720 return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_ZSCALE__MASK;
721 }
722
723 #define REG_A3XX_GRAS_SU_POINT_MINMAX 0x00002068
724 #define A3XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
725 #define A3XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
726 static inline uint32_t A3XX_GRAS_SU_POINT_MINMAX_MIN(float val)
727 {
728 return ((((uint32_t)(val * 16.0))) << A3XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A3XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
729 }
730 #define A3XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
731 #define A3XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
732 static inline uint32_t A3XX_GRAS_SU_POINT_MINMAX_MAX(float val)
733 {
734 return ((((uint32_t)(val * 16.0))) << A3XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A3XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
735 }
736
737 #define REG_A3XX_GRAS_SU_POINT_SIZE 0x00002069
738 #define A3XX_GRAS_SU_POINT_SIZE__MASK 0xffffffff
739 #define A3XX_GRAS_SU_POINT_SIZE__SHIFT 0
740 static inline uint32_t A3XX_GRAS_SU_POINT_SIZE(float val)
741 {
742 return ((((int32_t)(val * 16.0))) << A3XX_GRAS_SU_POINT_SIZE__SHIFT) & A3XX_GRAS_SU_POINT_SIZE__MASK;
743 }
744
745 #define REG_A3XX_GRAS_SU_POLY_OFFSET_SCALE 0x0000206c
746 #define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK 0x00ffffff
747 #define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT 0
748 static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL(float val)
749 {
750 return ((((int32_t)(val * 16384.0))) << A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK;
751 }
752
753 #define REG_A3XX_GRAS_SU_POLY_OFFSET_OFFSET 0x0000206d
754 #define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
755 #define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
756 static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
757 {
758 return ((((int32_t)(val * 16384.0))) << A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
759 }
760
761 #define REG_A3XX_GRAS_SU_MODE_CONTROL 0x00002070
762 #define A3XX_GRAS_SU_MODE_CONTROL_CULL_FRONT 0x00000001
763 #define A3XX_GRAS_SU_MODE_CONTROL_CULL_BACK 0x00000002
764 #define A3XX_GRAS_SU_MODE_CONTROL_FRONT_CW 0x00000004
765 #define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK 0x000007f8
766 #define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT 3
767 static inline uint32_t A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH(float val)
768 {
769 return ((((int32_t)(val * 4.0))) << A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT) & A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK;
770 }
771 #define A3XX_GRAS_SU_MODE_CONTROL_POLY_OFFSET 0x00000800
772
773 #define REG_A3XX_GRAS_SC_CONTROL 0x00002072
774 #define A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK 0x000000f0
775 #define A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT 4
776 static inline uint32_t A3XX_GRAS_SC_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
777 {
778 return ((val) << A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK;
779 }
780 #define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK 0x00000f00
781 #define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT 8
782 static inline uint32_t A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES(enum a3xx_msaa_samples val)
783 {
784 return ((val) << A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT) & A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK;
785 }
786 #define A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK 0x0000f000
787 #define A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT 12
788 static inline uint32_t A3XX_GRAS_SC_CONTROL_RASTER_MODE(uint32_t val)
789 {
790 return ((val) << A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK;
791 }
792
793 #define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_TL 0x00002074
794 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
795 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff
796 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
797 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
798 {
799 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK;
800 }
801 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000
802 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
803 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
804 {
805 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK;
806 }
807
808 #define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_BR 0x00002075
809 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
810 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff
811 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
812 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
813 {
814 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK;
815 }
816 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000
817 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
818 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
819 {
820 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK;
821 }
822
823 #define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_TL 0x00002079
824 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
825 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
826 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
827 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
828 {
829 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
830 }
831 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
832 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
833 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
834 {
835 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
836 }
837
838 #define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_BR 0x0000207a
839 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
840 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
841 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
842 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
843 {
844 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
845 }
846 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
847 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
848 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
849 {
850 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
851 }
852
853 #define REG_A3XX_RB_MODE_CONTROL 0x000020c0
854 #define A3XX_RB_MODE_CONTROL_GMEM_BYPASS 0x00000080
855 #define A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK 0x00000700
856 #define A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT 8
857 static inline uint32_t A3XX_RB_MODE_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
858 {
859 return ((val) << A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT) & A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK;
860 }
861 #define A3XX_RB_MODE_CONTROL_MARB_CACHE_SPLIT_MODE 0x00008000
862 #define A3XX_RB_MODE_CONTROL_PACKER_TIMER_ENABLE 0x00010000
863
864 #define REG_A3XX_RB_RENDER_CONTROL 0x000020c1
865 #define A3XX_RB_RENDER_CONTROL_FACENESS 0x00000008
866 #define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK 0x00000ff0
867 #define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT 4
868 static inline uint32_t A3XX_RB_RENDER_CONTROL_BIN_WIDTH(uint32_t val)
869 {
870 return ((val >> 5) << A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT) & A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK;
871 }
872 #define A3XX_RB_RENDER_CONTROL_DISABLE_COLOR_PIPE 0x00001000
873 #define A3XX_RB_RENDER_CONTROL_ENABLE_GMEM 0x00002000
874 #define A3XX_RB_RENDER_CONTROL_XCOORD 0x00004000
875 #define A3XX_RB_RENDER_CONTROL_YCOORD 0x00008000
876 #define A3XX_RB_RENDER_CONTROL_ZCOORD 0x00010000
877 #define A3XX_RB_RENDER_CONTROL_WCOORD 0x00020000
878 #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST 0x00400000
879 #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK 0x07000000
880 #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT 24
881 static inline uint32_t A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
882 {
883 return ((val) << A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK;
884 }
885
886 #define REG_A3XX_RB_MSAA_CONTROL 0x000020c2
887 #define A3XX_RB_MSAA_CONTROL_DISABLE 0x00000400
888 #define A3XX_RB_MSAA_CONTROL_SAMPLES__MASK 0x0000f000
889 #define A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT 12
890 static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLES(enum a3xx_msaa_samples val)
891 {
892 return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLES__MASK;
893 }
894 #define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK 0xffff0000
895 #define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT 16
896 static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLE_MASK(uint32_t val)
897 {
898 return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK;
899 }
900
901 #define REG_A3XX_RB_ALPHA_REF 0x000020c3
902 #define A3XX_RB_ALPHA_REF_UINT__MASK 0x0000ff00
903 #define A3XX_RB_ALPHA_REF_UINT__SHIFT 8
904 static inline uint32_t A3XX_RB_ALPHA_REF_UINT(uint32_t val)
905 {
906 return ((val) << A3XX_RB_ALPHA_REF_UINT__SHIFT) & A3XX_RB_ALPHA_REF_UINT__MASK;
907 }
908 #define A3XX_RB_ALPHA_REF_FLOAT__MASK 0xffff0000
909 #define A3XX_RB_ALPHA_REF_FLOAT__SHIFT 16
910 static inline uint32_t A3XX_RB_ALPHA_REF_FLOAT(float val)
911 {
912 return ((util_float_to_half(val)) << A3XX_RB_ALPHA_REF_FLOAT__SHIFT) & A3XX_RB_ALPHA_REF_FLOAT__MASK;
913 }
914
915 static inline uint32_t REG_A3XX_RB_MRT(uint32_t i0) { return 0x000020c4 + 0x4*i0; }
916
917 static inline uint32_t REG_A3XX_RB_MRT_CONTROL(uint32_t i0) { return 0x000020c4 + 0x4*i0; }
918 #define A3XX_RB_MRT_CONTROL_READ_DEST_ENABLE 0x00000008
919 #define A3XX_RB_MRT_CONTROL_BLEND 0x00000010
920 #define A3XX_RB_MRT_CONTROL_BLEND2 0x00000020
921 #define A3XX_RB_MRT_CONTROL_ROP_CODE__MASK 0x00000f00
922 #define A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT 8
923 static inline uint32_t A3XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
924 {
925 return ((val) << A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A3XX_RB_MRT_CONTROL_ROP_CODE__MASK;
926 }
927 #define A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK 0x00003000
928 #define A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT 12
929 static inline uint32_t A3XX_RB_MRT_CONTROL_DITHER_MODE(enum adreno_rb_dither_mode val)
930 {
931 return ((val) << A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT) & A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK;
932 }
933 #define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x0f000000
934 #define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 24
935 static inline uint32_t A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
936 {
937 return ((val) << A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
938 }
939
940 static inline uint32_t REG_A3XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x000020c5 + 0x4*i0; }
941 #define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x0000003f
942 #define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
943 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a3xx_color_fmt val)
944 {
945 return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
946 }
947 #define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x000000c0
948 #define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 6
949 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a3xx_tile_mode val)
950 {
951 return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
952 }
953 #define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00000c00
954 #define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 10
955 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
956 {
957 return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
958 }
959 #define A3XX_RB_MRT_BUF_INFO_COLOR_SRGB 0x00004000
960 #define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK 0xfffe0000
961 #define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT 17
962 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH(uint32_t val)
963 {
964 return ((val >> 5) << A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK;
965 }
966
967 static inline uint32_t REG_A3XX_RB_MRT_BUF_BASE(uint32_t i0) { return 0x000020c6 + 0x4*i0; }
968 #define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK 0xfffffff0
969 #define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT 4
970 static inline uint32_t A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE(uint32_t val)
971 {
972 return ((val >> 5) << A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT) & A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK;
973 }
974
975 static inline uint32_t REG_A3XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x000020c7 + 0x4*i0; }
976 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
977 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
978 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
979 {
980 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
981 }
982 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
983 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
984 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
985 {
986 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
987 }
988 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
989 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
990 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
991 {
992 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
993 }
994 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
995 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
996 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
997 {
998 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
999 }
1000 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
1001 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
1002 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
1003 {
1004 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
1005 }
1006 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
1007 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
1008 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
1009 {
1010 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
1011 }
1012 #define A3XX_RB_MRT_BLEND_CONTROL_CLAMP_ENABLE 0x20000000
1013
1014 #define REG_A3XX_RB_BLEND_RED 0x000020e4
1015 #define A3XX_RB_BLEND_RED_UINT__MASK 0x000000ff
1016 #define A3XX_RB_BLEND_RED_UINT__SHIFT 0
1017 static inline uint32_t A3XX_RB_BLEND_RED_UINT(uint32_t val)
1018 {
1019 return ((val) << A3XX_RB_BLEND_RED_UINT__SHIFT) & A3XX_RB_BLEND_RED_UINT__MASK;
1020 }
1021 #define A3XX_RB_BLEND_RED_FLOAT__MASK 0xffff0000
1022 #define A3XX_RB_BLEND_RED_FLOAT__SHIFT 16
1023 static inline uint32_t A3XX_RB_BLEND_RED_FLOAT(float val)
1024 {
1025 return ((util_float_to_half(val)) << A3XX_RB_BLEND_RED_FLOAT__SHIFT) & A3XX_RB_BLEND_RED_FLOAT__MASK;
1026 }
1027
1028 #define REG_A3XX_RB_BLEND_GREEN 0x000020e5
1029 #define A3XX_RB_BLEND_GREEN_UINT__MASK 0x000000ff
1030 #define A3XX_RB_BLEND_GREEN_UINT__SHIFT 0
1031 static inline uint32_t A3XX_RB_BLEND_GREEN_UINT(uint32_t val)
1032 {
1033 return ((val) << A3XX_RB_BLEND_GREEN_UINT__SHIFT) & A3XX_RB_BLEND_GREEN_UINT__MASK;
1034 }
1035 #define A3XX_RB_BLEND_GREEN_FLOAT__MASK 0xffff0000
1036 #define A3XX_RB_BLEND_GREEN_FLOAT__SHIFT 16
1037 static inline uint32_t A3XX_RB_BLEND_GREEN_FLOAT(float val)
1038 {
1039 return ((util_float_to_half(val)) << A3XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A3XX_RB_BLEND_GREEN_FLOAT__MASK;
1040 }
1041
1042 #define REG_A3XX_RB_BLEND_BLUE 0x000020e6
1043 #define A3XX_RB_BLEND_BLUE_UINT__MASK 0x000000ff
1044 #define A3XX_RB_BLEND_BLUE_UINT__SHIFT 0
1045 static inline uint32_t A3XX_RB_BLEND_BLUE_UINT(uint32_t val)
1046 {
1047 return ((val) << A3XX_RB_BLEND_BLUE_UINT__SHIFT) & A3XX_RB_BLEND_BLUE_UINT__MASK;
1048 }
1049 #define A3XX_RB_BLEND_BLUE_FLOAT__MASK 0xffff0000
1050 #define A3XX_RB_BLEND_BLUE_FLOAT__SHIFT 16
1051 static inline uint32_t A3XX_RB_BLEND_BLUE_FLOAT(float val)
1052 {
1053 return ((util_float_to_half(val)) << A3XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A3XX_RB_BLEND_BLUE_FLOAT__MASK;
1054 }
1055
1056 #define REG_A3XX_RB_BLEND_ALPHA 0x000020e7
1057 #define A3XX_RB_BLEND_ALPHA_UINT__MASK 0x000000ff
1058 #define A3XX_RB_BLEND_ALPHA_UINT__SHIFT 0
1059 static inline uint32_t A3XX_RB_BLEND_ALPHA_UINT(uint32_t val)
1060 {
1061 return ((val) << A3XX_RB_BLEND_ALPHA_UINT__SHIFT) & A3XX_RB_BLEND_ALPHA_UINT__MASK;
1062 }
1063 #define A3XX_RB_BLEND_ALPHA_FLOAT__MASK 0xffff0000
1064 #define A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT 16
1065 static inline uint32_t A3XX_RB_BLEND_ALPHA_FLOAT(float val)
1066 {
1067 return ((util_float_to_half(val)) << A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A3XX_RB_BLEND_ALPHA_FLOAT__MASK;
1068 }
1069
1070 #define REG_A3XX_RB_CLEAR_COLOR_DW0 0x000020e8
1071
1072 #define REG_A3XX_RB_CLEAR_COLOR_DW1 0x000020e9
1073
1074 #define REG_A3XX_RB_CLEAR_COLOR_DW2 0x000020ea
1075
1076 #define REG_A3XX_RB_CLEAR_COLOR_DW3 0x000020eb
1077
1078 #define REG_A3XX_RB_COPY_CONTROL 0x000020ec
1079 #define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK 0x00000003
1080 #define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT 0
1081 static inline uint32_t A3XX_RB_COPY_CONTROL_MSAA_RESOLVE(enum a3xx_msaa_samples val)
1082 {
1083 return ((val) << A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT) & A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK;
1084 }
1085 #define A3XX_RB_COPY_CONTROL_DEPTHCLEAR 0x00000008
1086 #define A3XX_RB_COPY_CONTROL_MODE__MASK 0x00000070
1087 #define A3XX_RB_COPY_CONTROL_MODE__SHIFT 4
1088 static inline uint32_t A3XX_RB_COPY_CONTROL_MODE(enum adreno_rb_copy_control_mode val)
1089 {
1090 return ((val) << A3XX_RB_COPY_CONTROL_MODE__SHIFT) & A3XX_RB_COPY_CONTROL_MODE__MASK;
1091 }
1092 #define A3XX_RB_COPY_CONTROL_FASTCLEAR__MASK 0x00000f00
1093 #define A3XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT 8
1094 static inline uint32_t A3XX_RB_COPY_CONTROL_FASTCLEAR(uint32_t val)
1095 {
1096 return ((val) << A3XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT) & A3XX_RB_COPY_CONTROL_FASTCLEAR__MASK;
1097 }
1098 #define A3XX_RB_COPY_CONTROL_UNK12 0x00001000
1099 #define A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK 0xffffc000
1100 #define A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT 14
1101 static inline uint32_t A3XX_RB_COPY_CONTROL_GMEM_BASE(uint32_t val)
1102 {
1103 return ((val >> 14) << A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT) & A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK;
1104 }
1105
1106 #define REG_A3XX_RB_COPY_DEST_BASE 0x000020ed
1107 #define A3XX_RB_COPY_DEST_BASE_BASE__MASK 0xfffffff0
1108 #define A3XX_RB_COPY_DEST_BASE_BASE__SHIFT 4
1109 static inline uint32_t A3XX_RB_COPY_DEST_BASE_BASE(uint32_t val)
1110 {
1111 return ((val >> 5) << A3XX_RB_COPY_DEST_BASE_BASE__SHIFT) & A3XX_RB_COPY_DEST_BASE_BASE__MASK;
1112 }
1113
1114 #define REG_A3XX_RB_COPY_DEST_PITCH 0x000020ee
1115 #define A3XX_RB_COPY_DEST_PITCH_PITCH__MASK 0xffffffff
1116 #define A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT 0
1117 static inline uint32_t A3XX_RB_COPY_DEST_PITCH_PITCH(uint32_t val)
1118 {
1119 return ((val >> 5) << A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT) & A3XX_RB_COPY_DEST_PITCH_PITCH__MASK;
1120 }
1121
1122 #define REG_A3XX_RB_COPY_DEST_INFO 0x000020ef
1123 #define A3XX_RB_COPY_DEST_INFO_TILE__MASK 0x00000003
1124 #define A3XX_RB_COPY_DEST_INFO_TILE__SHIFT 0
1125 static inline uint32_t A3XX_RB_COPY_DEST_INFO_TILE(enum a3xx_tile_mode val)
1126 {
1127 return ((val) << A3XX_RB_COPY_DEST_INFO_TILE__SHIFT) & A3XX_RB_COPY_DEST_INFO_TILE__MASK;
1128 }
1129 #define A3XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000fc
1130 #define A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 2
1131 static inline uint32_t A3XX_RB_COPY_DEST_INFO_FORMAT(enum a3xx_color_fmt val)
1132 {
1133 return ((val) << A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A3XX_RB_COPY_DEST_INFO_FORMAT__MASK;
1134 }
1135 #define A3XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300
1136 #define A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8
1137 static inline uint32_t A3XX_RB_COPY_DEST_INFO_SWAP(enum a3xx_color_swap val)
1138 {
1139 return ((val) << A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A3XX_RB_COPY_DEST_INFO_SWAP__MASK;
1140 }
1141 #define A3XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK 0x00000c00
1142 #define A3XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT 10
1143 static inline uint32_t A3XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
1144 {
1145 return ((val) << A3XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A3XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
1146 }
1147 #define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK 0x0003c000
1148 #define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT 14
1149 static inline uint32_t A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE(uint32_t val)
1150 {
1151 return ((val) << A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT) & A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK;
1152 }
1153 #define A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK 0x001c0000
1154 #define A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT 18
1155 static inline uint32_t A3XX_RB_COPY_DEST_INFO_ENDIAN(enum adreno_rb_surface_endian val)
1156 {
1157 return ((val) << A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT) & A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK;
1158 }
1159
1160 #define REG_A3XX_RB_DEPTH_CONTROL 0x00002100
1161 #define A3XX_RB_DEPTH_CONTROL_FRAG_WRITES_Z 0x00000001
1162 #define A3XX_RB_DEPTH_CONTROL_Z_ENABLE 0x00000002
1163 #define A3XX_RB_DEPTH_CONTROL_Z_WRITE_ENABLE 0x00000004
1164 #define A3XX_RB_DEPTH_CONTROL_EARLY_Z_DISABLE 0x00000008
1165 #define A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK 0x00000070
1166 #define A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT 4
1167 static inline uint32_t A3XX_RB_DEPTH_CONTROL_ZFUNC(enum adreno_compare_func val)
1168 {
1169 return ((val) << A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT) & A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK;
1170 }
1171 #define A3XX_RB_DEPTH_CONTROL_BF_ENABLE 0x00000080
1172 #define A3XX_RB_DEPTH_CONTROL_Z_TEST_ENABLE 0x80000000
1173
1174 #define REG_A3XX_RB_DEPTH_CLEAR 0x00002101
1175
1176 #define REG_A3XX_RB_DEPTH_INFO 0x00002102
1177 #define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000003
1178 #define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0
1179 static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum adreno_rb_depth_format val)
1180 {
1181 return ((val) << A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
1182 }
1183 #define A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff800
1184 #define A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 11
1185 static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
1186 {
1187 return ((val >> 12) << A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
1188 }
1189
1190 #define REG_A3XX_RB_DEPTH_PITCH 0x00002103
1191 #define A3XX_RB_DEPTH_PITCH__MASK 0xffffffff
1192 #define A3XX_RB_DEPTH_PITCH__SHIFT 0
1193 static inline uint32_t A3XX_RB_DEPTH_PITCH(uint32_t val)
1194 {
1195 return ((val >> 3) << A3XX_RB_DEPTH_PITCH__SHIFT) & A3XX_RB_DEPTH_PITCH__MASK;
1196 }
1197
1198 #define REG_A3XX_RB_STENCIL_CONTROL 0x00002104
1199 #define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
1200 #define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
1201 #define A3XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
1202 #define A3XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
1203 #define A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
1204 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
1205 {
1206 return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC__MASK;
1207 }
1208 #define A3XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
1209 #define A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
1210 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
1211 {
1212 return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL__MASK;
1213 }
1214 #define A3XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
1215 #define A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
1216 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
1217 {
1218 return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS__MASK;
1219 }
1220 #define A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
1221 #define A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
1222 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
1223 {
1224 return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
1225 }
1226 #define A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
1227 #define A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
1228 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
1229 {
1230 return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
1231 }
1232 #define A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
1233 #define A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
1234 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
1235 {
1236 return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
1237 }
1238 #define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
1239 #define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
1240 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
1241 {
1242 return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
1243 }
1244 #define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
1245 #define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
1246 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
1247 {
1248 return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
1249 }
1250
1251 #define REG_A3XX_RB_STENCIL_CLEAR 0x00002105
1252
1253 #define REG_A3XX_RB_STENCIL_BUF_INFO 0x00002106
1254
1255 #define REG_A3XX_RB_STENCIL_BUF_PITCH 0x00002107
1256
1257 #define REG_A3XX_RB_STENCILREFMASK 0x00002108
1258 #define A3XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
1259 #define A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
1260 static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
1261 {
1262 return ((val) << A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILREF__MASK;
1263 }
1264 #define A3XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
1265 #define A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
1266 static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
1267 {
1268 return ((val) << A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILMASK__MASK;
1269 }
1270 #define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
1271 #define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
1272 static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
1273 {
1274 return ((val) << A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
1275 }
1276
1277 #define REG_A3XX_RB_STENCILREFMASK_BF 0x00002109
1278 #define A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff
1279 #define A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0
1280 static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
1281 {
1282 return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
1283 }
1284 #define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00
1285 #define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8
1286 static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
1287 {
1288 return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
1289 }
1290 #define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000
1291 #define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16
1292 static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
1293 {
1294 return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
1295 }
1296
1297 #define REG_A3XX_RB_LRZ_VSC_CONTROL 0x0000210c
1298 #define A3XX_RB_LRZ_VSC_CONTROL_BINNING_ENABLE 0x00000002
1299
1300 #define REG_A3XX_RB_WINDOW_OFFSET 0x0000210e
1301 #define A3XX_RB_WINDOW_OFFSET_X__MASK 0x0000ffff
1302 #define A3XX_RB_WINDOW_OFFSET_X__SHIFT 0
1303 static inline uint32_t A3XX_RB_WINDOW_OFFSET_X(uint32_t val)
1304 {
1305 return ((val) << A3XX_RB_WINDOW_OFFSET_X__SHIFT) & A3XX_RB_WINDOW_OFFSET_X__MASK;
1306 }
1307 #define A3XX_RB_WINDOW_OFFSET_Y__MASK 0xffff0000
1308 #define A3XX_RB_WINDOW_OFFSET_Y__SHIFT 16
1309 static inline uint32_t A3XX_RB_WINDOW_OFFSET_Y(uint32_t val)
1310 {
1311 return ((val) << A3XX_RB_WINDOW_OFFSET_Y__SHIFT) & A3XX_RB_WINDOW_OFFSET_Y__MASK;
1312 }
1313
1314 #define REG_A3XX_RB_SAMPLE_COUNT_CONTROL 0x00002110
1315 #define A3XX_RB_SAMPLE_COUNT_CONTROL_RESET 0x00000001
1316 #define A3XX_RB_SAMPLE_COUNT_CONTROL_COPY 0x00000002
1317
1318 #define REG_A3XX_RB_SAMPLE_COUNT_ADDR 0x00002111
1319
1320 #define REG_A3XX_RB_Z_CLAMP_MIN 0x00002114
1321
1322 #define REG_A3XX_RB_Z_CLAMP_MAX 0x00002115
1323
1324 #define REG_A3XX_VGT_BIN_BASE 0x000021e1
1325
1326 #define REG_A3XX_VGT_BIN_SIZE 0x000021e2
1327
1328 #define REG_A3XX_PC_VSTREAM_CONTROL 0x000021e4
1329 #define A3XX_PC_VSTREAM_CONTROL_SIZE__MASK 0x003f0000
1330 #define A3XX_PC_VSTREAM_CONTROL_SIZE__SHIFT 16
1331 static inline uint32_t A3XX_PC_VSTREAM_CONTROL_SIZE(uint32_t val)
1332 {
1333 return ((val) << A3XX_PC_VSTREAM_CONTROL_SIZE__SHIFT) & A3XX_PC_VSTREAM_CONTROL_SIZE__MASK;
1334 }
1335 #define A3XX_PC_VSTREAM_CONTROL_N__MASK 0x07c00000
1336 #define A3XX_PC_VSTREAM_CONTROL_N__SHIFT 22
1337 static inline uint32_t A3XX_PC_VSTREAM_CONTROL_N(uint32_t val)
1338 {
1339 return ((val) << A3XX_PC_VSTREAM_CONTROL_N__SHIFT) & A3XX_PC_VSTREAM_CONTROL_N__MASK;
1340 }
1341
1342 #define REG_A3XX_PC_VERTEX_REUSE_BLOCK_CNTL 0x000021ea
1343
1344 #define REG_A3XX_PC_PRIM_VTX_CNTL 0x000021ec
1345 #define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK 0x0000001f
1346 #define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT 0
1347 static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC(uint32_t val)
1348 {
1349 return ((val) << A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK;
1350 }
1351 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK 0x000000e0
1352 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT 5
1353 static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
1354 {
1355 return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK;
1356 }
1357 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK 0x00000700
1358 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT 8
1359 static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
1360 {
1361 return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK;
1362 }
1363 #define A3XX_PC_PRIM_VTX_CNTL_PRIMITIVE_RESTART 0x00100000
1364 #define A3XX_PC_PRIM_VTX_CNTL_PROVOKING_VTX_LAST 0x02000000
1365 #define A3XX_PC_PRIM_VTX_CNTL_PSIZE 0x04000000
1366
1367 #define REG_A3XX_PC_RESTART_INDEX 0x000021ed
1368
1369 #define REG_A3XX_HLSQ_CONTROL_0_REG 0x00002200
1370 #define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK 0x00000010
1371 #define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT 4
1372 static inline uint32_t A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)
1373 {
1374 return ((val) << A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK;
1375 }
1376 #define A3XX_HLSQ_CONTROL_0_REG_FSSUPERTHREADENABLE 0x00000040
1377 #define A3XX_HLSQ_CONTROL_0_REG_SPSHADERRESTART 0x00000200
1378 #define A3XX_HLSQ_CONTROL_0_REG_RESERVED2 0x00000400
1379 #define A3XX_HLSQ_CONTROL_0_REG_CHUNKDISABLE 0x04000000
1380 #define A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK 0x08000000
1381 #define A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT 27
1382 static inline uint32_t A3XX_HLSQ_CONTROL_0_REG_CONSTMODE(uint32_t val)
1383 {
1384 return ((val) << A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT) & A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK;
1385 }
1386 #define A3XX_HLSQ_CONTROL_0_REG_LAZYUPDATEDISABLE 0x10000000
1387 #define A3XX_HLSQ_CONTROL_0_REG_SPCONSTFULLUPDATE 0x20000000
1388 #define A3XX_HLSQ_CONTROL_0_REG_TPFULLUPDATE 0x40000000
1389 #define A3XX_HLSQ_CONTROL_0_REG_SINGLECONTEXT 0x80000000
1390
1391 #define REG_A3XX_HLSQ_CONTROL_1_REG 0x00002201
1392 #define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK 0x00000040
1393 #define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT 6
1394 static inline uint32_t A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE(enum a3xx_threadsize val)
1395 {
1396 return ((val) << A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK;
1397 }
1398 #define A3XX_HLSQ_CONTROL_1_REG_VSSUPERTHREADENABLE 0x00000100
1399 #define A3XX_HLSQ_CONTROL_1_REG_RESERVED1 0x00000200
1400 #define A3XX_HLSQ_CONTROL_1_REG_ZWCOORD 0x02000000
1401
1402 #define REG_A3XX_HLSQ_CONTROL_2_REG 0x00002202
1403 #define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK 0xfc000000
1404 #define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT 26
1405 static inline uint32_t A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD(uint32_t val)
1406 {
1407 return ((val) << A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT) & A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK;
1408 }
1409
1410 #define REG_A3XX_HLSQ_CONTROL_3_REG 0x00002203
1411 #define A3XX_HLSQ_CONTROL_3_REG_REGID__MASK 0x000000ff
1412 #define A3XX_HLSQ_CONTROL_3_REG_REGID__SHIFT 0
1413 static inline uint32_t A3XX_HLSQ_CONTROL_3_REG_REGID(uint32_t val)
1414 {
1415 return ((val) << A3XX_HLSQ_CONTROL_3_REG_REGID__SHIFT) & A3XX_HLSQ_CONTROL_3_REG_REGID__MASK;
1416 }
1417
1418 #define REG_A3XX_HLSQ_VS_CONTROL_REG 0x00002204
1419 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK 0x00000fff
1420 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1421 static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1422 {
1423 return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK;
1424 }
1425 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK 0x00fff000
1426 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT 12
1427 static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)
1428 {
1429 return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK;
1430 }
1431 #define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1432 #define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1433 static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1434 {
1435 return ((val) << A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK;
1436 }
1437
1438 #define REG_A3XX_HLSQ_FS_CONTROL_REG 0x00002205
1439 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK 0x00000fff
1440 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1441 static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1442 {
1443 return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK;
1444 }
1445 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK 0x00fff000
1446 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT 12
1447 static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)
1448 {
1449 return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK;
1450 }
1451 #define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1452 #define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1453 static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1454 {
1455 return ((val) << A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK;
1456 }
1457
1458 #define REG_A3XX_HLSQ_CONST_VSPRESV_RANGE_REG 0x00002206
1459 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK 0x0000ffff
1460 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT 0
1461 static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY(uint32_t val)
1462 {
1463 return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK;
1464 }
1465 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK 0xffff0000
1466 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT 16
1467 static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
1468 {
1469 return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK;
1470 }
1471
1472 #define REG_A3XX_HLSQ_CONST_FSPRESV_RANGE_REG 0x00002207
1473 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK 0x0000ffff
1474 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT 0
1475 static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY(uint32_t val)
1476 {
1477 return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK;
1478 }
1479 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK 0xffff0000
1480 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT 16
1481 static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
1482 {
1483 return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK;
1484 }
1485
1486 #define REG_A3XX_HLSQ_CL_NDRANGE_0_REG 0x0000220a
1487 #define A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__MASK 0x00000003
1488 #define A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__SHIFT 0
1489 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM(uint32_t val)
1490 {
1491 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__MASK;
1492 }
1493 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__MASK 0x00000ffc
1494 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__SHIFT 2
1495 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0(uint32_t val)
1496 {
1497 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__MASK;
1498 }
1499 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__MASK 0x003ff000
1500 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__SHIFT 12
1501 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1(uint32_t val)
1502 {
1503 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__MASK;
1504 }
1505 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__MASK 0xffc00000
1506 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__SHIFT 22
1507 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2(uint32_t val)
1508 {
1509 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__MASK;
1510 }
1511
1512 static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK(uint32_t i0) { return 0x0000220b + 0x2*i0; }
1513
1514 static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK_SIZE(uint32_t i0) { return 0x0000220b + 0x2*i0; }
1515
1516 static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK_OFFSET(uint32_t i0) { return 0x0000220c + 0x2*i0; }
1517
1518 #define REG_A3XX_HLSQ_CL_CONTROL_0_REG 0x00002211
1519
1520 #define REG_A3XX_HLSQ_CL_CONTROL_1_REG 0x00002212
1521
1522 #define REG_A3XX_HLSQ_CL_KERNEL_CONST_REG 0x00002214
1523
1524 static inline uint32_t REG_A3XX_HLSQ_CL_KERNEL_GROUP(uint32_t i0) { return 0x00002215 + 0x1*i0; }
1525
1526 static inline uint32_t REG_A3XX_HLSQ_CL_KERNEL_GROUP_RATIO(uint32_t i0) { return 0x00002215 + 0x1*i0; }
1527
1528 #define REG_A3XX_HLSQ_CL_KERNEL_GROUP_Y_REG 0x00002216
1529
1530 #define REG_A3XX_HLSQ_CL_KERNEL_GROUP_Z_REG 0x00002217
1531
1532 #define REG_A3XX_HLSQ_CL_WG_OFFSET_REG 0x0000221a
1533
1534 #define REG_A3XX_VFD_CONTROL_0 0x00002240
1535 #define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK 0x0003ffff
1536 #define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT 0
1537 static inline uint32_t A3XX_VFD_CONTROL_0_TOTALATTRTOVS(uint32_t val)
1538 {
1539 return ((val) << A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT) & A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK;
1540 }
1541 #define A3XX_VFD_CONTROL_0_PACKETSIZE__MASK 0x003c0000
1542 #define A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT 18
1543 static inline uint32_t A3XX_VFD_CONTROL_0_PACKETSIZE(uint32_t val)
1544 {
1545 return ((val) << A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT) & A3XX_VFD_CONTROL_0_PACKETSIZE__MASK;
1546 }
1547 #define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK 0x07c00000
1548 #define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT 22
1549 static inline uint32_t A3XX_VFD_CONTROL_0_STRMDECINSTRCNT(uint32_t val)
1550 {
1551 return ((val) << A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK;
1552 }
1553 #define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK 0xf8000000
1554 #define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT 27
1555 static inline uint32_t A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT(uint32_t val)
1556 {
1557 return ((val) << A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK;
1558 }
1559
1560 #define REG_A3XX_VFD_CONTROL_1 0x00002241
1561 #define A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK 0x0000ffff
1562 #define A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT 0
1563 static inline uint32_t A3XX_VFD_CONTROL_1_MAXSTORAGE(uint32_t val)
1564 {
1565 return ((val) << A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT) & A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK;
1566 }
1567 #define A3XX_VFD_CONTROL_1_REGID4VTX__MASK 0x00ff0000
1568 #define A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT 16
1569 static inline uint32_t A3XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
1570 {
1571 return ((val) << A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A3XX_VFD_CONTROL_1_REGID4VTX__MASK;
1572 }
1573 #define A3XX_VFD_CONTROL_1_REGID4INST__MASK 0xff000000
1574 #define A3XX_VFD_CONTROL_1_REGID4INST__SHIFT 24
1575 static inline uint32_t A3XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
1576 {
1577 return ((val) << A3XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A3XX_VFD_CONTROL_1_REGID4INST__MASK;
1578 }
1579
1580 #define REG_A3XX_VFD_INDEX_MIN 0x00002242
1581
1582 #define REG_A3XX_VFD_INDEX_MAX 0x00002243
1583
1584 #define REG_A3XX_VFD_INSTANCEID_OFFSET 0x00002244
1585
1586 #define REG_A3XX_VFD_INDEX_OFFSET 0x00002245
1587
1588 #define REG_A3XX_VFD_INDEX_OFFSET 0x00002245
1589
1590 static inline uint32_t REG_A3XX_VFD_FETCH(uint32_t i0) { return 0x00002246 + 0x2*i0; }
1591
1592 static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_0(uint32_t i0) { return 0x00002246 + 0x2*i0; }
1593 #define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK 0x0000007f
1594 #define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT 0
1595 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_FETCHSIZE(uint32_t val)
1596 {
1597 return ((val) << A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK;
1598 }
1599 #define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK 0x0000ff80
1600 #define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT 7
1601 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE(uint32_t val)
1602 {
1603 return ((val) << A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK;
1604 }
1605 #define A3XX_VFD_FETCH_INSTR_0_INSTANCED 0x00010000
1606 #define A3XX_VFD_FETCH_INSTR_0_SWITCHNEXT 0x00020000
1607 #define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK 0x00fc0000
1608 #define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT 18
1609 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_INDEXCODE(uint32_t val)
1610 {
1611 return ((val) << A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK;
1612 }
1613 #define A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK 0xff000000
1614 #define A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT 24
1615 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_STEPRATE(uint32_t val)
1616 {
1617 return ((val) << A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK;
1618 }
1619
1620 static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_1(uint32_t i0) { return 0x00002247 + 0x2*i0; }
1621
1622 static inline uint32_t REG_A3XX_VFD_DECODE(uint32_t i0) { return 0x00002266 + 0x1*i0; }
1623
1624 static inline uint32_t REG_A3XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x00002266 + 0x1*i0; }
1625 #define A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK 0x0000000f
1626 #define A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT 0
1627 static inline uint32_t A3XX_VFD_DECODE_INSTR_WRITEMASK(uint32_t val)
1628 {
1629 return ((val) << A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT) & A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK;
1630 }
1631 #define A3XX_VFD_DECODE_INSTR_CONSTFILL 0x00000010
1632 #define A3XX_VFD_DECODE_INSTR_FORMAT__MASK 0x00000fc0
1633 #define A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT 6
1634 static inline uint32_t A3XX_VFD_DECODE_INSTR_FORMAT(enum a3xx_vtx_fmt val)
1635 {
1636 return ((val) << A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A3XX_VFD_DECODE_INSTR_FORMAT__MASK;
1637 }
1638 #define A3XX_VFD_DECODE_INSTR_REGID__MASK 0x000ff000
1639 #define A3XX_VFD_DECODE_INSTR_REGID__SHIFT 12
1640 static inline uint32_t A3XX_VFD_DECODE_INSTR_REGID(uint32_t val)
1641 {
1642 return ((val) << A3XX_VFD_DECODE_INSTR_REGID__SHIFT) & A3XX_VFD_DECODE_INSTR_REGID__MASK;
1643 }
1644 #define A3XX_VFD_DECODE_INSTR_INT 0x00100000
1645 #define A3XX_VFD_DECODE_INSTR_SWAP__MASK 0x00c00000
1646 #define A3XX_VFD_DECODE_INSTR_SWAP__SHIFT 22
1647 static inline uint32_t A3XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
1648 {
1649 return ((val) << A3XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A3XX_VFD_DECODE_INSTR_SWAP__MASK;
1650 }
1651 #define A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK 0x1f000000
1652 #define A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT 24
1653 static inline uint32_t A3XX_VFD_DECODE_INSTR_SHIFTCNT(uint32_t val)
1654 {
1655 return ((val) << A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT) & A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK;
1656 }
1657 #define A3XX_VFD_DECODE_INSTR_LASTCOMPVALID 0x20000000
1658 #define A3XX_VFD_DECODE_INSTR_SWITCHNEXT 0x40000000
1659
1660 #define REG_A3XX_VFD_VS_THREADING_THRESHOLD 0x0000227e
1661 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK 0x0000000f
1662 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT 0
1663 static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD(uint32_t val)
1664 {
1665 return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK;
1666 }
1667 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK 0x0000ff00
1668 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT 8
1669 static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT(uint32_t val)
1670 {
1671 return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK;
1672 }
1673
1674 #define REG_A3XX_VPC_ATTR 0x00002280
1675 #define A3XX_VPC_ATTR_TOTALATTR__MASK 0x000001ff
1676 #define A3XX_VPC_ATTR_TOTALATTR__SHIFT 0
1677 static inline uint32_t A3XX_VPC_ATTR_TOTALATTR(uint32_t val)
1678 {
1679 return ((val) << A3XX_VPC_ATTR_TOTALATTR__SHIFT) & A3XX_VPC_ATTR_TOTALATTR__MASK;
1680 }
1681 #define A3XX_VPC_ATTR_PSIZE 0x00000200
1682 #define A3XX_VPC_ATTR_THRDASSIGN__MASK 0x0ffff000
1683 #define A3XX_VPC_ATTR_THRDASSIGN__SHIFT 12
1684 static inline uint32_t A3XX_VPC_ATTR_THRDASSIGN(uint32_t val)
1685 {
1686 return ((val) << A3XX_VPC_ATTR_THRDASSIGN__SHIFT) & A3XX_VPC_ATTR_THRDASSIGN__MASK;
1687 }
1688 #define A3XX_VPC_ATTR_LMSIZE__MASK 0xf0000000
1689 #define A3XX_VPC_ATTR_LMSIZE__SHIFT 28
1690 static inline uint32_t A3XX_VPC_ATTR_LMSIZE(uint32_t val)
1691 {
1692 return ((val) << A3XX_VPC_ATTR_LMSIZE__SHIFT) & A3XX_VPC_ATTR_LMSIZE__MASK;
1693 }
1694
1695 #define REG_A3XX_VPC_PACK 0x00002281
1696 #define A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK 0x0000ff00
1697 #define A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT 8
1698 static inline uint32_t A3XX_VPC_PACK_NUMFPNONPOSVAR(uint32_t val)
1699 {
1700 return ((val) << A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT) & A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK;
1701 }
1702 #define A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK 0x00ff0000
1703 #define A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT 16
1704 static inline uint32_t A3XX_VPC_PACK_NUMNONPOSVSVAR(uint32_t val)
1705 {
1706 return ((val) << A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT) & A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK;
1707 }
1708
1709 static inline uint32_t REG_A3XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00002282 + 0x1*i0; }
1710
1711 static inline uint32_t REG_A3XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00002282 + 0x1*i0; }
1712 #define A3XX_VPC_VARYING_INTERP_MODE_C0__MASK 0x00000003
1713 #define A3XX_VPC_VARYING_INTERP_MODE_C0__SHIFT 0
1714 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C0(enum a3xx_intp_mode val)
1715 {
1716 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C0__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C0__MASK;
1717 }
1718 #define A3XX_VPC_VARYING_INTERP_MODE_C1__MASK 0x0000000c
1719 #define A3XX_VPC_VARYING_INTERP_MODE_C1__SHIFT 2
1720 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C1(enum a3xx_intp_mode val)
1721 {
1722 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C1__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C1__MASK;
1723 }
1724 #define A3XX_VPC_VARYING_INTERP_MODE_C2__MASK 0x00000030
1725 #define A3XX_VPC_VARYING_INTERP_MODE_C2__SHIFT 4
1726 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C2(enum a3xx_intp_mode val)
1727 {
1728 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C2__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C2__MASK;
1729 }
1730 #define A3XX_VPC_VARYING_INTERP_MODE_C3__MASK 0x000000c0
1731 #define A3XX_VPC_VARYING_INTERP_MODE_C3__SHIFT 6
1732 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C3(enum a3xx_intp_mode val)
1733 {
1734 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C3__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C3__MASK;
1735 }
1736 #define A3XX_VPC_VARYING_INTERP_MODE_C4__MASK 0x00000300
1737 #define A3XX_VPC_VARYING_INTERP_MODE_C4__SHIFT 8
1738 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C4(enum a3xx_intp_mode val)
1739 {
1740 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C4__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C4__MASK;
1741 }
1742 #define A3XX_VPC_VARYING_INTERP_MODE_C5__MASK 0x00000c00
1743 #define A3XX_VPC_VARYING_INTERP_MODE_C5__SHIFT 10
1744 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C5(enum a3xx_intp_mode val)
1745 {
1746 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C5__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C5__MASK;
1747 }
1748 #define A3XX_VPC_VARYING_INTERP_MODE_C6__MASK 0x00003000
1749 #define A3XX_VPC_VARYING_INTERP_MODE_C6__SHIFT 12
1750 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C6(enum a3xx_intp_mode val)
1751 {
1752 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C6__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C6__MASK;
1753 }
1754 #define A3XX_VPC_VARYING_INTERP_MODE_C7__MASK 0x0000c000
1755 #define A3XX_VPC_VARYING_INTERP_MODE_C7__SHIFT 14
1756 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C7(enum a3xx_intp_mode val)
1757 {
1758 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C7__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C7__MASK;
1759 }
1760 #define A3XX_VPC_VARYING_INTERP_MODE_C8__MASK 0x00030000
1761 #define A3XX_VPC_VARYING_INTERP_MODE_C8__SHIFT 16
1762 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C8(enum a3xx_intp_mode val)
1763 {
1764 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C8__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C8__MASK;
1765 }
1766 #define A3XX_VPC_VARYING_INTERP_MODE_C9__MASK 0x000c0000
1767 #define A3XX_VPC_VARYING_INTERP_MODE_C9__SHIFT 18
1768 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C9(enum a3xx_intp_mode val)
1769 {
1770 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C9__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C9__MASK;
1771 }
1772 #define A3XX_VPC_VARYING_INTERP_MODE_CA__MASK 0x00300000
1773 #define A3XX_VPC_VARYING_INTERP_MODE_CA__SHIFT 20
1774 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CA(enum a3xx_intp_mode val)
1775 {
1776 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CA__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CA__MASK;
1777 }
1778 #define A3XX_VPC_VARYING_INTERP_MODE_CB__MASK 0x00c00000
1779 #define A3XX_VPC_VARYING_INTERP_MODE_CB__SHIFT 22
1780 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CB(enum a3xx_intp_mode val)
1781 {
1782 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CB__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CB__MASK;
1783 }
1784 #define A3XX_VPC_VARYING_INTERP_MODE_CC__MASK 0x03000000
1785 #define A3XX_VPC_VARYING_INTERP_MODE_CC__SHIFT 24
1786 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CC(enum a3xx_intp_mode val)
1787 {
1788 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CC__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CC__MASK;
1789 }
1790 #define A3XX_VPC_VARYING_INTERP_MODE_CD__MASK 0x0c000000
1791 #define A3XX_VPC_VARYING_INTERP_MODE_CD__SHIFT 26
1792 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CD(enum a3xx_intp_mode val)
1793 {
1794 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CD__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CD__MASK;
1795 }
1796 #define A3XX_VPC_VARYING_INTERP_MODE_CE__MASK 0x30000000
1797 #define A3XX_VPC_VARYING_INTERP_MODE_CE__SHIFT 28
1798 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CE(enum a3xx_intp_mode val)
1799 {
1800 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CE__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CE__MASK;
1801 }
1802 #define A3XX_VPC_VARYING_INTERP_MODE_CF__MASK 0xc0000000
1803 #define A3XX_VPC_VARYING_INTERP_MODE_CF__SHIFT 30
1804 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CF(enum a3xx_intp_mode val)
1805 {
1806 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CF__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CF__MASK;
1807 }
1808
1809 static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x00002286 + 0x1*i0; }
1810
1811 static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x00002286 + 0x1*i0; }
1812
1813 #define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_0 0x0000228a
1814
1815 #define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_1 0x0000228b
1816
1817 #define REG_A3XX_SP_SP_CTRL_REG 0x000022c0
1818 #define A3XX_SP_SP_CTRL_REG_RESOLVE 0x00010000
1819 #define A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK 0x00040000
1820 #define A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT 18
1821 static inline uint32_t A3XX_SP_SP_CTRL_REG_CONSTMODE(uint32_t val)
1822 {
1823 return ((val) << A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK;
1824 }
1825 #define A3XX_SP_SP_CTRL_REG_BINNING 0x00080000
1826 #define A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK 0x00300000
1827 #define A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT 20
1828 static inline uint32_t A3XX_SP_SP_CTRL_REG_SLEEPMODE(uint32_t val)
1829 {
1830 return ((val) << A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK;
1831 }
1832 #define A3XX_SP_SP_CTRL_REG_L0MODE__MASK 0x00c00000
1833 #define A3XX_SP_SP_CTRL_REG_L0MODE__SHIFT 22
1834 static inline uint32_t A3XX_SP_SP_CTRL_REG_L0MODE(uint32_t val)
1835 {
1836 return ((val) << A3XX_SP_SP_CTRL_REG_L0MODE__SHIFT) & A3XX_SP_SP_CTRL_REG_L0MODE__MASK;
1837 }
1838
1839 #define REG_A3XX_SP_VS_CTRL_REG0 0x000022c4
1840 #define A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK 0x00000001
1841 #define A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT 0
1842 static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
1843 {
1844 return ((val) << A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK;
1845 }
1846 #define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK 0x00000002
1847 #define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT 1
1848 static inline uint32_t A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)
1849 {
1850 return ((val) << A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK;
1851 }
1852 #define A3XX_SP_VS_CTRL_REG0_CACHEINVALID 0x00000004
1853 #define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
1854 #define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
1855 static inline uint32_t A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
1856 {
1857 return ((val) << A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
1858 }
1859 #define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
1860 #define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
1861 static inline uint32_t A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
1862 {
1863 return ((val) << A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
1864 }
1865 #define A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
1866 #define A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
1867 static inline uint32_t A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
1868 {
1869 return ((val) << A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK;
1870 }
1871 #define A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK 0x00100000
1872 #define A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT 20
1873 static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
1874 {
1875 return ((val) << A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
1876 }
1877 #define A3XX_SP_VS_CTRL_REG0_SUPERTHREADMODE 0x00200000
1878 #define A3XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x00400000
1879 #define A3XX_SP_VS_CTRL_REG0_COMPUTEMODE 0x00800000
1880 #define A3XX_SP_VS_CTRL_REG0_LENGTH__MASK 0xff000000
1881 #define A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT 24
1882 static inline uint32_t A3XX_SP_VS_CTRL_REG0_LENGTH(uint32_t val)
1883 {
1884 return ((val) << A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG0_LENGTH__MASK;
1885 }
1886
1887 #define REG_A3XX_SP_VS_CTRL_REG1 0x000022c5
1888 #define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK 0x000003ff
1889 #define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT 0
1890 static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTLENGTH(uint32_t val)
1891 {
1892 return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK;
1893 }
1894 #define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK 0x000ffc00
1895 #define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT 10
1896 static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)
1897 {
1898 return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK;
1899 }
1900 #define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x7f000000
1901 #define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 24
1902 static inline uint32_t A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
1903 {
1904 return ((val) << A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK;
1905 }
1906
1907 #define REG_A3XX_SP_VS_PARAM_REG 0x000022c6
1908 #define A3XX_SP_VS_PARAM_REG_POSREGID__MASK 0x000000ff
1909 #define A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT 0
1910 static inline uint32_t A3XX_SP_VS_PARAM_REG_POSREGID(uint32_t val)
1911 {
1912 return ((val) << A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_POSREGID__MASK;
1913 }
1914 #define A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK 0x0000ff00
1915 #define A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT 8
1916 static inline uint32_t A3XX_SP_VS_PARAM_REG_PSIZEREGID(uint32_t val)
1917 {
1918 return ((val) << A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK;
1919 }
1920 #define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK 0xfff00000
1921 #define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT 20
1922 static inline uint32_t A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR(uint32_t val)
1923 {
1924 return ((val) << A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT) & A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK;
1925 }
1926
1927 static inline uint32_t REG_A3XX_SP_VS_OUT(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
1928
1929 static inline uint32_t REG_A3XX_SP_VS_OUT_REG(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
1930 #define A3XX_SP_VS_OUT_REG_A_REGID__MASK 0x000001ff
1931 #define A3XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
1932 static inline uint32_t A3XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
1933 {
1934 return ((val) << A3XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_A_REGID__MASK;
1935 }
1936 #define A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00001e00
1937 #define A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 9
1938 static inline uint32_t A3XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
1939 {
1940 return ((val) << A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
1941 }
1942 #define A3XX_SP_VS_OUT_REG_B_REGID__MASK 0x01ff0000
1943 #define A3XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
1944 static inline uint32_t A3XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
1945 {
1946 return ((val) << A3XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_B_REGID__MASK;
1947 }
1948 #define A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x1e000000
1949 #define A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 25
1950 static inline uint32_t A3XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
1951 {
1952 return ((val) << A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
1953 }
1954
1955 static inline uint32_t REG_A3XX_SP_VS_VPC_DST(uint32_t i0) { return 0x000022d0 + 0x1*i0; }
1956
1957 static inline uint32_t REG_A3XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x000022d0 + 0x1*i0; }
1958 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
1959 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
1960 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
1961 {
1962 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
1963 }
1964 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
1965 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
1966 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
1967 {
1968 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
1969 }
1970 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
1971 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
1972 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
1973 {
1974 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
1975 }
1976 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
1977 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
1978 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
1979 {
1980 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
1981 }
1982
1983 #define REG_A3XX_SP_VS_OBJ_OFFSET_REG 0x000022d4
1984 #define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1985 #define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1986 static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
1987 {
1988 return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
1989 }
1990 #define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1991 #define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1992 static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
1993 {
1994 return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
1995 }
1996
1997 #define REG_A3XX_SP_VS_OBJ_START_REG 0x000022d5
1998
1999 #define REG_A3XX_SP_VS_PVT_MEM_PARAM_REG 0x000022d6
2000
2001 #define REG_A3XX_SP_VS_PVT_MEM_ADDR_REG 0x000022d7
2002
2003 #define REG_A3XX_SP_VS_PVT_MEM_SIZE_REG 0x000022d8
2004
2005 #define REG_A3XX_SP_VS_LENGTH_REG 0x000022df
2006 #define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK 0xffffffff
2007 #define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT 0
2008 static inline uint32_t A3XX_SP_VS_LENGTH_REG_SHADERLENGTH(uint32_t val)
2009 {
2010 return ((val) << A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK;
2011 }
2012
2013 #define REG_A3XX_SP_FS_CTRL_REG0 0x000022e0
2014 #define A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK 0x00000001
2015 #define A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT 0
2016 static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
2017 {
2018 return ((val) << A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK;
2019 }
2020 #define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK 0x00000002
2021 #define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT 1
2022 static inline uint32_t A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)
2023 {
2024 return ((val) << A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK;
2025 }
2026 #define A3XX_SP_FS_CTRL_REG0_CACHEINVALID 0x00000004
2027 #define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
2028 #define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
2029 static inline uint32_t A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
2030 {
2031 return ((val) << A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
2032 }
2033 #define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
2034 #define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
2035 static inline uint32_t A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
2036 {
2037 return ((val) << A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
2038 }
2039 #define A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
2040 #define A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
2041 static inline uint32_t A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
2042 {
2043 return ((val) << A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK;
2044 }
2045 #define A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00100000
2046 #define A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 20
2047 static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
2048 {
2049 return ((val) << A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
2050 }
2051 #define A3XX_SP_FS_CTRL_REG0_SUPERTHREADMODE 0x00200000
2052 #define A3XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x00400000
2053 #define A3XX_SP_FS_CTRL_REG0_COMPUTEMODE 0x00800000
2054 #define A3XX_SP_FS_CTRL_REG0_LENGTH__MASK 0xff000000
2055 #define A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT 24
2056 static inline uint32_t A3XX_SP_FS_CTRL_REG0_LENGTH(uint32_t val)
2057 {
2058 return ((val) << A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG0_LENGTH__MASK;
2059 }
2060
2061 #define REG_A3XX_SP_FS_CTRL_REG1 0x000022e1
2062 #define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK 0x000003ff
2063 #define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT 0
2064 static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTLENGTH(uint32_t val)
2065 {
2066 return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK;
2067 }
2068 #define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK 0x000ffc00
2069 #define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT 10
2070 static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)
2071 {
2072 return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK;
2073 }
2074 #define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x00f00000
2075 #define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 20
2076 static inline uint32_t A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
2077 {
2078 return ((val) << A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK;
2079 }
2080 #define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK 0x3f000000
2081 #define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT 24
2082 static inline uint32_t A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET(uint32_t val)
2083 {
2084 return ((val) << A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT) & A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK;
2085 }
2086
2087 #define REG_A3XX_SP_FS_OBJ_OFFSET_REG 0x000022e2
2088 #define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
2089 #define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
2090 static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
2091 {
2092 return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
2093 }
2094 #define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
2095 #define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
2096 static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
2097 {
2098 return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
2099 }
2100
2101 #define REG_A3XX_SP_FS_OBJ_START_REG 0x000022e3
2102
2103 #define REG_A3XX_SP_FS_PVT_MEM_PARAM_REG 0x000022e4
2104
2105 #define REG_A3XX_SP_FS_PVT_MEM_ADDR_REG 0x000022e5
2106
2107 #define REG_A3XX_SP_FS_PVT_MEM_SIZE_REG 0x000022e6
2108
2109 #define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_0 0x000022e8
2110
2111 #define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_1 0x000022e9
2112
2113 #define REG_A3XX_SP_FS_OUTPUT_REG 0x000022ec
2114 #define A3XX_SP_FS_OUTPUT_REG_DEPTH_ENABLE 0x00000080
2115 #define A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK 0x0000ff00
2116 #define A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT 8
2117 static inline uint32_t A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID(uint32_t val)
2118 {
2119 return ((val) << A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT) & A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK;
2120 }
2121
2122 static inline uint32_t REG_A3XX_SP_FS_MRT(uint32_t i0) { return 0x000022f0 + 0x1*i0; }
2123
2124 static inline uint32_t REG_A3XX_SP_FS_MRT_REG(uint32_t i0) { return 0x000022f0 + 0x1*i0; }
2125 #define A3XX_SP_FS_MRT_REG_REGID__MASK 0x000000ff
2126 #define A3XX_SP_FS_MRT_REG_REGID__SHIFT 0
2127 static inline uint32_t A3XX_SP_FS_MRT_REG_REGID(uint32_t val)
2128 {
2129 return ((val) << A3XX_SP_FS_MRT_REG_REGID__SHIFT) & A3XX_SP_FS_MRT_REG_REGID__MASK;
2130 }
2131 #define A3XX_SP_FS_MRT_REG_HALF_PRECISION 0x00000100
2132 #define A3XX_SP_FS_MRT_REG_SINT 0x00000400
2133 #define A3XX_SP_FS_MRT_REG_UINT 0x00000800
2134
2135 static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT(uint32_t i0) { return 0x000022f4 + 0x1*i0; }
2136
2137 static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT_REG(uint32_t i0) { return 0x000022f4 + 0x1*i0; }
2138 #define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK 0x0000003f
2139 #define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT 0
2140 static inline uint32_t A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT(enum a3xx_color_fmt val)
2141 {
2142 return ((val) << A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT) & A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK;
2143 }
2144
2145 #define REG_A3XX_SP_FS_LENGTH_REG 0x000022ff
2146 #define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK 0xffffffff
2147 #define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT 0
2148 static inline uint32_t A3XX_SP_FS_LENGTH_REG_SHADERLENGTH(uint32_t val)
2149 {
2150 return ((val) << A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK;
2151 }
2152
2153 #define REG_A3XX_PA_SC_AA_CONFIG 0x00002301
2154
2155 #define REG_A3XX_TPL1_TP_VS_TEX_OFFSET 0x00002340
2156 #define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK 0x000000ff
2157 #define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT 0
2158 static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)
2159 {
2160 return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK;
2161 }
2162 #define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK 0x0000ff00
2163 #define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT 8
2164 static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)
2165 {
2166 return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK;
2167 }
2168 #define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK 0xffff0000
2169 #define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT 16
2170 static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR(uint32_t val)
2171 {
2172 return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK;
2173 }
2174
2175 #define REG_A3XX_TPL1_TP_VS_BORDER_COLOR_BASE_ADDR 0x00002341
2176
2177 #define REG_A3XX_TPL1_TP_FS_TEX_OFFSET 0x00002342
2178 #define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK 0x000000ff
2179 #define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT 0
2180 static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)
2181 {
2182 return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK;
2183 }
2184 #define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK 0x0000ff00
2185 #define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT 8
2186 static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)
2187 {
2188 return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK;
2189 }
2190 #define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK 0xffff0000
2191 #define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT 16
2192 static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR(uint32_t val)
2193 {
2194 return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK;
2195 }
2196
2197 #define REG_A3XX_TPL1_TP_FS_BORDER_COLOR_BASE_ADDR 0x00002343
2198
2199 #define REG_A3XX_VBIF_CLKON 0x00003001
2200
2201 #define REG_A3XX_VBIF_FIXED_SORT_EN 0x0000300c
2202
2203 #define REG_A3XX_VBIF_FIXED_SORT_SEL0 0x0000300d
2204
2205 #define REG_A3XX_VBIF_FIXED_SORT_SEL1 0x0000300e
2206
2207 #define REG_A3XX_VBIF_ABIT_SORT 0x0000301c
2208
2209 #define REG_A3XX_VBIF_ABIT_SORT_CONF 0x0000301d
2210
2211 #define REG_A3XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
2212
2213 #define REG_A3XX_VBIF_IN_RD_LIM_CONF0 0x0000302c
2214
2215 #define REG_A3XX_VBIF_IN_RD_LIM_CONF1 0x0000302d
2216
2217 #define REG_A3XX_VBIF_IN_WR_LIM_CONF0 0x00003030
2218
2219 #define REG_A3XX_VBIF_IN_WR_LIM_CONF1 0x00003031
2220
2221 #define REG_A3XX_VBIF_OUT_RD_LIM_CONF0 0x00003034
2222
2223 #define REG_A3XX_VBIF_OUT_WR_LIM_CONF0 0x00003035
2224
2225 #define REG_A3XX_VBIF_DDR_OUT_MAX_BURST 0x00003036
2226
2227 #define REG_A3XX_VBIF_ARB_CTL 0x0000303c
2228
2229 #define REG_A3XX_VBIF_ROUND_ROBIN_QOS_ARB 0x00003049
2230
2231 #define REG_A3XX_VBIF_OUT_AXI_AMEMTYPE_CONF0 0x00003058
2232
2233 #define REG_A3XX_VBIF_OUT_AXI_AOOO_EN 0x0000305e
2234
2235 #define REG_A3XX_VBIF_OUT_AXI_AOOO 0x0000305f
2236
2237 #define REG_A3XX_VBIF_PERF_CNT_EN 0x00003070
2238 #define A3XX_VBIF_PERF_CNT_EN_CNT0 0x00000001
2239 #define A3XX_VBIF_PERF_CNT_EN_CNT1 0x00000002
2240 #define A3XX_VBIF_PERF_CNT_EN_PWRCNT0 0x00000004
2241 #define A3XX_VBIF_PERF_CNT_EN_PWRCNT1 0x00000008
2242 #define A3XX_VBIF_PERF_CNT_EN_PWRCNT2 0x00000010
2243
2244 #define REG_A3XX_VBIF_PERF_CNT_CLR 0x00003071
2245 #define A3XX_VBIF_PERF_CNT_CLR_CNT0 0x00000001
2246 #define A3XX_VBIF_PERF_CNT_CLR_CNT1 0x00000002
2247 #define A3XX_VBIF_PERF_CNT_CLR_PWRCNT0 0x00000004
2248 #define A3XX_VBIF_PERF_CNT_CLR_PWRCNT1 0x00000008
2249 #define A3XX_VBIF_PERF_CNT_CLR_PWRCNT2 0x00000010
2250
2251 #define REG_A3XX_VBIF_PERF_CNT_SEL 0x00003072
2252
2253 #define REG_A3XX_VBIF_PERF_CNT0_LO 0x00003073
2254
2255 #define REG_A3XX_VBIF_PERF_CNT0_HI 0x00003074
2256
2257 #define REG_A3XX_VBIF_PERF_CNT1_LO 0x00003075
2258
2259 #define REG_A3XX_VBIF_PERF_CNT1_HI 0x00003076
2260
2261 #define REG_A3XX_VBIF_PERF_PWR_CNT0_LO 0x00003077
2262
2263 #define REG_A3XX_VBIF_PERF_PWR_CNT0_HI 0x00003078
2264
2265 #define REG_A3XX_VBIF_PERF_PWR_CNT1_LO 0x00003079
2266
2267 #define REG_A3XX_VBIF_PERF_PWR_CNT1_HI 0x0000307a
2268
2269 #define REG_A3XX_VBIF_PERF_PWR_CNT2_LO 0x0000307b
2270
2271 #define REG_A3XX_VBIF_PERF_PWR_CNT2_HI 0x0000307c
2272
2273 #define REG_A3XX_VSC_BIN_SIZE 0x00000c01
2274 #define A3XX_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f
2275 #define A3XX_VSC_BIN_SIZE_WIDTH__SHIFT 0
2276 static inline uint32_t A3XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
2277 {
2278 return ((val >> 5) << A3XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A3XX_VSC_BIN_SIZE_WIDTH__MASK;
2279 }
2280 #define A3XX_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0
2281 #define A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT 5
2282 static inline uint32_t A3XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
2283 {
2284 return ((val >> 5) << A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A3XX_VSC_BIN_SIZE_HEIGHT__MASK;
2285 }
2286
2287 #define REG_A3XX_VSC_SIZE_ADDRESS 0x00000c02
2288
2289 static inline uint32_t REG_A3XX_VSC_PIPE(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
2290
2291 static inline uint32_t REG_A3XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
2292 #define A3XX_VSC_PIPE_CONFIG_X__MASK 0x000003ff
2293 #define A3XX_VSC_PIPE_CONFIG_X__SHIFT 0
2294 static inline uint32_t A3XX_VSC_PIPE_CONFIG_X(uint32_t val)
2295 {
2296 return ((val) << A3XX_VSC_PIPE_CONFIG_X__SHIFT) & A3XX_VSC_PIPE_CONFIG_X__MASK;
2297 }
2298 #define A3XX_VSC_PIPE_CONFIG_Y__MASK 0x000ffc00
2299 #define A3XX_VSC_PIPE_CONFIG_Y__SHIFT 10
2300 static inline uint32_t A3XX_VSC_PIPE_CONFIG_Y(uint32_t val)
2301 {
2302 return ((val) << A3XX_VSC_PIPE_CONFIG_Y__SHIFT) & A3XX_VSC_PIPE_CONFIG_Y__MASK;
2303 }
2304 #define A3XX_VSC_PIPE_CONFIG_W__MASK 0x00f00000
2305 #define A3XX_VSC_PIPE_CONFIG_W__SHIFT 20
2306 static inline uint32_t A3XX_VSC_PIPE_CONFIG_W(uint32_t val)
2307 {
2308 return ((val) << A3XX_VSC_PIPE_CONFIG_W__SHIFT) & A3XX_VSC_PIPE_CONFIG_W__MASK;
2309 }
2310 #define A3XX_VSC_PIPE_CONFIG_H__MASK 0x0f000000
2311 #define A3XX_VSC_PIPE_CONFIG_H__SHIFT 24
2312 static inline uint32_t A3XX_VSC_PIPE_CONFIG_H(uint32_t val)
2313 {
2314 return ((val) << A3XX_VSC_PIPE_CONFIG_H__SHIFT) & A3XX_VSC_PIPE_CONFIG_H__MASK;
2315 }
2316
2317 static inline uint32_t REG_A3XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c07 + 0x3*i0; }
2318
2319 static inline uint32_t REG_A3XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c08 + 0x3*i0; }
2320
2321 #define REG_A3XX_VSC_BIN_CONTROL 0x00000c3c
2322 #define A3XX_VSC_BIN_CONTROL_BINNING_ENABLE 0x00000001
2323
2324 #define REG_A3XX_UNKNOWN_0C3D 0x00000c3d
2325
2326 #define REG_A3XX_PC_PERFCOUNTER0_SELECT 0x00000c48
2327
2328 #define REG_A3XX_PC_PERFCOUNTER1_SELECT 0x00000c49
2329
2330 #define REG_A3XX_PC_PERFCOUNTER2_SELECT 0x00000c4a
2331
2332 #define REG_A3XX_PC_PERFCOUNTER3_SELECT 0x00000c4b
2333
2334 #define REG_A3XX_GRAS_TSE_DEBUG_ECO 0x00000c81
2335
2336 #define REG_A3XX_GRAS_PERFCOUNTER0_SELECT 0x00000c88
2337
2338 #define REG_A3XX_GRAS_PERFCOUNTER1_SELECT 0x00000c89
2339
2340 #define REG_A3XX_GRAS_PERFCOUNTER2_SELECT 0x00000c8a
2341
2342 #define REG_A3XX_GRAS_PERFCOUNTER3_SELECT 0x00000c8b
2343
2344 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE(uint32_t i0) { return 0x00000ca0 + 0x4*i0; }
2345
2346 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_X(uint32_t i0) { return 0x00000ca0 + 0x4*i0; }
2347
2348 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Y(uint32_t i0) { return 0x00000ca1 + 0x4*i0; }
2349
2350 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Z(uint32_t i0) { return 0x00000ca2 + 0x4*i0; }
2351
2352 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_W(uint32_t i0) { return 0x00000ca3 + 0x4*i0; }
2353
2354 #define REG_A3XX_RB_GMEM_BASE_ADDR 0x00000cc0
2355
2356 #define REG_A3XX_RB_DEBUG_ECO_CONTROLS_ADDR 0x00000cc1
2357
2358 #define REG_A3XX_RB_PERFCOUNTER0_SELECT 0x00000cc6
2359
2360 #define REG_A3XX_RB_PERFCOUNTER1_SELECT 0x00000cc7
2361
2362 #define REG_A3XX_RB_FRAME_BUFFER_DIMENSION 0x00000ce0
2363 #define A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK 0x00003fff
2364 #define A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT 0
2365 static inline uint32_t A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH(uint32_t val)
2366 {
2367 return ((val) << A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT) & A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK;
2368 }
2369 #define A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK 0x0fffc000
2370 #define A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT 14
2371 static inline uint32_t A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT(uint32_t val)
2372 {
2373 return ((val) << A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT) & A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK;
2374 }
2375
2376 #define REG_A3XX_HLSQ_PERFCOUNTER0_SELECT 0x00000e00
2377
2378 #define REG_A3XX_HLSQ_PERFCOUNTER1_SELECT 0x00000e01
2379
2380 #define REG_A3XX_HLSQ_PERFCOUNTER2_SELECT 0x00000e02
2381
2382 #define REG_A3XX_HLSQ_PERFCOUNTER3_SELECT 0x00000e03
2383
2384 #define REG_A3XX_HLSQ_PERFCOUNTER4_SELECT 0x00000e04
2385
2386 #define REG_A3XX_HLSQ_PERFCOUNTER5_SELECT 0x00000e05
2387
2388 #define REG_A3XX_UNKNOWN_0E43 0x00000e43
2389
2390 #define REG_A3XX_VFD_PERFCOUNTER0_SELECT 0x00000e44
2391
2392 #define REG_A3XX_VFD_PERFCOUNTER1_SELECT 0x00000e45
2393
2394 #define REG_A3XX_VPC_VPC_DEBUG_RAM_SEL 0x00000e61
2395
2396 #define REG_A3XX_VPC_VPC_DEBUG_RAM_READ 0x00000e62
2397
2398 #define REG_A3XX_VPC_PERFCOUNTER0_SELECT 0x00000e64
2399
2400 #define REG_A3XX_VPC_PERFCOUNTER1_SELECT 0x00000e65
2401
2402 #define REG_A3XX_UCHE_CACHE_MODE_CONTROL_REG 0x00000e82
2403
2404 #define REG_A3XX_UCHE_PERFCOUNTER0_SELECT 0x00000e84
2405
2406 #define REG_A3XX_UCHE_PERFCOUNTER1_SELECT 0x00000e85
2407
2408 #define REG_A3XX_UCHE_PERFCOUNTER2_SELECT 0x00000e86
2409
2410 #define REG_A3XX_UCHE_PERFCOUNTER3_SELECT 0x00000e87
2411
2412 #define REG_A3XX_UCHE_PERFCOUNTER4_SELECT 0x00000e88
2413
2414 #define REG_A3XX_UCHE_PERFCOUNTER5_SELECT 0x00000e89
2415
2416 #define REG_A3XX_UCHE_CACHE_INVALIDATE0_REG 0x00000ea0
2417 #define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK 0x0fffffff
2418 #define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT 0
2419 static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR(uint32_t val)
2420 {
2421 return ((val) << A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK;
2422 }
2423
2424 #define REG_A3XX_UCHE_CACHE_INVALIDATE1_REG 0x00000ea1
2425 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK 0x0fffffff
2426 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT 0
2427 static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR(uint32_t val)
2428 {
2429 return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK;
2430 }
2431 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK 0x30000000
2432 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT 28
2433 static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE(enum a3xx_cache_opcode val)
2434 {
2435 return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK;
2436 }
2437 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ENTIRE_CACHE 0x80000000
2438
2439 #define REG_A3XX_UNKNOWN_0EA6 0x00000ea6
2440
2441 #define REG_A3XX_SP_PERFCOUNTER0_SELECT 0x00000ec4
2442
2443 #define REG_A3XX_SP_PERFCOUNTER1_SELECT 0x00000ec5
2444
2445 #define REG_A3XX_SP_PERFCOUNTER2_SELECT 0x00000ec6
2446
2447 #define REG_A3XX_SP_PERFCOUNTER3_SELECT 0x00000ec7
2448
2449 #define REG_A3XX_SP_PERFCOUNTER4_SELECT 0x00000ec8
2450
2451 #define REG_A3XX_SP_PERFCOUNTER5_SELECT 0x00000ec9
2452
2453 #define REG_A3XX_SP_PERFCOUNTER6_SELECT 0x00000eca
2454
2455 #define REG_A3XX_SP_PERFCOUNTER7_SELECT 0x00000ecb
2456
2457 #define REG_A3XX_UNKNOWN_0EE0 0x00000ee0
2458
2459 #define REG_A3XX_UNKNOWN_0F03 0x00000f03
2460
2461 #define REG_A3XX_TP_PERFCOUNTER0_SELECT 0x00000f04
2462
2463 #define REG_A3XX_TP_PERFCOUNTER1_SELECT 0x00000f05
2464
2465 #define REG_A3XX_TP_PERFCOUNTER2_SELECT 0x00000f06
2466
2467 #define REG_A3XX_TP_PERFCOUNTER3_SELECT 0x00000f07
2468
2469 #define REG_A3XX_TP_PERFCOUNTER4_SELECT 0x00000f08
2470
2471 #define REG_A3XX_TP_PERFCOUNTER5_SELECT 0x00000f09
2472
2473 #define REG_A3XX_VGT_CL_INITIATOR 0x000021f0
2474
2475 #define REG_A3XX_VGT_EVENT_INITIATOR 0x000021f9
2476
2477 #define REG_A3XX_VGT_DRAW_INITIATOR 0x000021fc
2478 #define A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK 0x0000003f
2479 #define A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT 0
2480 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE(enum pc_di_primtype val)
2481 {
2482 return ((val) << A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT) & A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK;
2483 }
2484 #define A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK 0x000000c0
2485 #define A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT 6
2486 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT(enum pc_di_src_sel val)
2487 {
2488 return ((val) << A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT) & A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK;
2489 }
2490 #define A3XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK 0x00000600
2491 #define A3XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT 9
2492 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_VIS_CULL(enum pc_di_vis_cull_mode val)
2493 {
2494 return ((val) << A3XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT) & A3XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK;
2495 }
2496 #define A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK 0x00000800
2497 #define A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT 11
2498 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE(enum pc_di_index_size val)
2499 {
2500 return ((val) << A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT) & A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK;
2501 }
2502 #define A3XX_VGT_DRAW_INITIATOR_NOT_EOP 0x00001000
2503 #define A3XX_VGT_DRAW_INITIATOR_SMALL_INDEX 0x00002000
2504 #define A3XX_VGT_DRAW_INITIATOR_PRE_DRAW_INITIATOR_ENABLE 0x00004000
2505 #define A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK 0xff000000
2506 #define A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT 24
2507 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES(uint32_t val)
2508 {
2509 return ((val) << A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT) & A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK;
2510 }
2511
2512 #define REG_A3XX_VGT_IMMED_DATA 0x000021fd
2513
2514 #define REG_A3XX_TEX_SAMP_0 0x00000000
2515 #define A3XX_TEX_SAMP_0_MIPFILTER_LINEAR 0x00000002
2516 #define A3XX_TEX_SAMP_0_XY_MAG__MASK 0x0000000c
2517 #define A3XX_TEX_SAMP_0_XY_MAG__SHIFT 2
2518 static inline uint32_t A3XX_TEX_SAMP_0_XY_MAG(enum a3xx_tex_filter val)
2519 {
2520 return ((val) << A3XX_TEX_SAMP_0_XY_MAG__SHIFT) & A3XX_TEX_SAMP_0_XY_MAG__MASK;
2521 }
2522 #define A3XX_TEX_SAMP_0_XY_MIN__MASK 0x00000030
2523 #define A3XX_TEX_SAMP_0_XY_MIN__SHIFT 4
2524 static inline uint32_t A3XX_TEX_SAMP_0_XY_MIN(enum a3xx_tex_filter val)
2525 {
2526 return ((val) << A3XX_TEX_SAMP_0_XY_MIN__SHIFT) & A3XX_TEX_SAMP_0_XY_MIN__MASK;
2527 }
2528 #define A3XX_TEX_SAMP_0_WRAP_S__MASK 0x000001c0
2529 #define A3XX_TEX_SAMP_0_WRAP_S__SHIFT 6
2530 static inline uint32_t A3XX_TEX_SAMP_0_WRAP_S(enum a3xx_tex_clamp val)
2531 {
2532 return ((val) << A3XX_TEX_SAMP_0_WRAP_S__SHIFT) & A3XX_TEX_SAMP_0_WRAP_S__MASK;
2533 }
2534 #define A3XX_TEX_SAMP_0_WRAP_T__MASK 0x00000e00
2535 #define A3XX_TEX_SAMP_0_WRAP_T__SHIFT 9
2536 static inline uint32_t A3XX_TEX_SAMP_0_WRAP_T(enum a3xx_tex_clamp val)
2537 {
2538 return ((val) << A3XX_TEX_SAMP_0_WRAP_T__SHIFT) & A3XX_TEX_SAMP_0_WRAP_T__MASK;
2539 }
2540 #define A3XX_TEX_SAMP_0_WRAP_R__MASK 0x00007000
2541 #define A3XX_TEX_SAMP_0_WRAP_R__SHIFT 12
2542 static inline uint32_t A3XX_TEX_SAMP_0_WRAP_R(enum a3xx_tex_clamp val)
2543 {
2544 return ((val) << A3XX_TEX_SAMP_0_WRAP_R__SHIFT) & A3XX_TEX_SAMP_0_WRAP_R__MASK;
2545 }
2546 #define A3XX_TEX_SAMP_0_ANISO__MASK 0x00038000
2547 #define A3XX_TEX_SAMP_0_ANISO__SHIFT 15
2548 static inline uint32_t A3XX_TEX_SAMP_0_ANISO(enum a3xx_tex_aniso val)
2549 {
2550 return ((val) << A3XX_TEX_SAMP_0_ANISO__SHIFT) & A3XX_TEX_SAMP_0_ANISO__MASK;
2551 }
2552 #define A3XX_TEX_SAMP_0_COMPARE_FUNC__MASK 0x00700000
2553 #define A3XX_TEX_SAMP_0_COMPARE_FUNC__SHIFT 20
2554 static inline uint32_t A3XX_TEX_SAMP_0_COMPARE_FUNC(enum adreno_compare_func val)
2555 {
2556 return ((val) << A3XX_TEX_SAMP_0_COMPARE_FUNC__SHIFT) & A3XX_TEX_SAMP_0_COMPARE_FUNC__MASK;
2557 }
2558 #define A3XX_TEX_SAMP_0_UNNORM_COORDS 0x80000000
2559
2560 #define REG_A3XX_TEX_SAMP_1 0x00000001
2561 #define A3XX_TEX_SAMP_1_LOD_BIAS__MASK 0x000007ff
2562 #define A3XX_TEX_SAMP_1_LOD_BIAS__SHIFT 0
2563 static inline uint32_t A3XX_TEX_SAMP_1_LOD_BIAS(float val)
2564 {
2565 return ((((int32_t)(val * 64.0))) << A3XX_TEX_SAMP_1_LOD_BIAS__SHIFT) & A3XX_TEX_SAMP_1_LOD_BIAS__MASK;
2566 }
2567 #define A3XX_TEX_SAMP_1_MAX_LOD__MASK 0x003ff000
2568 #define A3XX_TEX_SAMP_1_MAX_LOD__SHIFT 12
2569 static inline uint32_t A3XX_TEX_SAMP_1_MAX_LOD(float val)
2570 {
2571 return ((((uint32_t)(val * 64.0))) << A3XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A3XX_TEX_SAMP_1_MAX_LOD__MASK;
2572 }
2573 #define A3XX_TEX_SAMP_1_MIN_LOD__MASK 0xffc00000
2574 #define A3XX_TEX_SAMP_1_MIN_LOD__SHIFT 22
2575 static inline uint32_t A3XX_TEX_SAMP_1_MIN_LOD(float val)
2576 {
2577 return ((((uint32_t)(val * 64.0))) << A3XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A3XX_TEX_SAMP_1_MIN_LOD__MASK;
2578 }
2579
2580 #define REG_A3XX_TEX_CONST_0 0x00000000
2581 #define A3XX_TEX_CONST_0_TILED 0x00000001
2582 #define A3XX_TEX_CONST_0_SRGB 0x00000004
2583 #define A3XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
2584 #define A3XX_TEX_CONST_0_SWIZ_X__SHIFT 4
2585 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_X(enum a3xx_tex_swiz val)
2586 {
2587 return ((val) << A3XX_TEX_CONST_0_SWIZ_X__SHIFT) & A3XX_TEX_CONST_0_SWIZ_X__MASK;
2588 }
2589 #define A3XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
2590 #define A3XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
2591 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Y(enum a3xx_tex_swiz val)
2592 {
2593 return ((val) << A3XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Y__MASK;
2594 }
2595 #define A3XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
2596 #define A3XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
2597 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Z(enum a3xx_tex_swiz val)
2598 {
2599 return ((val) << A3XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Z__MASK;
2600 }
2601 #define A3XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
2602 #define A3XX_TEX_CONST_0_SWIZ_W__SHIFT 13
2603 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_W(enum a3xx_tex_swiz val)
2604 {
2605 return ((val) << A3XX_TEX_CONST_0_SWIZ_W__SHIFT) & A3XX_TEX_CONST_0_SWIZ_W__MASK;
2606 }
2607 #define A3XX_TEX_CONST_0_MIPLVLS__MASK 0x000f0000
2608 #define A3XX_TEX_CONST_0_MIPLVLS__SHIFT 16
2609 static inline uint32_t A3XX_TEX_CONST_0_MIPLVLS(uint32_t val)
2610 {
2611 return ((val) << A3XX_TEX_CONST_0_MIPLVLS__SHIFT) & A3XX_TEX_CONST_0_MIPLVLS__MASK;
2612 }
2613 #define A3XX_TEX_CONST_0_FMT__MASK 0x1fc00000
2614 #define A3XX_TEX_CONST_0_FMT__SHIFT 22
2615 static inline uint32_t A3XX_TEX_CONST_0_FMT(enum a3xx_tex_fmt val)
2616 {
2617 return ((val) << A3XX_TEX_CONST_0_FMT__SHIFT) & A3XX_TEX_CONST_0_FMT__MASK;
2618 }
2619 #define A3XX_TEX_CONST_0_NOCONVERT 0x20000000
2620 #define A3XX_TEX_CONST_0_TYPE__MASK 0xc0000000
2621 #define A3XX_TEX_CONST_0_TYPE__SHIFT 30
2622 static inline uint32_t A3XX_TEX_CONST_0_TYPE(enum a3xx_tex_type val)
2623 {
2624 return ((val) << A3XX_TEX_CONST_0_TYPE__SHIFT) & A3XX_TEX_CONST_0_TYPE__MASK;
2625 }
2626
2627 #define REG_A3XX_TEX_CONST_1 0x00000001
2628 #define A3XX_TEX_CONST_1_HEIGHT__MASK 0x00003fff
2629 #define A3XX_TEX_CONST_1_HEIGHT__SHIFT 0
2630 static inline uint32_t A3XX_TEX_CONST_1_HEIGHT(uint32_t val)
2631 {
2632 return ((val) << A3XX_TEX_CONST_1_HEIGHT__SHIFT) & A3XX_TEX_CONST_1_HEIGHT__MASK;
2633 }
2634 #define A3XX_TEX_CONST_1_WIDTH__MASK 0x0fffc000
2635 #define A3XX_TEX_CONST_1_WIDTH__SHIFT 14
2636 static inline uint32_t A3XX_TEX_CONST_1_WIDTH(uint32_t val)
2637 {
2638 return ((val) << A3XX_TEX_CONST_1_WIDTH__SHIFT) & A3XX_TEX_CONST_1_WIDTH__MASK;
2639 }
2640 #define A3XX_TEX_CONST_1_FETCHSIZE__MASK 0xf0000000
2641 #define A3XX_TEX_CONST_1_FETCHSIZE__SHIFT 28
2642 static inline uint32_t A3XX_TEX_CONST_1_FETCHSIZE(enum a3xx_tex_fetchsize val)
2643 {
2644 return ((val) << A3XX_TEX_CONST_1_FETCHSIZE__SHIFT) & A3XX_TEX_CONST_1_FETCHSIZE__MASK;
2645 }
2646
2647 #define REG_A3XX_TEX_CONST_2 0x00000002
2648 #define A3XX_TEX_CONST_2_INDX__MASK 0x000000ff
2649 #define A3XX_TEX_CONST_2_INDX__SHIFT 0
2650 static inline uint32_t A3XX_TEX_CONST_2_INDX(uint32_t val)
2651 {
2652 return ((val) << A3XX_TEX_CONST_2_INDX__SHIFT) & A3XX_TEX_CONST_2_INDX__MASK;
2653 }
2654 #define A3XX_TEX_CONST_2_PITCH__MASK 0x3ffff000
2655 #define A3XX_TEX_CONST_2_PITCH__SHIFT 12
2656 static inline uint32_t A3XX_TEX_CONST_2_PITCH(uint32_t val)
2657 {
2658 return ((val) << A3XX_TEX_CONST_2_PITCH__SHIFT) & A3XX_TEX_CONST_2_PITCH__MASK;
2659 }
2660 #define A3XX_TEX_CONST_2_SWAP__MASK 0xc0000000
2661 #define A3XX_TEX_CONST_2_SWAP__SHIFT 30
2662 static inline uint32_t A3XX_TEX_CONST_2_SWAP(enum a3xx_color_swap val)
2663 {
2664 return ((val) << A3XX_TEX_CONST_2_SWAP__SHIFT) & A3XX_TEX_CONST_2_SWAP__MASK;
2665 }
2666
2667 #define REG_A3XX_TEX_CONST_3 0x00000003
2668 #define A3XX_TEX_CONST_3_LAYERSZ1__MASK 0x0000000f
2669 #define A3XX_TEX_CONST_3_LAYERSZ1__SHIFT 0
2670 static inline uint32_t A3XX_TEX_CONST_3_LAYERSZ1(uint32_t val)
2671 {
2672 return ((val >> 12) << A3XX_TEX_CONST_3_LAYERSZ1__SHIFT) & A3XX_TEX_CONST_3_LAYERSZ1__MASK;
2673 }
2674 #define A3XX_TEX_CONST_3_DEPTH__MASK 0x0ffe0000
2675 #define A3XX_TEX_CONST_3_DEPTH__SHIFT 17
2676 static inline uint32_t A3XX_TEX_CONST_3_DEPTH(uint32_t val)
2677 {
2678 return ((val) << A3XX_TEX_CONST_3_DEPTH__SHIFT) & A3XX_TEX_CONST_3_DEPTH__MASK;
2679 }
2680 #define A3XX_TEX_CONST_3_LAYERSZ2__MASK 0xf0000000
2681 #define A3XX_TEX_CONST_3_LAYERSZ2__SHIFT 28
2682 static inline uint32_t A3XX_TEX_CONST_3_LAYERSZ2(uint32_t val)
2683 {
2684 return ((val >> 12) << A3XX_TEX_CONST_3_LAYERSZ2__SHIFT) & A3XX_TEX_CONST_3_LAYERSZ2__MASK;
2685 }
2686
2687
2688 #endif /* A3XX_XML */