f71c2490a33a5da06aa999c6de981498dbc0b598
[mesa.git] / src / gallium / drivers / freedreno / a3xx / a3xx.xml.h
1 #ifndef A3XX_XML
2 #define A3XX_XML
3
4 /* Autogenerated file, DO NOT EDIT manually!
5
6 This file was generated by the rules-ng-ng headergen tool in this git repository:
7 http://github.com/freedreno/envytools/
8 git clone https://github.com/freedreno/envytools.git
9
10 The rules-ng-ng source files this header was generated from are:
11 - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 364 bytes, from 2013-11-30 14:47:15)
12 - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
13 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32901 bytes, from 2014-06-02 15:21:30)
14 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 10551 bytes, from 2014-11-13 22:44:30)
15 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 15085 bytes, from 2014-12-20 21:49:41)
16 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 64848 bytes, from 2015-02-20 18:21:24)
17 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 51942 bytes, from 2015-02-24 17:14:02)
18
19 Copyright (C) 2013-2015 by the following authors:
20 - Rob Clark <robdclark@gmail.com> (robclark)
21
22 Permission is hereby granted, free of charge, to any person obtaining
23 a copy of this software and associated documentation files (the
24 "Software"), to deal in the Software without restriction, including
25 without limitation the rights to use, copy, modify, merge, publish,
26 distribute, sublicense, and/or sell copies of the Software, and to
27 permit persons to whom the Software is furnished to do so, subject to
28 the following conditions:
29
30 The above copyright notice and this permission notice (including the
31 next paragraph) shall be included in all copies or substantial
32 portions of the Software.
33
34 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
35 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
36 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
37 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
38 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
39 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
40 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
41 */
42
43
44 enum a3xx_tile_mode {
45 LINEAR = 0,
46 TILE_32X32 = 2,
47 };
48
49 enum a3xx_state_block_id {
50 HLSQ_BLOCK_ID_TP_TEX = 2,
51 HLSQ_BLOCK_ID_TP_MIPMAP = 3,
52 HLSQ_BLOCK_ID_SP_VS = 4,
53 HLSQ_BLOCK_ID_SP_FS = 6,
54 };
55
56 enum a3xx_cache_opcode {
57 INVALIDATE = 1,
58 };
59
60 enum a3xx_vtx_fmt {
61 VFMT_32_FLOAT = 0,
62 VFMT_32_32_FLOAT = 1,
63 VFMT_32_32_32_FLOAT = 2,
64 VFMT_32_32_32_32_FLOAT = 3,
65 VFMT_16_FLOAT = 4,
66 VFMT_16_16_FLOAT = 5,
67 VFMT_16_16_16_FLOAT = 6,
68 VFMT_16_16_16_16_FLOAT = 7,
69 VFMT_32_FIXED = 8,
70 VFMT_32_32_FIXED = 9,
71 VFMT_32_32_32_FIXED = 10,
72 VFMT_32_32_32_32_FIXED = 11,
73 VFMT_16_SINT = 16,
74 VFMT_16_16_SINT = 17,
75 VFMT_16_16_16_SINT = 18,
76 VFMT_16_16_16_16_SINT = 19,
77 VFMT_16_UINT = 20,
78 VFMT_16_16_UINT = 21,
79 VFMT_16_16_16_UINT = 22,
80 VFMT_16_16_16_16_UINT = 23,
81 VFMT_16_SNORM = 24,
82 VFMT_16_16_SNORM = 25,
83 VFMT_16_16_16_SNORM = 26,
84 VFMT_16_16_16_16_SNORM = 27,
85 VFMT_16_UNORM = 28,
86 VFMT_16_16_UNORM = 29,
87 VFMT_16_16_16_UNORM = 30,
88 VFMT_16_16_16_16_UNORM = 31,
89 VFMT_32_UINT = 32,
90 VFMT_32_32_UINT = 33,
91 VFMT_32_32_32_UINT = 34,
92 VFMT_32_32_32_32_UINT = 35,
93 VFMT_32_SINT = 36,
94 VFMT_32_32_SINT = 37,
95 VFMT_32_32_32_SINT = 38,
96 VFMT_32_32_32_32_SINT = 39,
97 VFMT_8_UINT = 40,
98 VFMT_8_8_UINT = 41,
99 VFMT_8_8_8_UINT = 42,
100 VFMT_8_8_8_8_UINT = 43,
101 VFMT_8_UNORM = 44,
102 VFMT_8_8_UNORM = 45,
103 VFMT_8_8_8_UNORM = 46,
104 VFMT_8_8_8_8_UNORM = 47,
105 VFMT_8_SINT = 48,
106 VFMT_8_8_SINT = 49,
107 VFMT_8_8_8_SINT = 50,
108 VFMT_8_8_8_8_SINT = 51,
109 VFMT_8_SNORM = 52,
110 VFMT_8_8_SNORM = 53,
111 VFMT_8_8_8_SNORM = 54,
112 VFMT_8_8_8_8_SNORM = 55,
113 VFMT_10_10_10_2_UINT = 60,
114 VFMT_10_10_10_2_UNORM = 61,
115 VFMT_10_10_10_2_SINT = 62,
116 VFMT_10_10_10_2_SNORM = 63,
117 };
118
119 enum a3xx_tex_fmt {
120 TFMT_5_6_5_UNORM = 4,
121 TFMT_5_5_5_1_UNORM = 5,
122 TFMT_4_4_4_4_UNORM = 7,
123 TFMT_Z16_UNORM = 9,
124 TFMT_X8Z24_UNORM = 10,
125 TFMT_Z32_FLOAT = 11,
126 TFMT_NV12_UV_TILED = 17,
127 TFMT_NV12_Y_TILED = 19,
128 TFMT_NV12_UV = 21,
129 TFMT_NV12_Y = 23,
130 TFMT_I420_Y = 24,
131 TFMT_I420_U = 26,
132 TFMT_I420_V = 27,
133 TFMT_ATC_RGB = 32,
134 TFMT_ATC_RGBA_EXPLICIT = 33,
135 TFMT_ETC1 = 34,
136 TFMT_ATC_RGBA_INTERPOLATED = 35,
137 TFMT_DXT1 = 36,
138 TFMT_DXT3 = 37,
139 TFMT_DXT5 = 38,
140 TFMT_10_10_10_2_UNORM = 41,
141 TFMT_9_9_9_E5_FLOAT = 42,
142 TFMT_11_11_10_FLOAT = 43,
143 TFMT_A8_UNORM = 44,
144 TFMT_L8_A8_UNORM = 47,
145 TFMT_8_UNORM = 48,
146 TFMT_8_8_UNORM = 49,
147 TFMT_8_8_8_UNORM = 50,
148 TFMT_8_8_8_8_UNORM = 51,
149 TFMT_8_SNORM = 52,
150 TFMT_8_8_SNORM = 53,
151 TFMT_8_8_8_SNORM = 54,
152 TFMT_8_8_8_8_SNORM = 55,
153 TFMT_8_UINT = 56,
154 TFMT_8_8_UINT = 57,
155 TFMT_8_8_8_UINT = 58,
156 TFMT_8_8_8_8_UINT = 59,
157 TFMT_8_SINT = 60,
158 TFMT_8_8_SINT = 61,
159 TFMT_8_8_8_SINT = 62,
160 TFMT_8_8_8_8_SINT = 63,
161 TFMT_16_FLOAT = 64,
162 TFMT_16_16_FLOAT = 65,
163 TFMT_16_16_16_16_FLOAT = 67,
164 TFMT_16_UINT = 68,
165 TFMT_16_16_UINT = 69,
166 TFMT_16_16_16_16_UINT = 71,
167 TFMT_16_SINT = 72,
168 TFMT_16_16_SINT = 73,
169 TFMT_16_16_16_16_SINT = 75,
170 TFMT_16_UNORM = 76,
171 TFMT_16_16_UNORM = 77,
172 TFMT_16_16_16_16_UNORM = 79,
173 TFMT_16_SNORM = 80,
174 TFMT_16_16_SNORM = 81,
175 TFMT_16_16_16_16_SNORM = 83,
176 TFMT_32_FLOAT = 84,
177 TFMT_32_32_FLOAT = 85,
178 TFMT_32_32_32_32_FLOAT = 87,
179 TFMT_32_UINT = 88,
180 TFMT_32_32_UINT = 89,
181 TFMT_32_32_32_32_UINT = 91,
182 TFMT_32_SINT = 92,
183 TFMT_32_32_SINT = 93,
184 TFMT_32_32_32_32_SINT = 95,
185 TFMT_ETC2_RG11_SNORM = 112,
186 TFMT_ETC2_RG11_UNORM = 113,
187 TFMT_ETC2_R11_SNORM = 114,
188 TFMT_ETC2_R11_UNORM = 115,
189 TFMT_ETC2_RGBA8 = 116,
190 TFMT_ETC2_RGB8A1 = 117,
191 TFMT_ETC2_RGB8 = 118,
192 };
193
194 enum a3xx_tex_fetchsize {
195 TFETCH_DISABLE = 0,
196 TFETCH_1_BYTE = 1,
197 TFETCH_2_BYTE = 2,
198 TFETCH_4_BYTE = 3,
199 TFETCH_8_BYTE = 4,
200 TFETCH_16_BYTE = 5,
201 };
202
203 enum a3xx_color_fmt {
204 RB_R5G6B5_UNORM = 0,
205 RB_R5G5B5A1_UNORM = 1,
206 RB_R4G4B4A4_UNORM = 3,
207 RB_R8G8B8_UNORM = 4,
208 RB_R8G8B8A8_UNORM = 8,
209 RB_R8G8B8A8_SNORM = 9,
210 RB_R8G8B8A8_UINT = 10,
211 RB_R8G8B8A8_SINT = 11,
212 RB_R8G8_UNORM = 12,
213 RB_R8G8_SNORM = 13,
214 RB_R8_UINT = 14,
215 RB_R8_SINT = 15,
216 RB_R10G10B10A2_UNORM = 16,
217 RB_A8_UNORM = 20,
218 RB_R8_UNORM = 21,
219 RB_R16G16B16A16_FLOAT = 27,
220 RB_R11G11B10_FLOAT = 28,
221 RB_R16_SINT = 40,
222 RB_R16G16_SINT = 41,
223 RB_R16G16B16A16_SINT = 43,
224 RB_R16_UINT = 44,
225 RB_R16G16_UINT = 45,
226 RB_R16G16B16A16_UINT = 47,
227 RB_R32G32B32A32_FLOAT = 51,
228 RB_R32_SINT = 52,
229 RB_R32G32_SINT = 53,
230 RB_R32G32B32A32_SINT = 55,
231 RB_R32_UINT = 56,
232 RB_R32G32_UINT = 57,
233 RB_R32G32B32A32_UINT = 59,
234 };
235
236 enum a3xx_sp_perfcounter_select {
237 SP_FS_CFLOW_INSTRUCTIONS = 12,
238 SP_FS_FULL_ALU_INSTRUCTIONS = 14,
239 SP0_ICL1_MISSES = 26,
240 SP_ALU_ACTIVE_CYCLES = 29,
241 };
242
243 enum a3xx_rop_code {
244 ROP_CLEAR = 0,
245 ROP_NOR = 1,
246 ROP_AND_INVERTED = 2,
247 ROP_COPY_INVERTED = 3,
248 ROP_AND_REVERSE = 4,
249 ROP_INVERT = 5,
250 ROP_XOR = 6,
251 ROP_NAND = 7,
252 ROP_AND = 8,
253 ROP_EQUIV = 9,
254 ROP_NOOP = 10,
255 ROP_OR_INVERTED = 11,
256 ROP_COPY = 12,
257 ROP_OR_REVERSE = 13,
258 ROP_OR = 14,
259 ROP_SET = 15,
260 };
261
262 enum a3xx_rb_blend_opcode {
263 BLEND_DST_PLUS_SRC = 0,
264 BLEND_SRC_MINUS_DST = 1,
265 BLEND_DST_MINUS_SRC = 2,
266 BLEND_MIN_DST_SRC = 3,
267 BLEND_MAX_DST_SRC = 4,
268 };
269
270 enum a3xx_intp_mode {
271 SMOOTH = 0,
272 FLAT = 1,
273 };
274
275 enum a3xx_tex_filter {
276 A3XX_TEX_NEAREST = 0,
277 A3XX_TEX_LINEAR = 1,
278 A3XX_TEX_ANISO = 2,
279 };
280
281 enum a3xx_tex_clamp {
282 A3XX_TEX_REPEAT = 0,
283 A3XX_TEX_CLAMP_TO_EDGE = 1,
284 A3XX_TEX_MIRROR_REPEAT = 2,
285 A3XX_TEX_CLAMP_TO_BORDER = 3,
286 A3XX_TEX_MIRROR_CLAMP = 4,
287 };
288
289 enum a3xx_tex_aniso {
290 A3XX_TEX_ANISO_1 = 0,
291 A3XX_TEX_ANISO_2 = 1,
292 A3XX_TEX_ANISO_4 = 2,
293 A3XX_TEX_ANISO_8 = 3,
294 A3XX_TEX_ANISO_16 = 4,
295 };
296
297 enum a3xx_tex_swiz {
298 A3XX_TEX_X = 0,
299 A3XX_TEX_Y = 1,
300 A3XX_TEX_Z = 2,
301 A3XX_TEX_W = 3,
302 A3XX_TEX_ZERO = 4,
303 A3XX_TEX_ONE = 5,
304 };
305
306 enum a3xx_tex_type {
307 A3XX_TEX_1D = 0,
308 A3XX_TEX_2D = 1,
309 A3XX_TEX_CUBE = 2,
310 A3XX_TEX_3D = 3,
311 };
312
313 #define A3XX_INT0_RBBM_GPU_IDLE 0x00000001
314 #define A3XX_INT0_RBBM_AHB_ERROR 0x00000002
315 #define A3XX_INT0_RBBM_REG_TIMEOUT 0x00000004
316 #define A3XX_INT0_RBBM_ME_MS_TIMEOUT 0x00000008
317 #define A3XX_INT0_RBBM_PFP_MS_TIMEOUT 0x00000010
318 #define A3XX_INT0_RBBM_ATB_BUS_OVERFLOW 0x00000020
319 #define A3XX_INT0_VFD_ERROR 0x00000040
320 #define A3XX_INT0_CP_SW_INT 0x00000080
321 #define A3XX_INT0_CP_T0_PACKET_IN_IB 0x00000100
322 #define A3XX_INT0_CP_OPCODE_ERROR 0x00000200
323 #define A3XX_INT0_CP_RESERVED_BIT_ERROR 0x00000400
324 #define A3XX_INT0_CP_HW_FAULT 0x00000800
325 #define A3XX_INT0_CP_DMA 0x00001000
326 #define A3XX_INT0_CP_IB2_INT 0x00002000
327 #define A3XX_INT0_CP_IB1_INT 0x00004000
328 #define A3XX_INT0_CP_RB_INT 0x00008000
329 #define A3XX_INT0_CP_REG_PROTECT_FAULT 0x00010000
330 #define A3XX_INT0_CP_RB_DONE_TS 0x00020000
331 #define A3XX_INT0_CP_VS_DONE_TS 0x00040000
332 #define A3XX_INT0_CP_PS_DONE_TS 0x00080000
333 #define A3XX_INT0_CACHE_FLUSH_TS 0x00100000
334 #define A3XX_INT0_CP_AHB_ERROR_HALT 0x00200000
335 #define A3XX_INT0_MISC_HANG_DETECT 0x01000000
336 #define A3XX_INT0_UCHE_OOB_ACCESS 0x02000000
337 #define REG_A3XX_RBBM_HW_VERSION 0x00000000
338
339 #define REG_A3XX_RBBM_HW_RELEASE 0x00000001
340
341 #define REG_A3XX_RBBM_HW_CONFIGURATION 0x00000002
342
343 #define REG_A3XX_RBBM_CLOCK_CTL 0x00000010
344
345 #define REG_A3XX_RBBM_SP_HYST_CNT 0x00000012
346
347 #define REG_A3XX_RBBM_SW_RESET_CMD 0x00000018
348
349 #define REG_A3XX_RBBM_AHB_CTL0 0x00000020
350
351 #define REG_A3XX_RBBM_AHB_CTL1 0x00000021
352
353 #define REG_A3XX_RBBM_AHB_CMD 0x00000022
354
355 #define REG_A3XX_RBBM_AHB_ERROR_STATUS 0x00000027
356
357 #define REG_A3XX_RBBM_GPR0_CTL 0x0000002e
358
359 #define REG_A3XX_RBBM_STATUS 0x00000030
360 #define A3XX_RBBM_STATUS_HI_BUSY 0x00000001
361 #define A3XX_RBBM_STATUS_CP_ME_BUSY 0x00000002
362 #define A3XX_RBBM_STATUS_CP_PFP_BUSY 0x00000004
363 #define A3XX_RBBM_STATUS_CP_NRT_BUSY 0x00004000
364 #define A3XX_RBBM_STATUS_VBIF_BUSY 0x00008000
365 #define A3XX_RBBM_STATUS_TSE_BUSY 0x00010000
366 #define A3XX_RBBM_STATUS_RAS_BUSY 0x00020000
367 #define A3XX_RBBM_STATUS_RB_BUSY 0x00040000
368 #define A3XX_RBBM_STATUS_PC_DCALL_BUSY 0x00080000
369 #define A3XX_RBBM_STATUS_PC_VSD_BUSY 0x00100000
370 #define A3XX_RBBM_STATUS_VFD_BUSY 0x00200000
371 #define A3XX_RBBM_STATUS_VPC_BUSY 0x00400000
372 #define A3XX_RBBM_STATUS_UCHE_BUSY 0x00800000
373 #define A3XX_RBBM_STATUS_SP_BUSY 0x01000000
374 #define A3XX_RBBM_STATUS_TPL1_BUSY 0x02000000
375 #define A3XX_RBBM_STATUS_MARB_BUSY 0x04000000
376 #define A3XX_RBBM_STATUS_VSC_BUSY 0x08000000
377 #define A3XX_RBBM_STATUS_ARB_BUSY 0x10000000
378 #define A3XX_RBBM_STATUS_HLSQ_BUSY 0x20000000
379 #define A3XX_RBBM_STATUS_GPU_BUSY_NOHC 0x40000000
380 #define A3XX_RBBM_STATUS_GPU_BUSY 0x80000000
381
382 #define REG_A3XX_RBBM_NQWAIT_UNTIL 0x00000040
383
384 #define REG_A3XX_RBBM_WAIT_IDLE_CLOCKS_CTL 0x00000033
385
386 #define REG_A3XX_RBBM_INTERFACE_HANG_INT_CTL 0x00000050
387
388 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL0 0x00000051
389
390 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL1 0x00000054
391
392 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL2 0x00000057
393
394 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL3 0x0000005a
395
396 #define REG_A3XX_RBBM_INT_SET_CMD 0x00000060
397
398 #define REG_A3XX_RBBM_INT_CLEAR_CMD 0x00000061
399
400 #define REG_A3XX_RBBM_INT_0_MASK 0x00000063
401
402 #define REG_A3XX_RBBM_INT_0_STATUS 0x00000064
403
404 #define REG_A3XX_RBBM_PERFCTR_CTL 0x00000080
405 #define A3XX_RBBM_PERFCTR_CTL_ENABLE 0x00000001
406
407 #define REG_A3XX_RBBM_PERFCTR_LOAD_CMD0 0x00000081
408
409 #define REG_A3XX_RBBM_PERFCTR_LOAD_CMD1 0x00000082
410
411 #define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000084
412
413 #define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x00000085
414
415 #define REG_A3XX_RBBM_PERFCOUNTER0_SELECT 0x00000086
416
417 #define REG_A3XX_RBBM_PERFCOUNTER1_SELECT 0x00000087
418
419 #define REG_A3XX_RBBM_GPU_BUSY_MASKED 0x00000088
420
421 #define REG_A3XX_RBBM_PERFCTR_CP_0_LO 0x00000090
422
423 #define REG_A3XX_RBBM_PERFCTR_CP_0_HI 0x00000091
424
425 #define REG_A3XX_RBBM_PERFCTR_RBBM_0_LO 0x00000092
426
427 #define REG_A3XX_RBBM_PERFCTR_RBBM_0_HI 0x00000093
428
429 #define REG_A3XX_RBBM_PERFCTR_RBBM_1_LO 0x00000094
430
431 #define REG_A3XX_RBBM_PERFCTR_RBBM_1_HI 0x00000095
432
433 #define REG_A3XX_RBBM_PERFCTR_PC_0_LO 0x00000096
434
435 #define REG_A3XX_RBBM_PERFCTR_PC_0_HI 0x00000097
436
437 #define REG_A3XX_RBBM_PERFCTR_PC_1_LO 0x00000098
438
439 #define REG_A3XX_RBBM_PERFCTR_PC_1_HI 0x00000099
440
441 #define REG_A3XX_RBBM_PERFCTR_PC_2_LO 0x0000009a
442
443 #define REG_A3XX_RBBM_PERFCTR_PC_2_HI 0x0000009b
444
445 #define REG_A3XX_RBBM_PERFCTR_PC_3_LO 0x0000009c
446
447 #define REG_A3XX_RBBM_PERFCTR_PC_3_HI 0x0000009d
448
449 #define REG_A3XX_RBBM_PERFCTR_VFD_0_LO 0x0000009e
450
451 #define REG_A3XX_RBBM_PERFCTR_VFD_0_HI 0x0000009f
452
453 #define REG_A3XX_RBBM_PERFCTR_VFD_1_LO 0x000000a0
454
455 #define REG_A3XX_RBBM_PERFCTR_VFD_1_HI 0x000000a1
456
457 #define REG_A3XX_RBBM_PERFCTR_HLSQ_0_LO 0x000000a2
458
459 #define REG_A3XX_RBBM_PERFCTR_HLSQ_0_HI 0x000000a3
460
461 #define REG_A3XX_RBBM_PERFCTR_HLSQ_1_LO 0x000000a4
462
463 #define REG_A3XX_RBBM_PERFCTR_HLSQ_1_HI 0x000000a5
464
465 #define REG_A3XX_RBBM_PERFCTR_HLSQ_2_LO 0x000000a6
466
467 #define REG_A3XX_RBBM_PERFCTR_HLSQ_2_HI 0x000000a7
468
469 #define REG_A3XX_RBBM_PERFCTR_HLSQ_3_LO 0x000000a8
470
471 #define REG_A3XX_RBBM_PERFCTR_HLSQ_3_HI 0x000000a9
472
473 #define REG_A3XX_RBBM_PERFCTR_HLSQ_4_LO 0x000000aa
474
475 #define REG_A3XX_RBBM_PERFCTR_HLSQ_4_HI 0x000000ab
476
477 #define REG_A3XX_RBBM_PERFCTR_HLSQ_5_LO 0x000000ac
478
479 #define REG_A3XX_RBBM_PERFCTR_HLSQ_5_HI 0x000000ad
480
481 #define REG_A3XX_RBBM_PERFCTR_VPC_0_LO 0x000000ae
482
483 #define REG_A3XX_RBBM_PERFCTR_VPC_0_HI 0x000000af
484
485 #define REG_A3XX_RBBM_PERFCTR_VPC_1_LO 0x000000b0
486
487 #define REG_A3XX_RBBM_PERFCTR_VPC_1_HI 0x000000b1
488
489 #define REG_A3XX_RBBM_PERFCTR_TSE_0_LO 0x000000b2
490
491 #define REG_A3XX_RBBM_PERFCTR_TSE_0_HI 0x000000b3
492
493 #define REG_A3XX_RBBM_PERFCTR_TSE_1_LO 0x000000b4
494
495 #define REG_A3XX_RBBM_PERFCTR_TSE_1_HI 0x000000b5
496
497 #define REG_A3XX_RBBM_PERFCTR_RAS_0_LO 0x000000b6
498
499 #define REG_A3XX_RBBM_PERFCTR_RAS_0_HI 0x000000b7
500
501 #define REG_A3XX_RBBM_PERFCTR_RAS_1_LO 0x000000b8
502
503 #define REG_A3XX_RBBM_PERFCTR_RAS_1_HI 0x000000b9
504
505 #define REG_A3XX_RBBM_PERFCTR_UCHE_0_LO 0x000000ba
506
507 #define REG_A3XX_RBBM_PERFCTR_UCHE_0_HI 0x000000bb
508
509 #define REG_A3XX_RBBM_PERFCTR_UCHE_1_LO 0x000000bc
510
511 #define REG_A3XX_RBBM_PERFCTR_UCHE_1_HI 0x000000bd
512
513 #define REG_A3XX_RBBM_PERFCTR_UCHE_2_LO 0x000000be
514
515 #define REG_A3XX_RBBM_PERFCTR_UCHE_2_HI 0x000000bf
516
517 #define REG_A3XX_RBBM_PERFCTR_UCHE_3_LO 0x000000c0
518
519 #define REG_A3XX_RBBM_PERFCTR_UCHE_3_HI 0x000000c1
520
521 #define REG_A3XX_RBBM_PERFCTR_UCHE_4_LO 0x000000c2
522
523 #define REG_A3XX_RBBM_PERFCTR_UCHE_4_HI 0x000000c3
524
525 #define REG_A3XX_RBBM_PERFCTR_UCHE_5_LO 0x000000c4
526
527 #define REG_A3XX_RBBM_PERFCTR_UCHE_5_HI 0x000000c5
528
529 #define REG_A3XX_RBBM_PERFCTR_TP_0_LO 0x000000c6
530
531 #define REG_A3XX_RBBM_PERFCTR_TP_0_HI 0x000000c7
532
533 #define REG_A3XX_RBBM_PERFCTR_TP_1_LO 0x000000c8
534
535 #define REG_A3XX_RBBM_PERFCTR_TP_1_HI 0x000000c9
536
537 #define REG_A3XX_RBBM_PERFCTR_TP_2_LO 0x000000ca
538
539 #define REG_A3XX_RBBM_PERFCTR_TP_2_HI 0x000000cb
540
541 #define REG_A3XX_RBBM_PERFCTR_TP_3_LO 0x000000cc
542
543 #define REG_A3XX_RBBM_PERFCTR_TP_3_HI 0x000000cd
544
545 #define REG_A3XX_RBBM_PERFCTR_TP_4_LO 0x000000ce
546
547 #define REG_A3XX_RBBM_PERFCTR_TP_4_HI 0x000000cf
548
549 #define REG_A3XX_RBBM_PERFCTR_TP_5_LO 0x000000d0
550
551 #define REG_A3XX_RBBM_PERFCTR_TP_5_HI 0x000000d1
552
553 #define REG_A3XX_RBBM_PERFCTR_SP_0_LO 0x000000d2
554
555 #define REG_A3XX_RBBM_PERFCTR_SP_0_HI 0x000000d3
556
557 #define REG_A3XX_RBBM_PERFCTR_SP_1_LO 0x000000d4
558
559 #define REG_A3XX_RBBM_PERFCTR_SP_1_HI 0x000000d5
560
561 #define REG_A3XX_RBBM_PERFCTR_SP_2_LO 0x000000d6
562
563 #define REG_A3XX_RBBM_PERFCTR_SP_2_HI 0x000000d7
564
565 #define REG_A3XX_RBBM_PERFCTR_SP_3_LO 0x000000d8
566
567 #define REG_A3XX_RBBM_PERFCTR_SP_3_HI 0x000000d9
568
569 #define REG_A3XX_RBBM_PERFCTR_SP_4_LO 0x000000da
570
571 #define REG_A3XX_RBBM_PERFCTR_SP_4_HI 0x000000db
572
573 #define REG_A3XX_RBBM_PERFCTR_SP_5_LO 0x000000dc
574
575 #define REG_A3XX_RBBM_PERFCTR_SP_5_HI 0x000000dd
576
577 #define REG_A3XX_RBBM_PERFCTR_SP_6_LO 0x000000de
578
579 #define REG_A3XX_RBBM_PERFCTR_SP_6_HI 0x000000df
580
581 #define REG_A3XX_RBBM_PERFCTR_SP_7_LO 0x000000e0
582
583 #define REG_A3XX_RBBM_PERFCTR_SP_7_HI 0x000000e1
584
585 #define REG_A3XX_RBBM_PERFCTR_RB_0_LO 0x000000e2
586
587 #define REG_A3XX_RBBM_PERFCTR_RB_0_HI 0x000000e3
588
589 #define REG_A3XX_RBBM_PERFCTR_RB_1_LO 0x000000e4
590
591 #define REG_A3XX_RBBM_PERFCTR_RB_1_HI 0x000000e5
592
593 #define REG_A3XX_RBBM_PERFCTR_PWR_0_LO 0x000000ea
594
595 #define REG_A3XX_RBBM_PERFCTR_PWR_0_HI 0x000000eb
596
597 #define REG_A3XX_RBBM_PERFCTR_PWR_1_LO 0x000000ec
598
599 #define REG_A3XX_RBBM_PERFCTR_PWR_1_HI 0x000000ed
600
601 #define REG_A3XX_RBBM_RBBM_CTL 0x00000100
602
603 #define REG_A3XX_RBBM_DEBUG_BUS_CTL 0x00000111
604
605 #define REG_A3XX_RBBM_DEBUG_BUS_DATA_STATUS 0x00000112
606
607 #define REG_A3XX_CP_PFP_UCODE_ADDR 0x000001c9
608
609 #define REG_A3XX_CP_PFP_UCODE_DATA 0x000001ca
610
611 #define REG_A3XX_CP_ROQ_ADDR 0x000001cc
612
613 #define REG_A3XX_CP_ROQ_DATA 0x000001cd
614
615 #define REG_A3XX_CP_MERCIU_ADDR 0x000001d1
616
617 #define REG_A3XX_CP_MERCIU_DATA 0x000001d2
618
619 #define REG_A3XX_CP_MERCIU_DATA2 0x000001d3
620
621 #define REG_A3XX_CP_MEQ_ADDR 0x000001da
622
623 #define REG_A3XX_CP_MEQ_DATA 0x000001db
624
625 #define REG_A3XX_CP_WFI_PEND_CTR 0x000001f5
626
627 #define REG_A3XX_RBBM_PM_OVERRIDE2 0x0000039d
628
629 #define REG_A3XX_CP_PERFCOUNTER_SELECT 0x00000445
630
631 #define REG_A3XX_CP_HW_FAULT 0x0000045c
632
633 #define REG_A3XX_CP_PROTECT_CTRL 0x0000045e
634
635 #define REG_A3XX_CP_PROTECT_STATUS 0x0000045f
636
637 static inline uint32_t REG_A3XX_CP_PROTECT(uint32_t i0) { return 0x00000460 + 0x1*i0; }
638
639 static inline uint32_t REG_A3XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000460 + 0x1*i0; }
640
641 #define REG_A3XX_CP_AHB_FAULT 0x0000054d
642
643 #define REG_A3XX_SQ_GPR_MANAGEMENT 0x00000d00
644
645 #define REG_A3XX_SQ_INST_STORE_MANAGMENT 0x00000d02
646
647 #define REG_A3XX_TP0_CHICKEN 0x00000e1e
648
649 #define REG_A3XX_SP_GLOBAL_MEM_SIZE 0x00000e22
650
651 #define REG_A3XX_SP_GLOBAL_MEM_ADDR 0x00000e23
652
653 #define REG_A3XX_GRAS_CL_CLIP_CNTL 0x00002040
654 #define A3XX_GRAS_CL_CLIP_CNTL_IJ_PERSP_CENTER 0x00001000
655 #define A3XX_GRAS_CL_CLIP_CNTL_CLIP_DISABLE 0x00010000
656 #define A3XX_GRAS_CL_CLIP_CNTL_ZFAR_CLIP_DISABLE 0x00020000
657 #define A3XX_GRAS_CL_CLIP_CNTL_VP_CLIP_CODE_IGNORE 0x00080000
658 #define A3XX_GRAS_CL_CLIP_CNTL_VP_XFORM_DISABLE 0x00100000
659 #define A3XX_GRAS_CL_CLIP_CNTL_PERSP_DIVISION_DISABLE 0x00200000
660 #define A3XX_GRAS_CL_CLIP_CNTL_ZCOORD 0x00800000
661 #define A3XX_GRAS_CL_CLIP_CNTL_WCOORD 0x01000000
662 #define A3XX_GRAS_CL_CLIP_CNTL_ZCLIP_DISABLE 0x02000000
663
664 #define REG_A3XX_GRAS_CL_GB_CLIP_ADJ 0x00002044
665 #define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK 0x000003ff
666 #define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT 0
667 static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ(uint32_t val)
668 {
669 return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK;
670 }
671 #define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK 0x000ffc00
672 #define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT 10
673 static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_VERT(uint32_t val)
674 {
675 return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK;
676 }
677
678 #define REG_A3XX_GRAS_CL_VPORT_XOFFSET 0x00002048
679 #define A3XX_GRAS_CL_VPORT_XOFFSET__MASK 0xffffffff
680 #define A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT 0
681 static inline uint32_t A3XX_GRAS_CL_VPORT_XOFFSET(float val)
682 {
683 return ((fui(val)) << A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_XOFFSET__MASK;
684 }
685
686 #define REG_A3XX_GRAS_CL_VPORT_XSCALE 0x00002049
687 #define A3XX_GRAS_CL_VPORT_XSCALE__MASK 0xffffffff
688 #define A3XX_GRAS_CL_VPORT_XSCALE__SHIFT 0
689 static inline uint32_t A3XX_GRAS_CL_VPORT_XSCALE(float val)
690 {
691 return ((fui(val)) << A3XX_GRAS_CL_VPORT_XSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_XSCALE__MASK;
692 }
693
694 #define REG_A3XX_GRAS_CL_VPORT_YOFFSET 0x0000204a
695 #define A3XX_GRAS_CL_VPORT_YOFFSET__MASK 0xffffffff
696 #define A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT 0
697 static inline uint32_t A3XX_GRAS_CL_VPORT_YOFFSET(float val)
698 {
699 return ((fui(val)) << A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_YOFFSET__MASK;
700 }
701
702 #define REG_A3XX_GRAS_CL_VPORT_YSCALE 0x0000204b
703 #define A3XX_GRAS_CL_VPORT_YSCALE__MASK 0xffffffff
704 #define A3XX_GRAS_CL_VPORT_YSCALE__SHIFT 0
705 static inline uint32_t A3XX_GRAS_CL_VPORT_YSCALE(float val)
706 {
707 return ((fui(val)) << A3XX_GRAS_CL_VPORT_YSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_YSCALE__MASK;
708 }
709
710 #define REG_A3XX_GRAS_CL_VPORT_ZOFFSET 0x0000204c
711 #define A3XX_GRAS_CL_VPORT_ZOFFSET__MASK 0xffffffff
712 #define A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT 0
713 static inline uint32_t A3XX_GRAS_CL_VPORT_ZOFFSET(float val)
714 {
715 return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_ZOFFSET__MASK;
716 }
717
718 #define REG_A3XX_GRAS_CL_VPORT_ZSCALE 0x0000204d
719 #define A3XX_GRAS_CL_VPORT_ZSCALE__MASK 0xffffffff
720 #define A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT 0
721 static inline uint32_t A3XX_GRAS_CL_VPORT_ZSCALE(float val)
722 {
723 return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_ZSCALE__MASK;
724 }
725
726 #define REG_A3XX_GRAS_SU_POINT_MINMAX 0x00002068
727 #define A3XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
728 #define A3XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
729 static inline uint32_t A3XX_GRAS_SU_POINT_MINMAX_MIN(float val)
730 {
731 return ((((uint32_t)(val * 16.0))) << A3XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A3XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
732 }
733 #define A3XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
734 #define A3XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
735 static inline uint32_t A3XX_GRAS_SU_POINT_MINMAX_MAX(float val)
736 {
737 return ((((uint32_t)(val * 16.0))) << A3XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A3XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
738 }
739
740 #define REG_A3XX_GRAS_SU_POINT_SIZE 0x00002069
741 #define A3XX_GRAS_SU_POINT_SIZE__MASK 0xffffffff
742 #define A3XX_GRAS_SU_POINT_SIZE__SHIFT 0
743 static inline uint32_t A3XX_GRAS_SU_POINT_SIZE(float val)
744 {
745 return ((((int32_t)(val * 16.0))) << A3XX_GRAS_SU_POINT_SIZE__SHIFT) & A3XX_GRAS_SU_POINT_SIZE__MASK;
746 }
747
748 #define REG_A3XX_GRAS_SU_POLY_OFFSET_SCALE 0x0000206c
749 #define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK 0x00ffffff
750 #define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT 0
751 static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL(float val)
752 {
753 return ((((int32_t)(val * 16384.0))) << A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK;
754 }
755
756 #define REG_A3XX_GRAS_SU_POLY_OFFSET_OFFSET 0x0000206d
757 #define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
758 #define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
759 static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
760 {
761 return ((((int32_t)(val * 16384.0))) << A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
762 }
763
764 #define REG_A3XX_GRAS_SU_MODE_CONTROL 0x00002070
765 #define A3XX_GRAS_SU_MODE_CONTROL_CULL_FRONT 0x00000001
766 #define A3XX_GRAS_SU_MODE_CONTROL_CULL_BACK 0x00000002
767 #define A3XX_GRAS_SU_MODE_CONTROL_FRONT_CW 0x00000004
768 #define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK 0x000007f8
769 #define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT 3
770 static inline uint32_t A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH(float val)
771 {
772 return ((((int32_t)(val * 4.0))) << A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT) & A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK;
773 }
774 #define A3XX_GRAS_SU_MODE_CONTROL_POLY_OFFSET 0x00000800
775
776 #define REG_A3XX_GRAS_SC_CONTROL 0x00002072
777 #define A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK 0x000000f0
778 #define A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT 4
779 static inline uint32_t A3XX_GRAS_SC_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
780 {
781 return ((val) << A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK;
782 }
783 #define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK 0x00000f00
784 #define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT 8
785 static inline uint32_t A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES(enum a3xx_msaa_samples val)
786 {
787 return ((val) << A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT) & A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK;
788 }
789 #define A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK 0x0000f000
790 #define A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT 12
791 static inline uint32_t A3XX_GRAS_SC_CONTROL_RASTER_MODE(uint32_t val)
792 {
793 return ((val) << A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK;
794 }
795
796 #define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_TL 0x00002074
797 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
798 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff
799 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
800 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
801 {
802 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK;
803 }
804 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000
805 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
806 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
807 {
808 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK;
809 }
810
811 #define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_BR 0x00002075
812 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
813 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff
814 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
815 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
816 {
817 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK;
818 }
819 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000
820 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
821 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
822 {
823 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK;
824 }
825
826 #define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_TL 0x00002079
827 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
828 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
829 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
830 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
831 {
832 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
833 }
834 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
835 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
836 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
837 {
838 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
839 }
840
841 #define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_BR 0x0000207a
842 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
843 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
844 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
845 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
846 {
847 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
848 }
849 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
850 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
851 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
852 {
853 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
854 }
855
856 #define REG_A3XX_RB_MODE_CONTROL 0x000020c0
857 #define A3XX_RB_MODE_CONTROL_GMEM_BYPASS 0x00000080
858 #define A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK 0x00000700
859 #define A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT 8
860 static inline uint32_t A3XX_RB_MODE_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
861 {
862 return ((val) << A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT) & A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK;
863 }
864 #define A3XX_RB_MODE_CONTROL_MRT__MASK 0x00003000
865 #define A3XX_RB_MODE_CONTROL_MRT__SHIFT 12
866 static inline uint32_t A3XX_RB_MODE_CONTROL_MRT(uint32_t val)
867 {
868 return ((val) << A3XX_RB_MODE_CONTROL_MRT__SHIFT) & A3XX_RB_MODE_CONTROL_MRT__MASK;
869 }
870 #define A3XX_RB_MODE_CONTROL_MARB_CACHE_SPLIT_MODE 0x00008000
871 #define A3XX_RB_MODE_CONTROL_PACKER_TIMER_ENABLE 0x00010000
872
873 #define REG_A3XX_RB_RENDER_CONTROL 0x000020c1
874 #define A3XX_RB_RENDER_CONTROL_FACENESS 0x00000008
875 #define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK 0x00000ff0
876 #define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT 4
877 static inline uint32_t A3XX_RB_RENDER_CONTROL_BIN_WIDTH(uint32_t val)
878 {
879 return ((val >> 5) << A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT) & A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK;
880 }
881 #define A3XX_RB_RENDER_CONTROL_DISABLE_COLOR_PIPE 0x00001000
882 #define A3XX_RB_RENDER_CONTROL_ENABLE_GMEM 0x00002000
883 #define A3XX_RB_RENDER_CONTROL_XCOORD 0x00004000
884 #define A3XX_RB_RENDER_CONTROL_YCOORD 0x00008000
885 #define A3XX_RB_RENDER_CONTROL_ZCOORD 0x00010000
886 #define A3XX_RB_RENDER_CONTROL_WCOORD 0x00020000
887 #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST 0x00400000
888 #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK 0x07000000
889 #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT 24
890 static inline uint32_t A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
891 {
892 return ((val) << A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK;
893 }
894
895 #define REG_A3XX_RB_MSAA_CONTROL 0x000020c2
896 #define A3XX_RB_MSAA_CONTROL_DISABLE 0x00000400
897 #define A3XX_RB_MSAA_CONTROL_SAMPLES__MASK 0x0000f000
898 #define A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT 12
899 static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLES(enum a3xx_msaa_samples val)
900 {
901 return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLES__MASK;
902 }
903 #define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK 0xffff0000
904 #define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT 16
905 static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLE_MASK(uint32_t val)
906 {
907 return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK;
908 }
909
910 #define REG_A3XX_RB_ALPHA_REF 0x000020c3
911 #define A3XX_RB_ALPHA_REF_UINT__MASK 0x0000ff00
912 #define A3XX_RB_ALPHA_REF_UINT__SHIFT 8
913 static inline uint32_t A3XX_RB_ALPHA_REF_UINT(uint32_t val)
914 {
915 return ((val) << A3XX_RB_ALPHA_REF_UINT__SHIFT) & A3XX_RB_ALPHA_REF_UINT__MASK;
916 }
917 #define A3XX_RB_ALPHA_REF_FLOAT__MASK 0xffff0000
918 #define A3XX_RB_ALPHA_REF_FLOAT__SHIFT 16
919 static inline uint32_t A3XX_RB_ALPHA_REF_FLOAT(float val)
920 {
921 return ((util_float_to_half(val)) << A3XX_RB_ALPHA_REF_FLOAT__SHIFT) & A3XX_RB_ALPHA_REF_FLOAT__MASK;
922 }
923
924 static inline uint32_t REG_A3XX_RB_MRT(uint32_t i0) { return 0x000020c4 + 0x4*i0; }
925
926 static inline uint32_t REG_A3XX_RB_MRT_CONTROL(uint32_t i0) { return 0x000020c4 + 0x4*i0; }
927 #define A3XX_RB_MRT_CONTROL_READ_DEST_ENABLE 0x00000008
928 #define A3XX_RB_MRT_CONTROL_BLEND 0x00000010
929 #define A3XX_RB_MRT_CONTROL_BLEND2 0x00000020
930 #define A3XX_RB_MRT_CONTROL_ROP_CODE__MASK 0x00000f00
931 #define A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT 8
932 static inline uint32_t A3XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
933 {
934 return ((val) << A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A3XX_RB_MRT_CONTROL_ROP_CODE__MASK;
935 }
936 #define A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK 0x00003000
937 #define A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT 12
938 static inline uint32_t A3XX_RB_MRT_CONTROL_DITHER_MODE(enum adreno_rb_dither_mode val)
939 {
940 return ((val) << A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT) & A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK;
941 }
942 #define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x0f000000
943 #define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 24
944 static inline uint32_t A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
945 {
946 return ((val) << A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
947 }
948
949 static inline uint32_t REG_A3XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x000020c5 + 0x4*i0; }
950 #define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x0000003f
951 #define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
952 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a3xx_color_fmt val)
953 {
954 return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
955 }
956 #define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x000000c0
957 #define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 6
958 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a3xx_tile_mode val)
959 {
960 return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
961 }
962 #define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00000c00
963 #define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 10
964 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
965 {
966 return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
967 }
968 #define A3XX_RB_MRT_BUF_INFO_COLOR_SRGB 0x00004000
969 #define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK 0xfffe0000
970 #define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT 17
971 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH(uint32_t val)
972 {
973 return ((val >> 5) << A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK;
974 }
975
976 static inline uint32_t REG_A3XX_RB_MRT_BUF_BASE(uint32_t i0) { return 0x000020c6 + 0x4*i0; }
977 #define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK 0xfffffff0
978 #define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT 4
979 static inline uint32_t A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE(uint32_t val)
980 {
981 return ((val >> 5) << A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT) & A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK;
982 }
983
984 static inline uint32_t REG_A3XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x000020c7 + 0x4*i0; }
985 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
986 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
987 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
988 {
989 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
990 }
991 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
992 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
993 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
994 {
995 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
996 }
997 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
998 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
999 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
1000 {
1001 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
1002 }
1003 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
1004 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
1005 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
1006 {
1007 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
1008 }
1009 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
1010 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
1011 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
1012 {
1013 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
1014 }
1015 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
1016 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
1017 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
1018 {
1019 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
1020 }
1021 #define A3XX_RB_MRT_BLEND_CONTROL_CLAMP_ENABLE 0x20000000
1022
1023 #define REG_A3XX_RB_BLEND_RED 0x000020e4
1024 #define A3XX_RB_BLEND_RED_UINT__MASK 0x000000ff
1025 #define A3XX_RB_BLEND_RED_UINT__SHIFT 0
1026 static inline uint32_t A3XX_RB_BLEND_RED_UINT(uint32_t val)
1027 {
1028 return ((val) << A3XX_RB_BLEND_RED_UINT__SHIFT) & A3XX_RB_BLEND_RED_UINT__MASK;
1029 }
1030 #define A3XX_RB_BLEND_RED_FLOAT__MASK 0xffff0000
1031 #define A3XX_RB_BLEND_RED_FLOAT__SHIFT 16
1032 static inline uint32_t A3XX_RB_BLEND_RED_FLOAT(float val)
1033 {
1034 return ((util_float_to_half(val)) << A3XX_RB_BLEND_RED_FLOAT__SHIFT) & A3XX_RB_BLEND_RED_FLOAT__MASK;
1035 }
1036
1037 #define REG_A3XX_RB_BLEND_GREEN 0x000020e5
1038 #define A3XX_RB_BLEND_GREEN_UINT__MASK 0x000000ff
1039 #define A3XX_RB_BLEND_GREEN_UINT__SHIFT 0
1040 static inline uint32_t A3XX_RB_BLEND_GREEN_UINT(uint32_t val)
1041 {
1042 return ((val) << A3XX_RB_BLEND_GREEN_UINT__SHIFT) & A3XX_RB_BLEND_GREEN_UINT__MASK;
1043 }
1044 #define A3XX_RB_BLEND_GREEN_FLOAT__MASK 0xffff0000
1045 #define A3XX_RB_BLEND_GREEN_FLOAT__SHIFT 16
1046 static inline uint32_t A3XX_RB_BLEND_GREEN_FLOAT(float val)
1047 {
1048 return ((util_float_to_half(val)) << A3XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A3XX_RB_BLEND_GREEN_FLOAT__MASK;
1049 }
1050
1051 #define REG_A3XX_RB_BLEND_BLUE 0x000020e6
1052 #define A3XX_RB_BLEND_BLUE_UINT__MASK 0x000000ff
1053 #define A3XX_RB_BLEND_BLUE_UINT__SHIFT 0
1054 static inline uint32_t A3XX_RB_BLEND_BLUE_UINT(uint32_t val)
1055 {
1056 return ((val) << A3XX_RB_BLEND_BLUE_UINT__SHIFT) & A3XX_RB_BLEND_BLUE_UINT__MASK;
1057 }
1058 #define A3XX_RB_BLEND_BLUE_FLOAT__MASK 0xffff0000
1059 #define A3XX_RB_BLEND_BLUE_FLOAT__SHIFT 16
1060 static inline uint32_t A3XX_RB_BLEND_BLUE_FLOAT(float val)
1061 {
1062 return ((util_float_to_half(val)) << A3XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A3XX_RB_BLEND_BLUE_FLOAT__MASK;
1063 }
1064
1065 #define REG_A3XX_RB_BLEND_ALPHA 0x000020e7
1066 #define A3XX_RB_BLEND_ALPHA_UINT__MASK 0x000000ff
1067 #define A3XX_RB_BLEND_ALPHA_UINT__SHIFT 0
1068 static inline uint32_t A3XX_RB_BLEND_ALPHA_UINT(uint32_t val)
1069 {
1070 return ((val) << A3XX_RB_BLEND_ALPHA_UINT__SHIFT) & A3XX_RB_BLEND_ALPHA_UINT__MASK;
1071 }
1072 #define A3XX_RB_BLEND_ALPHA_FLOAT__MASK 0xffff0000
1073 #define A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT 16
1074 static inline uint32_t A3XX_RB_BLEND_ALPHA_FLOAT(float val)
1075 {
1076 return ((util_float_to_half(val)) << A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A3XX_RB_BLEND_ALPHA_FLOAT__MASK;
1077 }
1078
1079 #define REG_A3XX_RB_CLEAR_COLOR_DW0 0x000020e8
1080
1081 #define REG_A3XX_RB_CLEAR_COLOR_DW1 0x000020e9
1082
1083 #define REG_A3XX_RB_CLEAR_COLOR_DW2 0x000020ea
1084
1085 #define REG_A3XX_RB_CLEAR_COLOR_DW3 0x000020eb
1086
1087 #define REG_A3XX_RB_COPY_CONTROL 0x000020ec
1088 #define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK 0x00000003
1089 #define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT 0
1090 static inline uint32_t A3XX_RB_COPY_CONTROL_MSAA_RESOLVE(enum a3xx_msaa_samples val)
1091 {
1092 return ((val) << A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT) & A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK;
1093 }
1094 #define A3XX_RB_COPY_CONTROL_DEPTHCLEAR 0x00000008
1095 #define A3XX_RB_COPY_CONTROL_MODE__MASK 0x00000070
1096 #define A3XX_RB_COPY_CONTROL_MODE__SHIFT 4
1097 static inline uint32_t A3XX_RB_COPY_CONTROL_MODE(enum adreno_rb_copy_control_mode val)
1098 {
1099 return ((val) << A3XX_RB_COPY_CONTROL_MODE__SHIFT) & A3XX_RB_COPY_CONTROL_MODE__MASK;
1100 }
1101 #define A3XX_RB_COPY_CONTROL_FASTCLEAR__MASK 0x00000f00
1102 #define A3XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT 8
1103 static inline uint32_t A3XX_RB_COPY_CONTROL_FASTCLEAR(uint32_t val)
1104 {
1105 return ((val) << A3XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT) & A3XX_RB_COPY_CONTROL_FASTCLEAR__MASK;
1106 }
1107 #define A3XX_RB_COPY_CONTROL_UNK12 0x00001000
1108 #define A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK 0xffffc000
1109 #define A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT 14
1110 static inline uint32_t A3XX_RB_COPY_CONTROL_GMEM_BASE(uint32_t val)
1111 {
1112 return ((val >> 14) << A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT) & A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK;
1113 }
1114
1115 #define REG_A3XX_RB_COPY_DEST_BASE 0x000020ed
1116 #define A3XX_RB_COPY_DEST_BASE_BASE__MASK 0xfffffff0
1117 #define A3XX_RB_COPY_DEST_BASE_BASE__SHIFT 4
1118 static inline uint32_t A3XX_RB_COPY_DEST_BASE_BASE(uint32_t val)
1119 {
1120 return ((val >> 5) << A3XX_RB_COPY_DEST_BASE_BASE__SHIFT) & A3XX_RB_COPY_DEST_BASE_BASE__MASK;
1121 }
1122
1123 #define REG_A3XX_RB_COPY_DEST_PITCH 0x000020ee
1124 #define A3XX_RB_COPY_DEST_PITCH_PITCH__MASK 0xffffffff
1125 #define A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT 0
1126 static inline uint32_t A3XX_RB_COPY_DEST_PITCH_PITCH(uint32_t val)
1127 {
1128 return ((val >> 5) << A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT) & A3XX_RB_COPY_DEST_PITCH_PITCH__MASK;
1129 }
1130
1131 #define REG_A3XX_RB_COPY_DEST_INFO 0x000020ef
1132 #define A3XX_RB_COPY_DEST_INFO_TILE__MASK 0x00000003
1133 #define A3XX_RB_COPY_DEST_INFO_TILE__SHIFT 0
1134 static inline uint32_t A3XX_RB_COPY_DEST_INFO_TILE(enum a3xx_tile_mode val)
1135 {
1136 return ((val) << A3XX_RB_COPY_DEST_INFO_TILE__SHIFT) & A3XX_RB_COPY_DEST_INFO_TILE__MASK;
1137 }
1138 #define A3XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000fc
1139 #define A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 2
1140 static inline uint32_t A3XX_RB_COPY_DEST_INFO_FORMAT(enum a3xx_color_fmt val)
1141 {
1142 return ((val) << A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A3XX_RB_COPY_DEST_INFO_FORMAT__MASK;
1143 }
1144 #define A3XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300
1145 #define A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8
1146 static inline uint32_t A3XX_RB_COPY_DEST_INFO_SWAP(enum a3xx_color_swap val)
1147 {
1148 return ((val) << A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A3XX_RB_COPY_DEST_INFO_SWAP__MASK;
1149 }
1150 #define A3XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK 0x00000c00
1151 #define A3XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT 10
1152 static inline uint32_t A3XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
1153 {
1154 return ((val) << A3XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A3XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
1155 }
1156 #define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK 0x0003c000
1157 #define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT 14
1158 static inline uint32_t A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE(uint32_t val)
1159 {
1160 return ((val) << A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT) & A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK;
1161 }
1162 #define A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK 0x001c0000
1163 #define A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT 18
1164 static inline uint32_t A3XX_RB_COPY_DEST_INFO_ENDIAN(enum adreno_rb_surface_endian val)
1165 {
1166 return ((val) << A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT) & A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK;
1167 }
1168
1169 #define REG_A3XX_RB_DEPTH_CONTROL 0x00002100
1170 #define A3XX_RB_DEPTH_CONTROL_FRAG_WRITES_Z 0x00000001
1171 #define A3XX_RB_DEPTH_CONTROL_Z_ENABLE 0x00000002
1172 #define A3XX_RB_DEPTH_CONTROL_Z_WRITE_ENABLE 0x00000004
1173 #define A3XX_RB_DEPTH_CONTROL_EARLY_Z_DISABLE 0x00000008
1174 #define A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK 0x00000070
1175 #define A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT 4
1176 static inline uint32_t A3XX_RB_DEPTH_CONTROL_ZFUNC(enum adreno_compare_func val)
1177 {
1178 return ((val) << A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT) & A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK;
1179 }
1180 #define A3XX_RB_DEPTH_CONTROL_BF_ENABLE 0x00000080
1181 #define A3XX_RB_DEPTH_CONTROL_Z_TEST_ENABLE 0x80000000
1182
1183 #define REG_A3XX_RB_DEPTH_CLEAR 0x00002101
1184
1185 #define REG_A3XX_RB_DEPTH_INFO 0x00002102
1186 #define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000003
1187 #define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0
1188 static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum adreno_rb_depth_format val)
1189 {
1190 return ((val) << A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
1191 }
1192 #define A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff800
1193 #define A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 11
1194 static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
1195 {
1196 return ((val >> 12) << A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
1197 }
1198
1199 #define REG_A3XX_RB_DEPTH_PITCH 0x00002103
1200 #define A3XX_RB_DEPTH_PITCH__MASK 0xffffffff
1201 #define A3XX_RB_DEPTH_PITCH__SHIFT 0
1202 static inline uint32_t A3XX_RB_DEPTH_PITCH(uint32_t val)
1203 {
1204 return ((val >> 3) << A3XX_RB_DEPTH_PITCH__SHIFT) & A3XX_RB_DEPTH_PITCH__MASK;
1205 }
1206
1207 #define REG_A3XX_RB_STENCIL_CONTROL 0x00002104
1208 #define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
1209 #define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
1210 #define A3XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
1211 #define A3XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
1212 #define A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
1213 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
1214 {
1215 return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC__MASK;
1216 }
1217 #define A3XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
1218 #define A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
1219 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
1220 {
1221 return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL__MASK;
1222 }
1223 #define A3XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
1224 #define A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
1225 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
1226 {
1227 return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS__MASK;
1228 }
1229 #define A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
1230 #define A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
1231 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
1232 {
1233 return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
1234 }
1235 #define A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
1236 #define A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
1237 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
1238 {
1239 return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
1240 }
1241 #define A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
1242 #define A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
1243 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
1244 {
1245 return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
1246 }
1247 #define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
1248 #define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
1249 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
1250 {
1251 return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
1252 }
1253 #define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
1254 #define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
1255 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
1256 {
1257 return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
1258 }
1259
1260 #define REG_A3XX_RB_STENCIL_CLEAR 0x00002105
1261
1262 #define REG_A3XX_RB_STENCIL_BUF_INFO 0x00002106
1263
1264 #define REG_A3XX_RB_STENCIL_BUF_PITCH 0x00002107
1265
1266 #define REG_A3XX_RB_STENCILREFMASK 0x00002108
1267 #define A3XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
1268 #define A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
1269 static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
1270 {
1271 return ((val) << A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILREF__MASK;
1272 }
1273 #define A3XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
1274 #define A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
1275 static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
1276 {
1277 return ((val) << A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILMASK__MASK;
1278 }
1279 #define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
1280 #define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
1281 static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
1282 {
1283 return ((val) << A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
1284 }
1285
1286 #define REG_A3XX_RB_STENCILREFMASK_BF 0x00002109
1287 #define A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff
1288 #define A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0
1289 static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
1290 {
1291 return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
1292 }
1293 #define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00
1294 #define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8
1295 static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
1296 {
1297 return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
1298 }
1299 #define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000
1300 #define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16
1301 static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
1302 {
1303 return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
1304 }
1305
1306 #define REG_A3XX_RB_LRZ_VSC_CONTROL 0x0000210c
1307 #define A3XX_RB_LRZ_VSC_CONTROL_BINNING_ENABLE 0x00000002
1308
1309 #define REG_A3XX_RB_WINDOW_OFFSET 0x0000210e
1310 #define A3XX_RB_WINDOW_OFFSET_X__MASK 0x0000ffff
1311 #define A3XX_RB_WINDOW_OFFSET_X__SHIFT 0
1312 static inline uint32_t A3XX_RB_WINDOW_OFFSET_X(uint32_t val)
1313 {
1314 return ((val) << A3XX_RB_WINDOW_OFFSET_X__SHIFT) & A3XX_RB_WINDOW_OFFSET_X__MASK;
1315 }
1316 #define A3XX_RB_WINDOW_OFFSET_Y__MASK 0xffff0000
1317 #define A3XX_RB_WINDOW_OFFSET_Y__SHIFT 16
1318 static inline uint32_t A3XX_RB_WINDOW_OFFSET_Y(uint32_t val)
1319 {
1320 return ((val) << A3XX_RB_WINDOW_OFFSET_Y__SHIFT) & A3XX_RB_WINDOW_OFFSET_Y__MASK;
1321 }
1322
1323 #define REG_A3XX_RB_SAMPLE_COUNT_CONTROL 0x00002110
1324 #define A3XX_RB_SAMPLE_COUNT_CONTROL_RESET 0x00000001
1325 #define A3XX_RB_SAMPLE_COUNT_CONTROL_COPY 0x00000002
1326
1327 #define REG_A3XX_RB_SAMPLE_COUNT_ADDR 0x00002111
1328
1329 #define REG_A3XX_RB_Z_CLAMP_MIN 0x00002114
1330
1331 #define REG_A3XX_RB_Z_CLAMP_MAX 0x00002115
1332
1333 #define REG_A3XX_VGT_BIN_BASE 0x000021e1
1334
1335 #define REG_A3XX_VGT_BIN_SIZE 0x000021e2
1336
1337 #define REG_A3XX_PC_VSTREAM_CONTROL 0x000021e4
1338 #define A3XX_PC_VSTREAM_CONTROL_SIZE__MASK 0x003f0000
1339 #define A3XX_PC_VSTREAM_CONTROL_SIZE__SHIFT 16
1340 static inline uint32_t A3XX_PC_VSTREAM_CONTROL_SIZE(uint32_t val)
1341 {
1342 return ((val) << A3XX_PC_VSTREAM_CONTROL_SIZE__SHIFT) & A3XX_PC_VSTREAM_CONTROL_SIZE__MASK;
1343 }
1344 #define A3XX_PC_VSTREAM_CONTROL_N__MASK 0x07c00000
1345 #define A3XX_PC_VSTREAM_CONTROL_N__SHIFT 22
1346 static inline uint32_t A3XX_PC_VSTREAM_CONTROL_N(uint32_t val)
1347 {
1348 return ((val) << A3XX_PC_VSTREAM_CONTROL_N__SHIFT) & A3XX_PC_VSTREAM_CONTROL_N__MASK;
1349 }
1350
1351 #define REG_A3XX_PC_VERTEX_REUSE_BLOCK_CNTL 0x000021ea
1352
1353 #define REG_A3XX_PC_PRIM_VTX_CNTL 0x000021ec
1354 #define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK 0x0000001f
1355 #define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT 0
1356 static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC(uint32_t val)
1357 {
1358 return ((val) << A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK;
1359 }
1360 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK 0x000000e0
1361 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT 5
1362 static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
1363 {
1364 return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK;
1365 }
1366 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK 0x00000700
1367 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT 8
1368 static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
1369 {
1370 return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK;
1371 }
1372 #define A3XX_PC_PRIM_VTX_CNTL_PRIMITIVE_RESTART 0x00100000
1373 #define A3XX_PC_PRIM_VTX_CNTL_PROVOKING_VTX_LAST 0x02000000
1374 #define A3XX_PC_PRIM_VTX_CNTL_PSIZE 0x04000000
1375
1376 #define REG_A3XX_PC_RESTART_INDEX 0x000021ed
1377
1378 #define REG_A3XX_HLSQ_CONTROL_0_REG 0x00002200
1379 #define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK 0x00000010
1380 #define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT 4
1381 static inline uint32_t A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)
1382 {
1383 return ((val) << A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK;
1384 }
1385 #define A3XX_HLSQ_CONTROL_0_REG_FSSUPERTHREADENABLE 0x00000040
1386 #define A3XX_HLSQ_CONTROL_0_REG_SPSHADERRESTART 0x00000200
1387 #define A3XX_HLSQ_CONTROL_0_REG_RESERVED2 0x00000400
1388 #define A3XX_HLSQ_CONTROL_0_REG_CHUNKDISABLE 0x04000000
1389 #define A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK 0x08000000
1390 #define A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT 27
1391 static inline uint32_t A3XX_HLSQ_CONTROL_0_REG_CONSTMODE(uint32_t val)
1392 {
1393 return ((val) << A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT) & A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK;
1394 }
1395 #define A3XX_HLSQ_CONTROL_0_REG_LAZYUPDATEDISABLE 0x10000000
1396 #define A3XX_HLSQ_CONTROL_0_REG_SPCONSTFULLUPDATE 0x20000000
1397 #define A3XX_HLSQ_CONTROL_0_REG_TPFULLUPDATE 0x40000000
1398 #define A3XX_HLSQ_CONTROL_0_REG_SINGLECONTEXT 0x80000000
1399
1400 #define REG_A3XX_HLSQ_CONTROL_1_REG 0x00002201
1401 #define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK 0x00000040
1402 #define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT 6
1403 static inline uint32_t A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE(enum a3xx_threadsize val)
1404 {
1405 return ((val) << A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK;
1406 }
1407 #define A3XX_HLSQ_CONTROL_1_REG_VSSUPERTHREADENABLE 0x00000100
1408 #define A3XX_HLSQ_CONTROL_1_REG_RESERVED1 0x00000200
1409 #define A3XX_HLSQ_CONTROL_1_REG_ZWCOORD 0x02000000
1410
1411 #define REG_A3XX_HLSQ_CONTROL_2_REG 0x00002202
1412 #define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK 0xfc000000
1413 #define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT 26
1414 static inline uint32_t A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD(uint32_t val)
1415 {
1416 return ((val) << A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT) & A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK;
1417 }
1418
1419 #define REG_A3XX_HLSQ_CONTROL_3_REG 0x00002203
1420 #define A3XX_HLSQ_CONTROL_3_REG_REGID__MASK 0x000000ff
1421 #define A3XX_HLSQ_CONTROL_3_REG_REGID__SHIFT 0
1422 static inline uint32_t A3XX_HLSQ_CONTROL_3_REG_REGID(uint32_t val)
1423 {
1424 return ((val) << A3XX_HLSQ_CONTROL_3_REG_REGID__SHIFT) & A3XX_HLSQ_CONTROL_3_REG_REGID__MASK;
1425 }
1426
1427 #define REG_A3XX_HLSQ_VS_CONTROL_REG 0x00002204
1428 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK 0x00000fff
1429 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1430 static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1431 {
1432 return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK;
1433 }
1434 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK 0x00fff000
1435 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT 12
1436 static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)
1437 {
1438 return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK;
1439 }
1440 #define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1441 #define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1442 static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1443 {
1444 return ((val) << A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK;
1445 }
1446
1447 #define REG_A3XX_HLSQ_FS_CONTROL_REG 0x00002205
1448 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK 0x00000fff
1449 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1450 static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1451 {
1452 return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK;
1453 }
1454 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK 0x00fff000
1455 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT 12
1456 static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)
1457 {
1458 return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK;
1459 }
1460 #define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1461 #define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1462 static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1463 {
1464 return ((val) << A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK;
1465 }
1466
1467 #define REG_A3XX_HLSQ_CONST_VSPRESV_RANGE_REG 0x00002206
1468 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK 0x0000ffff
1469 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT 0
1470 static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY(uint32_t val)
1471 {
1472 return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK;
1473 }
1474 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK 0xffff0000
1475 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT 16
1476 static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
1477 {
1478 return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK;
1479 }
1480
1481 #define REG_A3XX_HLSQ_CONST_FSPRESV_RANGE_REG 0x00002207
1482 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK 0x0000ffff
1483 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT 0
1484 static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY(uint32_t val)
1485 {
1486 return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK;
1487 }
1488 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK 0xffff0000
1489 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT 16
1490 static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
1491 {
1492 return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK;
1493 }
1494
1495 #define REG_A3XX_HLSQ_CL_NDRANGE_0_REG 0x0000220a
1496 #define A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__MASK 0x00000003
1497 #define A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__SHIFT 0
1498 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM(uint32_t val)
1499 {
1500 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__MASK;
1501 }
1502 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__MASK 0x00000ffc
1503 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__SHIFT 2
1504 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0(uint32_t val)
1505 {
1506 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__MASK;
1507 }
1508 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__MASK 0x003ff000
1509 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__SHIFT 12
1510 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1(uint32_t val)
1511 {
1512 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__MASK;
1513 }
1514 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__MASK 0xffc00000
1515 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__SHIFT 22
1516 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2(uint32_t val)
1517 {
1518 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__MASK;
1519 }
1520
1521 static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK(uint32_t i0) { return 0x0000220b + 0x2*i0; }
1522
1523 static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK_SIZE(uint32_t i0) { return 0x0000220b + 0x2*i0; }
1524
1525 static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK_OFFSET(uint32_t i0) { return 0x0000220c + 0x2*i0; }
1526
1527 #define REG_A3XX_HLSQ_CL_CONTROL_0_REG 0x00002211
1528
1529 #define REG_A3XX_HLSQ_CL_CONTROL_1_REG 0x00002212
1530
1531 #define REG_A3XX_HLSQ_CL_KERNEL_CONST_REG 0x00002214
1532
1533 static inline uint32_t REG_A3XX_HLSQ_CL_KERNEL_GROUP(uint32_t i0) { return 0x00002215 + 0x1*i0; }
1534
1535 static inline uint32_t REG_A3XX_HLSQ_CL_KERNEL_GROUP_RATIO(uint32_t i0) { return 0x00002215 + 0x1*i0; }
1536
1537 #define REG_A3XX_HLSQ_CL_KERNEL_GROUP_Y_REG 0x00002216
1538
1539 #define REG_A3XX_HLSQ_CL_KERNEL_GROUP_Z_REG 0x00002217
1540
1541 #define REG_A3XX_HLSQ_CL_WG_OFFSET_REG 0x0000221a
1542
1543 #define REG_A3XX_VFD_CONTROL_0 0x00002240
1544 #define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK 0x0003ffff
1545 #define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT 0
1546 static inline uint32_t A3XX_VFD_CONTROL_0_TOTALATTRTOVS(uint32_t val)
1547 {
1548 return ((val) << A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT) & A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK;
1549 }
1550 #define A3XX_VFD_CONTROL_0_PACKETSIZE__MASK 0x003c0000
1551 #define A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT 18
1552 static inline uint32_t A3XX_VFD_CONTROL_0_PACKETSIZE(uint32_t val)
1553 {
1554 return ((val) << A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT) & A3XX_VFD_CONTROL_0_PACKETSIZE__MASK;
1555 }
1556 #define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK 0x07c00000
1557 #define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT 22
1558 static inline uint32_t A3XX_VFD_CONTROL_0_STRMDECINSTRCNT(uint32_t val)
1559 {
1560 return ((val) << A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK;
1561 }
1562 #define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK 0xf8000000
1563 #define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT 27
1564 static inline uint32_t A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT(uint32_t val)
1565 {
1566 return ((val) << A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK;
1567 }
1568
1569 #define REG_A3XX_VFD_CONTROL_1 0x00002241
1570 #define A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK 0x0000ffff
1571 #define A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT 0
1572 static inline uint32_t A3XX_VFD_CONTROL_1_MAXSTORAGE(uint32_t val)
1573 {
1574 return ((val) << A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT) & A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK;
1575 }
1576 #define A3XX_VFD_CONTROL_1_REGID4VTX__MASK 0x00ff0000
1577 #define A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT 16
1578 static inline uint32_t A3XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
1579 {
1580 return ((val) << A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A3XX_VFD_CONTROL_1_REGID4VTX__MASK;
1581 }
1582 #define A3XX_VFD_CONTROL_1_REGID4INST__MASK 0xff000000
1583 #define A3XX_VFD_CONTROL_1_REGID4INST__SHIFT 24
1584 static inline uint32_t A3XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
1585 {
1586 return ((val) << A3XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A3XX_VFD_CONTROL_1_REGID4INST__MASK;
1587 }
1588
1589 #define REG_A3XX_VFD_INDEX_MIN 0x00002242
1590
1591 #define REG_A3XX_VFD_INDEX_MAX 0x00002243
1592
1593 #define REG_A3XX_VFD_INSTANCEID_OFFSET 0x00002244
1594
1595 #define REG_A3XX_VFD_INDEX_OFFSET 0x00002245
1596
1597 #define REG_A3XX_VFD_INDEX_OFFSET 0x00002245
1598
1599 static inline uint32_t REG_A3XX_VFD_FETCH(uint32_t i0) { return 0x00002246 + 0x2*i0; }
1600
1601 static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_0(uint32_t i0) { return 0x00002246 + 0x2*i0; }
1602 #define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK 0x0000007f
1603 #define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT 0
1604 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_FETCHSIZE(uint32_t val)
1605 {
1606 return ((val) << A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK;
1607 }
1608 #define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK 0x0000ff80
1609 #define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT 7
1610 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE(uint32_t val)
1611 {
1612 return ((val) << A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK;
1613 }
1614 #define A3XX_VFD_FETCH_INSTR_0_INSTANCED 0x00010000
1615 #define A3XX_VFD_FETCH_INSTR_0_SWITCHNEXT 0x00020000
1616 #define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK 0x00fc0000
1617 #define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT 18
1618 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_INDEXCODE(uint32_t val)
1619 {
1620 return ((val) << A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK;
1621 }
1622 #define A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK 0xff000000
1623 #define A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT 24
1624 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_STEPRATE(uint32_t val)
1625 {
1626 return ((val) << A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK;
1627 }
1628
1629 static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_1(uint32_t i0) { return 0x00002247 + 0x2*i0; }
1630
1631 static inline uint32_t REG_A3XX_VFD_DECODE(uint32_t i0) { return 0x00002266 + 0x1*i0; }
1632
1633 static inline uint32_t REG_A3XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x00002266 + 0x1*i0; }
1634 #define A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK 0x0000000f
1635 #define A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT 0
1636 static inline uint32_t A3XX_VFD_DECODE_INSTR_WRITEMASK(uint32_t val)
1637 {
1638 return ((val) << A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT) & A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK;
1639 }
1640 #define A3XX_VFD_DECODE_INSTR_CONSTFILL 0x00000010
1641 #define A3XX_VFD_DECODE_INSTR_FORMAT__MASK 0x00000fc0
1642 #define A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT 6
1643 static inline uint32_t A3XX_VFD_DECODE_INSTR_FORMAT(enum a3xx_vtx_fmt val)
1644 {
1645 return ((val) << A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A3XX_VFD_DECODE_INSTR_FORMAT__MASK;
1646 }
1647 #define A3XX_VFD_DECODE_INSTR_REGID__MASK 0x000ff000
1648 #define A3XX_VFD_DECODE_INSTR_REGID__SHIFT 12
1649 static inline uint32_t A3XX_VFD_DECODE_INSTR_REGID(uint32_t val)
1650 {
1651 return ((val) << A3XX_VFD_DECODE_INSTR_REGID__SHIFT) & A3XX_VFD_DECODE_INSTR_REGID__MASK;
1652 }
1653 #define A3XX_VFD_DECODE_INSTR_INT 0x00100000
1654 #define A3XX_VFD_DECODE_INSTR_SWAP__MASK 0x00c00000
1655 #define A3XX_VFD_DECODE_INSTR_SWAP__SHIFT 22
1656 static inline uint32_t A3XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
1657 {
1658 return ((val) << A3XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A3XX_VFD_DECODE_INSTR_SWAP__MASK;
1659 }
1660 #define A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK 0x1f000000
1661 #define A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT 24
1662 static inline uint32_t A3XX_VFD_DECODE_INSTR_SHIFTCNT(uint32_t val)
1663 {
1664 return ((val) << A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT) & A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK;
1665 }
1666 #define A3XX_VFD_DECODE_INSTR_LASTCOMPVALID 0x20000000
1667 #define A3XX_VFD_DECODE_INSTR_SWITCHNEXT 0x40000000
1668
1669 #define REG_A3XX_VFD_VS_THREADING_THRESHOLD 0x0000227e
1670 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK 0x0000000f
1671 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT 0
1672 static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD(uint32_t val)
1673 {
1674 return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK;
1675 }
1676 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK 0x0000ff00
1677 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT 8
1678 static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT(uint32_t val)
1679 {
1680 return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK;
1681 }
1682
1683 #define REG_A3XX_VPC_ATTR 0x00002280
1684 #define A3XX_VPC_ATTR_TOTALATTR__MASK 0x000001ff
1685 #define A3XX_VPC_ATTR_TOTALATTR__SHIFT 0
1686 static inline uint32_t A3XX_VPC_ATTR_TOTALATTR(uint32_t val)
1687 {
1688 return ((val) << A3XX_VPC_ATTR_TOTALATTR__SHIFT) & A3XX_VPC_ATTR_TOTALATTR__MASK;
1689 }
1690 #define A3XX_VPC_ATTR_PSIZE 0x00000200
1691 #define A3XX_VPC_ATTR_THRDASSIGN__MASK 0x0ffff000
1692 #define A3XX_VPC_ATTR_THRDASSIGN__SHIFT 12
1693 static inline uint32_t A3XX_VPC_ATTR_THRDASSIGN(uint32_t val)
1694 {
1695 return ((val) << A3XX_VPC_ATTR_THRDASSIGN__SHIFT) & A3XX_VPC_ATTR_THRDASSIGN__MASK;
1696 }
1697 #define A3XX_VPC_ATTR_LMSIZE__MASK 0xf0000000
1698 #define A3XX_VPC_ATTR_LMSIZE__SHIFT 28
1699 static inline uint32_t A3XX_VPC_ATTR_LMSIZE(uint32_t val)
1700 {
1701 return ((val) << A3XX_VPC_ATTR_LMSIZE__SHIFT) & A3XX_VPC_ATTR_LMSIZE__MASK;
1702 }
1703
1704 #define REG_A3XX_VPC_PACK 0x00002281
1705 #define A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK 0x0000ff00
1706 #define A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT 8
1707 static inline uint32_t A3XX_VPC_PACK_NUMFPNONPOSVAR(uint32_t val)
1708 {
1709 return ((val) << A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT) & A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK;
1710 }
1711 #define A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK 0x00ff0000
1712 #define A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT 16
1713 static inline uint32_t A3XX_VPC_PACK_NUMNONPOSVSVAR(uint32_t val)
1714 {
1715 return ((val) << A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT) & A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK;
1716 }
1717
1718 static inline uint32_t REG_A3XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00002282 + 0x1*i0; }
1719
1720 static inline uint32_t REG_A3XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00002282 + 0x1*i0; }
1721 #define A3XX_VPC_VARYING_INTERP_MODE_C0__MASK 0x00000003
1722 #define A3XX_VPC_VARYING_INTERP_MODE_C0__SHIFT 0
1723 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C0(enum a3xx_intp_mode val)
1724 {
1725 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C0__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C0__MASK;
1726 }
1727 #define A3XX_VPC_VARYING_INTERP_MODE_C1__MASK 0x0000000c
1728 #define A3XX_VPC_VARYING_INTERP_MODE_C1__SHIFT 2
1729 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C1(enum a3xx_intp_mode val)
1730 {
1731 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C1__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C1__MASK;
1732 }
1733 #define A3XX_VPC_VARYING_INTERP_MODE_C2__MASK 0x00000030
1734 #define A3XX_VPC_VARYING_INTERP_MODE_C2__SHIFT 4
1735 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C2(enum a3xx_intp_mode val)
1736 {
1737 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C2__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C2__MASK;
1738 }
1739 #define A3XX_VPC_VARYING_INTERP_MODE_C3__MASK 0x000000c0
1740 #define A3XX_VPC_VARYING_INTERP_MODE_C3__SHIFT 6
1741 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C3(enum a3xx_intp_mode val)
1742 {
1743 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C3__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C3__MASK;
1744 }
1745 #define A3XX_VPC_VARYING_INTERP_MODE_C4__MASK 0x00000300
1746 #define A3XX_VPC_VARYING_INTERP_MODE_C4__SHIFT 8
1747 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C4(enum a3xx_intp_mode val)
1748 {
1749 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C4__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C4__MASK;
1750 }
1751 #define A3XX_VPC_VARYING_INTERP_MODE_C5__MASK 0x00000c00
1752 #define A3XX_VPC_VARYING_INTERP_MODE_C5__SHIFT 10
1753 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C5(enum a3xx_intp_mode val)
1754 {
1755 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C5__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C5__MASK;
1756 }
1757 #define A3XX_VPC_VARYING_INTERP_MODE_C6__MASK 0x00003000
1758 #define A3XX_VPC_VARYING_INTERP_MODE_C6__SHIFT 12
1759 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C6(enum a3xx_intp_mode val)
1760 {
1761 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C6__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C6__MASK;
1762 }
1763 #define A3XX_VPC_VARYING_INTERP_MODE_C7__MASK 0x0000c000
1764 #define A3XX_VPC_VARYING_INTERP_MODE_C7__SHIFT 14
1765 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C7(enum a3xx_intp_mode val)
1766 {
1767 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C7__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C7__MASK;
1768 }
1769 #define A3XX_VPC_VARYING_INTERP_MODE_C8__MASK 0x00030000
1770 #define A3XX_VPC_VARYING_INTERP_MODE_C8__SHIFT 16
1771 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C8(enum a3xx_intp_mode val)
1772 {
1773 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C8__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C8__MASK;
1774 }
1775 #define A3XX_VPC_VARYING_INTERP_MODE_C9__MASK 0x000c0000
1776 #define A3XX_VPC_VARYING_INTERP_MODE_C9__SHIFT 18
1777 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C9(enum a3xx_intp_mode val)
1778 {
1779 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C9__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C9__MASK;
1780 }
1781 #define A3XX_VPC_VARYING_INTERP_MODE_CA__MASK 0x00300000
1782 #define A3XX_VPC_VARYING_INTERP_MODE_CA__SHIFT 20
1783 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CA(enum a3xx_intp_mode val)
1784 {
1785 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CA__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CA__MASK;
1786 }
1787 #define A3XX_VPC_VARYING_INTERP_MODE_CB__MASK 0x00c00000
1788 #define A3XX_VPC_VARYING_INTERP_MODE_CB__SHIFT 22
1789 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CB(enum a3xx_intp_mode val)
1790 {
1791 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CB__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CB__MASK;
1792 }
1793 #define A3XX_VPC_VARYING_INTERP_MODE_CC__MASK 0x03000000
1794 #define A3XX_VPC_VARYING_INTERP_MODE_CC__SHIFT 24
1795 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CC(enum a3xx_intp_mode val)
1796 {
1797 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CC__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CC__MASK;
1798 }
1799 #define A3XX_VPC_VARYING_INTERP_MODE_CD__MASK 0x0c000000
1800 #define A3XX_VPC_VARYING_INTERP_MODE_CD__SHIFT 26
1801 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CD(enum a3xx_intp_mode val)
1802 {
1803 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CD__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CD__MASK;
1804 }
1805 #define A3XX_VPC_VARYING_INTERP_MODE_CE__MASK 0x30000000
1806 #define A3XX_VPC_VARYING_INTERP_MODE_CE__SHIFT 28
1807 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CE(enum a3xx_intp_mode val)
1808 {
1809 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CE__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CE__MASK;
1810 }
1811 #define A3XX_VPC_VARYING_INTERP_MODE_CF__MASK 0xc0000000
1812 #define A3XX_VPC_VARYING_INTERP_MODE_CF__SHIFT 30
1813 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CF(enum a3xx_intp_mode val)
1814 {
1815 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CF__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CF__MASK;
1816 }
1817
1818 static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x00002286 + 0x1*i0; }
1819
1820 static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x00002286 + 0x1*i0; }
1821
1822 #define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_0 0x0000228a
1823
1824 #define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_1 0x0000228b
1825
1826 #define REG_A3XX_SP_SP_CTRL_REG 0x000022c0
1827 #define A3XX_SP_SP_CTRL_REG_RESOLVE 0x00010000
1828 #define A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK 0x00040000
1829 #define A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT 18
1830 static inline uint32_t A3XX_SP_SP_CTRL_REG_CONSTMODE(uint32_t val)
1831 {
1832 return ((val) << A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK;
1833 }
1834 #define A3XX_SP_SP_CTRL_REG_BINNING 0x00080000
1835 #define A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK 0x00300000
1836 #define A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT 20
1837 static inline uint32_t A3XX_SP_SP_CTRL_REG_SLEEPMODE(uint32_t val)
1838 {
1839 return ((val) << A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK;
1840 }
1841 #define A3XX_SP_SP_CTRL_REG_L0MODE__MASK 0x00c00000
1842 #define A3XX_SP_SP_CTRL_REG_L0MODE__SHIFT 22
1843 static inline uint32_t A3XX_SP_SP_CTRL_REG_L0MODE(uint32_t val)
1844 {
1845 return ((val) << A3XX_SP_SP_CTRL_REG_L0MODE__SHIFT) & A3XX_SP_SP_CTRL_REG_L0MODE__MASK;
1846 }
1847
1848 #define REG_A3XX_SP_VS_CTRL_REG0 0x000022c4
1849 #define A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK 0x00000001
1850 #define A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT 0
1851 static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
1852 {
1853 return ((val) << A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK;
1854 }
1855 #define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK 0x00000002
1856 #define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT 1
1857 static inline uint32_t A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)
1858 {
1859 return ((val) << A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK;
1860 }
1861 #define A3XX_SP_VS_CTRL_REG0_CACHEINVALID 0x00000004
1862 #define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
1863 #define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
1864 static inline uint32_t A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
1865 {
1866 return ((val) << A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
1867 }
1868 #define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
1869 #define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
1870 static inline uint32_t A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
1871 {
1872 return ((val) << A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
1873 }
1874 #define A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
1875 #define A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
1876 static inline uint32_t A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
1877 {
1878 return ((val) << A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK;
1879 }
1880 #define A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK 0x00100000
1881 #define A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT 20
1882 static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
1883 {
1884 return ((val) << A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
1885 }
1886 #define A3XX_SP_VS_CTRL_REG0_SUPERTHREADMODE 0x00200000
1887 #define A3XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x00400000
1888 #define A3XX_SP_VS_CTRL_REG0_COMPUTEMODE 0x00800000
1889 #define A3XX_SP_VS_CTRL_REG0_LENGTH__MASK 0xff000000
1890 #define A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT 24
1891 static inline uint32_t A3XX_SP_VS_CTRL_REG0_LENGTH(uint32_t val)
1892 {
1893 return ((val) << A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG0_LENGTH__MASK;
1894 }
1895
1896 #define REG_A3XX_SP_VS_CTRL_REG1 0x000022c5
1897 #define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK 0x000003ff
1898 #define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT 0
1899 static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTLENGTH(uint32_t val)
1900 {
1901 return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK;
1902 }
1903 #define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK 0x000ffc00
1904 #define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT 10
1905 static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)
1906 {
1907 return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK;
1908 }
1909 #define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x7f000000
1910 #define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 24
1911 static inline uint32_t A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
1912 {
1913 return ((val) << A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK;
1914 }
1915
1916 #define REG_A3XX_SP_VS_PARAM_REG 0x000022c6
1917 #define A3XX_SP_VS_PARAM_REG_POSREGID__MASK 0x000000ff
1918 #define A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT 0
1919 static inline uint32_t A3XX_SP_VS_PARAM_REG_POSREGID(uint32_t val)
1920 {
1921 return ((val) << A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_POSREGID__MASK;
1922 }
1923 #define A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK 0x0000ff00
1924 #define A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT 8
1925 static inline uint32_t A3XX_SP_VS_PARAM_REG_PSIZEREGID(uint32_t val)
1926 {
1927 return ((val) << A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK;
1928 }
1929 #define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK 0xfff00000
1930 #define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT 20
1931 static inline uint32_t A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR(uint32_t val)
1932 {
1933 return ((val) << A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT) & A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK;
1934 }
1935
1936 static inline uint32_t REG_A3XX_SP_VS_OUT(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
1937
1938 static inline uint32_t REG_A3XX_SP_VS_OUT_REG(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
1939 #define A3XX_SP_VS_OUT_REG_A_REGID__MASK 0x000001ff
1940 #define A3XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
1941 static inline uint32_t A3XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
1942 {
1943 return ((val) << A3XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_A_REGID__MASK;
1944 }
1945 #define A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00001e00
1946 #define A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 9
1947 static inline uint32_t A3XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
1948 {
1949 return ((val) << A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
1950 }
1951 #define A3XX_SP_VS_OUT_REG_B_REGID__MASK 0x01ff0000
1952 #define A3XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
1953 static inline uint32_t A3XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
1954 {
1955 return ((val) << A3XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_B_REGID__MASK;
1956 }
1957 #define A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x1e000000
1958 #define A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 25
1959 static inline uint32_t A3XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
1960 {
1961 return ((val) << A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
1962 }
1963
1964 static inline uint32_t REG_A3XX_SP_VS_VPC_DST(uint32_t i0) { return 0x000022d0 + 0x1*i0; }
1965
1966 static inline uint32_t REG_A3XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x000022d0 + 0x1*i0; }
1967 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
1968 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
1969 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
1970 {
1971 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
1972 }
1973 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
1974 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
1975 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
1976 {
1977 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
1978 }
1979 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
1980 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
1981 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
1982 {
1983 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
1984 }
1985 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
1986 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
1987 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
1988 {
1989 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
1990 }
1991
1992 #define REG_A3XX_SP_VS_OBJ_OFFSET_REG 0x000022d4
1993 #define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1994 #define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1995 static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
1996 {
1997 return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
1998 }
1999 #define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
2000 #define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
2001 static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
2002 {
2003 return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
2004 }
2005
2006 #define REG_A3XX_SP_VS_OBJ_START_REG 0x000022d5
2007
2008 #define REG_A3XX_SP_VS_PVT_MEM_PARAM_REG 0x000022d6
2009
2010 #define REG_A3XX_SP_VS_PVT_MEM_ADDR_REG 0x000022d7
2011
2012 #define REG_A3XX_SP_VS_PVT_MEM_SIZE_REG 0x000022d8
2013
2014 #define REG_A3XX_SP_VS_LENGTH_REG 0x000022df
2015 #define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK 0xffffffff
2016 #define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT 0
2017 static inline uint32_t A3XX_SP_VS_LENGTH_REG_SHADERLENGTH(uint32_t val)
2018 {
2019 return ((val) << A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK;
2020 }
2021
2022 #define REG_A3XX_SP_FS_CTRL_REG0 0x000022e0
2023 #define A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK 0x00000001
2024 #define A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT 0
2025 static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
2026 {
2027 return ((val) << A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK;
2028 }
2029 #define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK 0x00000002
2030 #define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT 1
2031 static inline uint32_t A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)
2032 {
2033 return ((val) << A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK;
2034 }
2035 #define A3XX_SP_FS_CTRL_REG0_CACHEINVALID 0x00000004
2036 #define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
2037 #define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
2038 static inline uint32_t A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
2039 {
2040 return ((val) << A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
2041 }
2042 #define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
2043 #define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
2044 static inline uint32_t A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
2045 {
2046 return ((val) << A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
2047 }
2048 #define A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
2049 #define A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
2050 static inline uint32_t A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
2051 {
2052 return ((val) << A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK;
2053 }
2054 #define A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00100000
2055 #define A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 20
2056 static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
2057 {
2058 return ((val) << A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
2059 }
2060 #define A3XX_SP_FS_CTRL_REG0_SUPERTHREADMODE 0x00200000
2061 #define A3XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x00400000
2062 #define A3XX_SP_FS_CTRL_REG0_COMPUTEMODE 0x00800000
2063 #define A3XX_SP_FS_CTRL_REG0_LENGTH__MASK 0xff000000
2064 #define A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT 24
2065 static inline uint32_t A3XX_SP_FS_CTRL_REG0_LENGTH(uint32_t val)
2066 {
2067 return ((val) << A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG0_LENGTH__MASK;
2068 }
2069
2070 #define REG_A3XX_SP_FS_CTRL_REG1 0x000022e1
2071 #define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK 0x000003ff
2072 #define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT 0
2073 static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTLENGTH(uint32_t val)
2074 {
2075 return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK;
2076 }
2077 #define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK 0x000ffc00
2078 #define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT 10
2079 static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)
2080 {
2081 return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK;
2082 }
2083 #define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x00f00000
2084 #define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 20
2085 static inline uint32_t A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
2086 {
2087 return ((val) << A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK;
2088 }
2089 #define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK 0x3f000000
2090 #define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT 24
2091 static inline uint32_t A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET(uint32_t val)
2092 {
2093 return ((val) << A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT) & A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK;
2094 }
2095
2096 #define REG_A3XX_SP_FS_OBJ_OFFSET_REG 0x000022e2
2097 #define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
2098 #define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
2099 static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
2100 {
2101 return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
2102 }
2103 #define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
2104 #define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
2105 static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
2106 {
2107 return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
2108 }
2109
2110 #define REG_A3XX_SP_FS_OBJ_START_REG 0x000022e3
2111
2112 #define REG_A3XX_SP_FS_PVT_MEM_PARAM_REG 0x000022e4
2113
2114 #define REG_A3XX_SP_FS_PVT_MEM_ADDR_REG 0x000022e5
2115
2116 #define REG_A3XX_SP_FS_PVT_MEM_SIZE_REG 0x000022e6
2117
2118 #define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_0 0x000022e8
2119
2120 #define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_1 0x000022e9
2121
2122 #define REG_A3XX_SP_FS_OUTPUT_REG 0x000022ec
2123 #define A3XX_SP_FS_OUTPUT_REG_MRT__MASK 0x00000003
2124 #define A3XX_SP_FS_OUTPUT_REG_MRT__SHIFT 0
2125 static inline uint32_t A3XX_SP_FS_OUTPUT_REG_MRT(uint32_t val)
2126 {
2127 return ((val) << A3XX_SP_FS_OUTPUT_REG_MRT__SHIFT) & A3XX_SP_FS_OUTPUT_REG_MRT__MASK;
2128 }
2129 #define A3XX_SP_FS_OUTPUT_REG_DEPTH_ENABLE 0x00000080
2130 #define A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK 0x0000ff00
2131 #define A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT 8
2132 static inline uint32_t A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID(uint32_t val)
2133 {
2134 return ((val) << A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT) & A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK;
2135 }
2136
2137 static inline uint32_t REG_A3XX_SP_FS_MRT(uint32_t i0) { return 0x000022f0 + 0x1*i0; }
2138
2139 static inline uint32_t REG_A3XX_SP_FS_MRT_REG(uint32_t i0) { return 0x000022f0 + 0x1*i0; }
2140 #define A3XX_SP_FS_MRT_REG_REGID__MASK 0x000000ff
2141 #define A3XX_SP_FS_MRT_REG_REGID__SHIFT 0
2142 static inline uint32_t A3XX_SP_FS_MRT_REG_REGID(uint32_t val)
2143 {
2144 return ((val) << A3XX_SP_FS_MRT_REG_REGID__SHIFT) & A3XX_SP_FS_MRT_REG_REGID__MASK;
2145 }
2146 #define A3XX_SP_FS_MRT_REG_HALF_PRECISION 0x00000100
2147 #define A3XX_SP_FS_MRT_REG_SINT 0x00000400
2148 #define A3XX_SP_FS_MRT_REG_UINT 0x00000800
2149
2150 static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT(uint32_t i0) { return 0x000022f4 + 0x1*i0; }
2151
2152 static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT_REG(uint32_t i0) { return 0x000022f4 + 0x1*i0; }
2153 #define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK 0x0000003f
2154 #define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT 0
2155 static inline uint32_t A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT(enum a3xx_color_fmt val)
2156 {
2157 return ((val) << A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT) & A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK;
2158 }
2159
2160 #define REG_A3XX_SP_FS_LENGTH_REG 0x000022ff
2161 #define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK 0xffffffff
2162 #define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT 0
2163 static inline uint32_t A3XX_SP_FS_LENGTH_REG_SHADERLENGTH(uint32_t val)
2164 {
2165 return ((val) << A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK;
2166 }
2167
2168 #define REG_A3XX_PA_SC_AA_CONFIG 0x00002301
2169
2170 #define REG_A3XX_TPL1_TP_VS_TEX_OFFSET 0x00002340
2171 #define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK 0x000000ff
2172 #define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT 0
2173 static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)
2174 {
2175 return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK;
2176 }
2177 #define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK 0x0000ff00
2178 #define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT 8
2179 static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)
2180 {
2181 return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK;
2182 }
2183 #define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK 0xffff0000
2184 #define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT 16
2185 static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR(uint32_t val)
2186 {
2187 return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK;
2188 }
2189
2190 #define REG_A3XX_TPL1_TP_VS_BORDER_COLOR_BASE_ADDR 0x00002341
2191
2192 #define REG_A3XX_TPL1_TP_FS_TEX_OFFSET 0x00002342
2193 #define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK 0x000000ff
2194 #define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT 0
2195 static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)
2196 {
2197 return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK;
2198 }
2199 #define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK 0x0000ff00
2200 #define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT 8
2201 static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)
2202 {
2203 return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK;
2204 }
2205 #define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK 0xffff0000
2206 #define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT 16
2207 static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR(uint32_t val)
2208 {
2209 return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK;
2210 }
2211
2212 #define REG_A3XX_TPL1_TP_FS_BORDER_COLOR_BASE_ADDR 0x00002343
2213
2214 #define REG_A3XX_VBIF_CLKON 0x00003001
2215
2216 #define REG_A3XX_VBIF_FIXED_SORT_EN 0x0000300c
2217
2218 #define REG_A3XX_VBIF_FIXED_SORT_SEL0 0x0000300d
2219
2220 #define REG_A3XX_VBIF_FIXED_SORT_SEL1 0x0000300e
2221
2222 #define REG_A3XX_VBIF_ABIT_SORT 0x0000301c
2223
2224 #define REG_A3XX_VBIF_ABIT_SORT_CONF 0x0000301d
2225
2226 #define REG_A3XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
2227
2228 #define REG_A3XX_VBIF_IN_RD_LIM_CONF0 0x0000302c
2229
2230 #define REG_A3XX_VBIF_IN_RD_LIM_CONF1 0x0000302d
2231
2232 #define REG_A3XX_VBIF_IN_WR_LIM_CONF0 0x00003030
2233
2234 #define REG_A3XX_VBIF_IN_WR_LIM_CONF1 0x00003031
2235
2236 #define REG_A3XX_VBIF_OUT_RD_LIM_CONF0 0x00003034
2237
2238 #define REG_A3XX_VBIF_OUT_WR_LIM_CONF0 0x00003035
2239
2240 #define REG_A3XX_VBIF_DDR_OUT_MAX_BURST 0x00003036
2241
2242 #define REG_A3XX_VBIF_ARB_CTL 0x0000303c
2243
2244 #define REG_A3XX_VBIF_ROUND_ROBIN_QOS_ARB 0x00003049
2245
2246 #define REG_A3XX_VBIF_OUT_AXI_AMEMTYPE_CONF0 0x00003058
2247
2248 #define REG_A3XX_VBIF_OUT_AXI_AOOO_EN 0x0000305e
2249
2250 #define REG_A3XX_VBIF_OUT_AXI_AOOO 0x0000305f
2251
2252 #define REG_A3XX_VBIF_PERF_CNT_EN 0x00003070
2253 #define A3XX_VBIF_PERF_CNT_EN_CNT0 0x00000001
2254 #define A3XX_VBIF_PERF_CNT_EN_CNT1 0x00000002
2255 #define A3XX_VBIF_PERF_CNT_EN_PWRCNT0 0x00000004
2256 #define A3XX_VBIF_PERF_CNT_EN_PWRCNT1 0x00000008
2257 #define A3XX_VBIF_PERF_CNT_EN_PWRCNT2 0x00000010
2258
2259 #define REG_A3XX_VBIF_PERF_CNT_CLR 0x00003071
2260 #define A3XX_VBIF_PERF_CNT_CLR_CNT0 0x00000001
2261 #define A3XX_VBIF_PERF_CNT_CLR_CNT1 0x00000002
2262 #define A3XX_VBIF_PERF_CNT_CLR_PWRCNT0 0x00000004
2263 #define A3XX_VBIF_PERF_CNT_CLR_PWRCNT1 0x00000008
2264 #define A3XX_VBIF_PERF_CNT_CLR_PWRCNT2 0x00000010
2265
2266 #define REG_A3XX_VBIF_PERF_CNT_SEL 0x00003072
2267
2268 #define REG_A3XX_VBIF_PERF_CNT0_LO 0x00003073
2269
2270 #define REG_A3XX_VBIF_PERF_CNT0_HI 0x00003074
2271
2272 #define REG_A3XX_VBIF_PERF_CNT1_LO 0x00003075
2273
2274 #define REG_A3XX_VBIF_PERF_CNT1_HI 0x00003076
2275
2276 #define REG_A3XX_VBIF_PERF_PWR_CNT0_LO 0x00003077
2277
2278 #define REG_A3XX_VBIF_PERF_PWR_CNT0_HI 0x00003078
2279
2280 #define REG_A3XX_VBIF_PERF_PWR_CNT1_LO 0x00003079
2281
2282 #define REG_A3XX_VBIF_PERF_PWR_CNT1_HI 0x0000307a
2283
2284 #define REG_A3XX_VBIF_PERF_PWR_CNT2_LO 0x0000307b
2285
2286 #define REG_A3XX_VBIF_PERF_PWR_CNT2_HI 0x0000307c
2287
2288 #define REG_A3XX_VSC_BIN_SIZE 0x00000c01
2289 #define A3XX_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f
2290 #define A3XX_VSC_BIN_SIZE_WIDTH__SHIFT 0
2291 static inline uint32_t A3XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
2292 {
2293 return ((val >> 5) << A3XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A3XX_VSC_BIN_SIZE_WIDTH__MASK;
2294 }
2295 #define A3XX_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0
2296 #define A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT 5
2297 static inline uint32_t A3XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
2298 {
2299 return ((val >> 5) << A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A3XX_VSC_BIN_SIZE_HEIGHT__MASK;
2300 }
2301
2302 #define REG_A3XX_VSC_SIZE_ADDRESS 0x00000c02
2303
2304 static inline uint32_t REG_A3XX_VSC_PIPE(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
2305
2306 static inline uint32_t REG_A3XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
2307 #define A3XX_VSC_PIPE_CONFIG_X__MASK 0x000003ff
2308 #define A3XX_VSC_PIPE_CONFIG_X__SHIFT 0
2309 static inline uint32_t A3XX_VSC_PIPE_CONFIG_X(uint32_t val)
2310 {
2311 return ((val) << A3XX_VSC_PIPE_CONFIG_X__SHIFT) & A3XX_VSC_PIPE_CONFIG_X__MASK;
2312 }
2313 #define A3XX_VSC_PIPE_CONFIG_Y__MASK 0x000ffc00
2314 #define A3XX_VSC_PIPE_CONFIG_Y__SHIFT 10
2315 static inline uint32_t A3XX_VSC_PIPE_CONFIG_Y(uint32_t val)
2316 {
2317 return ((val) << A3XX_VSC_PIPE_CONFIG_Y__SHIFT) & A3XX_VSC_PIPE_CONFIG_Y__MASK;
2318 }
2319 #define A3XX_VSC_PIPE_CONFIG_W__MASK 0x00f00000
2320 #define A3XX_VSC_PIPE_CONFIG_W__SHIFT 20
2321 static inline uint32_t A3XX_VSC_PIPE_CONFIG_W(uint32_t val)
2322 {
2323 return ((val) << A3XX_VSC_PIPE_CONFIG_W__SHIFT) & A3XX_VSC_PIPE_CONFIG_W__MASK;
2324 }
2325 #define A3XX_VSC_PIPE_CONFIG_H__MASK 0x0f000000
2326 #define A3XX_VSC_PIPE_CONFIG_H__SHIFT 24
2327 static inline uint32_t A3XX_VSC_PIPE_CONFIG_H(uint32_t val)
2328 {
2329 return ((val) << A3XX_VSC_PIPE_CONFIG_H__SHIFT) & A3XX_VSC_PIPE_CONFIG_H__MASK;
2330 }
2331
2332 static inline uint32_t REG_A3XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c07 + 0x3*i0; }
2333
2334 static inline uint32_t REG_A3XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c08 + 0x3*i0; }
2335
2336 #define REG_A3XX_VSC_BIN_CONTROL 0x00000c3c
2337 #define A3XX_VSC_BIN_CONTROL_BINNING_ENABLE 0x00000001
2338
2339 #define REG_A3XX_UNKNOWN_0C3D 0x00000c3d
2340
2341 #define REG_A3XX_PC_PERFCOUNTER0_SELECT 0x00000c48
2342
2343 #define REG_A3XX_PC_PERFCOUNTER1_SELECT 0x00000c49
2344
2345 #define REG_A3XX_PC_PERFCOUNTER2_SELECT 0x00000c4a
2346
2347 #define REG_A3XX_PC_PERFCOUNTER3_SELECT 0x00000c4b
2348
2349 #define REG_A3XX_GRAS_TSE_DEBUG_ECO 0x00000c81
2350
2351 #define REG_A3XX_GRAS_PERFCOUNTER0_SELECT 0x00000c88
2352
2353 #define REG_A3XX_GRAS_PERFCOUNTER1_SELECT 0x00000c89
2354
2355 #define REG_A3XX_GRAS_PERFCOUNTER2_SELECT 0x00000c8a
2356
2357 #define REG_A3XX_GRAS_PERFCOUNTER3_SELECT 0x00000c8b
2358
2359 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE(uint32_t i0) { return 0x00000ca0 + 0x4*i0; }
2360
2361 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_X(uint32_t i0) { return 0x00000ca0 + 0x4*i0; }
2362
2363 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Y(uint32_t i0) { return 0x00000ca1 + 0x4*i0; }
2364
2365 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Z(uint32_t i0) { return 0x00000ca2 + 0x4*i0; }
2366
2367 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_W(uint32_t i0) { return 0x00000ca3 + 0x4*i0; }
2368
2369 #define REG_A3XX_RB_GMEM_BASE_ADDR 0x00000cc0
2370
2371 #define REG_A3XX_RB_DEBUG_ECO_CONTROLS_ADDR 0x00000cc1
2372
2373 #define REG_A3XX_RB_PERFCOUNTER0_SELECT 0x00000cc6
2374
2375 #define REG_A3XX_RB_PERFCOUNTER1_SELECT 0x00000cc7
2376
2377 #define REG_A3XX_RB_FRAME_BUFFER_DIMENSION 0x00000ce0
2378 #define A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK 0x00003fff
2379 #define A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT 0
2380 static inline uint32_t A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH(uint32_t val)
2381 {
2382 return ((val) << A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT) & A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK;
2383 }
2384 #define A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK 0x0fffc000
2385 #define A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT 14
2386 static inline uint32_t A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT(uint32_t val)
2387 {
2388 return ((val) << A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT) & A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK;
2389 }
2390
2391 #define REG_A3XX_HLSQ_PERFCOUNTER0_SELECT 0x00000e00
2392
2393 #define REG_A3XX_HLSQ_PERFCOUNTER1_SELECT 0x00000e01
2394
2395 #define REG_A3XX_HLSQ_PERFCOUNTER2_SELECT 0x00000e02
2396
2397 #define REG_A3XX_HLSQ_PERFCOUNTER3_SELECT 0x00000e03
2398
2399 #define REG_A3XX_HLSQ_PERFCOUNTER4_SELECT 0x00000e04
2400
2401 #define REG_A3XX_HLSQ_PERFCOUNTER5_SELECT 0x00000e05
2402
2403 #define REG_A3XX_UNKNOWN_0E43 0x00000e43
2404
2405 #define REG_A3XX_VFD_PERFCOUNTER0_SELECT 0x00000e44
2406
2407 #define REG_A3XX_VFD_PERFCOUNTER1_SELECT 0x00000e45
2408
2409 #define REG_A3XX_VPC_VPC_DEBUG_RAM_SEL 0x00000e61
2410
2411 #define REG_A3XX_VPC_VPC_DEBUG_RAM_READ 0x00000e62
2412
2413 #define REG_A3XX_VPC_PERFCOUNTER0_SELECT 0x00000e64
2414
2415 #define REG_A3XX_VPC_PERFCOUNTER1_SELECT 0x00000e65
2416
2417 #define REG_A3XX_UCHE_CACHE_MODE_CONTROL_REG 0x00000e82
2418
2419 #define REG_A3XX_UCHE_PERFCOUNTER0_SELECT 0x00000e84
2420
2421 #define REG_A3XX_UCHE_PERFCOUNTER1_SELECT 0x00000e85
2422
2423 #define REG_A3XX_UCHE_PERFCOUNTER2_SELECT 0x00000e86
2424
2425 #define REG_A3XX_UCHE_PERFCOUNTER3_SELECT 0x00000e87
2426
2427 #define REG_A3XX_UCHE_PERFCOUNTER4_SELECT 0x00000e88
2428
2429 #define REG_A3XX_UCHE_PERFCOUNTER5_SELECT 0x00000e89
2430
2431 #define REG_A3XX_UCHE_CACHE_INVALIDATE0_REG 0x00000ea0
2432 #define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK 0x0fffffff
2433 #define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT 0
2434 static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR(uint32_t val)
2435 {
2436 return ((val) << A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK;
2437 }
2438
2439 #define REG_A3XX_UCHE_CACHE_INVALIDATE1_REG 0x00000ea1
2440 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK 0x0fffffff
2441 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT 0
2442 static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR(uint32_t val)
2443 {
2444 return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK;
2445 }
2446 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK 0x30000000
2447 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT 28
2448 static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE(enum a3xx_cache_opcode val)
2449 {
2450 return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK;
2451 }
2452 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ENTIRE_CACHE 0x80000000
2453
2454 #define REG_A3XX_UNKNOWN_0EA6 0x00000ea6
2455
2456 #define REG_A3XX_SP_PERFCOUNTER0_SELECT 0x00000ec4
2457
2458 #define REG_A3XX_SP_PERFCOUNTER1_SELECT 0x00000ec5
2459
2460 #define REG_A3XX_SP_PERFCOUNTER2_SELECT 0x00000ec6
2461
2462 #define REG_A3XX_SP_PERFCOUNTER3_SELECT 0x00000ec7
2463
2464 #define REG_A3XX_SP_PERFCOUNTER4_SELECT 0x00000ec8
2465
2466 #define REG_A3XX_SP_PERFCOUNTER5_SELECT 0x00000ec9
2467
2468 #define REG_A3XX_SP_PERFCOUNTER6_SELECT 0x00000eca
2469
2470 #define REG_A3XX_SP_PERFCOUNTER7_SELECT 0x00000ecb
2471
2472 #define REG_A3XX_UNKNOWN_0EE0 0x00000ee0
2473
2474 #define REG_A3XX_UNKNOWN_0F03 0x00000f03
2475
2476 #define REG_A3XX_TP_PERFCOUNTER0_SELECT 0x00000f04
2477
2478 #define REG_A3XX_TP_PERFCOUNTER1_SELECT 0x00000f05
2479
2480 #define REG_A3XX_TP_PERFCOUNTER2_SELECT 0x00000f06
2481
2482 #define REG_A3XX_TP_PERFCOUNTER3_SELECT 0x00000f07
2483
2484 #define REG_A3XX_TP_PERFCOUNTER4_SELECT 0x00000f08
2485
2486 #define REG_A3XX_TP_PERFCOUNTER5_SELECT 0x00000f09
2487
2488 #define REG_A3XX_VGT_CL_INITIATOR 0x000021f0
2489
2490 #define REG_A3XX_VGT_EVENT_INITIATOR 0x000021f9
2491
2492 #define REG_A3XX_VGT_DRAW_INITIATOR 0x000021fc
2493 #define A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK 0x0000003f
2494 #define A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT 0
2495 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE(enum pc_di_primtype val)
2496 {
2497 return ((val) << A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT) & A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK;
2498 }
2499 #define A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK 0x000000c0
2500 #define A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT 6
2501 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT(enum pc_di_src_sel val)
2502 {
2503 return ((val) << A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT) & A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK;
2504 }
2505 #define A3XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK 0x00000600
2506 #define A3XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT 9
2507 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_VIS_CULL(enum pc_di_vis_cull_mode val)
2508 {
2509 return ((val) << A3XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT) & A3XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK;
2510 }
2511 #define A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK 0x00000800
2512 #define A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT 11
2513 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE(enum pc_di_index_size val)
2514 {
2515 return ((val) << A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT) & A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK;
2516 }
2517 #define A3XX_VGT_DRAW_INITIATOR_NOT_EOP 0x00001000
2518 #define A3XX_VGT_DRAW_INITIATOR_SMALL_INDEX 0x00002000
2519 #define A3XX_VGT_DRAW_INITIATOR_PRE_DRAW_INITIATOR_ENABLE 0x00004000
2520 #define A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK 0xff000000
2521 #define A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT 24
2522 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES(uint32_t val)
2523 {
2524 return ((val) << A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT) & A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK;
2525 }
2526
2527 #define REG_A3XX_VGT_IMMED_DATA 0x000021fd
2528
2529 #define REG_A3XX_TEX_SAMP_0 0x00000000
2530 #define A3XX_TEX_SAMP_0_MIPFILTER_LINEAR 0x00000002
2531 #define A3XX_TEX_SAMP_0_XY_MAG__MASK 0x0000000c
2532 #define A3XX_TEX_SAMP_0_XY_MAG__SHIFT 2
2533 static inline uint32_t A3XX_TEX_SAMP_0_XY_MAG(enum a3xx_tex_filter val)
2534 {
2535 return ((val) << A3XX_TEX_SAMP_0_XY_MAG__SHIFT) & A3XX_TEX_SAMP_0_XY_MAG__MASK;
2536 }
2537 #define A3XX_TEX_SAMP_0_XY_MIN__MASK 0x00000030
2538 #define A3XX_TEX_SAMP_0_XY_MIN__SHIFT 4
2539 static inline uint32_t A3XX_TEX_SAMP_0_XY_MIN(enum a3xx_tex_filter val)
2540 {
2541 return ((val) << A3XX_TEX_SAMP_0_XY_MIN__SHIFT) & A3XX_TEX_SAMP_0_XY_MIN__MASK;
2542 }
2543 #define A3XX_TEX_SAMP_0_WRAP_S__MASK 0x000001c0
2544 #define A3XX_TEX_SAMP_0_WRAP_S__SHIFT 6
2545 static inline uint32_t A3XX_TEX_SAMP_0_WRAP_S(enum a3xx_tex_clamp val)
2546 {
2547 return ((val) << A3XX_TEX_SAMP_0_WRAP_S__SHIFT) & A3XX_TEX_SAMP_0_WRAP_S__MASK;
2548 }
2549 #define A3XX_TEX_SAMP_0_WRAP_T__MASK 0x00000e00
2550 #define A3XX_TEX_SAMP_0_WRAP_T__SHIFT 9
2551 static inline uint32_t A3XX_TEX_SAMP_0_WRAP_T(enum a3xx_tex_clamp val)
2552 {
2553 return ((val) << A3XX_TEX_SAMP_0_WRAP_T__SHIFT) & A3XX_TEX_SAMP_0_WRAP_T__MASK;
2554 }
2555 #define A3XX_TEX_SAMP_0_WRAP_R__MASK 0x00007000
2556 #define A3XX_TEX_SAMP_0_WRAP_R__SHIFT 12
2557 static inline uint32_t A3XX_TEX_SAMP_0_WRAP_R(enum a3xx_tex_clamp val)
2558 {
2559 return ((val) << A3XX_TEX_SAMP_0_WRAP_R__SHIFT) & A3XX_TEX_SAMP_0_WRAP_R__MASK;
2560 }
2561 #define A3XX_TEX_SAMP_0_ANISO__MASK 0x00038000
2562 #define A3XX_TEX_SAMP_0_ANISO__SHIFT 15
2563 static inline uint32_t A3XX_TEX_SAMP_0_ANISO(enum a3xx_tex_aniso val)
2564 {
2565 return ((val) << A3XX_TEX_SAMP_0_ANISO__SHIFT) & A3XX_TEX_SAMP_0_ANISO__MASK;
2566 }
2567 #define A3XX_TEX_SAMP_0_COMPARE_FUNC__MASK 0x00700000
2568 #define A3XX_TEX_SAMP_0_COMPARE_FUNC__SHIFT 20
2569 static inline uint32_t A3XX_TEX_SAMP_0_COMPARE_FUNC(enum adreno_compare_func val)
2570 {
2571 return ((val) << A3XX_TEX_SAMP_0_COMPARE_FUNC__SHIFT) & A3XX_TEX_SAMP_0_COMPARE_FUNC__MASK;
2572 }
2573 #define A3XX_TEX_SAMP_0_UNNORM_COORDS 0x80000000
2574
2575 #define REG_A3XX_TEX_SAMP_1 0x00000001
2576 #define A3XX_TEX_SAMP_1_LOD_BIAS__MASK 0x000007ff
2577 #define A3XX_TEX_SAMP_1_LOD_BIAS__SHIFT 0
2578 static inline uint32_t A3XX_TEX_SAMP_1_LOD_BIAS(float val)
2579 {
2580 return ((((int32_t)(val * 64.0))) << A3XX_TEX_SAMP_1_LOD_BIAS__SHIFT) & A3XX_TEX_SAMP_1_LOD_BIAS__MASK;
2581 }
2582 #define A3XX_TEX_SAMP_1_MAX_LOD__MASK 0x003ff000
2583 #define A3XX_TEX_SAMP_1_MAX_LOD__SHIFT 12
2584 static inline uint32_t A3XX_TEX_SAMP_1_MAX_LOD(float val)
2585 {
2586 return ((((uint32_t)(val * 64.0))) << A3XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A3XX_TEX_SAMP_1_MAX_LOD__MASK;
2587 }
2588 #define A3XX_TEX_SAMP_1_MIN_LOD__MASK 0xffc00000
2589 #define A3XX_TEX_SAMP_1_MIN_LOD__SHIFT 22
2590 static inline uint32_t A3XX_TEX_SAMP_1_MIN_LOD(float val)
2591 {
2592 return ((((uint32_t)(val * 64.0))) << A3XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A3XX_TEX_SAMP_1_MIN_LOD__MASK;
2593 }
2594
2595 #define REG_A3XX_TEX_CONST_0 0x00000000
2596 #define A3XX_TEX_CONST_0_TILED 0x00000001
2597 #define A3XX_TEX_CONST_0_SRGB 0x00000004
2598 #define A3XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
2599 #define A3XX_TEX_CONST_0_SWIZ_X__SHIFT 4
2600 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_X(enum a3xx_tex_swiz val)
2601 {
2602 return ((val) << A3XX_TEX_CONST_0_SWIZ_X__SHIFT) & A3XX_TEX_CONST_0_SWIZ_X__MASK;
2603 }
2604 #define A3XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
2605 #define A3XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
2606 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Y(enum a3xx_tex_swiz val)
2607 {
2608 return ((val) << A3XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Y__MASK;
2609 }
2610 #define A3XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
2611 #define A3XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
2612 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Z(enum a3xx_tex_swiz val)
2613 {
2614 return ((val) << A3XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Z__MASK;
2615 }
2616 #define A3XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
2617 #define A3XX_TEX_CONST_0_SWIZ_W__SHIFT 13
2618 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_W(enum a3xx_tex_swiz val)
2619 {
2620 return ((val) << A3XX_TEX_CONST_0_SWIZ_W__SHIFT) & A3XX_TEX_CONST_0_SWIZ_W__MASK;
2621 }
2622 #define A3XX_TEX_CONST_0_MIPLVLS__MASK 0x000f0000
2623 #define A3XX_TEX_CONST_0_MIPLVLS__SHIFT 16
2624 static inline uint32_t A3XX_TEX_CONST_0_MIPLVLS(uint32_t val)
2625 {
2626 return ((val) << A3XX_TEX_CONST_0_MIPLVLS__SHIFT) & A3XX_TEX_CONST_0_MIPLVLS__MASK;
2627 }
2628 #define A3XX_TEX_CONST_0_FMT__MASK 0x1fc00000
2629 #define A3XX_TEX_CONST_0_FMT__SHIFT 22
2630 static inline uint32_t A3XX_TEX_CONST_0_FMT(enum a3xx_tex_fmt val)
2631 {
2632 return ((val) << A3XX_TEX_CONST_0_FMT__SHIFT) & A3XX_TEX_CONST_0_FMT__MASK;
2633 }
2634 #define A3XX_TEX_CONST_0_NOCONVERT 0x20000000
2635 #define A3XX_TEX_CONST_0_TYPE__MASK 0xc0000000
2636 #define A3XX_TEX_CONST_0_TYPE__SHIFT 30
2637 static inline uint32_t A3XX_TEX_CONST_0_TYPE(enum a3xx_tex_type val)
2638 {
2639 return ((val) << A3XX_TEX_CONST_0_TYPE__SHIFT) & A3XX_TEX_CONST_0_TYPE__MASK;
2640 }
2641
2642 #define REG_A3XX_TEX_CONST_1 0x00000001
2643 #define A3XX_TEX_CONST_1_HEIGHT__MASK 0x00003fff
2644 #define A3XX_TEX_CONST_1_HEIGHT__SHIFT 0
2645 static inline uint32_t A3XX_TEX_CONST_1_HEIGHT(uint32_t val)
2646 {
2647 return ((val) << A3XX_TEX_CONST_1_HEIGHT__SHIFT) & A3XX_TEX_CONST_1_HEIGHT__MASK;
2648 }
2649 #define A3XX_TEX_CONST_1_WIDTH__MASK 0x0fffc000
2650 #define A3XX_TEX_CONST_1_WIDTH__SHIFT 14
2651 static inline uint32_t A3XX_TEX_CONST_1_WIDTH(uint32_t val)
2652 {
2653 return ((val) << A3XX_TEX_CONST_1_WIDTH__SHIFT) & A3XX_TEX_CONST_1_WIDTH__MASK;
2654 }
2655 #define A3XX_TEX_CONST_1_FETCHSIZE__MASK 0xf0000000
2656 #define A3XX_TEX_CONST_1_FETCHSIZE__SHIFT 28
2657 static inline uint32_t A3XX_TEX_CONST_1_FETCHSIZE(enum a3xx_tex_fetchsize val)
2658 {
2659 return ((val) << A3XX_TEX_CONST_1_FETCHSIZE__SHIFT) & A3XX_TEX_CONST_1_FETCHSIZE__MASK;
2660 }
2661
2662 #define REG_A3XX_TEX_CONST_2 0x00000002
2663 #define A3XX_TEX_CONST_2_INDX__MASK 0x000000ff
2664 #define A3XX_TEX_CONST_2_INDX__SHIFT 0
2665 static inline uint32_t A3XX_TEX_CONST_2_INDX(uint32_t val)
2666 {
2667 return ((val) << A3XX_TEX_CONST_2_INDX__SHIFT) & A3XX_TEX_CONST_2_INDX__MASK;
2668 }
2669 #define A3XX_TEX_CONST_2_PITCH__MASK 0x3ffff000
2670 #define A3XX_TEX_CONST_2_PITCH__SHIFT 12
2671 static inline uint32_t A3XX_TEX_CONST_2_PITCH(uint32_t val)
2672 {
2673 return ((val) << A3XX_TEX_CONST_2_PITCH__SHIFT) & A3XX_TEX_CONST_2_PITCH__MASK;
2674 }
2675 #define A3XX_TEX_CONST_2_SWAP__MASK 0xc0000000
2676 #define A3XX_TEX_CONST_2_SWAP__SHIFT 30
2677 static inline uint32_t A3XX_TEX_CONST_2_SWAP(enum a3xx_color_swap val)
2678 {
2679 return ((val) << A3XX_TEX_CONST_2_SWAP__SHIFT) & A3XX_TEX_CONST_2_SWAP__MASK;
2680 }
2681
2682 #define REG_A3XX_TEX_CONST_3 0x00000003
2683 #define A3XX_TEX_CONST_3_LAYERSZ1__MASK 0x0000000f
2684 #define A3XX_TEX_CONST_3_LAYERSZ1__SHIFT 0
2685 static inline uint32_t A3XX_TEX_CONST_3_LAYERSZ1(uint32_t val)
2686 {
2687 return ((val >> 12) << A3XX_TEX_CONST_3_LAYERSZ1__SHIFT) & A3XX_TEX_CONST_3_LAYERSZ1__MASK;
2688 }
2689 #define A3XX_TEX_CONST_3_DEPTH__MASK 0x0ffe0000
2690 #define A3XX_TEX_CONST_3_DEPTH__SHIFT 17
2691 static inline uint32_t A3XX_TEX_CONST_3_DEPTH(uint32_t val)
2692 {
2693 return ((val) << A3XX_TEX_CONST_3_DEPTH__SHIFT) & A3XX_TEX_CONST_3_DEPTH__MASK;
2694 }
2695 #define A3XX_TEX_CONST_3_LAYERSZ2__MASK 0xf0000000
2696 #define A3XX_TEX_CONST_3_LAYERSZ2__SHIFT 28
2697 static inline uint32_t A3XX_TEX_CONST_3_LAYERSZ2(uint32_t val)
2698 {
2699 return ((val >> 12) << A3XX_TEX_CONST_3_LAYERSZ2__SHIFT) & A3XX_TEX_CONST_3_LAYERSZ2__MASK;
2700 }
2701
2702
2703 #endif /* A3XX_XML */