freedreno: update generated headers
[mesa.git] / src / gallium / drivers / freedreno / a3xx / a3xx.xml.h
1 #ifndef A3XX_XML
2 #define A3XX_XML
3
4 /* Autogenerated file, DO NOT EDIT manually!
5
6 This file was generated by the rules-ng-ng headergen tool in this git repository:
7 http://github.com/freedreno/envytools/
8 git clone https://github.com/freedreno/envytools.git
9
10 The rules-ng-ng source files this header was generated from are:
11 - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 364 bytes, from 2013-11-30 14:47:15)
12 - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
13 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32901 bytes, from 2014-06-02 15:21:30)
14 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 10551 bytes, from 2014-11-13 22:44:30)
15 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 15053 bytes, from 2014-11-09 15:45:47)
16 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 63601 bytes, from 2014-11-30 15:38:05)
17 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 49147 bytes, from 2014-11-30 15:38:05)
18
19 Copyright (C) 2013-2014 by the following authors:
20 - Rob Clark <robdclark@gmail.com> (robclark)
21
22 Permission is hereby granted, free of charge, to any person obtaining
23 a copy of this software and associated documentation files (the
24 "Software"), to deal in the Software without restriction, including
25 without limitation the rights to use, copy, modify, merge, publish,
26 distribute, sublicense, and/or sell copies of the Software, and to
27 permit persons to whom the Software is furnished to do so, subject to
28 the following conditions:
29
30 The above copyright notice and this permission notice (including the
31 next paragraph) shall be included in all copies or substantial
32 portions of the Software.
33
34 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
35 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
36 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
37 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
38 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
39 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
40 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
41 */
42
43
44 enum a3xx_tile_mode {
45 LINEAR = 0,
46 TILE_32X32 = 2,
47 };
48
49 enum a3xx_state_block_id {
50 HLSQ_BLOCK_ID_TP_TEX = 2,
51 HLSQ_BLOCK_ID_TP_MIPMAP = 3,
52 HLSQ_BLOCK_ID_SP_VS = 4,
53 HLSQ_BLOCK_ID_SP_FS = 6,
54 };
55
56 enum a3xx_cache_opcode {
57 INVALIDATE = 1,
58 };
59
60 enum a3xx_vtx_fmt {
61 VFMT_32_FLOAT = 0,
62 VFMT_32_32_FLOAT = 1,
63 VFMT_32_32_32_FLOAT = 2,
64 VFMT_32_32_32_32_FLOAT = 3,
65 VFMT_16_FLOAT = 4,
66 VFMT_16_16_FLOAT = 5,
67 VFMT_16_16_16_FLOAT = 6,
68 VFMT_16_16_16_16_FLOAT = 7,
69 VFMT_32_FIXED = 8,
70 VFMT_32_32_FIXED = 9,
71 VFMT_32_32_32_FIXED = 10,
72 VFMT_32_32_32_32_FIXED = 11,
73 VFMT_16_SINT = 16,
74 VFMT_16_16_SINT = 17,
75 VFMT_16_16_16_SINT = 18,
76 VFMT_16_16_16_16_SINT = 19,
77 VFMT_16_UINT = 20,
78 VFMT_16_16_UINT = 21,
79 VFMT_16_16_16_UINT = 22,
80 VFMT_16_16_16_16_UINT = 23,
81 VFMT_16_SNORM = 24,
82 VFMT_16_16_SNORM = 25,
83 VFMT_16_16_16_SNORM = 26,
84 VFMT_16_16_16_16_SNORM = 27,
85 VFMT_16_UNORM = 28,
86 VFMT_16_16_UNORM = 29,
87 VFMT_16_16_16_UNORM = 30,
88 VFMT_16_16_16_16_UNORM = 31,
89 VFMT_32_UINT = 32,
90 VFMT_32_32_UINT = 33,
91 VFMT_32_32_32_UINT = 34,
92 VFMT_32_32_32_32_UINT = 35,
93 VFMT_32_SINT = 36,
94 VFMT_32_32_SINT = 37,
95 VFMT_32_32_32_SINT = 38,
96 VFMT_32_32_32_32_SINT = 39,
97 VFMT_8_UINT = 40,
98 VFMT_8_8_UINT = 41,
99 VFMT_8_8_8_UINT = 42,
100 VFMT_8_8_8_8_UINT = 43,
101 VFMT_8_UNORM = 44,
102 VFMT_8_8_UNORM = 45,
103 VFMT_8_8_8_UNORM = 46,
104 VFMT_8_8_8_8_UNORM = 47,
105 VFMT_8_SINT = 48,
106 VFMT_8_8_SINT = 49,
107 VFMT_8_8_8_SINT = 50,
108 VFMT_8_8_8_8_SINT = 51,
109 VFMT_8_SNORM = 52,
110 VFMT_8_8_SNORM = 53,
111 VFMT_8_8_8_SNORM = 54,
112 VFMT_8_8_8_8_SNORM = 55,
113 VFMT_10_10_10_2_UINT = 60,
114 VFMT_10_10_10_2_UNORM = 61,
115 VFMT_10_10_10_2_SINT = 62,
116 VFMT_10_10_10_2_SNORM = 63,
117 };
118
119 enum a3xx_tex_fmt {
120 TFMT_5_6_5_UNORM = 4,
121 TFMT_5_5_5_1_UNORM = 5,
122 TFMT_4_4_4_4_UNORM = 7,
123 TFMT_Z16_UNORM = 9,
124 TFMT_X8Z24_UNORM = 10,
125 TFMT_Z32_FLOAT = 11,
126 TFMT_NV12_UV_TILED = 17,
127 TFMT_NV12_Y_TILED = 19,
128 TFMT_NV12_UV = 21,
129 TFMT_NV12_Y = 23,
130 TFMT_I420_Y = 24,
131 TFMT_I420_U = 26,
132 TFMT_I420_V = 27,
133 TFMT_10_10_10_2_UNORM = 41,
134 TFMT_9_9_9_E5_FLOAT = 42,
135 TFMT_11_11_10_FLOAT = 43,
136 TFMT_A8_UNORM = 44,
137 TFMT_L8_A8_UNORM = 47,
138 TFMT_8_UNORM = 48,
139 TFMT_8_8_UNORM = 49,
140 TFMT_8_8_8_UNORM = 50,
141 TFMT_8_8_8_8_UNORM = 51,
142 TFMT_8_SNORM = 52,
143 TFMT_8_8_SNORM = 53,
144 TFMT_8_8_8_SNORM = 54,
145 TFMT_8_8_8_8_SNORM = 55,
146 TFMT_8_UINT = 56,
147 TFMT_8_8_UINT = 57,
148 TFMT_8_8_8_UINT = 58,
149 TFMT_8_8_8_8_UINT = 59,
150 TFMT_8_SINT = 60,
151 TFMT_8_8_SINT = 61,
152 TFMT_8_8_8_SINT = 62,
153 TFMT_8_8_8_8_SINT = 63,
154 TFMT_16_FLOAT = 64,
155 TFMT_16_16_FLOAT = 65,
156 TFMT_16_16_16_16_FLOAT = 67,
157 TFMT_16_UINT = 68,
158 TFMT_16_16_UINT = 69,
159 TFMT_16_16_16_16_UINT = 71,
160 TFMT_16_SINT = 72,
161 TFMT_16_16_SINT = 73,
162 TFMT_16_16_16_16_SINT = 75,
163 TFMT_16_UNORM = 76,
164 TFMT_16_16_UNORM = 77,
165 TFMT_16_16_16_16_UNORM = 79,
166 TFMT_16_SNORM = 80,
167 TFMT_16_16_SNORM = 81,
168 TFMT_16_16_16_16_SNORM = 83,
169 TFMT_32_FLOAT = 84,
170 TFMT_32_32_FLOAT = 85,
171 TFMT_32_32_32_32_FLOAT = 87,
172 TFMT_32_UINT = 88,
173 TFMT_32_32_UINT = 89,
174 TFMT_32_32_32_32_UINT = 91,
175 TFMT_32_SINT = 92,
176 TFMT_32_32_SINT = 93,
177 TFMT_32_32_32_32_SINT = 95,
178 };
179
180 enum a3xx_tex_fetchsize {
181 TFETCH_DISABLE = 0,
182 TFETCH_1_BYTE = 1,
183 TFETCH_2_BYTE = 2,
184 TFETCH_4_BYTE = 3,
185 TFETCH_8_BYTE = 4,
186 TFETCH_16_BYTE = 5,
187 };
188
189 enum a3xx_color_fmt {
190 RB_R5G6B5_UNORM = 0,
191 RB_R5G5B5A1_UNORM = 1,
192 RB_R4G4B4A4_UNORM = 3,
193 RB_R8G8B8_UNORM = 4,
194 RB_R8G8B8A8_UNORM = 8,
195 RB_R8G8B8A8_SNORM = 9,
196 RB_R8G8B8A8_UINT = 10,
197 RB_R8G8B8A8_SINT = 11,
198 RB_R8G8_UNORM = 12,
199 RB_R8G8_SNORM = 13,
200 RB_R8_UINT = 14,
201 RB_R8_SINT = 15,
202 RB_R10G10B10A2_UNORM = 16,
203 RB_A8_UNORM = 20,
204 RB_R8_UNORM = 21,
205 RB_R16G16B16A16_FLOAT = 27,
206 RB_R11G11B10_FLOAT = 28,
207 RB_R16_SINT = 40,
208 RB_R16G16_SINT = 41,
209 RB_R16G16B16A16_SINT = 43,
210 RB_R16_UINT = 44,
211 RB_R16G16_UINT = 45,
212 RB_R16G16B16A16_UINT = 47,
213 RB_R32G32B32A32_FLOAT = 51,
214 RB_R32_SINT = 52,
215 RB_R32G32_SINT = 53,
216 RB_R32G32B32A32_SINT = 55,
217 RB_R32_UINT = 56,
218 RB_R32G32_UINT = 57,
219 RB_R32G32B32A32_UINT = 59,
220 };
221
222 enum a3xx_sp_perfcounter_select {
223 SP_FS_CFLOW_INSTRUCTIONS = 12,
224 SP_FS_FULL_ALU_INSTRUCTIONS = 14,
225 SP0_ICL1_MISSES = 26,
226 SP_ALU_ACTIVE_CYCLES = 29,
227 };
228
229 enum a3xx_rop_code {
230 ROP_CLEAR = 0,
231 ROP_NOR = 1,
232 ROP_AND_INVERTED = 2,
233 ROP_COPY_INVERTED = 3,
234 ROP_AND_REVERSE = 4,
235 ROP_INVERT = 5,
236 ROP_XOR = 6,
237 ROP_NAND = 7,
238 ROP_AND = 8,
239 ROP_EQUIV = 9,
240 ROP_NOOP = 10,
241 ROP_OR_INVERTED = 11,
242 ROP_COPY = 12,
243 ROP_OR_REVERSE = 13,
244 ROP_OR = 14,
245 ROP_SET = 15,
246 };
247
248 enum a3xx_rb_blend_opcode {
249 BLEND_DST_PLUS_SRC = 0,
250 BLEND_SRC_MINUS_DST = 1,
251 BLEND_DST_MINUS_SRC = 2,
252 BLEND_MIN_DST_SRC = 3,
253 BLEND_MAX_DST_SRC = 4,
254 };
255
256 enum a3xx_intp_mode {
257 SMOOTH = 0,
258 FLAT = 1,
259 };
260
261 enum a3xx_tex_filter {
262 A3XX_TEX_NEAREST = 0,
263 A3XX_TEX_LINEAR = 1,
264 A3XX_TEX_ANISO = 2,
265 };
266
267 enum a3xx_tex_clamp {
268 A3XX_TEX_REPEAT = 0,
269 A3XX_TEX_CLAMP_TO_EDGE = 1,
270 A3XX_TEX_MIRROR_REPEAT = 2,
271 A3XX_TEX_CLAMP_TO_BORDER = 3,
272 A3XX_TEX_MIRROR_CLAMP = 4,
273 };
274
275 enum a3xx_tex_swiz {
276 A3XX_TEX_X = 0,
277 A3XX_TEX_Y = 1,
278 A3XX_TEX_Z = 2,
279 A3XX_TEX_W = 3,
280 A3XX_TEX_ZERO = 4,
281 A3XX_TEX_ONE = 5,
282 };
283
284 enum a3xx_tex_type {
285 A3XX_TEX_1D = 0,
286 A3XX_TEX_2D = 1,
287 A3XX_TEX_CUBE = 2,
288 A3XX_TEX_3D = 3,
289 };
290
291 #define A3XX_INT0_RBBM_GPU_IDLE 0x00000001
292 #define A3XX_INT0_RBBM_AHB_ERROR 0x00000002
293 #define A3XX_INT0_RBBM_REG_TIMEOUT 0x00000004
294 #define A3XX_INT0_RBBM_ME_MS_TIMEOUT 0x00000008
295 #define A3XX_INT0_RBBM_PFP_MS_TIMEOUT 0x00000010
296 #define A3XX_INT0_RBBM_ATB_BUS_OVERFLOW 0x00000020
297 #define A3XX_INT0_VFD_ERROR 0x00000040
298 #define A3XX_INT0_CP_SW_INT 0x00000080
299 #define A3XX_INT0_CP_T0_PACKET_IN_IB 0x00000100
300 #define A3XX_INT0_CP_OPCODE_ERROR 0x00000200
301 #define A3XX_INT0_CP_RESERVED_BIT_ERROR 0x00000400
302 #define A3XX_INT0_CP_HW_FAULT 0x00000800
303 #define A3XX_INT0_CP_DMA 0x00001000
304 #define A3XX_INT0_CP_IB2_INT 0x00002000
305 #define A3XX_INT0_CP_IB1_INT 0x00004000
306 #define A3XX_INT0_CP_RB_INT 0x00008000
307 #define A3XX_INT0_CP_REG_PROTECT_FAULT 0x00010000
308 #define A3XX_INT0_CP_RB_DONE_TS 0x00020000
309 #define A3XX_INT0_CP_VS_DONE_TS 0x00040000
310 #define A3XX_INT0_CP_PS_DONE_TS 0x00080000
311 #define A3XX_INT0_CACHE_FLUSH_TS 0x00100000
312 #define A3XX_INT0_CP_AHB_ERROR_HALT 0x00200000
313 #define A3XX_INT0_MISC_HANG_DETECT 0x01000000
314 #define A3XX_INT0_UCHE_OOB_ACCESS 0x02000000
315 #define REG_A3XX_RBBM_HW_VERSION 0x00000000
316
317 #define REG_A3XX_RBBM_HW_RELEASE 0x00000001
318
319 #define REG_A3XX_RBBM_HW_CONFIGURATION 0x00000002
320
321 #define REG_A3XX_RBBM_CLOCK_CTL 0x00000010
322
323 #define REG_A3XX_RBBM_SP_HYST_CNT 0x00000012
324
325 #define REG_A3XX_RBBM_SW_RESET_CMD 0x00000018
326
327 #define REG_A3XX_RBBM_AHB_CTL0 0x00000020
328
329 #define REG_A3XX_RBBM_AHB_CTL1 0x00000021
330
331 #define REG_A3XX_RBBM_AHB_CMD 0x00000022
332
333 #define REG_A3XX_RBBM_AHB_ERROR_STATUS 0x00000027
334
335 #define REG_A3XX_RBBM_GPR0_CTL 0x0000002e
336
337 #define REG_A3XX_RBBM_STATUS 0x00000030
338 #define A3XX_RBBM_STATUS_HI_BUSY 0x00000001
339 #define A3XX_RBBM_STATUS_CP_ME_BUSY 0x00000002
340 #define A3XX_RBBM_STATUS_CP_PFP_BUSY 0x00000004
341 #define A3XX_RBBM_STATUS_CP_NRT_BUSY 0x00004000
342 #define A3XX_RBBM_STATUS_VBIF_BUSY 0x00008000
343 #define A3XX_RBBM_STATUS_TSE_BUSY 0x00010000
344 #define A3XX_RBBM_STATUS_RAS_BUSY 0x00020000
345 #define A3XX_RBBM_STATUS_RB_BUSY 0x00040000
346 #define A3XX_RBBM_STATUS_PC_DCALL_BUSY 0x00080000
347 #define A3XX_RBBM_STATUS_PC_VSD_BUSY 0x00100000
348 #define A3XX_RBBM_STATUS_VFD_BUSY 0x00200000
349 #define A3XX_RBBM_STATUS_VPC_BUSY 0x00400000
350 #define A3XX_RBBM_STATUS_UCHE_BUSY 0x00800000
351 #define A3XX_RBBM_STATUS_SP_BUSY 0x01000000
352 #define A3XX_RBBM_STATUS_TPL1_BUSY 0x02000000
353 #define A3XX_RBBM_STATUS_MARB_BUSY 0x04000000
354 #define A3XX_RBBM_STATUS_VSC_BUSY 0x08000000
355 #define A3XX_RBBM_STATUS_ARB_BUSY 0x10000000
356 #define A3XX_RBBM_STATUS_HLSQ_BUSY 0x20000000
357 #define A3XX_RBBM_STATUS_GPU_BUSY_NOHC 0x40000000
358 #define A3XX_RBBM_STATUS_GPU_BUSY 0x80000000
359
360 #define REG_A3XX_RBBM_NQWAIT_UNTIL 0x00000040
361
362 #define REG_A3XX_RBBM_WAIT_IDLE_CLOCKS_CTL 0x00000033
363
364 #define REG_A3XX_RBBM_INTERFACE_HANG_INT_CTL 0x00000050
365
366 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL0 0x00000051
367
368 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL1 0x00000054
369
370 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL2 0x00000057
371
372 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL3 0x0000005a
373
374 #define REG_A3XX_RBBM_INT_SET_CMD 0x00000060
375
376 #define REG_A3XX_RBBM_INT_CLEAR_CMD 0x00000061
377
378 #define REG_A3XX_RBBM_INT_0_MASK 0x00000063
379
380 #define REG_A3XX_RBBM_INT_0_STATUS 0x00000064
381
382 #define REG_A3XX_RBBM_PERFCTR_CTL 0x00000080
383 #define A3XX_RBBM_PERFCTR_CTL_ENABLE 0x00000001
384
385 #define REG_A3XX_RBBM_PERFCTR_LOAD_CMD0 0x00000081
386
387 #define REG_A3XX_RBBM_PERFCTR_LOAD_CMD1 0x00000082
388
389 #define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000084
390
391 #define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x00000085
392
393 #define REG_A3XX_RBBM_PERFCOUNTER0_SELECT 0x00000086
394
395 #define REG_A3XX_RBBM_PERFCOUNTER1_SELECT 0x00000087
396
397 #define REG_A3XX_RBBM_GPU_BUSY_MASKED 0x00000088
398
399 #define REG_A3XX_RBBM_PERFCTR_CP_0_LO 0x00000090
400
401 #define REG_A3XX_RBBM_PERFCTR_CP_0_HI 0x00000091
402
403 #define REG_A3XX_RBBM_PERFCTR_RBBM_0_LO 0x00000092
404
405 #define REG_A3XX_RBBM_PERFCTR_RBBM_0_HI 0x00000093
406
407 #define REG_A3XX_RBBM_PERFCTR_RBBM_1_LO 0x00000094
408
409 #define REG_A3XX_RBBM_PERFCTR_RBBM_1_HI 0x00000095
410
411 #define REG_A3XX_RBBM_PERFCTR_PC_0_LO 0x00000096
412
413 #define REG_A3XX_RBBM_PERFCTR_PC_0_HI 0x00000097
414
415 #define REG_A3XX_RBBM_PERFCTR_PC_1_LO 0x00000098
416
417 #define REG_A3XX_RBBM_PERFCTR_PC_1_HI 0x00000099
418
419 #define REG_A3XX_RBBM_PERFCTR_PC_2_LO 0x0000009a
420
421 #define REG_A3XX_RBBM_PERFCTR_PC_2_HI 0x0000009b
422
423 #define REG_A3XX_RBBM_PERFCTR_PC_3_LO 0x0000009c
424
425 #define REG_A3XX_RBBM_PERFCTR_PC_3_HI 0x0000009d
426
427 #define REG_A3XX_RBBM_PERFCTR_VFD_0_LO 0x0000009e
428
429 #define REG_A3XX_RBBM_PERFCTR_VFD_0_HI 0x0000009f
430
431 #define REG_A3XX_RBBM_PERFCTR_VFD_1_LO 0x000000a0
432
433 #define REG_A3XX_RBBM_PERFCTR_VFD_1_HI 0x000000a1
434
435 #define REG_A3XX_RBBM_PERFCTR_HLSQ_0_LO 0x000000a2
436
437 #define REG_A3XX_RBBM_PERFCTR_HLSQ_0_HI 0x000000a3
438
439 #define REG_A3XX_RBBM_PERFCTR_HLSQ_1_LO 0x000000a4
440
441 #define REG_A3XX_RBBM_PERFCTR_HLSQ_1_HI 0x000000a5
442
443 #define REG_A3XX_RBBM_PERFCTR_HLSQ_2_LO 0x000000a6
444
445 #define REG_A3XX_RBBM_PERFCTR_HLSQ_2_HI 0x000000a7
446
447 #define REG_A3XX_RBBM_PERFCTR_HLSQ_3_LO 0x000000a8
448
449 #define REG_A3XX_RBBM_PERFCTR_HLSQ_3_HI 0x000000a9
450
451 #define REG_A3XX_RBBM_PERFCTR_HLSQ_4_LO 0x000000aa
452
453 #define REG_A3XX_RBBM_PERFCTR_HLSQ_4_HI 0x000000ab
454
455 #define REG_A3XX_RBBM_PERFCTR_HLSQ_5_LO 0x000000ac
456
457 #define REG_A3XX_RBBM_PERFCTR_HLSQ_5_HI 0x000000ad
458
459 #define REG_A3XX_RBBM_PERFCTR_VPC_0_LO 0x000000ae
460
461 #define REG_A3XX_RBBM_PERFCTR_VPC_0_HI 0x000000af
462
463 #define REG_A3XX_RBBM_PERFCTR_VPC_1_LO 0x000000b0
464
465 #define REG_A3XX_RBBM_PERFCTR_VPC_1_HI 0x000000b1
466
467 #define REG_A3XX_RBBM_PERFCTR_TSE_0_LO 0x000000b2
468
469 #define REG_A3XX_RBBM_PERFCTR_TSE_0_HI 0x000000b3
470
471 #define REG_A3XX_RBBM_PERFCTR_TSE_1_LO 0x000000b4
472
473 #define REG_A3XX_RBBM_PERFCTR_TSE_1_HI 0x000000b5
474
475 #define REG_A3XX_RBBM_PERFCTR_RAS_0_LO 0x000000b6
476
477 #define REG_A3XX_RBBM_PERFCTR_RAS_0_HI 0x000000b7
478
479 #define REG_A3XX_RBBM_PERFCTR_RAS_1_LO 0x000000b8
480
481 #define REG_A3XX_RBBM_PERFCTR_RAS_1_HI 0x000000b9
482
483 #define REG_A3XX_RBBM_PERFCTR_UCHE_0_LO 0x000000ba
484
485 #define REG_A3XX_RBBM_PERFCTR_UCHE_0_HI 0x000000bb
486
487 #define REG_A3XX_RBBM_PERFCTR_UCHE_1_LO 0x000000bc
488
489 #define REG_A3XX_RBBM_PERFCTR_UCHE_1_HI 0x000000bd
490
491 #define REG_A3XX_RBBM_PERFCTR_UCHE_2_LO 0x000000be
492
493 #define REG_A3XX_RBBM_PERFCTR_UCHE_2_HI 0x000000bf
494
495 #define REG_A3XX_RBBM_PERFCTR_UCHE_3_LO 0x000000c0
496
497 #define REG_A3XX_RBBM_PERFCTR_UCHE_3_HI 0x000000c1
498
499 #define REG_A3XX_RBBM_PERFCTR_UCHE_4_LO 0x000000c2
500
501 #define REG_A3XX_RBBM_PERFCTR_UCHE_4_HI 0x000000c3
502
503 #define REG_A3XX_RBBM_PERFCTR_UCHE_5_LO 0x000000c4
504
505 #define REG_A3XX_RBBM_PERFCTR_UCHE_5_HI 0x000000c5
506
507 #define REG_A3XX_RBBM_PERFCTR_TP_0_LO 0x000000c6
508
509 #define REG_A3XX_RBBM_PERFCTR_TP_0_HI 0x000000c7
510
511 #define REG_A3XX_RBBM_PERFCTR_TP_1_LO 0x000000c8
512
513 #define REG_A3XX_RBBM_PERFCTR_TP_1_HI 0x000000c9
514
515 #define REG_A3XX_RBBM_PERFCTR_TP_2_LO 0x000000ca
516
517 #define REG_A3XX_RBBM_PERFCTR_TP_2_HI 0x000000cb
518
519 #define REG_A3XX_RBBM_PERFCTR_TP_3_LO 0x000000cc
520
521 #define REG_A3XX_RBBM_PERFCTR_TP_3_HI 0x000000cd
522
523 #define REG_A3XX_RBBM_PERFCTR_TP_4_LO 0x000000ce
524
525 #define REG_A3XX_RBBM_PERFCTR_TP_4_HI 0x000000cf
526
527 #define REG_A3XX_RBBM_PERFCTR_TP_5_LO 0x000000d0
528
529 #define REG_A3XX_RBBM_PERFCTR_TP_5_HI 0x000000d1
530
531 #define REG_A3XX_RBBM_PERFCTR_SP_0_LO 0x000000d2
532
533 #define REG_A3XX_RBBM_PERFCTR_SP_0_HI 0x000000d3
534
535 #define REG_A3XX_RBBM_PERFCTR_SP_1_LO 0x000000d4
536
537 #define REG_A3XX_RBBM_PERFCTR_SP_1_HI 0x000000d5
538
539 #define REG_A3XX_RBBM_PERFCTR_SP_2_LO 0x000000d6
540
541 #define REG_A3XX_RBBM_PERFCTR_SP_2_HI 0x000000d7
542
543 #define REG_A3XX_RBBM_PERFCTR_SP_3_LO 0x000000d8
544
545 #define REG_A3XX_RBBM_PERFCTR_SP_3_HI 0x000000d9
546
547 #define REG_A3XX_RBBM_PERFCTR_SP_4_LO 0x000000da
548
549 #define REG_A3XX_RBBM_PERFCTR_SP_4_HI 0x000000db
550
551 #define REG_A3XX_RBBM_PERFCTR_SP_5_LO 0x000000dc
552
553 #define REG_A3XX_RBBM_PERFCTR_SP_5_HI 0x000000dd
554
555 #define REG_A3XX_RBBM_PERFCTR_SP_6_LO 0x000000de
556
557 #define REG_A3XX_RBBM_PERFCTR_SP_6_HI 0x000000df
558
559 #define REG_A3XX_RBBM_PERFCTR_SP_7_LO 0x000000e0
560
561 #define REG_A3XX_RBBM_PERFCTR_SP_7_HI 0x000000e1
562
563 #define REG_A3XX_RBBM_PERFCTR_RB_0_LO 0x000000e2
564
565 #define REG_A3XX_RBBM_PERFCTR_RB_0_HI 0x000000e3
566
567 #define REG_A3XX_RBBM_PERFCTR_RB_1_LO 0x000000e4
568
569 #define REG_A3XX_RBBM_PERFCTR_RB_1_HI 0x000000e5
570
571 #define REG_A3XX_RBBM_PERFCTR_PWR_0_LO 0x000000ea
572
573 #define REG_A3XX_RBBM_PERFCTR_PWR_0_HI 0x000000eb
574
575 #define REG_A3XX_RBBM_PERFCTR_PWR_1_LO 0x000000ec
576
577 #define REG_A3XX_RBBM_PERFCTR_PWR_1_HI 0x000000ed
578
579 #define REG_A3XX_RBBM_RBBM_CTL 0x00000100
580
581 #define REG_A3XX_RBBM_DEBUG_BUS_CTL 0x00000111
582
583 #define REG_A3XX_RBBM_DEBUG_BUS_DATA_STATUS 0x00000112
584
585 #define REG_A3XX_CP_PFP_UCODE_ADDR 0x000001c9
586
587 #define REG_A3XX_CP_PFP_UCODE_DATA 0x000001ca
588
589 #define REG_A3XX_CP_ROQ_ADDR 0x000001cc
590
591 #define REG_A3XX_CP_ROQ_DATA 0x000001cd
592
593 #define REG_A3XX_CP_MERCIU_ADDR 0x000001d1
594
595 #define REG_A3XX_CP_MERCIU_DATA 0x000001d2
596
597 #define REG_A3XX_CP_MERCIU_DATA2 0x000001d3
598
599 #define REG_A3XX_CP_MEQ_ADDR 0x000001da
600
601 #define REG_A3XX_CP_MEQ_DATA 0x000001db
602
603 #define REG_A3XX_CP_WFI_PEND_CTR 0x000001f5
604
605 #define REG_A3XX_RBBM_PM_OVERRIDE2 0x0000039d
606
607 #define REG_A3XX_CP_PERFCOUNTER_SELECT 0x00000445
608
609 #define REG_A3XX_CP_HW_FAULT 0x0000045c
610
611 #define REG_A3XX_CP_PROTECT_CTRL 0x0000045e
612
613 #define REG_A3XX_CP_PROTECT_STATUS 0x0000045f
614
615 static inline uint32_t REG_A3XX_CP_PROTECT(uint32_t i0) { return 0x00000460 + 0x1*i0; }
616
617 static inline uint32_t REG_A3XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000460 + 0x1*i0; }
618
619 #define REG_A3XX_CP_AHB_FAULT 0x0000054d
620
621 #define REG_A3XX_SQ_GPR_MANAGEMENT 0x00000d00
622
623 #define REG_A3XX_SQ_INST_STORE_MANAGMENT 0x00000d02
624
625 #define REG_A3XX_TP0_CHICKEN 0x00000e1e
626
627 #define REG_A3XX_SP_GLOBAL_MEM_SIZE 0x00000e22
628
629 #define REG_A3XX_SP_GLOBAL_MEM_ADDR 0x00000e23
630
631 #define REG_A3XX_GRAS_CL_CLIP_CNTL 0x00002040
632 #define A3XX_GRAS_CL_CLIP_CNTL_IJ_PERSP_CENTER 0x00001000
633 #define A3XX_GRAS_CL_CLIP_CNTL_CLIP_DISABLE 0x00010000
634 #define A3XX_GRAS_CL_CLIP_CNTL_ZFAR_CLIP_DISABLE 0x00020000
635 #define A3XX_GRAS_CL_CLIP_CNTL_VP_CLIP_CODE_IGNORE 0x00080000
636 #define A3XX_GRAS_CL_CLIP_CNTL_VP_XFORM_DISABLE 0x00100000
637 #define A3XX_GRAS_CL_CLIP_CNTL_PERSP_DIVISION_DISABLE 0x00200000
638 #define A3XX_GRAS_CL_CLIP_CNTL_ZCOORD 0x00800000
639 #define A3XX_GRAS_CL_CLIP_CNTL_WCOORD 0x01000000
640 #define A3XX_GRAS_CL_CLIP_CNTL_ZCLIP_DISABLE 0x02000000
641
642 #define REG_A3XX_GRAS_CL_GB_CLIP_ADJ 0x00002044
643 #define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK 0x000003ff
644 #define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT 0
645 static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ(uint32_t val)
646 {
647 return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK;
648 }
649 #define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK 0x000ffc00
650 #define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT 10
651 static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_VERT(uint32_t val)
652 {
653 return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK;
654 }
655
656 #define REG_A3XX_GRAS_CL_VPORT_XOFFSET 0x00002048
657 #define A3XX_GRAS_CL_VPORT_XOFFSET__MASK 0xffffffff
658 #define A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT 0
659 static inline uint32_t A3XX_GRAS_CL_VPORT_XOFFSET(float val)
660 {
661 return ((fui(val)) << A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_XOFFSET__MASK;
662 }
663
664 #define REG_A3XX_GRAS_CL_VPORT_XSCALE 0x00002049
665 #define A3XX_GRAS_CL_VPORT_XSCALE__MASK 0xffffffff
666 #define A3XX_GRAS_CL_VPORT_XSCALE__SHIFT 0
667 static inline uint32_t A3XX_GRAS_CL_VPORT_XSCALE(float val)
668 {
669 return ((fui(val)) << A3XX_GRAS_CL_VPORT_XSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_XSCALE__MASK;
670 }
671
672 #define REG_A3XX_GRAS_CL_VPORT_YOFFSET 0x0000204a
673 #define A3XX_GRAS_CL_VPORT_YOFFSET__MASK 0xffffffff
674 #define A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT 0
675 static inline uint32_t A3XX_GRAS_CL_VPORT_YOFFSET(float val)
676 {
677 return ((fui(val)) << A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_YOFFSET__MASK;
678 }
679
680 #define REG_A3XX_GRAS_CL_VPORT_YSCALE 0x0000204b
681 #define A3XX_GRAS_CL_VPORT_YSCALE__MASK 0xffffffff
682 #define A3XX_GRAS_CL_VPORT_YSCALE__SHIFT 0
683 static inline uint32_t A3XX_GRAS_CL_VPORT_YSCALE(float val)
684 {
685 return ((fui(val)) << A3XX_GRAS_CL_VPORT_YSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_YSCALE__MASK;
686 }
687
688 #define REG_A3XX_GRAS_CL_VPORT_ZOFFSET 0x0000204c
689 #define A3XX_GRAS_CL_VPORT_ZOFFSET__MASK 0xffffffff
690 #define A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT 0
691 static inline uint32_t A3XX_GRAS_CL_VPORT_ZOFFSET(float val)
692 {
693 return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_ZOFFSET__MASK;
694 }
695
696 #define REG_A3XX_GRAS_CL_VPORT_ZSCALE 0x0000204d
697 #define A3XX_GRAS_CL_VPORT_ZSCALE__MASK 0xffffffff
698 #define A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT 0
699 static inline uint32_t A3XX_GRAS_CL_VPORT_ZSCALE(float val)
700 {
701 return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_ZSCALE__MASK;
702 }
703
704 #define REG_A3XX_GRAS_SU_POINT_MINMAX 0x00002068
705 #define A3XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
706 #define A3XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
707 static inline uint32_t A3XX_GRAS_SU_POINT_MINMAX_MIN(float val)
708 {
709 return ((((uint32_t)(val * 16.0))) << A3XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A3XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
710 }
711 #define A3XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
712 #define A3XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
713 static inline uint32_t A3XX_GRAS_SU_POINT_MINMAX_MAX(float val)
714 {
715 return ((((uint32_t)(val * 16.0))) << A3XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A3XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
716 }
717
718 #define REG_A3XX_GRAS_SU_POINT_SIZE 0x00002069
719 #define A3XX_GRAS_SU_POINT_SIZE__MASK 0xffffffff
720 #define A3XX_GRAS_SU_POINT_SIZE__SHIFT 0
721 static inline uint32_t A3XX_GRAS_SU_POINT_SIZE(float val)
722 {
723 return ((((int32_t)(val * 16.0))) << A3XX_GRAS_SU_POINT_SIZE__SHIFT) & A3XX_GRAS_SU_POINT_SIZE__MASK;
724 }
725
726 #define REG_A3XX_GRAS_SU_POLY_OFFSET_SCALE 0x0000206c
727 #define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK 0x00ffffff
728 #define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT 0
729 static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL(float val)
730 {
731 return ((((int32_t)(val * 16384.0))) << A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK;
732 }
733
734 #define REG_A3XX_GRAS_SU_POLY_OFFSET_OFFSET 0x0000206d
735 #define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
736 #define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
737 static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
738 {
739 return ((((int32_t)(val * 16384.0))) << A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
740 }
741
742 #define REG_A3XX_GRAS_SU_MODE_CONTROL 0x00002070
743 #define A3XX_GRAS_SU_MODE_CONTROL_CULL_FRONT 0x00000001
744 #define A3XX_GRAS_SU_MODE_CONTROL_CULL_BACK 0x00000002
745 #define A3XX_GRAS_SU_MODE_CONTROL_FRONT_CW 0x00000004
746 #define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK 0x000007f8
747 #define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT 3
748 static inline uint32_t A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH(float val)
749 {
750 return ((((int32_t)(val * 4.0))) << A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT) & A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK;
751 }
752 #define A3XX_GRAS_SU_MODE_CONTROL_POLY_OFFSET 0x00000800
753
754 #define REG_A3XX_GRAS_SC_CONTROL 0x00002072
755 #define A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK 0x000000f0
756 #define A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT 4
757 static inline uint32_t A3XX_GRAS_SC_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
758 {
759 return ((val) << A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK;
760 }
761 #define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK 0x00000f00
762 #define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT 8
763 static inline uint32_t A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES(enum a3xx_msaa_samples val)
764 {
765 return ((val) << A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT) & A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK;
766 }
767 #define A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK 0x0000f000
768 #define A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT 12
769 static inline uint32_t A3XX_GRAS_SC_CONTROL_RASTER_MODE(uint32_t val)
770 {
771 return ((val) << A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK;
772 }
773
774 #define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_TL 0x00002074
775 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
776 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff
777 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
778 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
779 {
780 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK;
781 }
782 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000
783 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
784 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
785 {
786 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK;
787 }
788
789 #define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_BR 0x00002075
790 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
791 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff
792 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
793 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
794 {
795 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK;
796 }
797 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000
798 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
799 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
800 {
801 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK;
802 }
803
804 #define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_TL 0x00002079
805 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
806 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
807 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
808 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
809 {
810 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
811 }
812 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
813 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
814 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
815 {
816 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
817 }
818
819 #define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_BR 0x0000207a
820 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
821 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
822 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
823 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
824 {
825 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
826 }
827 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
828 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
829 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
830 {
831 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
832 }
833
834 #define REG_A3XX_RB_MODE_CONTROL 0x000020c0
835 #define A3XX_RB_MODE_CONTROL_GMEM_BYPASS 0x00000080
836 #define A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK 0x00000700
837 #define A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT 8
838 static inline uint32_t A3XX_RB_MODE_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
839 {
840 return ((val) << A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT) & A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK;
841 }
842 #define A3XX_RB_MODE_CONTROL_MARB_CACHE_SPLIT_MODE 0x00008000
843 #define A3XX_RB_MODE_CONTROL_PACKER_TIMER_ENABLE 0x00010000
844
845 #define REG_A3XX_RB_RENDER_CONTROL 0x000020c1
846 #define A3XX_RB_RENDER_CONTROL_FACENESS 0x00000008
847 #define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK 0x00000ff0
848 #define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT 4
849 static inline uint32_t A3XX_RB_RENDER_CONTROL_BIN_WIDTH(uint32_t val)
850 {
851 return ((val >> 5) << A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT) & A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK;
852 }
853 #define A3XX_RB_RENDER_CONTROL_DISABLE_COLOR_PIPE 0x00001000
854 #define A3XX_RB_RENDER_CONTROL_ENABLE_GMEM 0x00002000
855 #define A3XX_RB_RENDER_CONTROL_XCOORD 0x00004000
856 #define A3XX_RB_RENDER_CONTROL_YCOORD 0x00008000
857 #define A3XX_RB_RENDER_CONTROL_ZCOORD 0x00010000
858 #define A3XX_RB_RENDER_CONTROL_WCOORD 0x00020000
859 #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST 0x00400000
860 #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK 0x07000000
861 #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT 24
862 static inline uint32_t A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
863 {
864 return ((val) << A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK;
865 }
866
867 #define REG_A3XX_RB_MSAA_CONTROL 0x000020c2
868 #define A3XX_RB_MSAA_CONTROL_DISABLE 0x00000400
869 #define A3XX_RB_MSAA_CONTROL_SAMPLES__MASK 0x0000f000
870 #define A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT 12
871 static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLES(enum a3xx_msaa_samples val)
872 {
873 return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLES__MASK;
874 }
875 #define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK 0xffff0000
876 #define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT 16
877 static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLE_MASK(uint32_t val)
878 {
879 return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK;
880 }
881
882 #define REG_A3XX_RB_ALPHA_REF 0x000020c3
883 #define A3XX_RB_ALPHA_REF_UINT__MASK 0x0000ff00
884 #define A3XX_RB_ALPHA_REF_UINT__SHIFT 8
885 static inline uint32_t A3XX_RB_ALPHA_REF_UINT(uint32_t val)
886 {
887 return ((val) << A3XX_RB_ALPHA_REF_UINT__SHIFT) & A3XX_RB_ALPHA_REF_UINT__MASK;
888 }
889 #define A3XX_RB_ALPHA_REF_FLOAT__MASK 0xffff0000
890 #define A3XX_RB_ALPHA_REF_FLOAT__SHIFT 16
891 static inline uint32_t A3XX_RB_ALPHA_REF_FLOAT(float val)
892 {
893 return ((util_float_to_half(val)) << A3XX_RB_ALPHA_REF_FLOAT__SHIFT) & A3XX_RB_ALPHA_REF_FLOAT__MASK;
894 }
895
896 static inline uint32_t REG_A3XX_RB_MRT(uint32_t i0) { return 0x000020c4 + 0x4*i0; }
897
898 static inline uint32_t REG_A3XX_RB_MRT_CONTROL(uint32_t i0) { return 0x000020c4 + 0x4*i0; }
899 #define A3XX_RB_MRT_CONTROL_READ_DEST_ENABLE 0x00000008
900 #define A3XX_RB_MRT_CONTROL_BLEND 0x00000010
901 #define A3XX_RB_MRT_CONTROL_BLEND2 0x00000020
902 #define A3XX_RB_MRT_CONTROL_ROP_CODE__MASK 0x00000f00
903 #define A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT 8
904 static inline uint32_t A3XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
905 {
906 return ((val) << A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A3XX_RB_MRT_CONTROL_ROP_CODE__MASK;
907 }
908 #define A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK 0x00003000
909 #define A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT 12
910 static inline uint32_t A3XX_RB_MRT_CONTROL_DITHER_MODE(enum adreno_rb_dither_mode val)
911 {
912 return ((val) << A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT) & A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK;
913 }
914 #define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x0f000000
915 #define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 24
916 static inline uint32_t A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
917 {
918 return ((val) << A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
919 }
920
921 static inline uint32_t REG_A3XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x000020c5 + 0x4*i0; }
922 #define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x0000003f
923 #define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
924 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a3xx_color_fmt val)
925 {
926 return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
927 }
928 #define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x000000c0
929 #define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 6
930 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a3xx_tile_mode val)
931 {
932 return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
933 }
934 #define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00000c00
935 #define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 10
936 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
937 {
938 return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
939 }
940 #define A3XX_RB_MRT_BUF_INFO_COLOR_SRGB 0x00004000
941 #define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK 0xfffe0000
942 #define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT 17
943 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH(uint32_t val)
944 {
945 return ((val >> 5) << A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK;
946 }
947
948 static inline uint32_t REG_A3XX_RB_MRT_BUF_BASE(uint32_t i0) { return 0x000020c6 + 0x4*i0; }
949 #define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK 0xfffffff0
950 #define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT 4
951 static inline uint32_t A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE(uint32_t val)
952 {
953 return ((val >> 5) << A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT) & A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK;
954 }
955
956 static inline uint32_t REG_A3XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x000020c7 + 0x4*i0; }
957 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
958 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
959 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
960 {
961 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
962 }
963 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
964 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
965 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
966 {
967 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
968 }
969 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
970 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
971 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
972 {
973 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
974 }
975 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
976 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
977 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
978 {
979 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
980 }
981 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
982 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
983 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
984 {
985 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
986 }
987 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
988 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
989 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
990 {
991 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
992 }
993 #define A3XX_RB_MRT_BLEND_CONTROL_CLAMP_ENABLE 0x20000000
994
995 #define REG_A3XX_RB_BLEND_RED 0x000020e4
996 #define A3XX_RB_BLEND_RED_UINT__MASK 0x000000ff
997 #define A3XX_RB_BLEND_RED_UINT__SHIFT 0
998 static inline uint32_t A3XX_RB_BLEND_RED_UINT(uint32_t val)
999 {
1000 return ((val) << A3XX_RB_BLEND_RED_UINT__SHIFT) & A3XX_RB_BLEND_RED_UINT__MASK;
1001 }
1002 #define A3XX_RB_BLEND_RED_FLOAT__MASK 0xffff0000
1003 #define A3XX_RB_BLEND_RED_FLOAT__SHIFT 16
1004 static inline uint32_t A3XX_RB_BLEND_RED_FLOAT(float val)
1005 {
1006 return ((util_float_to_half(val)) << A3XX_RB_BLEND_RED_FLOAT__SHIFT) & A3XX_RB_BLEND_RED_FLOAT__MASK;
1007 }
1008
1009 #define REG_A3XX_RB_BLEND_GREEN 0x000020e5
1010 #define A3XX_RB_BLEND_GREEN_UINT__MASK 0x000000ff
1011 #define A3XX_RB_BLEND_GREEN_UINT__SHIFT 0
1012 static inline uint32_t A3XX_RB_BLEND_GREEN_UINT(uint32_t val)
1013 {
1014 return ((val) << A3XX_RB_BLEND_GREEN_UINT__SHIFT) & A3XX_RB_BLEND_GREEN_UINT__MASK;
1015 }
1016 #define A3XX_RB_BLEND_GREEN_FLOAT__MASK 0xffff0000
1017 #define A3XX_RB_BLEND_GREEN_FLOAT__SHIFT 16
1018 static inline uint32_t A3XX_RB_BLEND_GREEN_FLOAT(float val)
1019 {
1020 return ((util_float_to_half(val)) << A3XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A3XX_RB_BLEND_GREEN_FLOAT__MASK;
1021 }
1022
1023 #define REG_A3XX_RB_BLEND_BLUE 0x000020e6
1024 #define A3XX_RB_BLEND_BLUE_UINT__MASK 0x000000ff
1025 #define A3XX_RB_BLEND_BLUE_UINT__SHIFT 0
1026 static inline uint32_t A3XX_RB_BLEND_BLUE_UINT(uint32_t val)
1027 {
1028 return ((val) << A3XX_RB_BLEND_BLUE_UINT__SHIFT) & A3XX_RB_BLEND_BLUE_UINT__MASK;
1029 }
1030 #define A3XX_RB_BLEND_BLUE_FLOAT__MASK 0xffff0000
1031 #define A3XX_RB_BLEND_BLUE_FLOAT__SHIFT 16
1032 static inline uint32_t A3XX_RB_BLEND_BLUE_FLOAT(float val)
1033 {
1034 return ((util_float_to_half(val)) << A3XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A3XX_RB_BLEND_BLUE_FLOAT__MASK;
1035 }
1036
1037 #define REG_A3XX_RB_BLEND_ALPHA 0x000020e7
1038 #define A3XX_RB_BLEND_ALPHA_UINT__MASK 0x000000ff
1039 #define A3XX_RB_BLEND_ALPHA_UINT__SHIFT 0
1040 static inline uint32_t A3XX_RB_BLEND_ALPHA_UINT(uint32_t val)
1041 {
1042 return ((val) << A3XX_RB_BLEND_ALPHA_UINT__SHIFT) & A3XX_RB_BLEND_ALPHA_UINT__MASK;
1043 }
1044 #define A3XX_RB_BLEND_ALPHA_FLOAT__MASK 0xffff0000
1045 #define A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT 16
1046 static inline uint32_t A3XX_RB_BLEND_ALPHA_FLOAT(float val)
1047 {
1048 return ((util_float_to_half(val)) << A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A3XX_RB_BLEND_ALPHA_FLOAT__MASK;
1049 }
1050
1051 #define REG_A3XX_RB_CLEAR_COLOR_DW0 0x000020e8
1052
1053 #define REG_A3XX_RB_CLEAR_COLOR_DW1 0x000020e9
1054
1055 #define REG_A3XX_RB_CLEAR_COLOR_DW2 0x000020ea
1056
1057 #define REG_A3XX_RB_CLEAR_COLOR_DW3 0x000020eb
1058
1059 #define REG_A3XX_RB_COPY_CONTROL 0x000020ec
1060 #define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK 0x00000003
1061 #define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT 0
1062 static inline uint32_t A3XX_RB_COPY_CONTROL_MSAA_RESOLVE(enum a3xx_msaa_samples val)
1063 {
1064 return ((val) << A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT) & A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK;
1065 }
1066 #define A3XX_RB_COPY_CONTROL_DEPTHCLEAR 0x00000008
1067 #define A3XX_RB_COPY_CONTROL_MODE__MASK 0x00000070
1068 #define A3XX_RB_COPY_CONTROL_MODE__SHIFT 4
1069 static inline uint32_t A3XX_RB_COPY_CONTROL_MODE(enum adreno_rb_copy_control_mode val)
1070 {
1071 return ((val) << A3XX_RB_COPY_CONTROL_MODE__SHIFT) & A3XX_RB_COPY_CONTROL_MODE__MASK;
1072 }
1073 #define A3XX_RB_COPY_CONTROL_FASTCLEAR__MASK 0x00000f00
1074 #define A3XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT 8
1075 static inline uint32_t A3XX_RB_COPY_CONTROL_FASTCLEAR(uint32_t val)
1076 {
1077 return ((val) << A3XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT) & A3XX_RB_COPY_CONTROL_FASTCLEAR__MASK;
1078 }
1079 #define A3XX_RB_COPY_CONTROL_UNK12 0x00001000
1080 #define A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK 0xffffc000
1081 #define A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT 14
1082 static inline uint32_t A3XX_RB_COPY_CONTROL_GMEM_BASE(uint32_t val)
1083 {
1084 return ((val >> 14) << A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT) & A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK;
1085 }
1086
1087 #define REG_A3XX_RB_COPY_DEST_BASE 0x000020ed
1088 #define A3XX_RB_COPY_DEST_BASE_BASE__MASK 0xfffffff0
1089 #define A3XX_RB_COPY_DEST_BASE_BASE__SHIFT 4
1090 static inline uint32_t A3XX_RB_COPY_DEST_BASE_BASE(uint32_t val)
1091 {
1092 return ((val >> 5) << A3XX_RB_COPY_DEST_BASE_BASE__SHIFT) & A3XX_RB_COPY_DEST_BASE_BASE__MASK;
1093 }
1094
1095 #define REG_A3XX_RB_COPY_DEST_PITCH 0x000020ee
1096 #define A3XX_RB_COPY_DEST_PITCH_PITCH__MASK 0xffffffff
1097 #define A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT 0
1098 static inline uint32_t A3XX_RB_COPY_DEST_PITCH_PITCH(uint32_t val)
1099 {
1100 return ((val >> 5) << A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT) & A3XX_RB_COPY_DEST_PITCH_PITCH__MASK;
1101 }
1102
1103 #define REG_A3XX_RB_COPY_DEST_INFO 0x000020ef
1104 #define A3XX_RB_COPY_DEST_INFO_TILE__MASK 0x00000003
1105 #define A3XX_RB_COPY_DEST_INFO_TILE__SHIFT 0
1106 static inline uint32_t A3XX_RB_COPY_DEST_INFO_TILE(enum a3xx_tile_mode val)
1107 {
1108 return ((val) << A3XX_RB_COPY_DEST_INFO_TILE__SHIFT) & A3XX_RB_COPY_DEST_INFO_TILE__MASK;
1109 }
1110 #define A3XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000fc
1111 #define A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 2
1112 static inline uint32_t A3XX_RB_COPY_DEST_INFO_FORMAT(enum a3xx_color_fmt val)
1113 {
1114 return ((val) << A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A3XX_RB_COPY_DEST_INFO_FORMAT__MASK;
1115 }
1116 #define A3XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300
1117 #define A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8
1118 static inline uint32_t A3XX_RB_COPY_DEST_INFO_SWAP(enum a3xx_color_swap val)
1119 {
1120 return ((val) << A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A3XX_RB_COPY_DEST_INFO_SWAP__MASK;
1121 }
1122 #define A3XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK 0x00000c00
1123 #define A3XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT 10
1124 static inline uint32_t A3XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
1125 {
1126 return ((val) << A3XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A3XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
1127 }
1128 #define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK 0x0003c000
1129 #define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT 14
1130 static inline uint32_t A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE(uint32_t val)
1131 {
1132 return ((val) << A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT) & A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK;
1133 }
1134 #define A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK 0x001c0000
1135 #define A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT 18
1136 static inline uint32_t A3XX_RB_COPY_DEST_INFO_ENDIAN(enum adreno_rb_surface_endian val)
1137 {
1138 return ((val) << A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT) & A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK;
1139 }
1140
1141 #define REG_A3XX_RB_DEPTH_CONTROL 0x00002100
1142 #define A3XX_RB_DEPTH_CONTROL_FRAG_WRITES_Z 0x00000001
1143 #define A3XX_RB_DEPTH_CONTROL_Z_ENABLE 0x00000002
1144 #define A3XX_RB_DEPTH_CONTROL_Z_WRITE_ENABLE 0x00000004
1145 #define A3XX_RB_DEPTH_CONTROL_EARLY_Z_DISABLE 0x00000008
1146 #define A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK 0x00000070
1147 #define A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT 4
1148 static inline uint32_t A3XX_RB_DEPTH_CONTROL_ZFUNC(enum adreno_compare_func val)
1149 {
1150 return ((val) << A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT) & A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK;
1151 }
1152 #define A3XX_RB_DEPTH_CONTROL_BF_ENABLE 0x00000080
1153 #define A3XX_RB_DEPTH_CONTROL_Z_TEST_ENABLE 0x80000000
1154
1155 #define REG_A3XX_RB_DEPTH_CLEAR 0x00002101
1156
1157 #define REG_A3XX_RB_DEPTH_INFO 0x00002102
1158 #define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000003
1159 #define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0
1160 static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum adreno_rb_depth_format val)
1161 {
1162 return ((val) << A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
1163 }
1164 #define A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff800
1165 #define A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 11
1166 static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
1167 {
1168 return ((val >> 12) << A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
1169 }
1170
1171 #define REG_A3XX_RB_DEPTH_PITCH 0x00002103
1172 #define A3XX_RB_DEPTH_PITCH__MASK 0xffffffff
1173 #define A3XX_RB_DEPTH_PITCH__SHIFT 0
1174 static inline uint32_t A3XX_RB_DEPTH_PITCH(uint32_t val)
1175 {
1176 return ((val >> 3) << A3XX_RB_DEPTH_PITCH__SHIFT) & A3XX_RB_DEPTH_PITCH__MASK;
1177 }
1178
1179 #define REG_A3XX_RB_STENCIL_CONTROL 0x00002104
1180 #define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
1181 #define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
1182 #define A3XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
1183 #define A3XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
1184 #define A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
1185 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
1186 {
1187 return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC__MASK;
1188 }
1189 #define A3XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
1190 #define A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
1191 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
1192 {
1193 return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL__MASK;
1194 }
1195 #define A3XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
1196 #define A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
1197 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
1198 {
1199 return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS__MASK;
1200 }
1201 #define A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
1202 #define A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
1203 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
1204 {
1205 return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
1206 }
1207 #define A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
1208 #define A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
1209 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
1210 {
1211 return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
1212 }
1213 #define A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
1214 #define A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
1215 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
1216 {
1217 return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
1218 }
1219 #define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
1220 #define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
1221 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
1222 {
1223 return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
1224 }
1225 #define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
1226 #define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
1227 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
1228 {
1229 return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
1230 }
1231
1232 #define REG_A3XX_RB_STENCIL_CLEAR 0x00002105
1233
1234 #define REG_A3XX_RB_STENCIL_BUF_INFO 0x00002106
1235
1236 #define REG_A3XX_RB_STENCIL_BUF_PITCH 0x00002107
1237
1238 #define REG_A3XX_RB_STENCILREFMASK 0x00002108
1239 #define A3XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
1240 #define A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
1241 static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
1242 {
1243 return ((val) << A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILREF__MASK;
1244 }
1245 #define A3XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
1246 #define A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
1247 static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
1248 {
1249 return ((val) << A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILMASK__MASK;
1250 }
1251 #define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
1252 #define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
1253 static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
1254 {
1255 return ((val) << A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
1256 }
1257
1258 #define REG_A3XX_RB_STENCILREFMASK_BF 0x00002109
1259 #define A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff
1260 #define A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0
1261 static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
1262 {
1263 return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
1264 }
1265 #define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00
1266 #define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8
1267 static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
1268 {
1269 return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
1270 }
1271 #define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000
1272 #define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16
1273 static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
1274 {
1275 return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
1276 }
1277
1278 #define REG_A3XX_RB_LRZ_VSC_CONTROL 0x0000210c
1279 #define A3XX_RB_LRZ_VSC_CONTROL_BINNING_ENABLE 0x00000002
1280
1281 #define REG_A3XX_RB_WINDOW_OFFSET 0x0000210e
1282 #define A3XX_RB_WINDOW_OFFSET_X__MASK 0x0000ffff
1283 #define A3XX_RB_WINDOW_OFFSET_X__SHIFT 0
1284 static inline uint32_t A3XX_RB_WINDOW_OFFSET_X(uint32_t val)
1285 {
1286 return ((val) << A3XX_RB_WINDOW_OFFSET_X__SHIFT) & A3XX_RB_WINDOW_OFFSET_X__MASK;
1287 }
1288 #define A3XX_RB_WINDOW_OFFSET_Y__MASK 0xffff0000
1289 #define A3XX_RB_WINDOW_OFFSET_Y__SHIFT 16
1290 static inline uint32_t A3XX_RB_WINDOW_OFFSET_Y(uint32_t val)
1291 {
1292 return ((val) << A3XX_RB_WINDOW_OFFSET_Y__SHIFT) & A3XX_RB_WINDOW_OFFSET_Y__MASK;
1293 }
1294
1295 #define REG_A3XX_RB_SAMPLE_COUNT_CONTROL 0x00002110
1296 #define A3XX_RB_SAMPLE_COUNT_CONTROL_RESET 0x00000001
1297 #define A3XX_RB_SAMPLE_COUNT_CONTROL_COPY 0x00000002
1298
1299 #define REG_A3XX_RB_SAMPLE_COUNT_ADDR 0x00002111
1300
1301 #define REG_A3XX_RB_Z_CLAMP_MIN 0x00002114
1302
1303 #define REG_A3XX_RB_Z_CLAMP_MAX 0x00002115
1304
1305 #define REG_A3XX_VGT_BIN_BASE 0x000021e1
1306
1307 #define REG_A3XX_VGT_BIN_SIZE 0x000021e2
1308
1309 #define REG_A3XX_PC_VSTREAM_CONTROL 0x000021e4
1310 #define A3XX_PC_VSTREAM_CONTROL_SIZE__MASK 0x003f0000
1311 #define A3XX_PC_VSTREAM_CONTROL_SIZE__SHIFT 16
1312 static inline uint32_t A3XX_PC_VSTREAM_CONTROL_SIZE(uint32_t val)
1313 {
1314 return ((val) << A3XX_PC_VSTREAM_CONTROL_SIZE__SHIFT) & A3XX_PC_VSTREAM_CONTROL_SIZE__MASK;
1315 }
1316 #define A3XX_PC_VSTREAM_CONTROL_N__MASK 0x07c00000
1317 #define A3XX_PC_VSTREAM_CONTROL_N__SHIFT 22
1318 static inline uint32_t A3XX_PC_VSTREAM_CONTROL_N(uint32_t val)
1319 {
1320 return ((val) << A3XX_PC_VSTREAM_CONTROL_N__SHIFT) & A3XX_PC_VSTREAM_CONTROL_N__MASK;
1321 }
1322
1323 #define REG_A3XX_PC_VERTEX_REUSE_BLOCK_CNTL 0x000021ea
1324
1325 #define REG_A3XX_PC_PRIM_VTX_CNTL 0x000021ec
1326 #define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK 0x0000001f
1327 #define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT 0
1328 static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC(uint32_t val)
1329 {
1330 return ((val) << A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK;
1331 }
1332 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK 0x000000e0
1333 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT 5
1334 static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
1335 {
1336 return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK;
1337 }
1338 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK 0x00000700
1339 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT 8
1340 static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
1341 {
1342 return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK;
1343 }
1344 #define A3XX_PC_PRIM_VTX_CNTL_PRIMITIVE_RESTART 0x00100000
1345 #define A3XX_PC_PRIM_VTX_CNTL_PROVOKING_VTX_LAST 0x02000000
1346 #define A3XX_PC_PRIM_VTX_CNTL_PSIZE 0x04000000
1347
1348 #define REG_A3XX_PC_RESTART_INDEX 0x000021ed
1349
1350 #define REG_A3XX_HLSQ_CONTROL_0_REG 0x00002200
1351 #define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK 0x00000010
1352 #define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT 4
1353 static inline uint32_t A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)
1354 {
1355 return ((val) << A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK;
1356 }
1357 #define A3XX_HLSQ_CONTROL_0_REG_FSSUPERTHREADENABLE 0x00000040
1358 #define A3XX_HLSQ_CONTROL_0_REG_SPSHADERRESTART 0x00000200
1359 #define A3XX_HLSQ_CONTROL_0_REG_RESERVED2 0x00000400
1360 #define A3XX_HLSQ_CONTROL_0_REG_CHUNKDISABLE 0x04000000
1361 #define A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK 0x08000000
1362 #define A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT 27
1363 static inline uint32_t A3XX_HLSQ_CONTROL_0_REG_CONSTMODE(uint32_t val)
1364 {
1365 return ((val) << A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT) & A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK;
1366 }
1367 #define A3XX_HLSQ_CONTROL_0_REG_LAZYUPDATEDISABLE 0x10000000
1368 #define A3XX_HLSQ_CONTROL_0_REG_SPCONSTFULLUPDATE 0x20000000
1369 #define A3XX_HLSQ_CONTROL_0_REG_TPFULLUPDATE 0x40000000
1370 #define A3XX_HLSQ_CONTROL_0_REG_SINGLECONTEXT 0x80000000
1371
1372 #define REG_A3XX_HLSQ_CONTROL_1_REG 0x00002201
1373 #define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK 0x00000040
1374 #define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT 6
1375 static inline uint32_t A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE(enum a3xx_threadsize val)
1376 {
1377 return ((val) << A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK;
1378 }
1379 #define A3XX_HLSQ_CONTROL_1_REG_VSSUPERTHREADENABLE 0x00000100
1380 #define A3XX_HLSQ_CONTROL_1_REG_RESERVED1 0x00000200
1381 #define A3XX_HLSQ_CONTROL_1_REG_ZWCOORD 0x02000000
1382
1383 #define REG_A3XX_HLSQ_CONTROL_2_REG 0x00002202
1384 #define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK 0xfc000000
1385 #define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT 26
1386 static inline uint32_t A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD(uint32_t val)
1387 {
1388 return ((val) << A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT) & A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK;
1389 }
1390
1391 #define REG_A3XX_HLSQ_CONTROL_3_REG 0x00002203
1392 #define A3XX_HLSQ_CONTROL_3_REG_REGID__MASK 0x000000ff
1393 #define A3XX_HLSQ_CONTROL_3_REG_REGID__SHIFT 0
1394 static inline uint32_t A3XX_HLSQ_CONTROL_3_REG_REGID(uint32_t val)
1395 {
1396 return ((val) << A3XX_HLSQ_CONTROL_3_REG_REGID__SHIFT) & A3XX_HLSQ_CONTROL_3_REG_REGID__MASK;
1397 }
1398
1399 #define REG_A3XX_HLSQ_VS_CONTROL_REG 0x00002204
1400 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK 0x00000fff
1401 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1402 static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1403 {
1404 return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK;
1405 }
1406 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK 0x00fff000
1407 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT 12
1408 static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)
1409 {
1410 return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK;
1411 }
1412 #define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1413 #define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1414 static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1415 {
1416 return ((val) << A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK;
1417 }
1418
1419 #define REG_A3XX_HLSQ_FS_CONTROL_REG 0x00002205
1420 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK 0x00000fff
1421 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1422 static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1423 {
1424 return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK;
1425 }
1426 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK 0x00fff000
1427 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT 12
1428 static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)
1429 {
1430 return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK;
1431 }
1432 #define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1433 #define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1434 static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1435 {
1436 return ((val) << A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK;
1437 }
1438
1439 #define REG_A3XX_HLSQ_CONST_VSPRESV_RANGE_REG 0x00002206
1440 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK 0x0000ffff
1441 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT 0
1442 static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY(uint32_t val)
1443 {
1444 return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK;
1445 }
1446 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK 0xffff0000
1447 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT 16
1448 static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
1449 {
1450 return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK;
1451 }
1452
1453 #define REG_A3XX_HLSQ_CONST_FSPRESV_RANGE_REG 0x00002207
1454 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK 0x0000ffff
1455 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT 0
1456 static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY(uint32_t val)
1457 {
1458 return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK;
1459 }
1460 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK 0xffff0000
1461 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT 16
1462 static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
1463 {
1464 return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK;
1465 }
1466
1467 #define REG_A3XX_HLSQ_CL_NDRANGE_0_REG 0x0000220a
1468 #define A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__MASK 0x00000003
1469 #define A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__SHIFT 0
1470 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM(uint32_t val)
1471 {
1472 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__MASK;
1473 }
1474 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__MASK 0x00000ffc
1475 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__SHIFT 2
1476 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0(uint32_t val)
1477 {
1478 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__MASK;
1479 }
1480 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__MASK 0x003ff000
1481 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__SHIFT 12
1482 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1(uint32_t val)
1483 {
1484 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__MASK;
1485 }
1486 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__MASK 0xffc00000
1487 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__SHIFT 22
1488 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2(uint32_t val)
1489 {
1490 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__MASK;
1491 }
1492
1493 static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK(uint32_t i0) { return 0x0000220b + 0x2*i0; }
1494
1495 static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK_SIZE(uint32_t i0) { return 0x0000220b + 0x2*i0; }
1496
1497 static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK_OFFSET(uint32_t i0) { return 0x0000220c + 0x2*i0; }
1498
1499 #define REG_A3XX_HLSQ_CL_CONTROL_0_REG 0x00002211
1500
1501 #define REG_A3XX_HLSQ_CL_CONTROL_1_REG 0x00002212
1502
1503 #define REG_A3XX_HLSQ_CL_KERNEL_CONST_REG 0x00002214
1504
1505 static inline uint32_t REG_A3XX_HLSQ_CL_KERNEL_GROUP(uint32_t i0) { return 0x00002215 + 0x1*i0; }
1506
1507 static inline uint32_t REG_A3XX_HLSQ_CL_KERNEL_GROUP_RATIO(uint32_t i0) { return 0x00002215 + 0x1*i0; }
1508
1509 #define REG_A3XX_HLSQ_CL_KERNEL_GROUP_Y_REG 0x00002216
1510
1511 #define REG_A3XX_HLSQ_CL_KERNEL_GROUP_Z_REG 0x00002217
1512
1513 #define REG_A3XX_HLSQ_CL_WG_OFFSET_REG 0x0000221a
1514
1515 #define REG_A3XX_VFD_CONTROL_0 0x00002240
1516 #define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK 0x0003ffff
1517 #define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT 0
1518 static inline uint32_t A3XX_VFD_CONTROL_0_TOTALATTRTOVS(uint32_t val)
1519 {
1520 return ((val) << A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT) & A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK;
1521 }
1522 #define A3XX_VFD_CONTROL_0_PACKETSIZE__MASK 0x003c0000
1523 #define A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT 18
1524 static inline uint32_t A3XX_VFD_CONTROL_0_PACKETSIZE(uint32_t val)
1525 {
1526 return ((val) << A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT) & A3XX_VFD_CONTROL_0_PACKETSIZE__MASK;
1527 }
1528 #define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK 0x07c00000
1529 #define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT 22
1530 static inline uint32_t A3XX_VFD_CONTROL_0_STRMDECINSTRCNT(uint32_t val)
1531 {
1532 return ((val) << A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK;
1533 }
1534 #define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK 0xf8000000
1535 #define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT 27
1536 static inline uint32_t A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT(uint32_t val)
1537 {
1538 return ((val) << A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK;
1539 }
1540
1541 #define REG_A3XX_VFD_CONTROL_1 0x00002241
1542 #define A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK 0x0000ffff
1543 #define A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT 0
1544 static inline uint32_t A3XX_VFD_CONTROL_1_MAXSTORAGE(uint32_t val)
1545 {
1546 return ((val) << A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT) & A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK;
1547 }
1548 #define A3XX_VFD_CONTROL_1_REGID4VTX__MASK 0x00ff0000
1549 #define A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT 16
1550 static inline uint32_t A3XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
1551 {
1552 return ((val) << A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A3XX_VFD_CONTROL_1_REGID4VTX__MASK;
1553 }
1554 #define A3XX_VFD_CONTROL_1_REGID4INST__MASK 0xff000000
1555 #define A3XX_VFD_CONTROL_1_REGID4INST__SHIFT 24
1556 static inline uint32_t A3XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
1557 {
1558 return ((val) << A3XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A3XX_VFD_CONTROL_1_REGID4INST__MASK;
1559 }
1560
1561 #define REG_A3XX_VFD_INDEX_MIN 0x00002242
1562
1563 #define REG_A3XX_VFD_INDEX_MAX 0x00002243
1564
1565 #define REG_A3XX_VFD_INSTANCEID_OFFSET 0x00002244
1566
1567 #define REG_A3XX_VFD_INDEX_OFFSET 0x00002245
1568
1569 #define REG_A3XX_VFD_INDEX_OFFSET 0x00002245
1570
1571 static inline uint32_t REG_A3XX_VFD_FETCH(uint32_t i0) { return 0x00002246 + 0x2*i0; }
1572
1573 static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_0(uint32_t i0) { return 0x00002246 + 0x2*i0; }
1574 #define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK 0x0000007f
1575 #define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT 0
1576 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_FETCHSIZE(uint32_t val)
1577 {
1578 return ((val) << A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK;
1579 }
1580 #define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK 0x0001ff80
1581 #define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT 7
1582 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE(uint32_t val)
1583 {
1584 return ((val) << A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK;
1585 }
1586 #define A3XX_VFD_FETCH_INSTR_0_SWITCHNEXT 0x00020000
1587 #define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK 0x00fc0000
1588 #define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT 18
1589 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_INDEXCODE(uint32_t val)
1590 {
1591 return ((val) << A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK;
1592 }
1593 #define A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK 0xff000000
1594 #define A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT 24
1595 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_STEPRATE(uint32_t val)
1596 {
1597 return ((val) << A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK;
1598 }
1599
1600 static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_1(uint32_t i0) { return 0x00002247 + 0x2*i0; }
1601
1602 static inline uint32_t REG_A3XX_VFD_DECODE(uint32_t i0) { return 0x00002266 + 0x1*i0; }
1603
1604 static inline uint32_t REG_A3XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x00002266 + 0x1*i0; }
1605 #define A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK 0x0000000f
1606 #define A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT 0
1607 static inline uint32_t A3XX_VFD_DECODE_INSTR_WRITEMASK(uint32_t val)
1608 {
1609 return ((val) << A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT) & A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK;
1610 }
1611 #define A3XX_VFD_DECODE_INSTR_CONSTFILL 0x00000010
1612 #define A3XX_VFD_DECODE_INSTR_FORMAT__MASK 0x00000fc0
1613 #define A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT 6
1614 static inline uint32_t A3XX_VFD_DECODE_INSTR_FORMAT(enum a3xx_vtx_fmt val)
1615 {
1616 return ((val) << A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A3XX_VFD_DECODE_INSTR_FORMAT__MASK;
1617 }
1618 #define A3XX_VFD_DECODE_INSTR_REGID__MASK 0x000ff000
1619 #define A3XX_VFD_DECODE_INSTR_REGID__SHIFT 12
1620 static inline uint32_t A3XX_VFD_DECODE_INSTR_REGID(uint32_t val)
1621 {
1622 return ((val) << A3XX_VFD_DECODE_INSTR_REGID__SHIFT) & A3XX_VFD_DECODE_INSTR_REGID__MASK;
1623 }
1624 #define A3XX_VFD_DECODE_INSTR_INT 0x00100000
1625 #define A3XX_VFD_DECODE_INSTR_SWAP__MASK 0x00c00000
1626 #define A3XX_VFD_DECODE_INSTR_SWAP__SHIFT 22
1627 static inline uint32_t A3XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
1628 {
1629 return ((val) << A3XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A3XX_VFD_DECODE_INSTR_SWAP__MASK;
1630 }
1631 #define A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK 0x1f000000
1632 #define A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT 24
1633 static inline uint32_t A3XX_VFD_DECODE_INSTR_SHIFTCNT(uint32_t val)
1634 {
1635 return ((val) << A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT) & A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK;
1636 }
1637 #define A3XX_VFD_DECODE_INSTR_LASTCOMPVALID 0x20000000
1638 #define A3XX_VFD_DECODE_INSTR_SWITCHNEXT 0x40000000
1639
1640 #define REG_A3XX_VFD_VS_THREADING_THRESHOLD 0x0000227e
1641 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK 0x0000000f
1642 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT 0
1643 static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD(uint32_t val)
1644 {
1645 return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK;
1646 }
1647 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK 0x0000ff00
1648 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT 8
1649 static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT(uint32_t val)
1650 {
1651 return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK;
1652 }
1653
1654 #define REG_A3XX_VPC_ATTR 0x00002280
1655 #define A3XX_VPC_ATTR_TOTALATTR__MASK 0x000001ff
1656 #define A3XX_VPC_ATTR_TOTALATTR__SHIFT 0
1657 static inline uint32_t A3XX_VPC_ATTR_TOTALATTR(uint32_t val)
1658 {
1659 return ((val) << A3XX_VPC_ATTR_TOTALATTR__SHIFT) & A3XX_VPC_ATTR_TOTALATTR__MASK;
1660 }
1661 #define A3XX_VPC_ATTR_PSIZE 0x00000200
1662 #define A3XX_VPC_ATTR_THRDASSIGN__MASK 0x0ffff000
1663 #define A3XX_VPC_ATTR_THRDASSIGN__SHIFT 12
1664 static inline uint32_t A3XX_VPC_ATTR_THRDASSIGN(uint32_t val)
1665 {
1666 return ((val) << A3XX_VPC_ATTR_THRDASSIGN__SHIFT) & A3XX_VPC_ATTR_THRDASSIGN__MASK;
1667 }
1668 #define A3XX_VPC_ATTR_LMSIZE__MASK 0xf0000000
1669 #define A3XX_VPC_ATTR_LMSIZE__SHIFT 28
1670 static inline uint32_t A3XX_VPC_ATTR_LMSIZE(uint32_t val)
1671 {
1672 return ((val) << A3XX_VPC_ATTR_LMSIZE__SHIFT) & A3XX_VPC_ATTR_LMSIZE__MASK;
1673 }
1674
1675 #define REG_A3XX_VPC_PACK 0x00002281
1676 #define A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK 0x0000ff00
1677 #define A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT 8
1678 static inline uint32_t A3XX_VPC_PACK_NUMFPNONPOSVAR(uint32_t val)
1679 {
1680 return ((val) << A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT) & A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK;
1681 }
1682 #define A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK 0x00ff0000
1683 #define A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT 16
1684 static inline uint32_t A3XX_VPC_PACK_NUMNONPOSVSVAR(uint32_t val)
1685 {
1686 return ((val) << A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT) & A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK;
1687 }
1688
1689 static inline uint32_t REG_A3XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00002282 + 0x1*i0; }
1690
1691 static inline uint32_t REG_A3XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00002282 + 0x1*i0; }
1692 #define A3XX_VPC_VARYING_INTERP_MODE_C0__MASK 0x00000003
1693 #define A3XX_VPC_VARYING_INTERP_MODE_C0__SHIFT 0
1694 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C0(enum a3xx_intp_mode val)
1695 {
1696 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C0__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C0__MASK;
1697 }
1698 #define A3XX_VPC_VARYING_INTERP_MODE_C1__MASK 0x0000000c
1699 #define A3XX_VPC_VARYING_INTERP_MODE_C1__SHIFT 2
1700 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C1(enum a3xx_intp_mode val)
1701 {
1702 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C1__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C1__MASK;
1703 }
1704 #define A3XX_VPC_VARYING_INTERP_MODE_C2__MASK 0x00000030
1705 #define A3XX_VPC_VARYING_INTERP_MODE_C2__SHIFT 4
1706 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C2(enum a3xx_intp_mode val)
1707 {
1708 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C2__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C2__MASK;
1709 }
1710 #define A3XX_VPC_VARYING_INTERP_MODE_C3__MASK 0x000000c0
1711 #define A3XX_VPC_VARYING_INTERP_MODE_C3__SHIFT 6
1712 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C3(enum a3xx_intp_mode val)
1713 {
1714 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C3__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C3__MASK;
1715 }
1716 #define A3XX_VPC_VARYING_INTERP_MODE_C4__MASK 0x00000300
1717 #define A3XX_VPC_VARYING_INTERP_MODE_C4__SHIFT 8
1718 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C4(enum a3xx_intp_mode val)
1719 {
1720 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C4__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C4__MASK;
1721 }
1722 #define A3XX_VPC_VARYING_INTERP_MODE_C5__MASK 0x00000c00
1723 #define A3XX_VPC_VARYING_INTERP_MODE_C5__SHIFT 10
1724 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C5(enum a3xx_intp_mode val)
1725 {
1726 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C5__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C5__MASK;
1727 }
1728 #define A3XX_VPC_VARYING_INTERP_MODE_C6__MASK 0x00003000
1729 #define A3XX_VPC_VARYING_INTERP_MODE_C6__SHIFT 12
1730 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C6(enum a3xx_intp_mode val)
1731 {
1732 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C6__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C6__MASK;
1733 }
1734 #define A3XX_VPC_VARYING_INTERP_MODE_C7__MASK 0x0000c000
1735 #define A3XX_VPC_VARYING_INTERP_MODE_C7__SHIFT 14
1736 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C7(enum a3xx_intp_mode val)
1737 {
1738 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C7__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C7__MASK;
1739 }
1740 #define A3XX_VPC_VARYING_INTERP_MODE_C8__MASK 0x00030000
1741 #define A3XX_VPC_VARYING_INTERP_MODE_C8__SHIFT 16
1742 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C8(enum a3xx_intp_mode val)
1743 {
1744 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C8__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C8__MASK;
1745 }
1746 #define A3XX_VPC_VARYING_INTERP_MODE_C9__MASK 0x000c0000
1747 #define A3XX_VPC_VARYING_INTERP_MODE_C9__SHIFT 18
1748 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C9(enum a3xx_intp_mode val)
1749 {
1750 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C9__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C9__MASK;
1751 }
1752 #define A3XX_VPC_VARYING_INTERP_MODE_CA__MASK 0x00300000
1753 #define A3XX_VPC_VARYING_INTERP_MODE_CA__SHIFT 20
1754 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CA(enum a3xx_intp_mode val)
1755 {
1756 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CA__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CA__MASK;
1757 }
1758 #define A3XX_VPC_VARYING_INTERP_MODE_CB__MASK 0x00c00000
1759 #define A3XX_VPC_VARYING_INTERP_MODE_CB__SHIFT 22
1760 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CB(enum a3xx_intp_mode val)
1761 {
1762 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CB__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CB__MASK;
1763 }
1764 #define A3XX_VPC_VARYING_INTERP_MODE_CC__MASK 0x03000000
1765 #define A3XX_VPC_VARYING_INTERP_MODE_CC__SHIFT 24
1766 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CC(enum a3xx_intp_mode val)
1767 {
1768 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CC__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CC__MASK;
1769 }
1770 #define A3XX_VPC_VARYING_INTERP_MODE_CD__MASK 0x0c000000
1771 #define A3XX_VPC_VARYING_INTERP_MODE_CD__SHIFT 26
1772 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CD(enum a3xx_intp_mode val)
1773 {
1774 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CD__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CD__MASK;
1775 }
1776 #define A3XX_VPC_VARYING_INTERP_MODE_CE__MASK 0x30000000
1777 #define A3XX_VPC_VARYING_INTERP_MODE_CE__SHIFT 28
1778 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CE(enum a3xx_intp_mode val)
1779 {
1780 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CE__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CE__MASK;
1781 }
1782 #define A3XX_VPC_VARYING_INTERP_MODE_CF__MASK 0xc0000000
1783 #define A3XX_VPC_VARYING_INTERP_MODE_CF__SHIFT 30
1784 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CF(enum a3xx_intp_mode val)
1785 {
1786 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CF__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CF__MASK;
1787 }
1788
1789 static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x00002286 + 0x1*i0; }
1790
1791 static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x00002286 + 0x1*i0; }
1792
1793 #define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_0 0x0000228a
1794
1795 #define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_1 0x0000228b
1796
1797 #define REG_A3XX_SP_SP_CTRL_REG 0x000022c0
1798 #define A3XX_SP_SP_CTRL_REG_RESOLVE 0x00010000
1799 #define A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK 0x00040000
1800 #define A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT 18
1801 static inline uint32_t A3XX_SP_SP_CTRL_REG_CONSTMODE(uint32_t val)
1802 {
1803 return ((val) << A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK;
1804 }
1805 #define A3XX_SP_SP_CTRL_REG_BINNING 0x00080000
1806 #define A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK 0x00300000
1807 #define A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT 20
1808 static inline uint32_t A3XX_SP_SP_CTRL_REG_SLEEPMODE(uint32_t val)
1809 {
1810 return ((val) << A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK;
1811 }
1812 #define A3XX_SP_SP_CTRL_REG_L0MODE__MASK 0x00c00000
1813 #define A3XX_SP_SP_CTRL_REG_L0MODE__SHIFT 22
1814 static inline uint32_t A3XX_SP_SP_CTRL_REG_L0MODE(uint32_t val)
1815 {
1816 return ((val) << A3XX_SP_SP_CTRL_REG_L0MODE__SHIFT) & A3XX_SP_SP_CTRL_REG_L0MODE__MASK;
1817 }
1818
1819 #define REG_A3XX_SP_VS_CTRL_REG0 0x000022c4
1820 #define A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK 0x00000001
1821 #define A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT 0
1822 static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
1823 {
1824 return ((val) << A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK;
1825 }
1826 #define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK 0x00000002
1827 #define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT 1
1828 static inline uint32_t A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)
1829 {
1830 return ((val) << A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK;
1831 }
1832 #define A3XX_SP_VS_CTRL_REG0_CACHEINVALID 0x00000004
1833 #define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
1834 #define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
1835 static inline uint32_t A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
1836 {
1837 return ((val) << A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
1838 }
1839 #define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
1840 #define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
1841 static inline uint32_t A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
1842 {
1843 return ((val) << A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
1844 }
1845 #define A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
1846 #define A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
1847 static inline uint32_t A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
1848 {
1849 return ((val) << A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK;
1850 }
1851 #define A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK 0x00100000
1852 #define A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT 20
1853 static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
1854 {
1855 return ((val) << A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
1856 }
1857 #define A3XX_SP_VS_CTRL_REG0_SUPERTHREADMODE 0x00200000
1858 #define A3XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x00400000
1859 #define A3XX_SP_VS_CTRL_REG0_COMPUTEMODE 0x00800000
1860 #define A3XX_SP_VS_CTRL_REG0_LENGTH__MASK 0xff000000
1861 #define A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT 24
1862 static inline uint32_t A3XX_SP_VS_CTRL_REG0_LENGTH(uint32_t val)
1863 {
1864 return ((val) << A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG0_LENGTH__MASK;
1865 }
1866
1867 #define REG_A3XX_SP_VS_CTRL_REG1 0x000022c5
1868 #define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK 0x000003ff
1869 #define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT 0
1870 static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTLENGTH(uint32_t val)
1871 {
1872 return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK;
1873 }
1874 #define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK 0x000ffc00
1875 #define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT 10
1876 static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)
1877 {
1878 return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK;
1879 }
1880 #define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x7f000000
1881 #define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 24
1882 static inline uint32_t A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
1883 {
1884 return ((val) << A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK;
1885 }
1886
1887 #define REG_A3XX_SP_VS_PARAM_REG 0x000022c6
1888 #define A3XX_SP_VS_PARAM_REG_POSREGID__MASK 0x000000ff
1889 #define A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT 0
1890 static inline uint32_t A3XX_SP_VS_PARAM_REG_POSREGID(uint32_t val)
1891 {
1892 return ((val) << A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_POSREGID__MASK;
1893 }
1894 #define A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK 0x0000ff00
1895 #define A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT 8
1896 static inline uint32_t A3XX_SP_VS_PARAM_REG_PSIZEREGID(uint32_t val)
1897 {
1898 return ((val) << A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK;
1899 }
1900 #define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK 0xfff00000
1901 #define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT 20
1902 static inline uint32_t A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR(uint32_t val)
1903 {
1904 return ((val) << A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT) & A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK;
1905 }
1906
1907 static inline uint32_t REG_A3XX_SP_VS_OUT(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
1908
1909 static inline uint32_t REG_A3XX_SP_VS_OUT_REG(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
1910 #define A3XX_SP_VS_OUT_REG_A_REGID__MASK 0x000001ff
1911 #define A3XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
1912 static inline uint32_t A3XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
1913 {
1914 return ((val) << A3XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_A_REGID__MASK;
1915 }
1916 #define A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00001e00
1917 #define A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 9
1918 static inline uint32_t A3XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
1919 {
1920 return ((val) << A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
1921 }
1922 #define A3XX_SP_VS_OUT_REG_B_REGID__MASK 0x01ff0000
1923 #define A3XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
1924 static inline uint32_t A3XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
1925 {
1926 return ((val) << A3XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_B_REGID__MASK;
1927 }
1928 #define A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x1e000000
1929 #define A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 25
1930 static inline uint32_t A3XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
1931 {
1932 return ((val) << A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
1933 }
1934
1935 static inline uint32_t REG_A3XX_SP_VS_VPC_DST(uint32_t i0) { return 0x000022d0 + 0x1*i0; }
1936
1937 static inline uint32_t REG_A3XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x000022d0 + 0x1*i0; }
1938 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
1939 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
1940 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
1941 {
1942 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
1943 }
1944 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
1945 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
1946 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
1947 {
1948 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
1949 }
1950 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
1951 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
1952 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
1953 {
1954 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
1955 }
1956 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
1957 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
1958 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
1959 {
1960 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
1961 }
1962
1963 #define REG_A3XX_SP_VS_OBJ_OFFSET_REG 0x000022d4
1964 #define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1965 #define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1966 static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
1967 {
1968 return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
1969 }
1970 #define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1971 #define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1972 static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
1973 {
1974 return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
1975 }
1976
1977 #define REG_A3XX_SP_VS_OBJ_START_REG 0x000022d5
1978
1979 #define REG_A3XX_SP_VS_PVT_MEM_PARAM_REG 0x000022d6
1980
1981 #define REG_A3XX_SP_VS_PVT_MEM_ADDR_REG 0x000022d7
1982
1983 #define REG_A3XX_SP_VS_PVT_MEM_SIZE_REG 0x000022d8
1984
1985 #define REG_A3XX_SP_VS_LENGTH_REG 0x000022df
1986 #define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK 0xffffffff
1987 #define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT 0
1988 static inline uint32_t A3XX_SP_VS_LENGTH_REG_SHADERLENGTH(uint32_t val)
1989 {
1990 return ((val) << A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK;
1991 }
1992
1993 #define REG_A3XX_SP_FS_CTRL_REG0 0x000022e0
1994 #define A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK 0x00000001
1995 #define A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT 0
1996 static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
1997 {
1998 return ((val) << A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK;
1999 }
2000 #define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK 0x00000002
2001 #define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT 1
2002 static inline uint32_t A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)
2003 {
2004 return ((val) << A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK;
2005 }
2006 #define A3XX_SP_FS_CTRL_REG0_CACHEINVALID 0x00000004
2007 #define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
2008 #define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
2009 static inline uint32_t A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
2010 {
2011 return ((val) << A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
2012 }
2013 #define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
2014 #define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
2015 static inline uint32_t A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
2016 {
2017 return ((val) << A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
2018 }
2019 #define A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
2020 #define A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
2021 static inline uint32_t A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
2022 {
2023 return ((val) << A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK;
2024 }
2025 #define A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00100000
2026 #define A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 20
2027 static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
2028 {
2029 return ((val) << A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
2030 }
2031 #define A3XX_SP_FS_CTRL_REG0_SUPERTHREADMODE 0x00200000
2032 #define A3XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x00400000
2033 #define A3XX_SP_FS_CTRL_REG0_COMPUTEMODE 0x00800000
2034 #define A3XX_SP_FS_CTRL_REG0_LENGTH__MASK 0xff000000
2035 #define A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT 24
2036 static inline uint32_t A3XX_SP_FS_CTRL_REG0_LENGTH(uint32_t val)
2037 {
2038 return ((val) << A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG0_LENGTH__MASK;
2039 }
2040
2041 #define REG_A3XX_SP_FS_CTRL_REG1 0x000022e1
2042 #define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK 0x000003ff
2043 #define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT 0
2044 static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTLENGTH(uint32_t val)
2045 {
2046 return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK;
2047 }
2048 #define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK 0x000ffc00
2049 #define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT 10
2050 static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)
2051 {
2052 return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK;
2053 }
2054 #define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x00f00000
2055 #define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 20
2056 static inline uint32_t A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
2057 {
2058 return ((val) << A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK;
2059 }
2060 #define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK 0x3f000000
2061 #define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT 24
2062 static inline uint32_t A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET(uint32_t val)
2063 {
2064 return ((val) << A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT) & A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK;
2065 }
2066
2067 #define REG_A3XX_SP_FS_OBJ_OFFSET_REG 0x000022e2
2068 #define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
2069 #define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
2070 static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
2071 {
2072 return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
2073 }
2074 #define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
2075 #define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
2076 static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
2077 {
2078 return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
2079 }
2080
2081 #define REG_A3XX_SP_FS_OBJ_START_REG 0x000022e3
2082
2083 #define REG_A3XX_SP_FS_PVT_MEM_PARAM_REG 0x000022e4
2084
2085 #define REG_A3XX_SP_FS_PVT_MEM_ADDR_REG 0x000022e5
2086
2087 #define REG_A3XX_SP_FS_PVT_MEM_SIZE_REG 0x000022e6
2088
2089 #define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_0 0x000022e8
2090
2091 #define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_1 0x000022e9
2092
2093 #define REG_A3XX_SP_FS_OUTPUT_REG 0x000022ec
2094 #define A3XX_SP_FS_OUTPUT_REG_DEPTH_ENABLE 0x00000080
2095 #define A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK 0x0000ff00
2096 #define A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT 8
2097 static inline uint32_t A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID(uint32_t val)
2098 {
2099 return ((val) << A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT) & A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK;
2100 }
2101
2102 static inline uint32_t REG_A3XX_SP_FS_MRT(uint32_t i0) { return 0x000022f0 + 0x1*i0; }
2103
2104 static inline uint32_t REG_A3XX_SP_FS_MRT_REG(uint32_t i0) { return 0x000022f0 + 0x1*i0; }
2105 #define A3XX_SP_FS_MRT_REG_REGID__MASK 0x000000ff
2106 #define A3XX_SP_FS_MRT_REG_REGID__SHIFT 0
2107 static inline uint32_t A3XX_SP_FS_MRT_REG_REGID(uint32_t val)
2108 {
2109 return ((val) << A3XX_SP_FS_MRT_REG_REGID__SHIFT) & A3XX_SP_FS_MRT_REG_REGID__MASK;
2110 }
2111 #define A3XX_SP_FS_MRT_REG_HALF_PRECISION 0x00000100
2112 #define A3XX_SP_FS_MRT_REG_SINT 0x00000400
2113 #define A3XX_SP_FS_MRT_REG_UINT 0x00000800
2114
2115 static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT(uint32_t i0) { return 0x000022f4 + 0x1*i0; }
2116
2117 static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT_REG(uint32_t i0) { return 0x000022f4 + 0x1*i0; }
2118 #define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK 0x0000003f
2119 #define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT 0
2120 static inline uint32_t A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT(enum a3xx_color_fmt val)
2121 {
2122 return ((val) << A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT) & A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK;
2123 }
2124
2125 #define REG_A3XX_SP_FS_LENGTH_REG 0x000022ff
2126 #define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK 0xffffffff
2127 #define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT 0
2128 static inline uint32_t A3XX_SP_FS_LENGTH_REG_SHADERLENGTH(uint32_t val)
2129 {
2130 return ((val) << A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK;
2131 }
2132
2133 #define REG_A3XX_PA_SC_AA_CONFIG 0x00002301
2134
2135 #define REG_A3XX_TPL1_TP_VS_TEX_OFFSET 0x00002340
2136 #define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK 0x000000ff
2137 #define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT 0
2138 static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)
2139 {
2140 return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK;
2141 }
2142 #define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK 0x0000ff00
2143 #define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT 8
2144 static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)
2145 {
2146 return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK;
2147 }
2148 #define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK 0xffff0000
2149 #define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT 16
2150 static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR(uint32_t val)
2151 {
2152 return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK;
2153 }
2154
2155 #define REG_A3XX_TPL1_TP_VS_BORDER_COLOR_BASE_ADDR 0x00002341
2156
2157 #define REG_A3XX_TPL1_TP_FS_TEX_OFFSET 0x00002342
2158 #define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK 0x000000ff
2159 #define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT 0
2160 static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)
2161 {
2162 return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK;
2163 }
2164 #define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK 0x0000ff00
2165 #define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT 8
2166 static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)
2167 {
2168 return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK;
2169 }
2170 #define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK 0xffff0000
2171 #define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT 16
2172 static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR(uint32_t val)
2173 {
2174 return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK;
2175 }
2176
2177 #define REG_A3XX_TPL1_TP_FS_BORDER_COLOR_BASE_ADDR 0x00002343
2178
2179 #define REG_A3XX_VBIF_CLKON 0x00003001
2180
2181 #define REG_A3XX_VBIF_FIXED_SORT_EN 0x0000300c
2182
2183 #define REG_A3XX_VBIF_FIXED_SORT_SEL0 0x0000300d
2184
2185 #define REG_A3XX_VBIF_FIXED_SORT_SEL1 0x0000300e
2186
2187 #define REG_A3XX_VBIF_ABIT_SORT 0x0000301c
2188
2189 #define REG_A3XX_VBIF_ABIT_SORT_CONF 0x0000301d
2190
2191 #define REG_A3XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
2192
2193 #define REG_A3XX_VBIF_IN_RD_LIM_CONF0 0x0000302c
2194
2195 #define REG_A3XX_VBIF_IN_RD_LIM_CONF1 0x0000302d
2196
2197 #define REG_A3XX_VBIF_IN_WR_LIM_CONF0 0x00003030
2198
2199 #define REG_A3XX_VBIF_IN_WR_LIM_CONF1 0x00003031
2200
2201 #define REG_A3XX_VBIF_OUT_RD_LIM_CONF0 0x00003034
2202
2203 #define REG_A3XX_VBIF_OUT_WR_LIM_CONF0 0x00003035
2204
2205 #define REG_A3XX_VBIF_DDR_OUT_MAX_BURST 0x00003036
2206
2207 #define REG_A3XX_VBIF_ARB_CTL 0x0000303c
2208
2209 #define REG_A3XX_VBIF_ROUND_ROBIN_QOS_ARB 0x00003049
2210
2211 #define REG_A3XX_VBIF_OUT_AXI_AMEMTYPE_CONF0 0x00003058
2212
2213 #define REG_A3XX_VBIF_OUT_AXI_AOOO_EN 0x0000305e
2214
2215 #define REG_A3XX_VBIF_OUT_AXI_AOOO 0x0000305f
2216
2217 #define REG_A3XX_VBIF_PERF_CNT_EN 0x00003070
2218 #define A3XX_VBIF_PERF_CNT_EN_CNT0 0x00000001
2219 #define A3XX_VBIF_PERF_CNT_EN_CNT1 0x00000002
2220 #define A3XX_VBIF_PERF_CNT_EN_PWRCNT0 0x00000004
2221 #define A3XX_VBIF_PERF_CNT_EN_PWRCNT1 0x00000008
2222 #define A3XX_VBIF_PERF_CNT_EN_PWRCNT2 0x00000010
2223
2224 #define REG_A3XX_VBIF_PERF_CNT_CLR 0x00003071
2225 #define A3XX_VBIF_PERF_CNT_CLR_CNT0 0x00000001
2226 #define A3XX_VBIF_PERF_CNT_CLR_CNT1 0x00000002
2227 #define A3XX_VBIF_PERF_CNT_CLR_PWRCNT0 0x00000004
2228 #define A3XX_VBIF_PERF_CNT_CLR_PWRCNT1 0x00000008
2229 #define A3XX_VBIF_PERF_CNT_CLR_PWRCNT2 0x00000010
2230
2231 #define REG_A3XX_VBIF_PERF_CNT_SEL 0x00003072
2232
2233 #define REG_A3XX_VBIF_PERF_CNT0_LO 0x00003073
2234
2235 #define REG_A3XX_VBIF_PERF_CNT0_HI 0x00003074
2236
2237 #define REG_A3XX_VBIF_PERF_CNT1_LO 0x00003075
2238
2239 #define REG_A3XX_VBIF_PERF_CNT1_HI 0x00003076
2240
2241 #define REG_A3XX_VBIF_PERF_PWR_CNT0_LO 0x00003077
2242
2243 #define REG_A3XX_VBIF_PERF_PWR_CNT0_HI 0x00003078
2244
2245 #define REG_A3XX_VBIF_PERF_PWR_CNT1_LO 0x00003079
2246
2247 #define REG_A3XX_VBIF_PERF_PWR_CNT1_HI 0x0000307a
2248
2249 #define REG_A3XX_VBIF_PERF_PWR_CNT2_LO 0x0000307b
2250
2251 #define REG_A3XX_VBIF_PERF_PWR_CNT2_HI 0x0000307c
2252
2253 #define REG_A3XX_VSC_BIN_SIZE 0x00000c01
2254 #define A3XX_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f
2255 #define A3XX_VSC_BIN_SIZE_WIDTH__SHIFT 0
2256 static inline uint32_t A3XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
2257 {
2258 return ((val >> 5) << A3XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A3XX_VSC_BIN_SIZE_WIDTH__MASK;
2259 }
2260 #define A3XX_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0
2261 #define A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT 5
2262 static inline uint32_t A3XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
2263 {
2264 return ((val >> 5) << A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A3XX_VSC_BIN_SIZE_HEIGHT__MASK;
2265 }
2266
2267 #define REG_A3XX_VSC_SIZE_ADDRESS 0x00000c02
2268
2269 static inline uint32_t REG_A3XX_VSC_PIPE(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
2270
2271 static inline uint32_t REG_A3XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
2272 #define A3XX_VSC_PIPE_CONFIG_X__MASK 0x000003ff
2273 #define A3XX_VSC_PIPE_CONFIG_X__SHIFT 0
2274 static inline uint32_t A3XX_VSC_PIPE_CONFIG_X(uint32_t val)
2275 {
2276 return ((val) << A3XX_VSC_PIPE_CONFIG_X__SHIFT) & A3XX_VSC_PIPE_CONFIG_X__MASK;
2277 }
2278 #define A3XX_VSC_PIPE_CONFIG_Y__MASK 0x000ffc00
2279 #define A3XX_VSC_PIPE_CONFIG_Y__SHIFT 10
2280 static inline uint32_t A3XX_VSC_PIPE_CONFIG_Y(uint32_t val)
2281 {
2282 return ((val) << A3XX_VSC_PIPE_CONFIG_Y__SHIFT) & A3XX_VSC_PIPE_CONFIG_Y__MASK;
2283 }
2284 #define A3XX_VSC_PIPE_CONFIG_W__MASK 0x00f00000
2285 #define A3XX_VSC_PIPE_CONFIG_W__SHIFT 20
2286 static inline uint32_t A3XX_VSC_PIPE_CONFIG_W(uint32_t val)
2287 {
2288 return ((val) << A3XX_VSC_PIPE_CONFIG_W__SHIFT) & A3XX_VSC_PIPE_CONFIG_W__MASK;
2289 }
2290 #define A3XX_VSC_PIPE_CONFIG_H__MASK 0x0f000000
2291 #define A3XX_VSC_PIPE_CONFIG_H__SHIFT 24
2292 static inline uint32_t A3XX_VSC_PIPE_CONFIG_H(uint32_t val)
2293 {
2294 return ((val) << A3XX_VSC_PIPE_CONFIG_H__SHIFT) & A3XX_VSC_PIPE_CONFIG_H__MASK;
2295 }
2296
2297 static inline uint32_t REG_A3XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c07 + 0x3*i0; }
2298
2299 static inline uint32_t REG_A3XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c08 + 0x3*i0; }
2300
2301 #define REG_A3XX_VSC_BIN_CONTROL 0x00000c3c
2302 #define A3XX_VSC_BIN_CONTROL_BINNING_ENABLE 0x00000001
2303
2304 #define REG_A3XX_UNKNOWN_0C3D 0x00000c3d
2305
2306 #define REG_A3XX_PC_PERFCOUNTER0_SELECT 0x00000c48
2307
2308 #define REG_A3XX_PC_PERFCOUNTER1_SELECT 0x00000c49
2309
2310 #define REG_A3XX_PC_PERFCOUNTER2_SELECT 0x00000c4a
2311
2312 #define REG_A3XX_PC_PERFCOUNTER3_SELECT 0x00000c4b
2313
2314 #define REG_A3XX_GRAS_TSE_DEBUG_ECO 0x00000c81
2315
2316 #define REG_A3XX_GRAS_PERFCOUNTER0_SELECT 0x00000c88
2317
2318 #define REG_A3XX_GRAS_PERFCOUNTER1_SELECT 0x00000c89
2319
2320 #define REG_A3XX_GRAS_PERFCOUNTER2_SELECT 0x00000c8a
2321
2322 #define REG_A3XX_GRAS_PERFCOUNTER3_SELECT 0x00000c8b
2323
2324 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE(uint32_t i0) { return 0x00000ca0 + 0x4*i0; }
2325
2326 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_X(uint32_t i0) { return 0x00000ca0 + 0x4*i0; }
2327
2328 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Y(uint32_t i0) { return 0x00000ca1 + 0x4*i0; }
2329
2330 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Z(uint32_t i0) { return 0x00000ca2 + 0x4*i0; }
2331
2332 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_W(uint32_t i0) { return 0x00000ca3 + 0x4*i0; }
2333
2334 #define REG_A3XX_RB_GMEM_BASE_ADDR 0x00000cc0
2335
2336 #define REG_A3XX_RB_DEBUG_ECO_CONTROLS_ADDR 0x00000cc1
2337
2338 #define REG_A3XX_RB_PERFCOUNTER0_SELECT 0x00000cc6
2339
2340 #define REG_A3XX_RB_PERFCOUNTER1_SELECT 0x00000cc7
2341
2342 #define REG_A3XX_RB_FRAME_BUFFER_DIMENSION 0x00000ce0
2343 #define A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK 0x00003fff
2344 #define A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT 0
2345 static inline uint32_t A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH(uint32_t val)
2346 {
2347 return ((val) << A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT) & A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK;
2348 }
2349 #define A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK 0x0fffc000
2350 #define A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT 14
2351 static inline uint32_t A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT(uint32_t val)
2352 {
2353 return ((val) << A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT) & A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK;
2354 }
2355
2356 #define REG_A3XX_HLSQ_PERFCOUNTER0_SELECT 0x00000e00
2357
2358 #define REG_A3XX_HLSQ_PERFCOUNTER1_SELECT 0x00000e01
2359
2360 #define REG_A3XX_HLSQ_PERFCOUNTER2_SELECT 0x00000e02
2361
2362 #define REG_A3XX_HLSQ_PERFCOUNTER3_SELECT 0x00000e03
2363
2364 #define REG_A3XX_HLSQ_PERFCOUNTER4_SELECT 0x00000e04
2365
2366 #define REG_A3XX_HLSQ_PERFCOUNTER5_SELECT 0x00000e05
2367
2368 #define REG_A3XX_UNKNOWN_0E43 0x00000e43
2369
2370 #define REG_A3XX_VFD_PERFCOUNTER0_SELECT 0x00000e44
2371
2372 #define REG_A3XX_VFD_PERFCOUNTER1_SELECT 0x00000e45
2373
2374 #define REG_A3XX_VPC_VPC_DEBUG_RAM_SEL 0x00000e61
2375
2376 #define REG_A3XX_VPC_VPC_DEBUG_RAM_READ 0x00000e62
2377
2378 #define REG_A3XX_VPC_PERFCOUNTER0_SELECT 0x00000e64
2379
2380 #define REG_A3XX_VPC_PERFCOUNTER1_SELECT 0x00000e65
2381
2382 #define REG_A3XX_UCHE_CACHE_MODE_CONTROL_REG 0x00000e82
2383
2384 #define REG_A3XX_UCHE_PERFCOUNTER0_SELECT 0x00000e84
2385
2386 #define REG_A3XX_UCHE_PERFCOUNTER1_SELECT 0x00000e85
2387
2388 #define REG_A3XX_UCHE_PERFCOUNTER2_SELECT 0x00000e86
2389
2390 #define REG_A3XX_UCHE_PERFCOUNTER3_SELECT 0x00000e87
2391
2392 #define REG_A3XX_UCHE_PERFCOUNTER4_SELECT 0x00000e88
2393
2394 #define REG_A3XX_UCHE_PERFCOUNTER5_SELECT 0x00000e89
2395
2396 #define REG_A3XX_UCHE_CACHE_INVALIDATE0_REG 0x00000ea0
2397 #define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK 0x0fffffff
2398 #define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT 0
2399 static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR(uint32_t val)
2400 {
2401 return ((val) << A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK;
2402 }
2403
2404 #define REG_A3XX_UCHE_CACHE_INVALIDATE1_REG 0x00000ea1
2405 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK 0x0fffffff
2406 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT 0
2407 static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR(uint32_t val)
2408 {
2409 return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK;
2410 }
2411 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK 0x30000000
2412 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT 28
2413 static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE(enum a3xx_cache_opcode val)
2414 {
2415 return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK;
2416 }
2417 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ENTIRE_CACHE 0x80000000
2418
2419 #define REG_A3XX_UNKNOWN_0EA6 0x00000ea6
2420
2421 #define REG_A3XX_SP_PERFCOUNTER0_SELECT 0x00000ec4
2422
2423 #define REG_A3XX_SP_PERFCOUNTER1_SELECT 0x00000ec5
2424
2425 #define REG_A3XX_SP_PERFCOUNTER2_SELECT 0x00000ec6
2426
2427 #define REG_A3XX_SP_PERFCOUNTER3_SELECT 0x00000ec7
2428
2429 #define REG_A3XX_SP_PERFCOUNTER4_SELECT 0x00000ec8
2430
2431 #define REG_A3XX_SP_PERFCOUNTER5_SELECT 0x00000ec9
2432
2433 #define REG_A3XX_SP_PERFCOUNTER6_SELECT 0x00000eca
2434
2435 #define REG_A3XX_SP_PERFCOUNTER7_SELECT 0x00000ecb
2436
2437 #define REG_A3XX_UNKNOWN_0EE0 0x00000ee0
2438
2439 #define REG_A3XX_UNKNOWN_0F03 0x00000f03
2440
2441 #define REG_A3XX_TP_PERFCOUNTER0_SELECT 0x00000f04
2442
2443 #define REG_A3XX_TP_PERFCOUNTER1_SELECT 0x00000f05
2444
2445 #define REG_A3XX_TP_PERFCOUNTER2_SELECT 0x00000f06
2446
2447 #define REG_A3XX_TP_PERFCOUNTER3_SELECT 0x00000f07
2448
2449 #define REG_A3XX_TP_PERFCOUNTER4_SELECT 0x00000f08
2450
2451 #define REG_A3XX_TP_PERFCOUNTER5_SELECT 0x00000f09
2452
2453 #define REG_A3XX_VGT_CL_INITIATOR 0x000021f0
2454
2455 #define REG_A3XX_VGT_EVENT_INITIATOR 0x000021f9
2456
2457 #define REG_A3XX_VGT_DRAW_INITIATOR 0x000021fc
2458 #define A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK 0x0000003f
2459 #define A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT 0
2460 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE(enum pc_di_primtype val)
2461 {
2462 return ((val) << A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT) & A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK;
2463 }
2464 #define A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK 0x000000c0
2465 #define A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT 6
2466 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT(enum pc_di_src_sel val)
2467 {
2468 return ((val) << A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT) & A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK;
2469 }
2470 #define A3XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK 0x00000600
2471 #define A3XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT 9
2472 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_VIS_CULL(enum pc_di_vis_cull_mode val)
2473 {
2474 return ((val) << A3XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT) & A3XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK;
2475 }
2476 #define A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK 0x00000800
2477 #define A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT 11
2478 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE(enum pc_di_index_size val)
2479 {
2480 return ((val) << A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT) & A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK;
2481 }
2482 #define A3XX_VGT_DRAW_INITIATOR_NOT_EOP 0x00001000
2483 #define A3XX_VGT_DRAW_INITIATOR_SMALL_INDEX 0x00002000
2484 #define A3XX_VGT_DRAW_INITIATOR_PRE_DRAW_INITIATOR_ENABLE 0x00004000
2485 #define A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK 0xff000000
2486 #define A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT 24
2487 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES(uint32_t val)
2488 {
2489 return ((val) << A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT) & A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK;
2490 }
2491
2492 #define REG_A3XX_VGT_IMMED_DATA 0x000021fd
2493
2494 #define REG_A3XX_TEX_SAMP_0 0x00000000
2495 #define A3XX_TEX_SAMP_0_MIPFILTER_LINEAR 0x00000002
2496 #define A3XX_TEX_SAMP_0_XY_MAG__MASK 0x0000000c
2497 #define A3XX_TEX_SAMP_0_XY_MAG__SHIFT 2
2498 static inline uint32_t A3XX_TEX_SAMP_0_XY_MAG(enum a3xx_tex_filter val)
2499 {
2500 return ((val) << A3XX_TEX_SAMP_0_XY_MAG__SHIFT) & A3XX_TEX_SAMP_0_XY_MAG__MASK;
2501 }
2502 #define A3XX_TEX_SAMP_0_XY_MIN__MASK 0x00000030
2503 #define A3XX_TEX_SAMP_0_XY_MIN__SHIFT 4
2504 static inline uint32_t A3XX_TEX_SAMP_0_XY_MIN(enum a3xx_tex_filter val)
2505 {
2506 return ((val) << A3XX_TEX_SAMP_0_XY_MIN__SHIFT) & A3XX_TEX_SAMP_0_XY_MIN__MASK;
2507 }
2508 #define A3XX_TEX_SAMP_0_WRAP_S__MASK 0x000001c0
2509 #define A3XX_TEX_SAMP_0_WRAP_S__SHIFT 6
2510 static inline uint32_t A3XX_TEX_SAMP_0_WRAP_S(enum a3xx_tex_clamp val)
2511 {
2512 return ((val) << A3XX_TEX_SAMP_0_WRAP_S__SHIFT) & A3XX_TEX_SAMP_0_WRAP_S__MASK;
2513 }
2514 #define A3XX_TEX_SAMP_0_WRAP_T__MASK 0x00000e00
2515 #define A3XX_TEX_SAMP_0_WRAP_T__SHIFT 9
2516 static inline uint32_t A3XX_TEX_SAMP_0_WRAP_T(enum a3xx_tex_clamp val)
2517 {
2518 return ((val) << A3XX_TEX_SAMP_0_WRAP_T__SHIFT) & A3XX_TEX_SAMP_0_WRAP_T__MASK;
2519 }
2520 #define A3XX_TEX_SAMP_0_WRAP_R__MASK 0x00007000
2521 #define A3XX_TEX_SAMP_0_WRAP_R__SHIFT 12
2522 static inline uint32_t A3XX_TEX_SAMP_0_WRAP_R(enum a3xx_tex_clamp val)
2523 {
2524 return ((val) << A3XX_TEX_SAMP_0_WRAP_R__SHIFT) & A3XX_TEX_SAMP_0_WRAP_R__MASK;
2525 }
2526 #define A3XX_TEX_SAMP_0_COMPARE_FUNC__MASK 0x00700000
2527 #define A3XX_TEX_SAMP_0_COMPARE_FUNC__SHIFT 20
2528 static inline uint32_t A3XX_TEX_SAMP_0_COMPARE_FUNC(enum adreno_compare_func val)
2529 {
2530 return ((val) << A3XX_TEX_SAMP_0_COMPARE_FUNC__SHIFT) & A3XX_TEX_SAMP_0_COMPARE_FUNC__MASK;
2531 }
2532 #define A3XX_TEX_SAMP_0_UNNORM_COORDS 0x80000000
2533
2534 #define REG_A3XX_TEX_SAMP_1 0x00000001
2535 #define A3XX_TEX_SAMP_1_LOD_BIAS__MASK 0x000007ff
2536 #define A3XX_TEX_SAMP_1_LOD_BIAS__SHIFT 0
2537 static inline uint32_t A3XX_TEX_SAMP_1_LOD_BIAS(float val)
2538 {
2539 return ((((int32_t)(val * 64.0))) << A3XX_TEX_SAMP_1_LOD_BIAS__SHIFT) & A3XX_TEX_SAMP_1_LOD_BIAS__MASK;
2540 }
2541 #define A3XX_TEX_SAMP_1_MAX_LOD__MASK 0x003ff000
2542 #define A3XX_TEX_SAMP_1_MAX_LOD__SHIFT 12
2543 static inline uint32_t A3XX_TEX_SAMP_1_MAX_LOD(float val)
2544 {
2545 return ((((uint32_t)(val * 64.0))) << A3XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A3XX_TEX_SAMP_1_MAX_LOD__MASK;
2546 }
2547 #define A3XX_TEX_SAMP_1_MIN_LOD__MASK 0xffc00000
2548 #define A3XX_TEX_SAMP_1_MIN_LOD__SHIFT 22
2549 static inline uint32_t A3XX_TEX_SAMP_1_MIN_LOD(float val)
2550 {
2551 return ((((uint32_t)(val * 64.0))) << A3XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A3XX_TEX_SAMP_1_MIN_LOD__MASK;
2552 }
2553
2554 #define REG_A3XX_TEX_CONST_0 0x00000000
2555 #define A3XX_TEX_CONST_0_TILED 0x00000001
2556 #define A3XX_TEX_CONST_0_SRGB 0x00000004
2557 #define A3XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
2558 #define A3XX_TEX_CONST_0_SWIZ_X__SHIFT 4
2559 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_X(enum a3xx_tex_swiz val)
2560 {
2561 return ((val) << A3XX_TEX_CONST_0_SWIZ_X__SHIFT) & A3XX_TEX_CONST_0_SWIZ_X__MASK;
2562 }
2563 #define A3XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
2564 #define A3XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
2565 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Y(enum a3xx_tex_swiz val)
2566 {
2567 return ((val) << A3XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Y__MASK;
2568 }
2569 #define A3XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
2570 #define A3XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
2571 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Z(enum a3xx_tex_swiz val)
2572 {
2573 return ((val) << A3XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Z__MASK;
2574 }
2575 #define A3XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
2576 #define A3XX_TEX_CONST_0_SWIZ_W__SHIFT 13
2577 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_W(enum a3xx_tex_swiz val)
2578 {
2579 return ((val) << A3XX_TEX_CONST_0_SWIZ_W__SHIFT) & A3XX_TEX_CONST_0_SWIZ_W__MASK;
2580 }
2581 #define A3XX_TEX_CONST_0_MIPLVLS__MASK 0x000f0000
2582 #define A3XX_TEX_CONST_0_MIPLVLS__SHIFT 16
2583 static inline uint32_t A3XX_TEX_CONST_0_MIPLVLS(uint32_t val)
2584 {
2585 return ((val) << A3XX_TEX_CONST_0_MIPLVLS__SHIFT) & A3XX_TEX_CONST_0_MIPLVLS__MASK;
2586 }
2587 #define A3XX_TEX_CONST_0_FMT__MASK 0x1fc00000
2588 #define A3XX_TEX_CONST_0_FMT__SHIFT 22
2589 static inline uint32_t A3XX_TEX_CONST_0_FMT(enum a3xx_tex_fmt val)
2590 {
2591 return ((val) << A3XX_TEX_CONST_0_FMT__SHIFT) & A3XX_TEX_CONST_0_FMT__MASK;
2592 }
2593 #define A3XX_TEX_CONST_0_NOCONVERT 0x20000000
2594 #define A3XX_TEX_CONST_0_TYPE__MASK 0xc0000000
2595 #define A3XX_TEX_CONST_0_TYPE__SHIFT 30
2596 static inline uint32_t A3XX_TEX_CONST_0_TYPE(enum a3xx_tex_type val)
2597 {
2598 return ((val) << A3XX_TEX_CONST_0_TYPE__SHIFT) & A3XX_TEX_CONST_0_TYPE__MASK;
2599 }
2600
2601 #define REG_A3XX_TEX_CONST_1 0x00000001
2602 #define A3XX_TEX_CONST_1_HEIGHT__MASK 0x00003fff
2603 #define A3XX_TEX_CONST_1_HEIGHT__SHIFT 0
2604 static inline uint32_t A3XX_TEX_CONST_1_HEIGHT(uint32_t val)
2605 {
2606 return ((val) << A3XX_TEX_CONST_1_HEIGHT__SHIFT) & A3XX_TEX_CONST_1_HEIGHT__MASK;
2607 }
2608 #define A3XX_TEX_CONST_1_WIDTH__MASK 0x0fffc000
2609 #define A3XX_TEX_CONST_1_WIDTH__SHIFT 14
2610 static inline uint32_t A3XX_TEX_CONST_1_WIDTH(uint32_t val)
2611 {
2612 return ((val) << A3XX_TEX_CONST_1_WIDTH__SHIFT) & A3XX_TEX_CONST_1_WIDTH__MASK;
2613 }
2614 #define A3XX_TEX_CONST_1_FETCHSIZE__MASK 0xf0000000
2615 #define A3XX_TEX_CONST_1_FETCHSIZE__SHIFT 28
2616 static inline uint32_t A3XX_TEX_CONST_1_FETCHSIZE(enum a3xx_tex_fetchsize val)
2617 {
2618 return ((val) << A3XX_TEX_CONST_1_FETCHSIZE__SHIFT) & A3XX_TEX_CONST_1_FETCHSIZE__MASK;
2619 }
2620
2621 #define REG_A3XX_TEX_CONST_2 0x00000002
2622 #define A3XX_TEX_CONST_2_INDX__MASK 0x000000ff
2623 #define A3XX_TEX_CONST_2_INDX__SHIFT 0
2624 static inline uint32_t A3XX_TEX_CONST_2_INDX(uint32_t val)
2625 {
2626 return ((val) << A3XX_TEX_CONST_2_INDX__SHIFT) & A3XX_TEX_CONST_2_INDX__MASK;
2627 }
2628 #define A3XX_TEX_CONST_2_PITCH__MASK 0x3ffff000
2629 #define A3XX_TEX_CONST_2_PITCH__SHIFT 12
2630 static inline uint32_t A3XX_TEX_CONST_2_PITCH(uint32_t val)
2631 {
2632 return ((val) << A3XX_TEX_CONST_2_PITCH__SHIFT) & A3XX_TEX_CONST_2_PITCH__MASK;
2633 }
2634 #define A3XX_TEX_CONST_2_SWAP__MASK 0xc0000000
2635 #define A3XX_TEX_CONST_2_SWAP__SHIFT 30
2636 static inline uint32_t A3XX_TEX_CONST_2_SWAP(enum a3xx_color_swap val)
2637 {
2638 return ((val) << A3XX_TEX_CONST_2_SWAP__SHIFT) & A3XX_TEX_CONST_2_SWAP__MASK;
2639 }
2640
2641 #define REG_A3XX_TEX_CONST_3 0x00000003
2642 #define A3XX_TEX_CONST_3_LAYERSZ1__MASK 0x0000000f
2643 #define A3XX_TEX_CONST_3_LAYERSZ1__SHIFT 0
2644 static inline uint32_t A3XX_TEX_CONST_3_LAYERSZ1(uint32_t val)
2645 {
2646 return ((val >> 12) << A3XX_TEX_CONST_3_LAYERSZ1__SHIFT) & A3XX_TEX_CONST_3_LAYERSZ1__MASK;
2647 }
2648 #define A3XX_TEX_CONST_3_DEPTH__MASK 0x0ffe0000
2649 #define A3XX_TEX_CONST_3_DEPTH__SHIFT 17
2650 static inline uint32_t A3XX_TEX_CONST_3_DEPTH(uint32_t val)
2651 {
2652 return ((val) << A3XX_TEX_CONST_3_DEPTH__SHIFT) & A3XX_TEX_CONST_3_DEPTH__MASK;
2653 }
2654 #define A3XX_TEX_CONST_3_LAYERSZ2__MASK 0xf0000000
2655 #define A3XX_TEX_CONST_3_LAYERSZ2__SHIFT 28
2656 static inline uint32_t A3XX_TEX_CONST_3_LAYERSZ2(uint32_t val)
2657 {
2658 return ((val >> 12) << A3XX_TEX_CONST_3_LAYERSZ2__SHIFT) & A3XX_TEX_CONST_3_LAYERSZ2__MASK;
2659 }
2660
2661
2662 #endif /* A3XX_XML */