freedreno: update generated headers
[mesa.git] / src / gallium / drivers / freedreno / a3xx / a3xx.xml.h
1 #ifndef A3XX_XML
2 #define A3XX_XML
3
4 /* Autogenerated file, DO NOT EDIT manually!
5
6 This file was generated by the rules-ng-ng headergen tool in this git repository:
7 http://github.com/freedreno/envytools/
8 git clone https://github.com/freedreno/envytools.git
9
10 The rules-ng-ng source files this header was generated from are:
11 - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 364 bytes, from 2013-11-30 14:47:15)
12 - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
13 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32580 bytes, from 2014-05-16 11:51:57)
14 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 10186 bytes, from 2014-05-16 11:51:57)
15 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 14477 bytes, from 2014-05-16 11:51:57)
16 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 57751 bytes, from 2014-05-17 00:05:23)
17 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 26293 bytes, from 2014-05-16 11:51:57)
18
19 Copyright (C) 2013-2014 by the following authors:
20 - Rob Clark <robdclark@gmail.com> (robclark)
21
22 Permission is hereby granted, free of charge, to any person obtaining
23 a copy of this software and associated documentation files (the
24 "Software"), to deal in the Software without restriction, including
25 without limitation the rights to use, copy, modify, merge, publish,
26 distribute, sublicense, and/or sell copies of the Software, and to
27 permit persons to whom the Software is furnished to do so, subject to
28 the following conditions:
29
30 The above copyright notice and this permission notice (including the
31 next paragraph) shall be included in all copies or substantial
32 portions of the Software.
33
34 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
35 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
36 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
37 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
38 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
39 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
40 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
41 */
42
43
44 enum a3xx_tile_mode {
45 LINEAR = 0,
46 TILE_32X32 = 2,
47 };
48
49 enum a3xx_state_block_id {
50 HLSQ_BLOCK_ID_TP_TEX = 2,
51 HLSQ_BLOCK_ID_TP_MIPMAP = 3,
52 HLSQ_BLOCK_ID_SP_VS = 4,
53 HLSQ_BLOCK_ID_SP_FS = 6,
54 };
55
56 enum a3xx_cache_opcode {
57 INVALIDATE = 1,
58 };
59
60 enum a3xx_vtx_fmt {
61 VFMT_FLOAT_32 = 0,
62 VFMT_FLOAT_32_32 = 1,
63 VFMT_FLOAT_32_32_32 = 2,
64 VFMT_FLOAT_32_32_32_32 = 3,
65 VFMT_FLOAT_16 = 4,
66 VFMT_FLOAT_16_16 = 5,
67 VFMT_FLOAT_16_16_16 = 6,
68 VFMT_FLOAT_16_16_16_16 = 7,
69 VFMT_FIXED_32 = 8,
70 VFMT_FIXED_32_32 = 9,
71 VFMT_FIXED_32_32_32 = 10,
72 VFMT_FIXED_32_32_32_32 = 11,
73 VFMT_SHORT_16 = 16,
74 VFMT_SHORT_16_16 = 17,
75 VFMT_SHORT_16_16_16 = 18,
76 VFMT_SHORT_16_16_16_16 = 19,
77 VFMT_USHORT_16 = 20,
78 VFMT_USHORT_16_16 = 21,
79 VFMT_USHORT_16_16_16 = 22,
80 VFMT_USHORT_16_16_16_16 = 23,
81 VFMT_NORM_SHORT_16 = 24,
82 VFMT_NORM_SHORT_16_16 = 25,
83 VFMT_NORM_SHORT_16_16_16 = 26,
84 VFMT_NORM_SHORT_16_16_16_16 = 27,
85 VFMT_NORM_USHORT_16 = 28,
86 VFMT_NORM_USHORT_16_16 = 29,
87 VFMT_NORM_USHORT_16_16_16 = 30,
88 VFMT_NORM_USHORT_16_16_16_16 = 31,
89 VFMT_UBYTE_8 = 40,
90 VFMT_UBYTE_8_8 = 41,
91 VFMT_UBYTE_8_8_8 = 42,
92 VFMT_UBYTE_8_8_8_8 = 43,
93 VFMT_NORM_UBYTE_8 = 44,
94 VFMT_NORM_UBYTE_8_8 = 45,
95 VFMT_NORM_UBYTE_8_8_8 = 46,
96 VFMT_NORM_UBYTE_8_8_8_8 = 47,
97 VFMT_BYTE_8 = 48,
98 VFMT_BYTE_8_8 = 49,
99 VFMT_BYTE_8_8_8 = 50,
100 VFMT_BYTE_8_8_8_8 = 51,
101 VFMT_NORM_BYTE_8 = 52,
102 VFMT_NORM_BYTE_8_8 = 53,
103 VFMT_NORM_BYTE_8_8_8 = 54,
104 VFMT_NORM_BYTE_8_8_8_8 = 55,
105 VFMT_UINT_10_10_10_2 = 60,
106 VFMT_NORM_UINT_10_10_10_2 = 61,
107 VFMT_INT_10_10_10_2 = 62,
108 VFMT_NORM_INT_10_10_10_2 = 63,
109 };
110
111 enum a3xx_tex_fmt {
112 TFMT_NORM_USHORT_565 = 4,
113 TFMT_NORM_USHORT_5551 = 6,
114 TFMT_NORM_USHORT_4444 = 7,
115 TFMT_NORM_UINT_X8Z24 = 10,
116 TFMT_NORM_UINT_NV12_UV_TILED = 17,
117 TFMT_NORM_UINT_NV12_Y_TILED = 19,
118 TFMT_NORM_UINT_NV12_UV = 21,
119 TFMT_NORM_UINT_NV12_Y = 23,
120 TFMT_NORM_UINT_I420_Y = 24,
121 TFMT_NORM_UINT_I420_U = 26,
122 TFMT_NORM_UINT_I420_V = 27,
123 TFMT_NORM_UINT_2_10_10_10 = 41,
124 TFMT_NORM_UINT_A8 = 44,
125 TFMT_NORM_UINT_L8_A8 = 47,
126 TFMT_NORM_UINT_8 = 48,
127 TFMT_NORM_UINT_8_8 = 49,
128 TFMT_NORM_UINT_8_8_8 = 50,
129 TFMT_NORM_UINT_8_8_8_8 = 51,
130 TFMT_FLOAT_16 = 64,
131 TFMT_FLOAT_16_16 = 65,
132 TFMT_FLOAT_16_16_16_16 = 67,
133 TFMT_FLOAT_32 = 84,
134 TFMT_FLOAT_32_32 = 85,
135 TFMT_FLOAT_32_32_32_32 = 87,
136 };
137
138 enum a3xx_tex_fetchsize {
139 TFETCH_DISABLE = 0,
140 TFETCH_1_BYTE = 1,
141 TFETCH_2_BYTE = 2,
142 TFETCH_4_BYTE = 3,
143 TFETCH_8_BYTE = 4,
144 TFETCH_16_BYTE = 5,
145 };
146
147 enum a3xx_color_fmt {
148 RB_R8G8B8_UNORM = 4,
149 RB_R8G8B8A8_UNORM = 8,
150 RB_Z16_UNORM = 12,
151 RB_A8_UNORM = 20,
152 RB_R16G16B16A16_FLOAT = 27,
153 RB_R32G32B32A32_FLOAT = 51,
154 };
155
156 enum a3xx_color_swap {
157 WZYX = 0,
158 WXYZ = 1,
159 ZYXW = 2,
160 XYZW = 3,
161 };
162
163 enum a3xx_sp_perfcounter_select {
164 SP_FS_CFLOW_INSTRUCTIONS = 12,
165 SP_FS_FULL_ALU_INSTRUCTIONS = 14,
166 SP0_ICL1_MISSES = 26,
167 SP_ALU_ACTIVE_CYCLES = 29,
168 };
169
170 enum a3xx_rop_code {
171 ROP_CLEAR = 0,
172 ROP_NOR = 1,
173 ROP_AND_INVERTED = 2,
174 ROP_COPY_INVERTED = 3,
175 ROP_AND_REVERSE = 4,
176 ROP_INVERT = 5,
177 ROP_XOR = 6,
178 ROP_NAND = 7,
179 ROP_AND = 8,
180 ROP_EQUIV = 9,
181 ROP_NOOP = 10,
182 ROP_OR_INVERTED = 11,
183 ROP_COPY = 12,
184 ROP_OR_REVERSE = 13,
185 ROP_OR = 14,
186 ROP_SET = 15,
187 };
188
189 enum a3xx_tex_filter {
190 A3XX_TEX_NEAREST = 0,
191 A3XX_TEX_LINEAR = 1,
192 };
193
194 enum a3xx_tex_clamp {
195 A3XX_TEX_REPEAT = 0,
196 A3XX_TEX_CLAMP_TO_EDGE = 1,
197 A3XX_TEX_MIRROR_REPEAT = 2,
198 A3XX_TEX_CLAMP_NONE = 3,
199 };
200
201 enum a3xx_tex_swiz {
202 A3XX_TEX_X = 0,
203 A3XX_TEX_Y = 1,
204 A3XX_TEX_Z = 2,
205 A3XX_TEX_W = 3,
206 A3XX_TEX_ZERO = 4,
207 A3XX_TEX_ONE = 5,
208 };
209
210 enum a3xx_tex_type {
211 A3XX_TEX_1D = 0,
212 A3XX_TEX_2D = 1,
213 A3XX_TEX_CUBE = 2,
214 A3XX_TEX_3D = 3,
215 };
216
217 #define A3XX_INT0_RBBM_GPU_IDLE 0x00000001
218 #define A3XX_INT0_RBBM_AHB_ERROR 0x00000002
219 #define A3XX_INT0_RBBM_REG_TIMEOUT 0x00000004
220 #define A3XX_INT0_RBBM_ME_MS_TIMEOUT 0x00000008
221 #define A3XX_INT0_RBBM_PFP_MS_TIMEOUT 0x00000010
222 #define A3XX_INT0_RBBM_ATB_BUS_OVERFLOW 0x00000020
223 #define A3XX_INT0_VFD_ERROR 0x00000040
224 #define A3XX_INT0_CP_SW_INT 0x00000080
225 #define A3XX_INT0_CP_T0_PACKET_IN_IB 0x00000100
226 #define A3XX_INT0_CP_OPCODE_ERROR 0x00000200
227 #define A3XX_INT0_CP_RESERVED_BIT_ERROR 0x00000400
228 #define A3XX_INT0_CP_HW_FAULT 0x00000800
229 #define A3XX_INT0_CP_DMA 0x00001000
230 #define A3XX_INT0_CP_IB2_INT 0x00002000
231 #define A3XX_INT0_CP_IB1_INT 0x00004000
232 #define A3XX_INT0_CP_RB_INT 0x00008000
233 #define A3XX_INT0_CP_REG_PROTECT_FAULT 0x00010000
234 #define A3XX_INT0_CP_RB_DONE_TS 0x00020000
235 #define A3XX_INT0_CP_VS_DONE_TS 0x00040000
236 #define A3XX_INT0_CP_PS_DONE_TS 0x00080000
237 #define A3XX_INT0_CACHE_FLUSH_TS 0x00100000
238 #define A3XX_INT0_CP_AHB_ERROR_HALT 0x00200000
239 #define A3XX_INT0_MISC_HANG_DETECT 0x01000000
240 #define A3XX_INT0_UCHE_OOB_ACCESS 0x02000000
241 #define REG_A3XX_RBBM_HW_VERSION 0x00000000
242
243 #define REG_A3XX_RBBM_HW_RELEASE 0x00000001
244
245 #define REG_A3XX_RBBM_HW_CONFIGURATION 0x00000002
246
247 #define REG_A3XX_RBBM_CLOCK_CTL 0x00000010
248
249 #define REG_A3XX_RBBM_SP_HYST_CNT 0x00000012
250
251 #define REG_A3XX_RBBM_SW_RESET_CMD 0x00000018
252
253 #define REG_A3XX_RBBM_AHB_CTL0 0x00000020
254
255 #define REG_A3XX_RBBM_AHB_CTL1 0x00000021
256
257 #define REG_A3XX_RBBM_AHB_CMD 0x00000022
258
259 #define REG_A3XX_RBBM_AHB_ERROR_STATUS 0x00000027
260
261 #define REG_A3XX_RBBM_GPR0_CTL 0x0000002e
262
263 #define REG_A3XX_RBBM_STATUS 0x00000030
264 #define A3XX_RBBM_STATUS_HI_BUSY 0x00000001
265 #define A3XX_RBBM_STATUS_CP_ME_BUSY 0x00000002
266 #define A3XX_RBBM_STATUS_CP_PFP_BUSY 0x00000004
267 #define A3XX_RBBM_STATUS_CP_NRT_BUSY 0x00004000
268 #define A3XX_RBBM_STATUS_VBIF_BUSY 0x00008000
269 #define A3XX_RBBM_STATUS_TSE_BUSY 0x00010000
270 #define A3XX_RBBM_STATUS_RAS_BUSY 0x00020000
271 #define A3XX_RBBM_STATUS_RB_BUSY 0x00040000
272 #define A3XX_RBBM_STATUS_PC_DCALL_BUSY 0x00080000
273 #define A3XX_RBBM_STATUS_PC_VSD_BUSY 0x00100000
274 #define A3XX_RBBM_STATUS_VFD_BUSY 0x00200000
275 #define A3XX_RBBM_STATUS_VPC_BUSY 0x00400000
276 #define A3XX_RBBM_STATUS_UCHE_BUSY 0x00800000
277 #define A3XX_RBBM_STATUS_SP_BUSY 0x01000000
278 #define A3XX_RBBM_STATUS_TPL1_BUSY 0x02000000
279 #define A3XX_RBBM_STATUS_MARB_BUSY 0x04000000
280 #define A3XX_RBBM_STATUS_VSC_BUSY 0x08000000
281 #define A3XX_RBBM_STATUS_ARB_BUSY 0x10000000
282 #define A3XX_RBBM_STATUS_HLSQ_BUSY 0x20000000
283 #define A3XX_RBBM_STATUS_GPU_BUSY_NOHC 0x40000000
284 #define A3XX_RBBM_STATUS_GPU_BUSY 0x80000000
285
286 #define REG_A3XX_RBBM_NQWAIT_UNTIL 0x00000040
287
288 #define REG_A3XX_RBBM_WAIT_IDLE_CLOCKS_CTL 0x00000033
289
290 #define REG_A3XX_RBBM_INTERFACE_HANG_INT_CTL 0x00000050
291
292 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL0 0x00000051
293
294 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL1 0x00000054
295
296 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL2 0x00000057
297
298 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL3 0x0000005a
299
300 #define REG_A3XX_RBBM_INT_SET_CMD 0x00000060
301
302 #define REG_A3XX_RBBM_INT_CLEAR_CMD 0x00000061
303
304 #define REG_A3XX_RBBM_INT_0_MASK 0x00000063
305
306 #define REG_A3XX_RBBM_INT_0_STATUS 0x00000064
307
308 #define REG_A3XX_RBBM_PERFCTR_CTL 0x00000080
309 #define A3XX_RBBM_PERFCTR_CTL_ENABLE 0x00000001
310
311 #define REG_A3XX_RBBM_PERFCTR_LOAD_CMD0 0x00000081
312
313 #define REG_A3XX_RBBM_PERFCTR_LOAD_CMD1 0x00000082
314
315 #define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000084
316
317 #define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x00000085
318
319 #define REG_A3XX_RBBM_PERFCOUNTER0_SELECT 0x00000086
320
321 #define REG_A3XX_RBBM_PERFCOUNTER1_SELECT 0x00000087
322
323 #define REG_A3XX_RBBM_GPU_BUSY_MASKED 0x00000088
324
325 #define REG_A3XX_RBBM_PERFCTR_CP_0_LO 0x00000090
326
327 #define REG_A3XX_RBBM_PERFCTR_CP_0_HI 0x00000091
328
329 #define REG_A3XX_RBBM_PERFCTR_RBBM_0_LO 0x00000092
330
331 #define REG_A3XX_RBBM_PERFCTR_RBBM_0_HI 0x00000093
332
333 #define REG_A3XX_RBBM_PERFCTR_RBBM_1_LO 0x00000094
334
335 #define REG_A3XX_RBBM_PERFCTR_RBBM_1_HI 0x00000095
336
337 #define REG_A3XX_RBBM_PERFCTR_PC_0_LO 0x00000096
338
339 #define REG_A3XX_RBBM_PERFCTR_PC_0_HI 0x00000097
340
341 #define REG_A3XX_RBBM_PERFCTR_PC_1_LO 0x00000098
342
343 #define REG_A3XX_RBBM_PERFCTR_PC_1_HI 0x00000099
344
345 #define REG_A3XX_RBBM_PERFCTR_PC_2_LO 0x0000009a
346
347 #define REG_A3XX_RBBM_PERFCTR_PC_2_HI 0x0000009b
348
349 #define REG_A3XX_RBBM_PERFCTR_PC_3_LO 0x0000009c
350
351 #define REG_A3XX_RBBM_PERFCTR_PC_3_HI 0x0000009d
352
353 #define REG_A3XX_RBBM_PERFCTR_VFD_0_LO 0x0000009e
354
355 #define REG_A3XX_RBBM_PERFCTR_VFD_0_HI 0x0000009f
356
357 #define REG_A3XX_RBBM_PERFCTR_VFD_1_LO 0x000000a0
358
359 #define REG_A3XX_RBBM_PERFCTR_VFD_1_HI 0x000000a1
360
361 #define REG_A3XX_RBBM_PERFCTR_HLSQ_0_LO 0x000000a2
362
363 #define REG_A3XX_RBBM_PERFCTR_HLSQ_0_HI 0x000000a3
364
365 #define REG_A3XX_RBBM_PERFCTR_HLSQ_1_LO 0x000000a4
366
367 #define REG_A3XX_RBBM_PERFCTR_HLSQ_1_HI 0x000000a5
368
369 #define REG_A3XX_RBBM_PERFCTR_HLSQ_2_LO 0x000000a6
370
371 #define REG_A3XX_RBBM_PERFCTR_HLSQ_2_HI 0x000000a7
372
373 #define REG_A3XX_RBBM_PERFCTR_HLSQ_3_LO 0x000000a8
374
375 #define REG_A3XX_RBBM_PERFCTR_HLSQ_3_HI 0x000000a9
376
377 #define REG_A3XX_RBBM_PERFCTR_HLSQ_4_LO 0x000000aa
378
379 #define REG_A3XX_RBBM_PERFCTR_HLSQ_4_HI 0x000000ab
380
381 #define REG_A3XX_RBBM_PERFCTR_HLSQ_5_LO 0x000000ac
382
383 #define REG_A3XX_RBBM_PERFCTR_HLSQ_5_HI 0x000000ad
384
385 #define REG_A3XX_RBBM_PERFCTR_VPC_0_LO 0x000000ae
386
387 #define REG_A3XX_RBBM_PERFCTR_VPC_0_HI 0x000000af
388
389 #define REG_A3XX_RBBM_PERFCTR_VPC_1_LO 0x000000b0
390
391 #define REG_A3XX_RBBM_PERFCTR_VPC_1_HI 0x000000b1
392
393 #define REG_A3XX_RBBM_PERFCTR_TSE_0_LO 0x000000b2
394
395 #define REG_A3XX_RBBM_PERFCTR_TSE_0_HI 0x000000b3
396
397 #define REG_A3XX_RBBM_PERFCTR_TSE_1_LO 0x000000b4
398
399 #define REG_A3XX_RBBM_PERFCTR_TSE_1_HI 0x000000b5
400
401 #define REG_A3XX_RBBM_PERFCTR_RAS_0_LO 0x000000b6
402
403 #define REG_A3XX_RBBM_PERFCTR_RAS_0_HI 0x000000b7
404
405 #define REG_A3XX_RBBM_PERFCTR_RAS_1_LO 0x000000b8
406
407 #define REG_A3XX_RBBM_PERFCTR_RAS_1_HI 0x000000b9
408
409 #define REG_A3XX_RBBM_PERFCTR_UCHE_0_LO 0x000000ba
410
411 #define REG_A3XX_RBBM_PERFCTR_UCHE_0_HI 0x000000bb
412
413 #define REG_A3XX_RBBM_PERFCTR_UCHE_1_LO 0x000000bc
414
415 #define REG_A3XX_RBBM_PERFCTR_UCHE_1_HI 0x000000bd
416
417 #define REG_A3XX_RBBM_PERFCTR_UCHE_2_LO 0x000000be
418
419 #define REG_A3XX_RBBM_PERFCTR_UCHE_2_HI 0x000000bf
420
421 #define REG_A3XX_RBBM_PERFCTR_UCHE_3_LO 0x000000c0
422
423 #define REG_A3XX_RBBM_PERFCTR_UCHE_3_HI 0x000000c1
424
425 #define REG_A3XX_RBBM_PERFCTR_UCHE_4_LO 0x000000c2
426
427 #define REG_A3XX_RBBM_PERFCTR_UCHE_4_HI 0x000000c3
428
429 #define REG_A3XX_RBBM_PERFCTR_UCHE_5_LO 0x000000c4
430
431 #define REG_A3XX_RBBM_PERFCTR_UCHE_5_HI 0x000000c5
432
433 #define REG_A3XX_RBBM_PERFCTR_TP_0_LO 0x000000c6
434
435 #define REG_A3XX_RBBM_PERFCTR_TP_0_HI 0x000000c7
436
437 #define REG_A3XX_RBBM_PERFCTR_TP_1_LO 0x000000c8
438
439 #define REG_A3XX_RBBM_PERFCTR_TP_1_HI 0x000000c9
440
441 #define REG_A3XX_RBBM_PERFCTR_TP_2_LO 0x000000ca
442
443 #define REG_A3XX_RBBM_PERFCTR_TP_2_HI 0x000000cb
444
445 #define REG_A3XX_RBBM_PERFCTR_TP_3_LO 0x000000cc
446
447 #define REG_A3XX_RBBM_PERFCTR_TP_3_HI 0x000000cd
448
449 #define REG_A3XX_RBBM_PERFCTR_TP_4_LO 0x000000ce
450
451 #define REG_A3XX_RBBM_PERFCTR_TP_4_HI 0x000000cf
452
453 #define REG_A3XX_RBBM_PERFCTR_TP_5_LO 0x000000d0
454
455 #define REG_A3XX_RBBM_PERFCTR_TP_5_HI 0x000000d1
456
457 #define REG_A3XX_RBBM_PERFCTR_SP_0_LO 0x000000d2
458
459 #define REG_A3XX_RBBM_PERFCTR_SP_0_HI 0x000000d3
460
461 #define REG_A3XX_RBBM_PERFCTR_SP_1_LO 0x000000d4
462
463 #define REG_A3XX_RBBM_PERFCTR_SP_1_HI 0x000000d5
464
465 #define REG_A3XX_RBBM_PERFCTR_SP_2_LO 0x000000d6
466
467 #define REG_A3XX_RBBM_PERFCTR_SP_2_HI 0x000000d7
468
469 #define REG_A3XX_RBBM_PERFCTR_SP_3_LO 0x000000d8
470
471 #define REG_A3XX_RBBM_PERFCTR_SP_3_HI 0x000000d9
472
473 #define REG_A3XX_RBBM_PERFCTR_SP_4_LO 0x000000da
474
475 #define REG_A3XX_RBBM_PERFCTR_SP_4_HI 0x000000db
476
477 #define REG_A3XX_RBBM_PERFCTR_SP_5_LO 0x000000dc
478
479 #define REG_A3XX_RBBM_PERFCTR_SP_5_HI 0x000000dd
480
481 #define REG_A3XX_RBBM_PERFCTR_SP_6_LO 0x000000de
482
483 #define REG_A3XX_RBBM_PERFCTR_SP_6_HI 0x000000df
484
485 #define REG_A3XX_RBBM_PERFCTR_SP_7_LO 0x000000e0
486
487 #define REG_A3XX_RBBM_PERFCTR_SP_7_HI 0x000000e1
488
489 #define REG_A3XX_RBBM_PERFCTR_RB_0_LO 0x000000e2
490
491 #define REG_A3XX_RBBM_PERFCTR_RB_0_HI 0x000000e3
492
493 #define REG_A3XX_RBBM_PERFCTR_RB_1_LO 0x000000e4
494
495 #define REG_A3XX_RBBM_PERFCTR_RB_1_HI 0x000000e5
496
497 #define REG_A3XX_RBBM_PERFCTR_PWR_0_LO 0x000000ea
498
499 #define REG_A3XX_RBBM_PERFCTR_PWR_0_HI 0x000000eb
500
501 #define REG_A3XX_RBBM_PERFCTR_PWR_1_LO 0x000000ec
502
503 #define REG_A3XX_RBBM_PERFCTR_PWR_1_HI 0x000000ed
504
505 #define REG_A3XX_RBBM_RBBM_CTL 0x00000100
506
507 #define REG_A3XX_RBBM_DEBUG_BUS_CTL 0x00000111
508
509 #define REG_A3XX_RBBM_DEBUG_BUS_DATA_STATUS 0x00000112
510
511 #define REG_A3XX_CP_PFP_UCODE_ADDR 0x000001c9
512
513 #define REG_A3XX_CP_PFP_UCODE_DATA 0x000001ca
514
515 #define REG_A3XX_CP_ROQ_ADDR 0x000001cc
516
517 #define REG_A3XX_CP_ROQ_DATA 0x000001cd
518
519 #define REG_A3XX_CP_MERCIU_ADDR 0x000001d1
520
521 #define REG_A3XX_CP_MERCIU_DATA 0x000001d2
522
523 #define REG_A3XX_CP_MERCIU_DATA2 0x000001d3
524
525 #define REG_A3XX_CP_MEQ_ADDR 0x000001da
526
527 #define REG_A3XX_CP_MEQ_DATA 0x000001db
528
529 #define REG_A3XX_CP_PERFCOUNTER_SELECT 0x00000445
530
531 #define REG_A3XX_CP_HW_FAULT 0x0000045c
532
533 #define REG_A3XX_CP_PROTECT_CTRL 0x0000045e
534
535 #define REG_A3XX_CP_PROTECT_STATUS 0x0000045f
536
537 static inline uint32_t REG_A3XX_CP_PROTECT(uint32_t i0) { return 0x00000460 + 0x1*i0; }
538
539 static inline uint32_t REG_A3XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000460 + 0x1*i0; }
540
541 #define REG_A3XX_CP_AHB_FAULT 0x0000054d
542
543 #define REG_A3XX_SP_GLOBAL_MEM_SIZE 0x00000e22
544
545 #define REG_A3XX_SP_GLOBAL_MEM_ADDR 0x00000e23
546
547 #define REG_A3XX_GRAS_CL_CLIP_CNTL 0x00002040
548 #define A3XX_GRAS_CL_CLIP_CNTL_IJ_PERSP_CENTER 0x00001000
549 #define A3XX_GRAS_CL_CLIP_CNTL_CLIP_DISABLE 0x00010000
550 #define A3XX_GRAS_CL_CLIP_CNTL_ZFAR_CLIP_DISABLE 0x00020000
551 #define A3XX_GRAS_CL_CLIP_CNTL_VP_CLIP_CODE_IGNORE 0x00080000
552 #define A3XX_GRAS_CL_CLIP_CNTL_VP_XFORM_DISABLE 0x00100000
553 #define A3XX_GRAS_CL_CLIP_CNTL_PERSP_DIVISION_DISABLE 0x00200000
554 #define A3XX_GRAS_CL_CLIP_CNTL_ZCOORD 0x00800000
555 #define A3XX_GRAS_CL_CLIP_CNTL_WCOORD 0x01000000
556 #define A3XX_GRAS_CL_CLIP_CNTL_ZCLIP_DISABLE 0x02000000
557
558 #define REG_A3XX_GRAS_CL_GB_CLIP_ADJ 0x00002044
559 #define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK 0x000003ff
560 #define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT 0
561 static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ(uint32_t val)
562 {
563 return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK;
564 }
565 #define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK 0x000ffc00
566 #define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT 10
567 static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_VERT(uint32_t val)
568 {
569 return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK;
570 }
571
572 #define REG_A3XX_GRAS_CL_VPORT_XOFFSET 0x00002048
573 #define A3XX_GRAS_CL_VPORT_XOFFSET__MASK 0xffffffff
574 #define A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT 0
575 static inline uint32_t A3XX_GRAS_CL_VPORT_XOFFSET(float val)
576 {
577 return ((fui(val)) << A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_XOFFSET__MASK;
578 }
579
580 #define REG_A3XX_GRAS_CL_VPORT_XSCALE 0x00002049
581 #define A3XX_GRAS_CL_VPORT_XSCALE__MASK 0xffffffff
582 #define A3XX_GRAS_CL_VPORT_XSCALE__SHIFT 0
583 static inline uint32_t A3XX_GRAS_CL_VPORT_XSCALE(float val)
584 {
585 return ((fui(val)) << A3XX_GRAS_CL_VPORT_XSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_XSCALE__MASK;
586 }
587
588 #define REG_A3XX_GRAS_CL_VPORT_YOFFSET 0x0000204a
589 #define A3XX_GRAS_CL_VPORT_YOFFSET__MASK 0xffffffff
590 #define A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT 0
591 static inline uint32_t A3XX_GRAS_CL_VPORT_YOFFSET(float val)
592 {
593 return ((fui(val)) << A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_YOFFSET__MASK;
594 }
595
596 #define REG_A3XX_GRAS_CL_VPORT_YSCALE 0x0000204b
597 #define A3XX_GRAS_CL_VPORT_YSCALE__MASK 0xffffffff
598 #define A3XX_GRAS_CL_VPORT_YSCALE__SHIFT 0
599 static inline uint32_t A3XX_GRAS_CL_VPORT_YSCALE(float val)
600 {
601 return ((fui(val)) << A3XX_GRAS_CL_VPORT_YSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_YSCALE__MASK;
602 }
603
604 #define REG_A3XX_GRAS_CL_VPORT_ZOFFSET 0x0000204c
605 #define A3XX_GRAS_CL_VPORT_ZOFFSET__MASK 0xffffffff
606 #define A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT 0
607 static inline uint32_t A3XX_GRAS_CL_VPORT_ZOFFSET(float val)
608 {
609 return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_ZOFFSET__MASK;
610 }
611
612 #define REG_A3XX_GRAS_CL_VPORT_ZSCALE 0x0000204d
613 #define A3XX_GRAS_CL_VPORT_ZSCALE__MASK 0xffffffff
614 #define A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT 0
615 static inline uint32_t A3XX_GRAS_CL_VPORT_ZSCALE(float val)
616 {
617 return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_ZSCALE__MASK;
618 }
619
620 #define REG_A3XX_GRAS_SU_POINT_MINMAX 0x00002068
621 #define A3XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
622 #define A3XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
623 static inline uint32_t A3XX_GRAS_SU_POINT_MINMAX_MIN(float val)
624 {
625 return ((((uint32_t)(val * 8.0))) << A3XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A3XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
626 }
627 #define A3XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
628 #define A3XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
629 static inline uint32_t A3XX_GRAS_SU_POINT_MINMAX_MAX(float val)
630 {
631 return ((((uint32_t)(val * 8.0))) << A3XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A3XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
632 }
633
634 #define REG_A3XX_GRAS_SU_POINT_SIZE 0x00002069
635 #define A3XX_GRAS_SU_POINT_SIZE__MASK 0xffffffff
636 #define A3XX_GRAS_SU_POINT_SIZE__SHIFT 0
637 static inline uint32_t A3XX_GRAS_SU_POINT_SIZE(float val)
638 {
639 return ((((uint32_t)(val * 8.0))) << A3XX_GRAS_SU_POINT_SIZE__SHIFT) & A3XX_GRAS_SU_POINT_SIZE__MASK;
640 }
641
642 #define REG_A3XX_GRAS_SU_POLY_OFFSET_SCALE 0x0000206c
643 #define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK 0x00ffffff
644 #define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT 0
645 static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL(float val)
646 {
647 return ((((uint32_t)(val * 40.0))) << A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK;
648 }
649
650 #define REG_A3XX_GRAS_SU_POLY_OFFSET_OFFSET 0x0000206d
651 #define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
652 #define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
653 static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
654 {
655 return ((((uint32_t)(val * 44.0))) << A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
656 }
657
658 #define REG_A3XX_GRAS_SU_MODE_CONTROL 0x00002070
659 #define A3XX_GRAS_SU_MODE_CONTROL_CULL_FRONT 0x00000001
660 #define A3XX_GRAS_SU_MODE_CONTROL_CULL_BACK 0x00000002
661 #define A3XX_GRAS_SU_MODE_CONTROL_FRONT_CW 0x00000004
662 #define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK 0x000007f8
663 #define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT 3
664 static inline uint32_t A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH(float val)
665 {
666 return ((((uint32_t)(val * 4.0))) << A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT) & A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK;
667 }
668 #define A3XX_GRAS_SU_MODE_CONTROL_POLY_OFFSET 0x00000800
669
670 #define REG_A3XX_GRAS_SC_CONTROL 0x00002072
671 #define A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK 0x000000f0
672 #define A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT 4
673 static inline uint32_t A3XX_GRAS_SC_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
674 {
675 return ((val) << A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK;
676 }
677 #define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK 0x00000f00
678 #define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT 8
679 static inline uint32_t A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES(enum a3xx_msaa_samples val)
680 {
681 return ((val) << A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT) & A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK;
682 }
683 #define A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK 0x0000f000
684 #define A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT 12
685 static inline uint32_t A3XX_GRAS_SC_CONTROL_RASTER_MODE(uint32_t val)
686 {
687 return ((val) << A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK;
688 }
689
690 #define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_TL 0x00002074
691 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
692 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff
693 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
694 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
695 {
696 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK;
697 }
698 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000
699 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
700 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
701 {
702 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK;
703 }
704
705 #define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_BR 0x00002075
706 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
707 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff
708 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
709 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
710 {
711 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK;
712 }
713 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000
714 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
715 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
716 {
717 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK;
718 }
719
720 #define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_TL 0x00002079
721 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
722 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
723 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
724 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
725 {
726 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
727 }
728 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
729 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
730 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
731 {
732 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
733 }
734
735 #define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_BR 0x0000207a
736 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
737 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
738 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
739 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
740 {
741 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
742 }
743 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
744 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
745 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
746 {
747 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
748 }
749
750 #define REG_A3XX_RB_MODE_CONTROL 0x000020c0
751 #define A3XX_RB_MODE_CONTROL_GMEM_BYPASS 0x00000080
752 #define A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK 0x00000700
753 #define A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT 8
754 static inline uint32_t A3XX_RB_MODE_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
755 {
756 return ((val) << A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT) & A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK;
757 }
758 #define A3XX_RB_MODE_CONTROL_MARB_CACHE_SPLIT_MODE 0x00008000
759 #define A3XX_RB_MODE_CONTROL_PACKER_TIMER_ENABLE 0x00010000
760
761 #define REG_A3XX_RB_RENDER_CONTROL 0x000020c1
762 #define A3XX_RB_RENDER_CONTROL_FACENESS 0x00000008
763 #define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK 0x00000ff0
764 #define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT 4
765 static inline uint32_t A3XX_RB_RENDER_CONTROL_BIN_WIDTH(uint32_t val)
766 {
767 return ((val >> 5) << A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT) & A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK;
768 }
769 #define A3XX_RB_RENDER_CONTROL_DISABLE_COLOR_PIPE 0x00001000
770 #define A3XX_RB_RENDER_CONTROL_ENABLE_GMEM 0x00002000
771 #define A3XX_RB_RENDER_CONTROL_XCOORD 0x00004000
772 #define A3XX_RB_RENDER_CONTROL_YCOORD 0x00008000
773 #define A3XX_RB_RENDER_CONTROL_ZCOORD 0x00010000
774 #define A3XX_RB_RENDER_CONTROL_WCOORD 0x00020000
775 #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST 0x00400000
776 #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK 0x07000000
777 #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT 24
778 static inline uint32_t A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
779 {
780 return ((val) << A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK;
781 }
782
783 #define REG_A3XX_RB_MSAA_CONTROL 0x000020c2
784 #define A3XX_RB_MSAA_CONTROL_DISABLE 0x00000400
785 #define A3XX_RB_MSAA_CONTROL_SAMPLES__MASK 0x0000f000
786 #define A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT 12
787 static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLES(enum a3xx_msaa_samples val)
788 {
789 return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLES__MASK;
790 }
791 #define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK 0xffff0000
792 #define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT 16
793 static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLE_MASK(uint32_t val)
794 {
795 return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK;
796 }
797
798 #define REG_A3XX_RB_ALPHA_REF 0x000020c3
799 #define A3XX_RB_ALPHA_REF_UINT__MASK 0x0000ff00
800 #define A3XX_RB_ALPHA_REF_UINT__SHIFT 8
801 static inline uint32_t A3XX_RB_ALPHA_REF_UINT(uint32_t val)
802 {
803 return ((val) << A3XX_RB_ALPHA_REF_UINT__SHIFT) & A3XX_RB_ALPHA_REF_UINT__MASK;
804 }
805 #define A3XX_RB_ALPHA_REF_FLOAT__MASK 0xffff0000
806 #define A3XX_RB_ALPHA_REF_FLOAT__SHIFT 16
807 static inline uint32_t A3XX_RB_ALPHA_REF_FLOAT(float val)
808 {
809 return ((util_float_to_half(val)) << A3XX_RB_ALPHA_REF_FLOAT__SHIFT) & A3XX_RB_ALPHA_REF_FLOAT__MASK;
810 }
811
812 static inline uint32_t REG_A3XX_RB_MRT(uint32_t i0) { return 0x000020c4 + 0x4*i0; }
813
814 static inline uint32_t REG_A3XX_RB_MRT_CONTROL(uint32_t i0) { return 0x000020c4 + 0x4*i0; }
815 #define A3XX_RB_MRT_CONTROL_READ_DEST_ENABLE 0x00000008
816 #define A3XX_RB_MRT_CONTROL_BLEND 0x00000010
817 #define A3XX_RB_MRT_CONTROL_BLEND2 0x00000020
818 #define A3XX_RB_MRT_CONTROL_ROP_CODE__MASK 0x00000f00
819 #define A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT 8
820 static inline uint32_t A3XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
821 {
822 return ((val) << A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A3XX_RB_MRT_CONTROL_ROP_CODE__MASK;
823 }
824 #define A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK 0x00003000
825 #define A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT 12
826 static inline uint32_t A3XX_RB_MRT_CONTROL_DITHER_MODE(enum adreno_rb_dither_mode val)
827 {
828 return ((val) << A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT) & A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK;
829 }
830 #define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x0f000000
831 #define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 24
832 static inline uint32_t A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
833 {
834 return ((val) << A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
835 }
836
837 static inline uint32_t REG_A3XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x000020c5 + 0x4*i0; }
838 #define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x0000003f
839 #define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
840 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a3xx_color_fmt val)
841 {
842 return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
843 }
844 #define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x000000c0
845 #define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 6
846 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a3xx_tile_mode val)
847 {
848 return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
849 }
850 #define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00000c00
851 #define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 10
852 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
853 {
854 return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
855 }
856 #define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK 0xfffe0000
857 #define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT 17
858 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH(uint32_t val)
859 {
860 return ((val >> 5) << A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK;
861 }
862
863 static inline uint32_t REG_A3XX_RB_MRT_BUF_BASE(uint32_t i0) { return 0x000020c6 + 0x4*i0; }
864 #define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK 0xfffffff0
865 #define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT 4
866 static inline uint32_t A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE(uint32_t val)
867 {
868 return ((val >> 5) << A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT) & A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK;
869 }
870
871 static inline uint32_t REG_A3XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x000020c7 + 0x4*i0; }
872 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
873 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
874 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
875 {
876 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
877 }
878 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
879 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
880 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum adreno_rb_blend_opcode val)
881 {
882 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
883 }
884 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
885 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
886 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
887 {
888 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
889 }
890 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
891 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
892 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
893 {
894 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
895 }
896 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
897 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
898 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum adreno_rb_blend_opcode val)
899 {
900 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
901 }
902 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
903 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
904 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
905 {
906 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
907 }
908 #define A3XX_RB_MRT_BLEND_CONTROL_CLAMP_ENABLE 0x20000000
909
910 #define REG_A3XX_RB_BLEND_RED 0x000020e4
911 #define A3XX_RB_BLEND_RED_UINT__MASK 0x000000ff
912 #define A3XX_RB_BLEND_RED_UINT__SHIFT 0
913 static inline uint32_t A3XX_RB_BLEND_RED_UINT(uint32_t val)
914 {
915 return ((val) << A3XX_RB_BLEND_RED_UINT__SHIFT) & A3XX_RB_BLEND_RED_UINT__MASK;
916 }
917 #define A3XX_RB_BLEND_RED_FLOAT__MASK 0xffff0000
918 #define A3XX_RB_BLEND_RED_FLOAT__SHIFT 16
919 static inline uint32_t A3XX_RB_BLEND_RED_FLOAT(float val)
920 {
921 return ((util_float_to_half(val)) << A3XX_RB_BLEND_RED_FLOAT__SHIFT) & A3XX_RB_BLEND_RED_FLOAT__MASK;
922 }
923
924 #define REG_A3XX_RB_BLEND_GREEN 0x000020e5
925 #define A3XX_RB_BLEND_GREEN_UINT__MASK 0x000000ff
926 #define A3XX_RB_BLEND_GREEN_UINT__SHIFT 0
927 static inline uint32_t A3XX_RB_BLEND_GREEN_UINT(uint32_t val)
928 {
929 return ((val) << A3XX_RB_BLEND_GREEN_UINT__SHIFT) & A3XX_RB_BLEND_GREEN_UINT__MASK;
930 }
931 #define A3XX_RB_BLEND_GREEN_FLOAT__MASK 0xffff0000
932 #define A3XX_RB_BLEND_GREEN_FLOAT__SHIFT 16
933 static inline uint32_t A3XX_RB_BLEND_GREEN_FLOAT(float val)
934 {
935 return ((util_float_to_half(val)) << A3XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A3XX_RB_BLEND_GREEN_FLOAT__MASK;
936 }
937
938 #define REG_A3XX_RB_BLEND_BLUE 0x000020e6
939 #define A3XX_RB_BLEND_BLUE_UINT__MASK 0x000000ff
940 #define A3XX_RB_BLEND_BLUE_UINT__SHIFT 0
941 static inline uint32_t A3XX_RB_BLEND_BLUE_UINT(uint32_t val)
942 {
943 return ((val) << A3XX_RB_BLEND_BLUE_UINT__SHIFT) & A3XX_RB_BLEND_BLUE_UINT__MASK;
944 }
945 #define A3XX_RB_BLEND_BLUE_FLOAT__MASK 0xffff0000
946 #define A3XX_RB_BLEND_BLUE_FLOAT__SHIFT 16
947 static inline uint32_t A3XX_RB_BLEND_BLUE_FLOAT(float val)
948 {
949 return ((util_float_to_half(val)) << A3XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A3XX_RB_BLEND_BLUE_FLOAT__MASK;
950 }
951
952 #define REG_A3XX_RB_BLEND_ALPHA 0x000020e7
953 #define A3XX_RB_BLEND_ALPHA_UINT__MASK 0x000000ff
954 #define A3XX_RB_BLEND_ALPHA_UINT__SHIFT 0
955 static inline uint32_t A3XX_RB_BLEND_ALPHA_UINT(uint32_t val)
956 {
957 return ((val) << A3XX_RB_BLEND_ALPHA_UINT__SHIFT) & A3XX_RB_BLEND_ALPHA_UINT__MASK;
958 }
959 #define A3XX_RB_BLEND_ALPHA_FLOAT__MASK 0xffff0000
960 #define A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT 16
961 static inline uint32_t A3XX_RB_BLEND_ALPHA_FLOAT(float val)
962 {
963 return ((util_float_to_half(val)) << A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A3XX_RB_BLEND_ALPHA_FLOAT__MASK;
964 }
965
966 #define REG_A3XX_RB_CLEAR_COLOR_DW0 0x000020e8
967
968 #define REG_A3XX_RB_CLEAR_COLOR_DW1 0x000020e9
969
970 #define REG_A3XX_RB_CLEAR_COLOR_DW2 0x000020ea
971
972 #define REG_A3XX_RB_CLEAR_COLOR_DW3 0x000020eb
973
974 #define REG_A3XX_RB_COPY_CONTROL 0x000020ec
975 #define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK 0x00000003
976 #define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT 0
977 static inline uint32_t A3XX_RB_COPY_CONTROL_MSAA_RESOLVE(enum a3xx_msaa_samples val)
978 {
979 return ((val) << A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT) & A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK;
980 }
981 #define A3XX_RB_COPY_CONTROL_MODE__MASK 0x00000070
982 #define A3XX_RB_COPY_CONTROL_MODE__SHIFT 4
983 static inline uint32_t A3XX_RB_COPY_CONTROL_MODE(enum adreno_rb_copy_control_mode val)
984 {
985 return ((val) << A3XX_RB_COPY_CONTROL_MODE__SHIFT) & A3XX_RB_COPY_CONTROL_MODE__MASK;
986 }
987 #define A3XX_RB_COPY_CONTROL_FASTCLEAR__MASK 0x00000f00
988 #define A3XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT 8
989 static inline uint32_t A3XX_RB_COPY_CONTROL_FASTCLEAR(uint32_t val)
990 {
991 return ((val) << A3XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT) & A3XX_RB_COPY_CONTROL_FASTCLEAR__MASK;
992 }
993 #define A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK 0xffffc000
994 #define A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT 14
995 static inline uint32_t A3XX_RB_COPY_CONTROL_GMEM_BASE(uint32_t val)
996 {
997 return ((val >> 14) << A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT) & A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK;
998 }
999
1000 #define REG_A3XX_RB_COPY_DEST_BASE 0x000020ed
1001 #define A3XX_RB_COPY_DEST_BASE_BASE__MASK 0xfffffff0
1002 #define A3XX_RB_COPY_DEST_BASE_BASE__SHIFT 4
1003 static inline uint32_t A3XX_RB_COPY_DEST_BASE_BASE(uint32_t val)
1004 {
1005 return ((val >> 5) << A3XX_RB_COPY_DEST_BASE_BASE__SHIFT) & A3XX_RB_COPY_DEST_BASE_BASE__MASK;
1006 }
1007
1008 #define REG_A3XX_RB_COPY_DEST_PITCH 0x000020ee
1009 #define A3XX_RB_COPY_DEST_PITCH_PITCH__MASK 0xffffffff
1010 #define A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT 0
1011 static inline uint32_t A3XX_RB_COPY_DEST_PITCH_PITCH(uint32_t val)
1012 {
1013 return ((val >> 5) << A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT) & A3XX_RB_COPY_DEST_PITCH_PITCH__MASK;
1014 }
1015
1016 #define REG_A3XX_RB_COPY_DEST_INFO 0x000020ef
1017 #define A3XX_RB_COPY_DEST_INFO_TILE__MASK 0x00000003
1018 #define A3XX_RB_COPY_DEST_INFO_TILE__SHIFT 0
1019 static inline uint32_t A3XX_RB_COPY_DEST_INFO_TILE(enum a3xx_tile_mode val)
1020 {
1021 return ((val) << A3XX_RB_COPY_DEST_INFO_TILE__SHIFT) & A3XX_RB_COPY_DEST_INFO_TILE__MASK;
1022 }
1023 #define A3XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000fc
1024 #define A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 2
1025 static inline uint32_t A3XX_RB_COPY_DEST_INFO_FORMAT(enum a3xx_color_fmt val)
1026 {
1027 return ((val) << A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A3XX_RB_COPY_DEST_INFO_FORMAT__MASK;
1028 }
1029 #define A3XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300
1030 #define A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8
1031 static inline uint32_t A3XX_RB_COPY_DEST_INFO_SWAP(enum a3xx_color_swap val)
1032 {
1033 return ((val) << A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A3XX_RB_COPY_DEST_INFO_SWAP__MASK;
1034 }
1035 #define A3XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK 0x00000c00
1036 #define A3XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT 10
1037 static inline uint32_t A3XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
1038 {
1039 return ((val) << A3XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A3XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
1040 }
1041 #define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK 0x0003c000
1042 #define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT 14
1043 static inline uint32_t A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE(uint32_t val)
1044 {
1045 return ((val) << A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT) & A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK;
1046 }
1047 #define A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK 0x001c0000
1048 #define A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT 18
1049 static inline uint32_t A3XX_RB_COPY_DEST_INFO_ENDIAN(enum adreno_rb_surface_endian val)
1050 {
1051 return ((val) << A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT) & A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK;
1052 }
1053
1054 #define REG_A3XX_RB_DEPTH_CONTROL 0x00002100
1055 #define A3XX_RB_DEPTH_CONTROL_FRAG_WRITES_Z 0x00000001
1056 #define A3XX_RB_DEPTH_CONTROL_Z_ENABLE 0x00000002
1057 #define A3XX_RB_DEPTH_CONTROL_Z_WRITE_ENABLE 0x00000004
1058 #define A3XX_RB_DEPTH_CONTROL_EARLY_Z_DISABLE 0x00000008
1059 #define A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK 0x00000070
1060 #define A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT 4
1061 static inline uint32_t A3XX_RB_DEPTH_CONTROL_ZFUNC(enum adreno_compare_func val)
1062 {
1063 return ((val) << A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT) & A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK;
1064 }
1065 #define A3XX_RB_DEPTH_CONTROL_BF_ENABLE 0x00000080
1066 #define A3XX_RB_DEPTH_CONTROL_Z_TEST_ENABLE 0x80000000
1067
1068 #define REG_A3XX_RB_DEPTH_CLEAR 0x00002101
1069
1070 #define REG_A3XX_RB_DEPTH_INFO 0x00002102
1071 #define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000001
1072 #define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0
1073 static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum adreno_rb_depth_format val)
1074 {
1075 return ((val) << A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
1076 }
1077 #define A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff800
1078 #define A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 11
1079 static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
1080 {
1081 return ((val >> 10) << A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
1082 }
1083
1084 #define REG_A3XX_RB_DEPTH_PITCH 0x00002103
1085 #define A3XX_RB_DEPTH_PITCH__MASK 0xffffffff
1086 #define A3XX_RB_DEPTH_PITCH__SHIFT 0
1087 static inline uint32_t A3XX_RB_DEPTH_PITCH(uint32_t val)
1088 {
1089 return ((val >> 3) << A3XX_RB_DEPTH_PITCH__SHIFT) & A3XX_RB_DEPTH_PITCH__MASK;
1090 }
1091
1092 #define REG_A3XX_RB_STENCIL_CONTROL 0x00002104
1093 #define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
1094 #define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
1095 #define A3XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
1096 #define A3XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
1097 #define A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
1098 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
1099 {
1100 return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC__MASK;
1101 }
1102 #define A3XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
1103 #define A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
1104 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
1105 {
1106 return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL__MASK;
1107 }
1108 #define A3XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
1109 #define A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
1110 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
1111 {
1112 return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS__MASK;
1113 }
1114 #define A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
1115 #define A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
1116 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
1117 {
1118 return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
1119 }
1120 #define A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
1121 #define A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
1122 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
1123 {
1124 return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
1125 }
1126 #define A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
1127 #define A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
1128 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
1129 {
1130 return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
1131 }
1132 #define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
1133 #define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
1134 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
1135 {
1136 return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
1137 }
1138 #define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
1139 #define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
1140 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
1141 {
1142 return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
1143 }
1144
1145 #define REG_A3XX_RB_STENCIL_CLEAR 0x00002105
1146
1147 #define REG_A3XX_RB_STENCIL_BUF_INFO 0x00002106
1148
1149 #define REG_A3XX_RB_STENCIL_BUF_PITCH 0x00002107
1150
1151 #define REG_A3XX_RB_STENCILREFMASK 0x00002108
1152 #define A3XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
1153 #define A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
1154 static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
1155 {
1156 return ((val) << A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILREF__MASK;
1157 }
1158 #define A3XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
1159 #define A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
1160 static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
1161 {
1162 return ((val) << A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILMASK__MASK;
1163 }
1164 #define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
1165 #define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
1166 static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
1167 {
1168 return ((val) << A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
1169 }
1170
1171 #define REG_A3XX_RB_STENCILREFMASK_BF 0x00002109
1172 #define A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff
1173 #define A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0
1174 static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
1175 {
1176 return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
1177 }
1178 #define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00
1179 #define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8
1180 static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
1181 {
1182 return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
1183 }
1184 #define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000
1185 #define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16
1186 static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
1187 {
1188 return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
1189 }
1190
1191 #define REG_A3XX_RB_LRZ_VSC_CONTROL 0x0000210c
1192 #define A3XX_RB_LRZ_VSC_CONTROL_BINNING_ENABLE 0x00000002
1193
1194 #define REG_A3XX_RB_WINDOW_OFFSET 0x0000210e
1195 #define A3XX_RB_WINDOW_OFFSET_X__MASK 0x0000ffff
1196 #define A3XX_RB_WINDOW_OFFSET_X__SHIFT 0
1197 static inline uint32_t A3XX_RB_WINDOW_OFFSET_X(uint32_t val)
1198 {
1199 return ((val) << A3XX_RB_WINDOW_OFFSET_X__SHIFT) & A3XX_RB_WINDOW_OFFSET_X__MASK;
1200 }
1201 #define A3XX_RB_WINDOW_OFFSET_Y__MASK 0xffff0000
1202 #define A3XX_RB_WINDOW_OFFSET_Y__SHIFT 16
1203 static inline uint32_t A3XX_RB_WINDOW_OFFSET_Y(uint32_t val)
1204 {
1205 return ((val) << A3XX_RB_WINDOW_OFFSET_Y__SHIFT) & A3XX_RB_WINDOW_OFFSET_Y__MASK;
1206 }
1207
1208 #define REG_A3XX_RB_SAMPLE_COUNT_CONTROL 0x00002110
1209 #define A3XX_RB_SAMPLE_COUNT_CONTROL_RESET 0x00000001
1210 #define A3XX_RB_SAMPLE_COUNT_CONTROL_COPY 0x00000002
1211
1212 #define REG_A3XX_RB_SAMPLE_COUNT_ADDR 0x00002111
1213
1214 #define REG_A3XX_RB_Z_CLAMP_MIN 0x00002114
1215
1216 #define REG_A3XX_RB_Z_CLAMP_MAX 0x00002115
1217
1218 #define REG_A3XX_VGT_BIN_BASE 0x000021e1
1219
1220 #define REG_A3XX_VGT_BIN_SIZE 0x000021e2
1221
1222 #define REG_A3XX_PC_VSTREAM_CONTROL 0x000021e4
1223 #define A3XX_PC_VSTREAM_CONTROL_SIZE__MASK 0x003f0000
1224 #define A3XX_PC_VSTREAM_CONTROL_SIZE__SHIFT 16
1225 static inline uint32_t A3XX_PC_VSTREAM_CONTROL_SIZE(uint32_t val)
1226 {
1227 return ((val) << A3XX_PC_VSTREAM_CONTROL_SIZE__SHIFT) & A3XX_PC_VSTREAM_CONTROL_SIZE__MASK;
1228 }
1229 #define A3XX_PC_VSTREAM_CONTROL_N__MASK 0x07c00000
1230 #define A3XX_PC_VSTREAM_CONTROL_N__SHIFT 22
1231 static inline uint32_t A3XX_PC_VSTREAM_CONTROL_N(uint32_t val)
1232 {
1233 return ((val) << A3XX_PC_VSTREAM_CONTROL_N__SHIFT) & A3XX_PC_VSTREAM_CONTROL_N__MASK;
1234 }
1235
1236 #define REG_A3XX_PC_VERTEX_REUSE_BLOCK_CNTL 0x000021ea
1237
1238 #define REG_A3XX_PC_PRIM_VTX_CNTL 0x000021ec
1239 #define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK 0x0000001f
1240 #define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT 0
1241 static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC(uint32_t val)
1242 {
1243 return ((val) << A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK;
1244 }
1245 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK 0x000000e0
1246 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT 5
1247 static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
1248 {
1249 return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK;
1250 }
1251 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK 0x00000700
1252 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT 8
1253 static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
1254 {
1255 return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK;
1256 }
1257 #define A3XX_PC_PRIM_VTX_CNTL_PROVOKING_VTX_LAST 0x02000000
1258 #define A3XX_PC_PRIM_VTX_CNTL_PSIZE 0x04000000
1259
1260 #define REG_A3XX_PC_RESTART_INDEX 0x000021ed
1261
1262 #define REG_A3XX_HLSQ_CONTROL_0_REG 0x00002200
1263 #define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK 0x00000010
1264 #define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT 4
1265 static inline uint32_t A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)
1266 {
1267 return ((val) << A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK;
1268 }
1269 #define A3XX_HLSQ_CONTROL_0_REG_FSSUPERTHREADENABLE 0x00000040
1270 #define A3XX_HLSQ_CONTROL_0_REG_SPSHADERRESTART 0x00000200
1271 #define A3XX_HLSQ_CONTROL_0_REG_RESERVED2 0x00000400
1272 #define A3XX_HLSQ_CONTROL_0_REG_CHUNKDISABLE 0x04000000
1273 #define A3XX_HLSQ_CONTROL_0_REG_CONSTSWITCHMODE 0x08000000
1274 #define A3XX_HLSQ_CONTROL_0_REG_LAZYUPDATEDISABLE 0x10000000
1275 #define A3XX_HLSQ_CONTROL_0_REG_SPCONSTFULLUPDATE 0x20000000
1276 #define A3XX_HLSQ_CONTROL_0_REG_TPFULLUPDATE 0x40000000
1277 #define A3XX_HLSQ_CONTROL_0_REG_SINGLECONTEXT 0x80000000
1278
1279 #define REG_A3XX_HLSQ_CONTROL_1_REG 0x00002201
1280 #define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK 0x00000040
1281 #define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT 6
1282 static inline uint32_t A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE(enum a3xx_threadsize val)
1283 {
1284 return ((val) << A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK;
1285 }
1286 #define A3XX_HLSQ_CONTROL_1_REG_VSSUPERTHREADENABLE 0x00000100
1287 #define A3XX_HLSQ_CONTROL_1_REG_RESERVED1 0x00000200
1288 #define A3XX_HLSQ_CONTROL_1_REG_ZWCOORD 0x02000000
1289
1290 #define REG_A3XX_HLSQ_CONTROL_2_REG 0x00002202
1291 #define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK 0xfc000000
1292 #define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT 26
1293 static inline uint32_t A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD(uint32_t val)
1294 {
1295 return ((val) << A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT) & A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK;
1296 }
1297
1298 #define REG_A3XX_HLSQ_CONTROL_3_REG 0x00002203
1299 #define A3XX_HLSQ_CONTROL_3_REG_REGID__MASK 0x000000ff
1300 #define A3XX_HLSQ_CONTROL_3_REG_REGID__SHIFT 0
1301 static inline uint32_t A3XX_HLSQ_CONTROL_3_REG_REGID(uint32_t val)
1302 {
1303 return ((val) << A3XX_HLSQ_CONTROL_3_REG_REGID__SHIFT) & A3XX_HLSQ_CONTROL_3_REG_REGID__MASK;
1304 }
1305
1306 #define REG_A3XX_HLSQ_VS_CONTROL_REG 0x00002204
1307 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK 0x00000fff
1308 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1309 static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1310 {
1311 return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK;
1312 }
1313 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK 0x00fff000
1314 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT 12
1315 static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)
1316 {
1317 return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK;
1318 }
1319 #define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1320 #define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1321 static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1322 {
1323 return ((val) << A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK;
1324 }
1325
1326 #define REG_A3XX_HLSQ_FS_CONTROL_REG 0x00002205
1327 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK 0x00000fff
1328 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1329 static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1330 {
1331 return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK;
1332 }
1333 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK 0x00fff000
1334 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT 12
1335 static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)
1336 {
1337 return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK;
1338 }
1339 #define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1340 #define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1341 static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1342 {
1343 return ((val) << A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK;
1344 }
1345
1346 #define REG_A3XX_HLSQ_CONST_VSPRESV_RANGE_REG 0x00002206
1347 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK 0x0000ffff
1348 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT 0
1349 static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY(uint32_t val)
1350 {
1351 return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK;
1352 }
1353 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK 0xffff0000
1354 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT 16
1355 static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
1356 {
1357 return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK;
1358 }
1359
1360 #define REG_A3XX_HLSQ_CONST_FSPRESV_RANGE_REG 0x00002207
1361 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK 0x0000ffff
1362 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT 0
1363 static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY(uint32_t val)
1364 {
1365 return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK;
1366 }
1367 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK 0xffff0000
1368 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT 16
1369 static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
1370 {
1371 return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK;
1372 }
1373
1374 #define REG_A3XX_HLSQ_CL_NDRANGE_0_REG 0x0000220a
1375 #define A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__MASK 0x00000003
1376 #define A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__SHIFT 0
1377 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM(uint32_t val)
1378 {
1379 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__MASK;
1380 }
1381 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__MASK 0x00000ffc
1382 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__SHIFT 2
1383 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0(uint32_t val)
1384 {
1385 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__MASK;
1386 }
1387 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__MASK 0x003ff000
1388 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__SHIFT 12
1389 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1(uint32_t val)
1390 {
1391 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__MASK;
1392 }
1393 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__MASK 0xffc00000
1394 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__SHIFT 22
1395 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2(uint32_t val)
1396 {
1397 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__MASK;
1398 }
1399
1400 static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK(uint32_t i0) { return 0x0000220b + 0x2*i0; }
1401
1402 static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK_SIZE(uint32_t i0) { return 0x0000220b + 0x2*i0; }
1403
1404 static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK_OFFSET(uint32_t i0) { return 0x0000220c + 0x2*i0; }
1405
1406 #define REG_A3XX_HLSQ_CL_CONTROL_0_REG 0x00002211
1407
1408 #define REG_A3XX_HLSQ_CL_CONTROL_1_REG 0x00002212
1409
1410 #define REG_A3XX_HLSQ_CL_KERNEL_CONST_REG 0x00002214
1411
1412 static inline uint32_t REG_A3XX_HLSQ_CL_KERNEL_GROUP(uint32_t i0) { return 0x00002215 + 0x1*i0; }
1413
1414 static inline uint32_t REG_A3XX_HLSQ_CL_KERNEL_GROUP_RATIO(uint32_t i0) { return 0x00002215 + 0x1*i0; }
1415
1416 #define REG_A3XX_HLSQ_CL_KERNEL_GROUP_Y_REG 0x00002216
1417
1418 #define REG_A3XX_HLSQ_CL_KERNEL_GROUP_Z_REG 0x00002217
1419
1420 #define REG_A3XX_HLSQ_CL_WG_OFFSET_REG 0x0000221a
1421
1422 #define REG_A3XX_VFD_CONTROL_0 0x00002240
1423 #define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK 0x0003ffff
1424 #define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT 0
1425 static inline uint32_t A3XX_VFD_CONTROL_0_TOTALATTRTOVS(uint32_t val)
1426 {
1427 return ((val) << A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT) & A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK;
1428 }
1429 #define A3XX_VFD_CONTROL_0_PACKETSIZE__MASK 0x003c0000
1430 #define A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT 18
1431 static inline uint32_t A3XX_VFD_CONTROL_0_PACKETSIZE(uint32_t val)
1432 {
1433 return ((val) << A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT) & A3XX_VFD_CONTROL_0_PACKETSIZE__MASK;
1434 }
1435 #define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK 0x07c00000
1436 #define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT 22
1437 static inline uint32_t A3XX_VFD_CONTROL_0_STRMDECINSTRCNT(uint32_t val)
1438 {
1439 return ((val) << A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK;
1440 }
1441 #define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK 0xf8000000
1442 #define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT 27
1443 static inline uint32_t A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT(uint32_t val)
1444 {
1445 return ((val) << A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK;
1446 }
1447
1448 #define REG_A3XX_VFD_CONTROL_1 0x00002241
1449 #define A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK 0x0000ffff
1450 #define A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT 0
1451 static inline uint32_t A3XX_VFD_CONTROL_1_MAXSTORAGE(uint32_t val)
1452 {
1453 return ((val) << A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT) & A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK;
1454 }
1455 #define A3XX_VFD_CONTROL_1_REGID4VTX__MASK 0x00ff0000
1456 #define A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT 16
1457 static inline uint32_t A3XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
1458 {
1459 return ((val) << A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A3XX_VFD_CONTROL_1_REGID4VTX__MASK;
1460 }
1461 #define A3XX_VFD_CONTROL_1_REGID4INST__MASK 0xff000000
1462 #define A3XX_VFD_CONTROL_1_REGID4INST__SHIFT 24
1463 static inline uint32_t A3XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
1464 {
1465 return ((val) << A3XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A3XX_VFD_CONTROL_1_REGID4INST__MASK;
1466 }
1467
1468 #define REG_A3XX_VFD_INDEX_MIN 0x00002242
1469
1470 #define REG_A3XX_VFD_INDEX_MAX 0x00002243
1471
1472 #define REG_A3XX_VFD_INSTANCEID_OFFSET 0x00002244
1473
1474 #define REG_A3XX_VFD_INDEX_OFFSET 0x00002245
1475
1476 static inline uint32_t REG_A3XX_VFD_FETCH(uint32_t i0) { return 0x00002246 + 0x2*i0; }
1477
1478 static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_0(uint32_t i0) { return 0x00002246 + 0x2*i0; }
1479 #define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK 0x0000007f
1480 #define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT 0
1481 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_FETCHSIZE(uint32_t val)
1482 {
1483 return ((val) << A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK;
1484 }
1485 #define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK 0x0001ff80
1486 #define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT 7
1487 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE(uint32_t val)
1488 {
1489 return ((val) << A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK;
1490 }
1491 #define A3XX_VFD_FETCH_INSTR_0_SWITCHNEXT 0x00020000
1492 #define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK 0x00fc0000
1493 #define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT 18
1494 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_INDEXCODE(uint32_t val)
1495 {
1496 return ((val) << A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK;
1497 }
1498 #define A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK 0xff000000
1499 #define A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT 24
1500 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_STEPRATE(uint32_t val)
1501 {
1502 return ((val) << A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK;
1503 }
1504
1505 static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_1(uint32_t i0) { return 0x00002247 + 0x2*i0; }
1506
1507 static inline uint32_t REG_A3XX_VFD_DECODE(uint32_t i0) { return 0x00002266 + 0x1*i0; }
1508
1509 static inline uint32_t REG_A3XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x00002266 + 0x1*i0; }
1510 #define A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK 0x0000000f
1511 #define A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT 0
1512 static inline uint32_t A3XX_VFD_DECODE_INSTR_WRITEMASK(uint32_t val)
1513 {
1514 return ((val) << A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT) & A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK;
1515 }
1516 #define A3XX_VFD_DECODE_INSTR_CONSTFILL 0x00000010
1517 #define A3XX_VFD_DECODE_INSTR_FORMAT__MASK 0x00000fc0
1518 #define A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT 6
1519 static inline uint32_t A3XX_VFD_DECODE_INSTR_FORMAT(enum a3xx_vtx_fmt val)
1520 {
1521 return ((val) << A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A3XX_VFD_DECODE_INSTR_FORMAT__MASK;
1522 }
1523 #define A3XX_VFD_DECODE_INSTR_REGID__MASK 0x000ff000
1524 #define A3XX_VFD_DECODE_INSTR_REGID__SHIFT 12
1525 static inline uint32_t A3XX_VFD_DECODE_INSTR_REGID(uint32_t val)
1526 {
1527 return ((val) << A3XX_VFD_DECODE_INSTR_REGID__SHIFT) & A3XX_VFD_DECODE_INSTR_REGID__MASK;
1528 }
1529 #define A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK 0x1f000000
1530 #define A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT 24
1531 static inline uint32_t A3XX_VFD_DECODE_INSTR_SHIFTCNT(uint32_t val)
1532 {
1533 return ((val) << A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT) & A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK;
1534 }
1535 #define A3XX_VFD_DECODE_INSTR_LASTCOMPVALID 0x20000000
1536 #define A3XX_VFD_DECODE_INSTR_SWITCHNEXT 0x40000000
1537
1538 #define REG_A3XX_VFD_VS_THREADING_THRESHOLD 0x0000227e
1539 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK 0x0000000f
1540 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT 0
1541 static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD(uint32_t val)
1542 {
1543 return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK;
1544 }
1545 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK 0x0000ff00
1546 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT 8
1547 static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT(uint32_t val)
1548 {
1549 return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK;
1550 }
1551
1552 #define REG_A3XX_VPC_ATTR 0x00002280
1553 #define A3XX_VPC_ATTR_TOTALATTR__MASK 0x000001ff
1554 #define A3XX_VPC_ATTR_TOTALATTR__SHIFT 0
1555 static inline uint32_t A3XX_VPC_ATTR_TOTALATTR(uint32_t val)
1556 {
1557 return ((val) << A3XX_VPC_ATTR_TOTALATTR__SHIFT) & A3XX_VPC_ATTR_TOTALATTR__MASK;
1558 }
1559 #define A3XX_VPC_ATTR_PSIZE 0x00000200
1560 #define A3XX_VPC_ATTR_THRDASSIGN__MASK 0x0ffff000
1561 #define A3XX_VPC_ATTR_THRDASSIGN__SHIFT 12
1562 static inline uint32_t A3XX_VPC_ATTR_THRDASSIGN(uint32_t val)
1563 {
1564 return ((val) << A3XX_VPC_ATTR_THRDASSIGN__SHIFT) & A3XX_VPC_ATTR_THRDASSIGN__MASK;
1565 }
1566 #define A3XX_VPC_ATTR_LMSIZE__MASK 0xf0000000
1567 #define A3XX_VPC_ATTR_LMSIZE__SHIFT 28
1568 static inline uint32_t A3XX_VPC_ATTR_LMSIZE(uint32_t val)
1569 {
1570 return ((val) << A3XX_VPC_ATTR_LMSIZE__SHIFT) & A3XX_VPC_ATTR_LMSIZE__MASK;
1571 }
1572
1573 #define REG_A3XX_VPC_PACK 0x00002281
1574 #define A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK 0x0000ff00
1575 #define A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT 8
1576 static inline uint32_t A3XX_VPC_PACK_NUMFPNONPOSVAR(uint32_t val)
1577 {
1578 return ((val) << A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT) & A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK;
1579 }
1580 #define A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK 0x00ff0000
1581 #define A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT 16
1582 static inline uint32_t A3XX_VPC_PACK_NUMNONPOSVSVAR(uint32_t val)
1583 {
1584 return ((val) << A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT) & A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK;
1585 }
1586
1587 static inline uint32_t REG_A3XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00002282 + 0x1*i0; }
1588
1589 static inline uint32_t REG_A3XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00002282 + 0x1*i0; }
1590
1591 static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x00002286 + 0x1*i0; }
1592
1593 static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x00002286 + 0x1*i0; }
1594
1595 #define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_0 0x0000228a
1596
1597 #define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_1 0x0000228b
1598
1599 #define REG_A3XX_SP_SP_CTRL_REG 0x000022c0
1600 #define A3XX_SP_SP_CTRL_REG_RESOLVE 0x00010000
1601 #define A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK 0x00040000
1602 #define A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT 18
1603 static inline uint32_t A3XX_SP_SP_CTRL_REG_CONSTMODE(uint32_t val)
1604 {
1605 return ((val) << A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK;
1606 }
1607 #define A3XX_SP_SP_CTRL_REG_BINNING 0x00080000
1608 #define A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK 0x00300000
1609 #define A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT 20
1610 static inline uint32_t A3XX_SP_SP_CTRL_REG_SLEEPMODE(uint32_t val)
1611 {
1612 return ((val) << A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK;
1613 }
1614 #define A3XX_SP_SP_CTRL_REG_L0MODE__MASK 0x00c00000
1615 #define A3XX_SP_SP_CTRL_REG_L0MODE__SHIFT 22
1616 static inline uint32_t A3XX_SP_SP_CTRL_REG_L0MODE(uint32_t val)
1617 {
1618 return ((val) << A3XX_SP_SP_CTRL_REG_L0MODE__SHIFT) & A3XX_SP_SP_CTRL_REG_L0MODE__MASK;
1619 }
1620
1621 #define REG_A3XX_SP_VS_CTRL_REG0 0x000022c4
1622 #define A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK 0x00000001
1623 #define A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT 0
1624 static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
1625 {
1626 return ((val) << A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK;
1627 }
1628 #define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK 0x00000002
1629 #define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT 1
1630 static inline uint32_t A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)
1631 {
1632 return ((val) << A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK;
1633 }
1634 #define A3XX_SP_VS_CTRL_REG0_CACHEINVALID 0x00000004
1635 #define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
1636 #define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
1637 static inline uint32_t A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
1638 {
1639 return ((val) << A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
1640 }
1641 #define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
1642 #define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
1643 static inline uint32_t A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
1644 {
1645 return ((val) << A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
1646 }
1647 #define A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
1648 #define A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
1649 static inline uint32_t A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
1650 {
1651 return ((val) << A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK;
1652 }
1653 #define A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK 0x00100000
1654 #define A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT 20
1655 static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
1656 {
1657 return ((val) << A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
1658 }
1659 #define A3XX_SP_VS_CTRL_REG0_SUPERTHREADMODE 0x00200000
1660 #define A3XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x00400000
1661 #define A3XX_SP_VS_CTRL_REG0_COMPUTEMODE 0x00800000
1662 #define A3XX_SP_VS_CTRL_REG0_LENGTH__MASK 0xff000000
1663 #define A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT 24
1664 static inline uint32_t A3XX_SP_VS_CTRL_REG0_LENGTH(uint32_t val)
1665 {
1666 return ((val) << A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG0_LENGTH__MASK;
1667 }
1668
1669 #define REG_A3XX_SP_VS_CTRL_REG1 0x000022c5
1670 #define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK 0x000003ff
1671 #define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT 0
1672 static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTLENGTH(uint32_t val)
1673 {
1674 return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK;
1675 }
1676 #define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK 0x000ffc00
1677 #define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT 10
1678 static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)
1679 {
1680 return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK;
1681 }
1682 #define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x3f000000
1683 #define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 24
1684 static inline uint32_t A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
1685 {
1686 return ((val) << A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK;
1687 }
1688
1689 #define REG_A3XX_SP_VS_PARAM_REG 0x000022c6
1690 #define A3XX_SP_VS_PARAM_REG_POSREGID__MASK 0x000000ff
1691 #define A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT 0
1692 static inline uint32_t A3XX_SP_VS_PARAM_REG_POSREGID(uint32_t val)
1693 {
1694 return ((val) << A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_POSREGID__MASK;
1695 }
1696 #define A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK 0x0000ff00
1697 #define A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT 8
1698 static inline uint32_t A3XX_SP_VS_PARAM_REG_PSIZEREGID(uint32_t val)
1699 {
1700 return ((val) << A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK;
1701 }
1702 #define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK 0xfff00000
1703 #define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT 20
1704 static inline uint32_t A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR(uint32_t val)
1705 {
1706 return ((val) << A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT) & A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK;
1707 }
1708
1709 static inline uint32_t REG_A3XX_SP_VS_OUT(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
1710
1711 static inline uint32_t REG_A3XX_SP_VS_OUT_REG(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
1712 #define A3XX_SP_VS_OUT_REG_A_REGID__MASK 0x000001ff
1713 #define A3XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
1714 static inline uint32_t A3XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
1715 {
1716 return ((val) << A3XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_A_REGID__MASK;
1717 }
1718 #define A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00001e00
1719 #define A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 9
1720 static inline uint32_t A3XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
1721 {
1722 return ((val) << A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
1723 }
1724 #define A3XX_SP_VS_OUT_REG_B_REGID__MASK 0x01ff0000
1725 #define A3XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
1726 static inline uint32_t A3XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
1727 {
1728 return ((val) << A3XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_B_REGID__MASK;
1729 }
1730 #define A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x1e000000
1731 #define A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 25
1732 static inline uint32_t A3XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
1733 {
1734 return ((val) << A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
1735 }
1736
1737 static inline uint32_t REG_A3XX_SP_VS_VPC_DST(uint32_t i0) { return 0x000022d0 + 0x1*i0; }
1738
1739 static inline uint32_t REG_A3XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x000022d0 + 0x1*i0; }
1740 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
1741 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
1742 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
1743 {
1744 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
1745 }
1746 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
1747 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
1748 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
1749 {
1750 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
1751 }
1752 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
1753 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
1754 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
1755 {
1756 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
1757 }
1758 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
1759 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
1760 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
1761 {
1762 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
1763 }
1764
1765 #define REG_A3XX_SP_VS_OBJ_OFFSET_REG 0x000022d4
1766 #define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1767 #define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1768 static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
1769 {
1770 return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
1771 }
1772 #define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1773 #define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1774 static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
1775 {
1776 return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
1777 }
1778
1779 #define REG_A3XX_SP_VS_OBJ_START_REG 0x000022d5
1780
1781 #define REG_A3XX_SP_VS_PVT_MEM_PARAM_REG 0x000022d6
1782
1783 #define REG_A3XX_SP_VS_PVT_MEM_ADDR_REG 0x000022d7
1784
1785 #define REG_A3XX_SP_VS_PVT_MEM_SIZE_REG 0x000022d8
1786
1787 #define REG_A3XX_SP_VS_LENGTH_REG 0x000022df
1788 #define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK 0xffffffff
1789 #define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT 0
1790 static inline uint32_t A3XX_SP_VS_LENGTH_REG_SHADERLENGTH(uint32_t val)
1791 {
1792 return ((val) << A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK;
1793 }
1794
1795 #define REG_A3XX_SP_FS_CTRL_REG0 0x000022e0
1796 #define A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK 0x00000001
1797 #define A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT 0
1798 static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
1799 {
1800 return ((val) << A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK;
1801 }
1802 #define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK 0x00000002
1803 #define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT 1
1804 static inline uint32_t A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)
1805 {
1806 return ((val) << A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK;
1807 }
1808 #define A3XX_SP_FS_CTRL_REG0_CACHEINVALID 0x00000004
1809 #define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
1810 #define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
1811 static inline uint32_t A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
1812 {
1813 return ((val) << A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
1814 }
1815 #define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
1816 #define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
1817 static inline uint32_t A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
1818 {
1819 return ((val) << A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
1820 }
1821 #define A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
1822 #define A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
1823 static inline uint32_t A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
1824 {
1825 return ((val) << A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK;
1826 }
1827 #define A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00100000
1828 #define A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 20
1829 static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
1830 {
1831 return ((val) << A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
1832 }
1833 #define A3XX_SP_FS_CTRL_REG0_SUPERTHREADMODE 0x00200000
1834 #define A3XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x00400000
1835 #define A3XX_SP_FS_CTRL_REG0_COMPUTEMODE 0x00800000
1836 #define A3XX_SP_FS_CTRL_REG0_LENGTH__MASK 0xff000000
1837 #define A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT 24
1838 static inline uint32_t A3XX_SP_FS_CTRL_REG0_LENGTH(uint32_t val)
1839 {
1840 return ((val) << A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG0_LENGTH__MASK;
1841 }
1842
1843 #define REG_A3XX_SP_FS_CTRL_REG1 0x000022e1
1844 #define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK 0x000003ff
1845 #define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT 0
1846 static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTLENGTH(uint32_t val)
1847 {
1848 return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK;
1849 }
1850 #define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK 0x000ffc00
1851 #define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT 10
1852 static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)
1853 {
1854 return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK;
1855 }
1856 #define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x00f00000
1857 #define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 20
1858 static inline uint32_t A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
1859 {
1860 return ((val) << A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK;
1861 }
1862 #define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK 0x3f000000
1863 #define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT 24
1864 static inline uint32_t A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET(uint32_t val)
1865 {
1866 return ((val) << A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT) & A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK;
1867 }
1868
1869 #define REG_A3XX_SP_FS_OBJ_OFFSET_REG 0x000022e2
1870 #define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1871 #define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1872 static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
1873 {
1874 return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
1875 }
1876 #define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1877 #define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1878 static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
1879 {
1880 return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
1881 }
1882
1883 #define REG_A3XX_SP_FS_OBJ_START_REG 0x000022e3
1884
1885 #define REG_A3XX_SP_FS_PVT_MEM_PARAM_REG 0x000022e4
1886
1887 #define REG_A3XX_SP_FS_PVT_MEM_ADDR_REG 0x000022e5
1888
1889 #define REG_A3XX_SP_FS_PVT_MEM_SIZE_REG 0x000022e6
1890
1891 #define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_0 0x000022e8
1892
1893 #define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_1 0x000022e9
1894
1895 #define REG_A3XX_SP_FS_OUTPUT_REG 0x000022ec
1896 #define A3XX_SP_FS_OUTPUT_REG_DEPTH_ENABLE 0x00000080
1897 #define A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK 0x0000ff00
1898 #define A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT 8
1899 static inline uint32_t A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID(uint32_t val)
1900 {
1901 return ((val) << A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT) & A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK;
1902 }
1903
1904 static inline uint32_t REG_A3XX_SP_FS_MRT(uint32_t i0) { return 0x000022f0 + 0x1*i0; }
1905
1906 static inline uint32_t REG_A3XX_SP_FS_MRT_REG(uint32_t i0) { return 0x000022f0 + 0x1*i0; }
1907 #define A3XX_SP_FS_MRT_REG_REGID__MASK 0x000000ff
1908 #define A3XX_SP_FS_MRT_REG_REGID__SHIFT 0
1909 static inline uint32_t A3XX_SP_FS_MRT_REG_REGID(uint32_t val)
1910 {
1911 return ((val) << A3XX_SP_FS_MRT_REG_REGID__SHIFT) & A3XX_SP_FS_MRT_REG_REGID__MASK;
1912 }
1913 #define A3XX_SP_FS_MRT_REG_HALF_PRECISION 0x00000100
1914
1915 static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT(uint32_t i0) { return 0x000022f4 + 0x1*i0; }
1916
1917 static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT_REG(uint32_t i0) { return 0x000022f4 + 0x1*i0; }
1918 #define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK 0x0000003f
1919 #define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT 0
1920 static inline uint32_t A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT(enum a3xx_color_fmt val)
1921 {
1922 return ((val) << A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT) & A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK;
1923 }
1924
1925 #define REG_A3XX_SP_FS_LENGTH_REG 0x000022ff
1926 #define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK 0xffffffff
1927 #define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT 0
1928 static inline uint32_t A3XX_SP_FS_LENGTH_REG_SHADERLENGTH(uint32_t val)
1929 {
1930 return ((val) << A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK;
1931 }
1932
1933 #define REG_A3XX_TPL1_TP_VS_TEX_OFFSET 0x00002340
1934 #define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK 0x000000ff
1935 #define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT 0
1936 static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)
1937 {
1938 return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK;
1939 }
1940 #define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK 0x0000ff00
1941 #define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT 8
1942 static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)
1943 {
1944 return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK;
1945 }
1946 #define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK 0xffff0000
1947 #define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT 16
1948 static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR(uint32_t val)
1949 {
1950 return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK;
1951 }
1952
1953 #define REG_A3XX_TPL1_TP_VS_BORDER_COLOR_BASE_ADDR 0x00002341
1954
1955 #define REG_A3XX_TPL1_TP_FS_TEX_OFFSET 0x00002342
1956 #define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK 0x000000ff
1957 #define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT 0
1958 static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)
1959 {
1960 return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK;
1961 }
1962 #define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK 0x0000ff00
1963 #define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT 8
1964 static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)
1965 {
1966 return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK;
1967 }
1968 #define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK 0xffff0000
1969 #define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT 16
1970 static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR(uint32_t val)
1971 {
1972 return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK;
1973 }
1974
1975 #define REG_A3XX_TPL1_TP_FS_BORDER_COLOR_BASE_ADDR 0x00002343
1976
1977 #define REG_A3XX_VBIF_CLKON 0x00003001
1978
1979 #define REG_A3XX_VBIF_FIXED_SORT_EN 0x0000300c
1980
1981 #define REG_A3XX_VBIF_FIXED_SORT_SEL0 0x0000300d
1982
1983 #define REG_A3XX_VBIF_FIXED_SORT_SEL1 0x0000300e
1984
1985 #define REG_A3XX_VBIF_ABIT_SORT 0x0000301c
1986
1987 #define REG_A3XX_VBIF_ABIT_SORT_CONF 0x0000301d
1988
1989 #define REG_A3XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
1990
1991 #define REG_A3XX_VBIF_IN_RD_LIM_CONF0 0x0000302c
1992
1993 #define REG_A3XX_VBIF_IN_RD_LIM_CONF1 0x0000302d
1994
1995 #define REG_A3XX_VBIF_IN_WR_LIM_CONF0 0x00003030
1996
1997 #define REG_A3XX_VBIF_IN_WR_LIM_CONF1 0x00003031
1998
1999 #define REG_A3XX_VBIF_OUT_RD_LIM_CONF0 0x00003034
2000
2001 #define REG_A3XX_VBIF_OUT_WR_LIM_CONF0 0x00003035
2002
2003 #define REG_A3XX_VBIF_DDR_OUT_MAX_BURST 0x00003036
2004
2005 #define REG_A3XX_VBIF_ARB_CTL 0x0000303c
2006
2007 #define REG_A3XX_VBIF_ROUND_ROBIN_QOS_ARB 0x00003049
2008
2009 #define REG_A3XX_VBIF_OUT_AXI_AMEMTYPE_CONF0 0x00003058
2010
2011 #define REG_A3XX_VBIF_OUT_AXI_AOOO_EN 0x0000305e
2012
2013 #define REG_A3XX_VBIF_OUT_AXI_AOOO 0x0000305f
2014
2015 #define REG_A3XX_VBIF_PERF_CNT_EN 0x00003070
2016 #define A3XX_VBIF_PERF_CNT_EN_CNT0 0x00000001
2017 #define A3XX_VBIF_PERF_CNT_EN_CNT1 0x00000002
2018 #define A3XX_VBIF_PERF_CNT_EN_PWRCNT0 0x00000004
2019 #define A3XX_VBIF_PERF_CNT_EN_PWRCNT1 0x00000008
2020 #define A3XX_VBIF_PERF_CNT_EN_PWRCNT2 0x00000010
2021
2022 #define REG_A3XX_VBIF_PERF_CNT_CLR 0x00003071
2023 #define A3XX_VBIF_PERF_CNT_CLR_CNT0 0x00000001
2024 #define A3XX_VBIF_PERF_CNT_CLR_CNT1 0x00000002
2025 #define A3XX_VBIF_PERF_CNT_CLR_PWRCNT0 0x00000004
2026 #define A3XX_VBIF_PERF_CNT_CLR_PWRCNT1 0x00000008
2027 #define A3XX_VBIF_PERF_CNT_CLR_PWRCNT2 0x00000010
2028
2029 #define REG_A3XX_VBIF_PERF_CNT_SEL 0x00003072
2030
2031 #define REG_A3XX_VBIF_PERF_CNT0_LO 0x00003073
2032
2033 #define REG_A3XX_VBIF_PERF_CNT0_HI 0x00003074
2034
2035 #define REG_A3XX_VBIF_PERF_CNT1_LO 0x00003075
2036
2037 #define REG_A3XX_VBIF_PERF_CNT1_HI 0x00003076
2038
2039 #define REG_A3XX_VBIF_PERF_PWR_CNT0_LO 0x00003077
2040
2041 #define REG_A3XX_VBIF_PERF_PWR_CNT0_HI 0x00003078
2042
2043 #define REG_A3XX_VBIF_PERF_PWR_CNT1_LO 0x00003079
2044
2045 #define REG_A3XX_VBIF_PERF_PWR_CNT1_HI 0x0000307a
2046
2047 #define REG_A3XX_VBIF_PERF_PWR_CNT2_LO 0x0000307b
2048
2049 #define REG_A3XX_VBIF_PERF_PWR_CNT2_HI 0x0000307c
2050
2051 #define REG_A3XX_VSC_BIN_SIZE 0x00000c01
2052 #define A3XX_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f
2053 #define A3XX_VSC_BIN_SIZE_WIDTH__SHIFT 0
2054 static inline uint32_t A3XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
2055 {
2056 return ((val >> 5) << A3XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A3XX_VSC_BIN_SIZE_WIDTH__MASK;
2057 }
2058 #define A3XX_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0
2059 #define A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT 5
2060 static inline uint32_t A3XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
2061 {
2062 return ((val >> 5) << A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A3XX_VSC_BIN_SIZE_HEIGHT__MASK;
2063 }
2064
2065 #define REG_A3XX_VSC_SIZE_ADDRESS 0x00000c02
2066
2067 static inline uint32_t REG_A3XX_VSC_PIPE(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
2068
2069 static inline uint32_t REG_A3XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
2070 #define A3XX_VSC_PIPE_CONFIG_X__MASK 0x000003ff
2071 #define A3XX_VSC_PIPE_CONFIG_X__SHIFT 0
2072 static inline uint32_t A3XX_VSC_PIPE_CONFIG_X(uint32_t val)
2073 {
2074 return ((val) << A3XX_VSC_PIPE_CONFIG_X__SHIFT) & A3XX_VSC_PIPE_CONFIG_X__MASK;
2075 }
2076 #define A3XX_VSC_PIPE_CONFIG_Y__MASK 0x000ffc00
2077 #define A3XX_VSC_PIPE_CONFIG_Y__SHIFT 10
2078 static inline uint32_t A3XX_VSC_PIPE_CONFIG_Y(uint32_t val)
2079 {
2080 return ((val) << A3XX_VSC_PIPE_CONFIG_Y__SHIFT) & A3XX_VSC_PIPE_CONFIG_Y__MASK;
2081 }
2082 #define A3XX_VSC_PIPE_CONFIG_W__MASK 0x00f00000
2083 #define A3XX_VSC_PIPE_CONFIG_W__SHIFT 20
2084 static inline uint32_t A3XX_VSC_PIPE_CONFIG_W(uint32_t val)
2085 {
2086 return ((val) << A3XX_VSC_PIPE_CONFIG_W__SHIFT) & A3XX_VSC_PIPE_CONFIG_W__MASK;
2087 }
2088 #define A3XX_VSC_PIPE_CONFIG_H__MASK 0x0f000000
2089 #define A3XX_VSC_PIPE_CONFIG_H__SHIFT 24
2090 static inline uint32_t A3XX_VSC_PIPE_CONFIG_H(uint32_t val)
2091 {
2092 return ((val) << A3XX_VSC_PIPE_CONFIG_H__SHIFT) & A3XX_VSC_PIPE_CONFIG_H__MASK;
2093 }
2094
2095 static inline uint32_t REG_A3XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c07 + 0x3*i0; }
2096
2097 static inline uint32_t REG_A3XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c08 + 0x3*i0; }
2098
2099 #define REG_A3XX_VSC_BIN_CONTROL 0x00000c3c
2100 #define A3XX_VSC_BIN_CONTROL_BINNING_ENABLE 0x00000001
2101
2102 #define REG_A3XX_UNKNOWN_0C3D 0x00000c3d
2103
2104 #define REG_A3XX_PC_PERFCOUNTER0_SELECT 0x00000c48
2105
2106 #define REG_A3XX_PC_PERFCOUNTER1_SELECT 0x00000c49
2107
2108 #define REG_A3XX_PC_PERFCOUNTER2_SELECT 0x00000c4a
2109
2110 #define REG_A3XX_PC_PERFCOUNTER3_SELECT 0x00000c4b
2111
2112 #define REG_A3XX_GRAS_TSE_DEBUG_ECO 0x00000c81
2113
2114 #define REG_A3XX_GRAS_PERFCOUNTER0_SELECT 0x00000c88
2115
2116 #define REG_A3XX_GRAS_PERFCOUNTER1_SELECT 0x00000c89
2117
2118 #define REG_A3XX_GRAS_PERFCOUNTER2_SELECT 0x00000c8a
2119
2120 #define REG_A3XX_GRAS_PERFCOUNTER3_SELECT 0x00000c8b
2121
2122 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE(uint32_t i0) { return 0x00000ca0 + 0x4*i0; }
2123
2124 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_X(uint32_t i0) { return 0x00000ca0 + 0x4*i0; }
2125
2126 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Y(uint32_t i0) { return 0x00000ca1 + 0x4*i0; }
2127
2128 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Z(uint32_t i0) { return 0x00000ca2 + 0x4*i0; }
2129
2130 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_W(uint32_t i0) { return 0x00000ca3 + 0x4*i0; }
2131
2132 #define REG_A3XX_RB_GMEM_BASE_ADDR 0x00000cc0
2133
2134 #define REG_A3XX_RB_DEBUG_ECO_CONTROLS_ADDR 0x00000cc1
2135
2136 #define REG_A3XX_RB_PERFCOUNTER0_SELECT 0x00000cc6
2137
2138 #define REG_A3XX_RB_PERFCOUNTER1_SELECT 0x00000cc7
2139
2140 #define REG_A3XX_RB_FRAME_BUFFER_DIMENSION 0x00000ce0
2141 #define A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK 0x00003fff
2142 #define A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT 0
2143 static inline uint32_t A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH(uint32_t val)
2144 {
2145 return ((val) << A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT) & A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK;
2146 }
2147 #define A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK 0x0fffc000
2148 #define A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT 14
2149 static inline uint32_t A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT(uint32_t val)
2150 {
2151 return ((val) << A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT) & A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK;
2152 }
2153
2154 #define REG_A3XX_HLSQ_PERFCOUNTER0_SELECT 0x00000e00
2155
2156 #define REG_A3XX_HLSQ_PERFCOUNTER1_SELECT 0x00000e01
2157
2158 #define REG_A3XX_HLSQ_PERFCOUNTER2_SELECT 0x00000e02
2159
2160 #define REG_A3XX_HLSQ_PERFCOUNTER3_SELECT 0x00000e03
2161
2162 #define REG_A3XX_HLSQ_PERFCOUNTER4_SELECT 0x00000e04
2163
2164 #define REG_A3XX_HLSQ_PERFCOUNTER5_SELECT 0x00000e05
2165
2166 #define REG_A3XX_UNKNOWN_0E43 0x00000e43
2167
2168 #define REG_A3XX_VFD_PERFCOUNTER0_SELECT 0x00000e44
2169
2170 #define REG_A3XX_VFD_PERFCOUNTER1_SELECT 0x00000e45
2171
2172 #define REG_A3XX_VPC_VPC_DEBUG_RAM_SEL 0x00000e61
2173
2174 #define REG_A3XX_VPC_VPC_DEBUG_RAM_READ 0x00000e62
2175
2176 #define REG_A3XX_VPC_PERFCOUNTER0_SELECT 0x00000e64
2177
2178 #define REG_A3XX_VPC_PERFCOUNTER1_SELECT 0x00000e65
2179
2180 #define REG_A3XX_UCHE_CACHE_MODE_CONTROL_REG 0x00000e82
2181
2182 #define REG_A3XX_UCHE_PERFCOUNTER0_SELECT 0x00000e84
2183
2184 #define REG_A3XX_UCHE_PERFCOUNTER1_SELECT 0x00000e85
2185
2186 #define REG_A3XX_UCHE_PERFCOUNTER2_SELECT 0x00000e86
2187
2188 #define REG_A3XX_UCHE_PERFCOUNTER3_SELECT 0x00000e87
2189
2190 #define REG_A3XX_UCHE_PERFCOUNTER4_SELECT 0x00000e88
2191
2192 #define REG_A3XX_UCHE_PERFCOUNTER5_SELECT 0x00000e89
2193
2194 #define REG_A3XX_UCHE_CACHE_INVALIDATE0_REG 0x00000ea0
2195 #define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK 0x0fffffff
2196 #define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT 0
2197 static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR(uint32_t val)
2198 {
2199 return ((val) << A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK;
2200 }
2201
2202 #define REG_A3XX_UCHE_CACHE_INVALIDATE1_REG 0x00000ea1
2203 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK 0x0fffffff
2204 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT 0
2205 static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR(uint32_t val)
2206 {
2207 return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK;
2208 }
2209 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK 0x30000000
2210 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT 28
2211 static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE(enum a3xx_cache_opcode val)
2212 {
2213 return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK;
2214 }
2215 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ENTIRE_CACHE 0x80000000
2216
2217 #define REG_A3XX_UNKNOWN_0EA6 0x00000ea6
2218
2219 #define REG_A3XX_SP_PERFCOUNTER0_SELECT 0x00000ec4
2220
2221 #define REG_A3XX_SP_PERFCOUNTER1_SELECT 0x00000ec5
2222
2223 #define REG_A3XX_SP_PERFCOUNTER2_SELECT 0x00000ec6
2224
2225 #define REG_A3XX_SP_PERFCOUNTER3_SELECT 0x00000ec7
2226
2227 #define REG_A3XX_SP_PERFCOUNTER4_SELECT 0x00000ec8
2228
2229 #define REG_A3XX_SP_PERFCOUNTER5_SELECT 0x00000ec9
2230
2231 #define REG_A3XX_SP_PERFCOUNTER6_SELECT 0x00000eca
2232
2233 #define REG_A3XX_SP_PERFCOUNTER7_SELECT 0x00000ecb
2234
2235 #define REG_A3XX_UNKNOWN_0EE0 0x00000ee0
2236
2237 #define REG_A3XX_UNKNOWN_0F03 0x00000f03
2238
2239 #define REG_A3XX_TP_PERFCOUNTER0_SELECT 0x00000f04
2240
2241 #define REG_A3XX_TP_PERFCOUNTER1_SELECT 0x00000f05
2242
2243 #define REG_A3XX_TP_PERFCOUNTER2_SELECT 0x00000f06
2244
2245 #define REG_A3XX_TP_PERFCOUNTER3_SELECT 0x00000f07
2246
2247 #define REG_A3XX_TP_PERFCOUNTER4_SELECT 0x00000f08
2248
2249 #define REG_A3XX_TP_PERFCOUNTER5_SELECT 0x00000f09
2250
2251 #define REG_A3XX_VGT_CL_INITIATOR 0x000021f0
2252
2253 #define REG_A3XX_VGT_EVENT_INITIATOR 0x000021f9
2254
2255 #define REG_A3XX_VGT_DRAW_INITIATOR 0x000021fc
2256 #define A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK 0x0000003f
2257 #define A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT 0
2258 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE(enum pc_di_primtype val)
2259 {
2260 return ((val) << A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT) & A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK;
2261 }
2262 #define A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK 0x000000c0
2263 #define A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT 6
2264 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT(enum pc_di_src_sel val)
2265 {
2266 return ((val) << A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT) & A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK;
2267 }
2268 #define A3XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK 0x00000600
2269 #define A3XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT 9
2270 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_VIS_CULL(enum pc_di_vis_cull_mode val)
2271 {
2272 return ((val) << A3XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT) & A3XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK;
2273 }
2274 #define A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK 0x00000800
2275 #define A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT 11
2276 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE(enum pc_di_index_size val)
2277 {
2278 return ((val) << A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT) & A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK;
2279 }
2280 #define A3XX_VGT_DRAW_INITIATOR_NOT_EOP 0x00001000
2281 #define A3XX_VGT_DRAW_INITIATOR_SMALL_INDEX 0x00002000
2282 #define A3XX_VGT_DRAW_INITIATOR_PRE_DRAW_INITIATOR_ENABLE 0x00004000
2283 #define A3XX_VGT_DRAW_INITIATOR_NUM_INDICES__MASK 0xffff0000
2284 #define A3XX_VGT_DRAW_INITIATOR_NUM_INDICES__SHIFT 16
2285 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_NUM_INDICES(uint32_t val)
2286 {
2287 return ((val) << A3XX_VGT_DRAW_INITIATOR_NUM_INDICES__SHIFT) & A3XX_VGT_DRAW_INITIATOR_NUM_INDICES__MASK;
2288 }
2289
2290 #define REG_A3XX_VGT_IMMED_DATA 0x000021fd
2291
2292 #define REG_A3XX_TEX_SAMP_0 0x00000000
2293 #define A3XX_TEX_SAMP_0_MIPFILTER_LINEAR 0x00000002
2294 #define A3XX_TEX_SAMP_0_XY_MAG__MASK 0x0000000c
2295 #define A3XX_TEX_SAMP_0_XY_MAG__SHIFT 2
2296 static inline uint32_t A3XX_TEX_SAMP_0_XY_MAG(enum a3xx_tex_filter val)
2297 {
2298 return ((val) << A3XX_TEX_SAMP_0_XY_MAG__SHIFT) & A3XX_TEX_SAMP_0_XY_MAG__MASK;
2299 }
2300 #define A3XX_TEX_SAMP_0_XY_MIN__MASK 0x00000030
2301 #define A3XX_TEX_SAMP_0_XY_MIN__SHIFT 4
2302 static inline uint32_t A3XX_TEX_SAMP_0_XY_MIN(enum a3xx_tex_filter val)
2303 {
2304 return ((val) << A3XX_TEX_SAMP_0_XY_MIN__SHIFT) & A3XX_TEX_SAMP_0_XY_MIN__MASK;
2305 }
2306 #define A3XX_TEX_SAMP_0_WRAP_S__MASK 0x000001c0
2307 #define A3XX_TEX_SAMP_0_WRAP_S__SHIFT 6
2308 static inline uint32_t A3XX_TEX_SAMP_0_WRAP_S(enum a3xx_tex_clamp val)
2309 {
2310 return ((val) << A3XX_TEX_SAMP_0_WRAP_S__SHIFT) & A3XX_TEX_SAMP_0_WRAP_S__MASK;
2311 }
2312 #define A3XX_TEX_SAMP_0_WRAP_T__MASK 0x00000e00
2313 #define A3XX_TEX_SAMP_0_WRAP_T__SHIFT 9
2314 static inline uint32_t A3XX_TEX_SAMP_0_WRAP_T(enum a3xx_tex_clamp val)
2315 {
2316 return ((val) << A3XX_TEX_SAMP_0_WRAP_T__SHIFT) & A3XX_TEX_SAMP_0_WRAP_T__MASK;
2317 }
2318 #define A3XX_TEX_SAMP_0_WRAP_R__MASK 0x00007000
2319 #define A3XX_TEX_SAMP_0_WRAP_R__SHIFT 12
2320 static inline uint32_t A3XX_TEX_SAMP_0_WRAP_R(enum a3xx_tex_clamp val)
2321 {
2322 return ((val) << A3XX_TEX_SAMP_0_WRAP_R__SHIFT) & A3XX_TEX_SAMP_0_WRAP_R__MASK;
2323 }
2324 #define A3XX_TEX_SAMP_0_UNNORM_COORDS 0x80000000
2325
2326 #define REG_A3XX_TEX_SAMP_1 0x00000001
2327 #define A3XX_TEX_SAMP_1_MAX_LOD__MASK 0x003ff000
2328 #define A3XX_TEX_SAMP_1_MAX_LOD__SHIFT 12
2329 static inline uint32_t A3XX_TEX_SAMP_1_MAX_LOD(float val)
2330 {
2331 return ((((uint32_t)(val * 12.0))) << A3XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A3XX_TEX_SAMP_1_MAX_LOD__MASK;
2332 }
2333 #define A3XX_TEX_SAMP_1_MIN_LOD__MASK 0xffc00000
2334 #define A3XX_TEX_SAMP_1_MIN_LOD__SHIFT 22
2335 static inline uint32_t A3XX_TEX_SAMP_1_MIN_LOD(float val)
2336 {
2337 return ((((uint32_t)(val * 12.0))) << A3XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A3XX_TEX_SAMP_1_MIN_LOD__MASK;
2338 }
2339
2340 #define REG_A3XX_TEX_CONST_0 0x00000000
2341 #define A3XX_TEX_CONST_0_TILED 0x00000001
2342 #define A3XX_TEX_CONST_0_SRGB 0x00000004
2343 #define A3XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
2344 #define A3XX_TEX_CONST_0_SWIZ_X__SHIFT 4
2345 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_X(enum a3xx_tex_swiz val)
2346 {
2347 return ((val) << A3XX_TEX_CONST_0_SWIZ_X__SHIFT) & A3XX_TEX_CONST_0_SWIZ_X__MASK;
2348 }
2349 #define A3XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
2350 #define A3XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
2351 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Y(enum a3xx_tex_swiz val)
2352 {
2353 return ((val) << A3XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Y__MASK;
2354 }
2355 #define A3XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
2356 #define A3XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
2357 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Z(enum a3xx_tex_swiz val)
2358 {
2359 return ((val) << A3XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Z__MASK;
2360 }
2361 #define A3XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
2362 #define A3XX_TEX_CONST_0_SWIZ_W__SHIFT 13
2363 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_W(enum a3xx_tex_swiz val)
2364 {
2365 return ((val) << A3XX_TEX_CONST_0_SWIZ_W__SHIFT) & A3XX_TEX_CONST_0_SWIZ_W__MASK;
2366 }
2367 #define A3XX_TEX_CONST_0_MIPLVLS__MASK 0x000f0000
2368 #define A3XX_TEX_CONST_0_MIPLVLS__SHIFT 16
2369 static inline uint32_t A3XX_TEX_CONST_0_MIPLVLS(uint32_t val)
2370 {
2371 return ((val) << A3XX_TEX_CONST_0_MIPLVLS__SHIFT) & A3XX_TEX_CONST_0_MIPLVLS__MASK;
2372 }
2373 #define A3XX_TEX_CONST_0_FMT__MASK 0x1fc00000
2374 #define A3XX_TEX_CONST_0_FMT__SHIFT 22
2375 static inline uint32_t A3XX_TEX_CONST_0_FMT(enum a3xx_tex_fmt val)
2376 {
2377 return ((val) << A3XX_TEX_CONST_0_FMT__SHIFT) & A3XX_TEX_CONST_0_FMT__MASK;
2378 }
2379 #define A3XX_TEX_CONST_0_NOCONVERT 0x20000000
2380 #define A3XX_TEX_CONST_0_TYPE__MASK 0xc0000000
2381 #define A3XX_TEX_CONST_0_TYPE__SHIFT 30
2382 static inline uint32_t A3XX_TEX_CONST_0_TYPE(enum a3xx_tex_type val)
2383 {
2384 return ((val) << A3XX_TEX_CONST_0_TYPE__SHIFT) & A3XX_TEX_CONST_0_TYPE__MASK;
2385 }
2386
2387 #define REG_A3XX_TEX_CONST_1 0x00000001
2388 #define A3XX_TEX_CONST_1_HEIGHT__MASK 0x00003fff
2389 #define A3XX_TEX_CONST_1_HEIGHT__SHIFT 0
2390 static inline uint32_t A3XX_TEX_CONST_1_HEIGHT(uint32_t val)
2391 {
2392 return ((val) << A3XX_TEX_CONST_1_HEIGHT__SHIFT) & A3XX_TEX_CONST_1_HEIGHT__MASK;
2393 }
2394 #define A3XX_TEX_CONST_1_WIDTH__MASK 0x0fffc000
2395 #define A3XX_TEX_CONST_1_WIDTH__SHIFT 14
2396 static inline uint32_t A3XX_TEX_CONST_1_WIDTH(uint32_t val)
2397 {
2398 return ((val) << A3XX_TEX_CONST_1_WIDTH__SHIFT) & A3XX_TEX_CONST_1_WIDTH__MASK;
2399 }
2400 #define A3XX_TEX_CONST_1_FETCHSIZE__MASK 0xf0000000
2401 #define A3XX_TEX_CONST_1_FETCHSIZE__SHIFT 28
2402 static inline uint32_t A3XX_TEX_CONST_1_FETCHSIZE(enum a3xx_tex_fetchsize val)
2403 {
2404 return ((val) << A3XX_TEX_CONST_1_FETCHSIZE__SHIFT) & A3XX_TEX_CONST_1_FETCHSIZE__MASK;
2405 }
2406
2407 #define REG_A3XX_TEX_CONST_2 0x00000002
2408 #define A3XX_TEX_CONST_2_INDX__MASK 0x000000ff
2409 #define A3XX_TEX_CONST_2_INDX__SHIFT 0
2410 static inline uint32_t A3XX_TEX_CONST_2_INDX(uint32_t val)
2411 {
2412 return ((val) << A3XX_TEX_CONST_2_INDX__SHIFT) & A3XX_TEX_CONST_2_INDX__MASK;
2413 }
2414 #define A3XX_TEX_CONST_2_PITCH__MASK 0x3ffff000
2415 #define A3XX_TEX_CONST_2_PITCH__SHIFT 12
2416 static inline uint32_t A3XX_TEX_CONST_2_PITCH(uint32_t val)
2417 {
2418 return ((val) << A3XX_TEX_CONST_2_PITCH__SHIFT) & A3XX_TEX_CONST_2_PITCH__MASK;
2419 }
2420 #define A3XX_TEX_CONST_2_SWAP__MASK 0xc0000000
2421 #define A3XX_TEX_CONST_2_SWAP__SHIFT 30
2422 static inline uint32_t A3XX_TEX_CONST_2_SWAP(enum a3xx_color_swap val)
2423 {
2424 return ((val) << A3XX_TEX_CONST_2_SWAP__SHIFT) & A3XX_TEX_CONST_2_SWAP__MASK;
2425 }
2426
2427 #define REG_A3XX_TEX_CONST_3 0x00000003
2428
2429
2430 #endif /* A3XX_XML */