freedreno/a3xx: add hardware ETC1 support
[mesa.git] / src / gallium / drivers / freedreno / a3xx / a3xx.xml.h
1 #ifndef A3XX_XML
2 #define A3XX_XML
3
4 /* Autogenerated file, DO NOT EDIT manually!
5
6 This file was generated by the rules-ng-ng headergen tool in this git repository:
7 http://github.com/freedreno/envytools/
8 git clone https://github.com/freedreno/envytools.git
9
10 The rules-ng-ng source files this header was generated from are:
11 - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 364 bytes, from 2013-11-30 14:47:15)
12 - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
13 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32901 bytes, from 2014-06-02 15:21:30)
14 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 10551 bytes, from 2014-11-13 22:44:30)
15 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 15085 bytes, from 2014-12-20 21:49:41)
16 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 64344 bytes, from 2014-12-12 20:22:26)
17 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 51270 bytes, from 2015-01-18 23:05:48)
18
19 Copyright (C) 2013-2014 by the following authors:
20 - Rob Clark <robdclark@gmail.com> (robclark)
21
22 Permission is hereby granted, free of charge, to any person obtaining
23 a copy of this software and associated documentation files (the
24 "Software"), to deal in the Software without restriction, including
25 without limitation the rights to use, copy, modify, merge, publish,
26 distribute, sublicense, and/or sell copies of the Software, and to
27 permit persons to whom the Software is furnished to do so, subject to
28 the following conditions:
29
30 The above copyright notice and this permission notice (including the
31 next paragraph) shall be included in all copies or substantial
32 portions of the Software.
33
34 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
35 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
36 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
37 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
38 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
39 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
40 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
41 */
42
43
44 enum a3xx_tile_mode {
45 LINEAR = 0,
46 TILE_32X32 = 2,
47 };
48
49 enum a3xx_state_block_id {
50 HLSQ_BLOCK_ID_TP_TEX = 2,
51 HLSQ_BLOCK_ID_TP_MIPMAP = 3,
52 HLSQ_BLOCK_ID_SP_VS = 4,
53 HLSQ_BLOCK_ID_SP_FS = 6,
54 };
55
56 enum a3xx_cache_opcode {
57 INVALIDATE = 1,
58 };
59
60 enum a3xx_vtx_fmt {
61 VFMT_32_FLOAT = 0,
62 VFMT_32_32_FLOAT = 1,
63 VFMT_32_32_32_FLOAT = 2,
64 VFMT_32_32_32_32_FLOAT = 3,
65 VFMT_16_FLOAT = 4,
66 VFMT_16_16_FLOAT = 5,
67 VFMT_16_16_16_FLOAT = 6,
68 VFMT_16_16_16_16_FLOAT = 7,
69 VFMT_32_FIXED = 8,
70 VFMT_32_32_FIXED = 9,
71 VFMT_32_32_32_FIXED = 10,
72 VFMT_32_32_32_32_FIXED = 11,
73 VFMT_16_SINT = 16,
74 VFMT_16_16_SINT = 17,
75 VFMT_16_16_16_SINT = 18,
76 VFMT_16_16_16_16_SINT = 19,
77 VFMT_16_UINT = 20,
78 VFMT_16_16_UINT = 21,
79 VFMT_16_16_16_UINT = 22,
80 VFMT_16_16_16_16_UINT = 23,
81 VFMT_16_SNORM = 24,
82 VFMT_16_16_SNORM = 25,
83 VFMT_16_16_16_SNORM = 26,
84 VFMT_16_16_16_16_SNORM = 27,
85 VFMT_16_UNORM = 28,
86 VFMT_16_16_UNORM = 29,
87 VFMT_16_16_16_UNORM = 30,
88 VFMT_16_16_16_16_UNORM = 31,
89 VFMT_32_UINT = 32,
90 VFMT_32_32_UINT = 33,
91 VFMT_32_32_32_UINT = 34,
92 VFMT_32_32_32_32_UINT = 35,
93 VFMT_32_SINT = 36,
94 VFMT_32_32_SINT = 37,
95 VFMT_32_32_32_SINT = 38,
96 VFMT_32_32_32_32_SINT = 39,
97 VFMT_8_UINT = 40,
98 VFMT_8_8_UINT = 41,
99 VFMT_8_8_8_UINT = 42,
100 VFMT_8_8_8_8_UINT = 43,
101 VFMT_8_UNORM = 44,
102 VFMT_8_8_UNORM = 45,
103 VFMT_8_8_8_UNORM = 46,
104 VFMT_8_8_8_8_UNORM = 47,
105 VFMT_8_SINT = 48,
106 VFMT_8_8_SINT = 49,
107 VFMT_8_8_8_SINT = 50,
108 VFMT_8_8_8_8_SINT = 51,
109 VFMT_8_SNORM = 52,
110 VFMT_8_8_SNORM = 53,
111 VFMT_8_8_8_SNORM = 54,
112 VFMT_8_8_8_8_SNORM = 55,
113 VFMT_10_10_10_2_UINT = 60,
114 VFMT_10_10_10_2_UNORM = 61,
115 VFMT_10_10_10_2_SINT = 62,
116 VFMT_10_10_10_2_SNORM = 63,
117 };
118
119 enum a3xx_tex_fmt {
120 TFMT_5_6_5_UNORM = 4,
121 TFMT_5_5_5_1_UNORM = 5,
122 TFMT_4_4_4_4_UNORM = 7,
123 TFMT_Z16_UNORM = 9,
124 TFMT_X8Z24_UNORM = 10,
125 TFMT_Z32_FLOAT = 11,
126 TFMT_NV12_UV_TILED = 17,
127 TFMT_NV12_Y_TILED = 19,
128 TFMT_NV12_UV = 21,
129 TFMT_NV12_Y = 23,
130 TFMT_I420_Y = 24,
131 TFMT_I420_U = 26,
132 TFMT_I420_V = 27,
133 TFMT_ETC1 = 34,
134 TFMT_DXT1 = 36,
135 TFMT_DXT3 = 37,
136 TFMT_DXT5 = 38,
137 TFMT_10_10_10_2_UNORM = 41,
138 TFMT_9_9_9_E5_FLOAT = 42,
139 TFMT_11_11_10_FLOAT = 43,
140 TFMT_A8_UNORM = 44,
141 TFMT_L8_A8_UNORM = 47,
142 TFMT_8_UNORM = 48,
143 TFMT_8_8_UNORM = 49,
144 TFMT_8_8_8_UNORM = 50,
145 TFMT_8_8_8_8_UNORM = 51,
146 TFMT_8_SNORM = 52,
147 TFMT_8_8_SNORM = 53,
148 TFMT_8_8_8_SNORM = 54,
149 TFMT_8_8_8_8_SNORM = 55,
150 TFMT_8_UINT = 56,
151 TFMT_8_8_UINT = 57,
152 TFMT_8_8_8_UINT = 58,
153 TFMT_8_8_8_8_UINT = 59,
154 TFMT_8_SINT = 60,
155 TFMT_8_8_SINT = 61,
156 TFMT_8_8_8_SINT = 62,
157 TFMT_8_8_8_8_SINT = 63,
158 TFMT_16_FLOAT = 64,
159 TFMT_16_16_FLOAT = 65,
160 TFMT_16_16_16_16_FLOAT = 67,
161 TFMT_16_UINT = 68,
162 TFMT_16_16_UINT = 69,
163 TFMT_16_16_16_16_UINT = 71,
164 TFMT_16_SINT = 72,
165 TFMT_16_16_SINT = 73,
166 TFMT_16_16_16_16_SINT = 75,
167 TFMT_16_UNORM = 76,
168 TFMT_16_16_UNORM = 77,
169 TFMT_16_16_16_16_UNORM = 79,
170 TFMT_16_SNORM = 80,
171 TFMT_16_16_SNORM = 81,
172 TFMT_16_16_16_16_SNORM = 83,
173 TFMT_32_FLOAT = 84,
174 TFMT_32_32_FLOAT = 85,
175 TFMT_32_32_32_32_FLOAT = 87,
176 TFMT_32_UINT = 88,
177 TFMT_32_32_UINT = 89,
178 TFMT_32_32_32_32_UINT = 91,
179 TFMT_32_SINT = 92,
180 TFMT_32_32_SINT = 93,
181 TFMT_32_32_32_32_SINT = 95,
182 TFMT_RGTC2_SNORM = 112,
183 TFMT_RGTC2_UNORM = 113,
184 TFMT_RGTC1_SNORM = 114,
185 TFMT_RGTC1_UNORM = 115,
186 };
187
188 enum a3xx_tex_fetchsize {
189 TFETCH_DISABLE = 0,
190 TFETCH_1_BYTE = 1,
191 TFETCH_2_BYTE = 2,
192 TFETCH_4_BYTE = 3,
193 TFETCH_8_BYTE = 4,
194 TFETCH_16_BYTE = 5,
195 };
196
197 enum a3xx_color_fmt {
198 RB_R5G6B5_UNORM = 0,
199 RB_R5G5B5A1_UNORM = 1,
200 RB_R4G4B4A4_UNORM = 3,
201 RB_R8G8B8_UNORM = 4,
202 RB_R8G8B8A8_UNORM = 8,
203 RB_R8G8B8A8_SNORM = 9,
204 RB_R8G8B8A8_UINT = 10,
205 RB_R8G8B8A8_SINT = 11,
206 RB_R8G8_UNORM = 12,
207 RB_R8G8_SNORM = 13,
208 RB_R8_UINT = 14,
209 RB_R8_SINT = 15,
210 RB_R10G10B10A2_UNORM = 16,
211 RB_A8_UNORM = 20,
212 RB_R8_UNORM = 21,
213 RB_R16G16B16A16_FLOAT = 27,
214 RB_R11G11B10_FLOAT = 28,
215 RB_R16_SINT = 40,
216 RB_R16G16_SINT = 41,
217 RB_R16G16B16A16_SINT = 43,
218 RB_R16_UINT = 44,
219 RB_R16G16_UINT = 45,
220 RB_R16G16B16A16_UINT = 47,
221 RB_R32G32B32A32_FLOAT = 51,
222 RB_R32_SINT = 52,
223 RB_R32G32_SINT = 53,
224 RB_R32G32B32A32_SINT = 55,
225 RB_R32_UINT = 56,
226 RB_R32G32_UINT = 57,
227 RB_R32G32B32A32_UINT = 59,
228 };
229
230 enum a3xx_sp_perfcounter_select {
231 SP_FS_CFLOW_INSTRUCTIONS = 12,
232 SP_FS_FULL_ALU_INSTRUCTIONS = 14,
233 SP0_ICL1_MISSES = 26,
234 SP_ALU_ACTIVE_CYCLES = 29,
235 };
236
237 enum a3xx_rop_code {
238 ROP_CLEAR = 0,
239 ROP_NOR = 1,
240 ROP_AND_INVERTED = 2,
241 ROP_COPY_INVERTED = 3,
242 ROP_AND_REVERSE = 4,
243 ROP_INVERT = 5,
244 ROP_XOR = 6,
245 ROP_NAND = 7,
246 ROP_AND = 8,
247 ROP_EQUIV = 9,
248 ROP_NOOP = 10,
249 ROP_OR_INVERTED = 11,
250 ROP_COPY = 12,
251 ROP_OR_REVERSE = 13,
252 ROP_OR = 14,
253 ROP_SET = 15,
254 };
255
256 enum a3xx_rb_blend_opcode {
257 BLEND_DST_PLUS_SRC = 0,
258 BLEND_SRC_MINUS_DST = 1,
259 BLEND_DST_MINUS_SRC = 2,
260 BLEND_MIN_DST_SRC = 3,
261 BLEND_MAX_DST_SRC = 4,
262 };
263
264 enum a3xx_intp_mode {
265 SMOOTH = 0,
266 FLAT = 1,
267 };
268
269 enum a3xx_tex_filter {
270 A3XX_TEX_NEAREST = 0,
271 A3XX_TEX_LINEAR = 1,
272 A3XX_TEX_ANISO = 2,
273 };
274
275 enum a3xx_tex_clamp {
276 A3XX_TEX_REPEAT = 0,
277 A3XX_TEX_CLAMP_TO_EDGE = 1,
278 A3XX_TEX_MIRROR_REPEAT = 2,
279 A3XX_TEX_CLAMP_TO_BORDER = 3,
280 A3XX_TEX_MIRROR_CLAMP = 4,
281 };
282
283 enum a3xx_tex_aniso {
284 A3XX_TEX_ANISO_1 = 0,
285 A3XX_TEX_ANISO_2 = 1,
286 A3XX_TEX_ANISO_4 = 2,
287 A3XX_TEX_ANISO_8 = 3,
288 A3XX_TEX_ANISO_16 = 4,
289 };
290
291 enum a3xx_tex_swiz {
292 A3XX_TEX_X = 0,
293 A3XX_TEX_Y = 1,
294 A3XX_TEX_Z = 2,
295 A3XX_TEX_W = 3,
296 A3XX_TEX_ZERO = 4,
297 A3XX_TEX_ONE = 5,
298 };
299
300 enum a3xx_tex_type {
301 A3XX_TEX_1D = 0,
302 A3XX_TEX_2D = 1,
303 A3XX_TEX_CUBE = 2,
304 A3XX_TEX_3D = 3,
305 };
306
307 #define A3XX_INT0_RBBM_GPU_IDLE 0x00000001
308 #define A3XX_INT0_RBBM_AHB_ERROR 0x00000002
309 #define A3XX_INT0_RBBM_REG_TIMEOUT 0x00000004
310 #define A3XX_INT0_RBBM_ME_MS_TIMEOUT 0x00000008
311 #define A3XX_INT0_RBBM_PFP_MS_TIMEOUT 0x00000010
312 #define A3XX_INT0_RBBM_ATB_BUS_OVERFLOW 0x00000020
313 #define A3XX_INT0_VFD_ERROR 0x00000040
314 #define A3XX_INT0_CP_SW_INT 0x00000080
315 #define A3XX_INT0_CP_T0_PACKET_IN_IB 0x00000100
316 #define A3XX_INT0_CP_OPCODE_ERROR 0x00000200
317 #define A3XX_INT0_CP_RESERVED_BIT_ERROR 0x00000400
318 #define A3XX_INT0_CP_HW_FAULT 0x00000800
319 #define A3XX_INT0_CP_DMA 0x00001000
320 #define A3XX_INT0_CP_IB2_INT 0x00002000
321 #define A3XX_INT0_CP_IB1_INT 0x00004000
322 #define A3XX_INT0_CP_RB_INT 0x00008000
323 #define A3XX_INT0_CP_REG_PROTECT_FAULT 0x00010000
324 #define A3XX_INT0_CP_RB_DONE_TS 0x00020000
325 #define A3XX_INT0_CP_VS_DONE_TS 0x00040000
326 #define A3XX_INT0_CP_PS_DONE_TS 0x00080000
327 #define A3XX_INT0_CACHE_FLUSH_TS 0x00100000
328 #define A3XX_INT0_CP_AHB_ERROR_HALT 0x00200000
329 #define A3XX_INT0_MISC_HANG_DETECT 0x01000000
330 #define A3XX_INT0_UCHE_OOB_ACCESS 0x02000000
331 #define REG_A3XX_RBBM_HW_VERSION 0x00000000
332
333 #define REG_A3XX_RBBM_HW_RELEASE 0x00000001
334
335 #define REG_A3XX_RBBM_HW_CONFIGURATION 0x00000002
336
337 #define REG_A3XX_RBBM_CLOCK_CTL 0x00000010
338
339 #define REG_A3XX_RBBM_SP_HYST_CNT 0x00000012
340
341 #define REG_A3XX_RBBM_SW_RESET_CMD 0x00000018
342
343 #define REG_A3XX_RBBM_AHB_CTL0 0x00000020
344
345 #define REG_A3XX_RBBM_AHB_CTL1 0x00000021
346
347 #define REG_A3XX_RBBM_AHB_CMD 0x00000022
348
349 #define REG_A3XX_RBBM_AHB_ERROR_STATUS 0x00000027
350
351 #define REG_A3XX_RBBM_GPR0_CTL 0x0000002e
352
353 #define REG_A3XX_RBBM_STATUS 0x00000030
354 #define A3XX_RBBM_STATUS_HI_BUSY 0x00000001
355 #define A3XX_RBBM_STATUS_CP_ME_BUSY 0x00000002
356 #define A3XX_RBBM_STATUS_CP_PFP_BUSY 0x00000004
357 #define A3XX_RBBM_STATUS_CP_NRT_BUSY 0x00004000
358 #define A3XX_RBBM_STATUS_VBIF_BUSY 0x00008000
359 #define A3XX_RBBM_STATUS_TSE_BUSY 0x00010000
360 #define A3XX_RBBM_STATUS_RAS_BUSY 0x00020000
361 #define A3XX_RBBM_STATUS_RB_BUSY 0x00040000
362 #define A3XX_RBBM_STATUS_PC_DCALL_BUSY 0x00080000
363 #define A3XX_RBBM_STATUS_PC_VSD_BUSY 0x00100000
364 #define A3XX_RBBM_STATUS_VFD_BUSY 0x00200000
365 #define A3XX_RBBM_STATUS_VPC_BUSY 0x00400000
366 #define A3XX_RBBM_STATUS_UCHE_BUSY 0x00800000
367 #define A3XX_RBBM_STATUS_SP_BUSY 0x01000000
368 #define A3XX_RBBM_STATUS_TPL1_BUSY 0x02000000
369 #define A3XX_RBBM_STATUS_MARB_BUSY 0x04000000
370 #define A3XX_RBBM_STATUS_VSC_BUSY 0x08000000
371 #define A3XX_RBBM_STATUS_ARB_BUSY 0x10000000
372 #define A3XX_RBBM_STATUS_HLSQ_BUSY 0x20000000
373 #define A3XX_RBBM_STATUS_GPU_BUSY_NOHC 0x40000000
374 #define A3XX_RBBM_STATUS_GPU_BUSY 0x80000000
375
376 #define REG_A3XX_RBBM_NQWAIT_UNTIL 0x00000040
377
378 #define REG_A3XX_RBBM_WAIT_IDLE_CLOCKS_CTL 0x00000033
379
380 #define REG_A3XX_RBBM_INTERFACE_HANG_INT_CTL 0x00000050
381
382 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL0 0x00000051
383
384 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL1 0x00000054
385
386 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL2 0x00000057
387
388 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL3 0x0000005a
389
390 #define REG_A3XX_RBBM_INT_SET_CMD 0x00000060
391
392 #define REG_A3XX_RBBM_INT_CLEAR_CMD 0x00000061
393
394 #define REG_A3XX_RBBM_INT_0_MASK 0x00000063
395
396 #define REG_A3XX_RBBM_INT_0_STATUS 0x00000064
397
398 #define REG_A3XX_RBBM_PERFCTR_CTL 0x00000080
399 #define A3XX_RBBM_PERFCTR_CTL_ENABLE 0x00000001
400
401 #define REG_A3XX_RBBM_PERFCTR_LOAD_CMD0 0x00000081
402
403 #define REG_A3XX_RBBM_PERFCTR_LOAD_CMD1 0x00000082
404
405 #define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000084
406
407 #define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x00000085
408
409 #define REG_A3XX_RBBM_PERFCOUNTER0_SELECT 0x00000086
410
411 #define REG_A3XX_RBBM_PERFCOUNTER1_SELECT 0x00000087
412
413 #define REG_A3XX_RBBM_GPU_BUSY_MASKED 0x00000088
414
415 #define REG_A3XX_RBBM_PERFCTR_CP_0_LO 0x00000090
416
417 #define REG_A3XX_RBBM_PERFCTR_CP_0_HI 0x00000091
418
419 #define REG_A3XX_RBBM_PERFCTR_RBBM_0_LO 0x00000092
420
421 #define REG_A3XX_RBBM_PERFCTR_RBBM_0_HI 0x00000093
422
423 #define REG_A3XX_RBBM_PERFCTR_RBBM_1_LO 0x00000094
424
425 #define REG_A3XX_RBBM_PERFCTR_RBBM_1_HI 0x00000095
426
427 #define REG_A3XX_RBBM_PERFCTR_PC_0_LO 0x00000096
428
429 #define REG_A3XX_RBBM_PERFCTR_PC_0_HI 0x00000097
430
431 #define REG_A3XX_RBBM_PERFCTR_PC_1_LO 0x00000098
432
433 #define REG_A3XX_RBBM_PERFCTR_PC_1_HI 0x00000099
434
435 #define REG_A3XX_RBBM_PERFCTR_PC_2_LO 0x0000009a
436
437 #define REG_A3XX_RBBM_PERFCTR_PC_2_HI 0x0000009b
438
439 #define REG_A3XX_RBBM_PERFCTR_PC_3_LO 0x0000009c
440
441 #define REG_A3XX_RBBM_PERFCTR_PC_3_HI 0x0000009d
442
443 #define REG_A3XX_RBBM_PERFCTR_VFD_0_LO 0x0000009e
444
445 #define REG_A3XX_RBBM_PERFCTR_VFD_0_HI 0x0000009f
446
447 #define REG_A3XX_RBBM_PERFCTR_VFD_1_LO 0x000000a0
448
449 #define REG_A3XX_RBBM_PERFCTR_VFD_1_HI 0x000000a1
450
451 #define REG_A3XX_RBBM_PERFCTR_HLSQ_0_LO 0x000000a2
452
453 #define REG_A3XX_RBBM_PERFCTR_HLSQ_0_HI 0x000000a3
454
455 #define REG_A3XX_RBBM_PERFCTR_HLSQ_1_LO 0x000000a4
456
457 #define REG_A3XX_RBBM_PERFCTR_HLSQ_1_HI 0x000000a5
458
459 #define REG_A3XX_RBBM_PERFCTR_HLSQ_2_LO 0x000000a6
460
461 #define REG_A3XX_RBBM_PERFCTR_HLSQ_2_HI 0x000000a7
462
463 #define REG_A3XX_RBBM_PERFCTR_HLSQ_3_LO 0x000000a8
464
465 #define REG_A3XX_RBBM_PERFCTR_HLSQ_3_HI 0x000000a9
466
467 #define REG_A3XX_RBBM_PERFCTR_HLSQ_4_LO 0x000000aa
468
469 #define REG_A3XX_RBBM_PERFCTR_HLSQ_4_HI 0x000000ab
470
471 #define REG_A3XX_RBBM_PERFCTR_HLSQ_5_LO 0x000000ac
472
473 #define REG_A3XX_RBBM_PERFCTR_HLSQ_5_HI 0x000000ad
474
475 #define REG_A3XX_RBBM_PERFCTR_VPC_0_LO 0x000000ae
476
477 #define REG_A3XX_RBBM_PERFCTR_VPC_0_HI 0x000000af
478
479 #define REG_A3XX_RBBM_PERFCTR_VPC_1_LO 0x000000b0
480
481 #define REG_A3XX_RBBM_PERFCTR_VPC_1_HI 0x000000b1
482
483 #define REG_A3XX_RBBM_PERFCTR_TSE_0_LO 0x000000b2
484
485 #define REG_A3XX_RBBM_PERFCTR_TSE_0_HI 0x000000b3
486
487 #define REG_A3XX_RBBM_PERFCTR_TSE_1_LO 0x000000b4
488
489 #define REG_A3XX_RBBM_PERFCTR_TSE_1_HI 0x000000b5
490
491 #define REG_A3XX_RBBM_PERFCTR_RAS_0_LO 0x000000b6
492
493 #define REG_A3XX_RBBM_PERFCTR_RAS_0_HI 0x000000b7
494
495 #define REG_A3XX_RBBM_PERFCTR_RAS_1_LO 0x000000b8
496
497 #define REG_A3XX_RBBM_PERFCTR_RAS_1_HI 0x000000b9
498
499 #define REG_A3XX_RBBM_PERFCTR_UCHE_0_LO 0x000000ba
500
501 #define REG_A3XX_RBBM_PERFCTR_UCHE_0_HI 0x000000bb
502
503 #define REG_A3XX_RBBM_PERFCTR_UCHE_1_LO 0x000000bc
504
505 #define REG_A3XX_RBBM_PERFCTR_UCHE_1_HI 0x000000bd
506
507 #define REG_A3XX_RBBM_PERFCTR_UCHE_2_LO 0x000000be
508
509 #define REG_A3XX_RBBM_PERFCTR_UCHE_2_HI 0x000000bf
510
511 #define REG_A3XX_RBBM_PERFCTR_UCHE_3_LO 0x000000c0
512
513 #define REG_A3XX_RBBM_PERFCTR_UCHE_3_HI 0x000000c1
514
515 #define REG_A3XX_RBBM_PERFCTR_UCHE_4_LO 0x000000c2
516
517 #define REG_A3XX_RBBM_PERFCTR_UCHE_4_HI 0x000000c3
518
519 #define REG_A3XX_RBBM_PERFCTR_UCHE_5_LO 0x000000c4
520
521 #define REG_A3XX_RBBM_PERFCTR_UCHE_5_HI 0x000000c5
522
523 #define REG_A3XX_RBBM_PERFCTR_TP_0_LO 0x000000c6
524
525 #define REG_A3XX_RBBM_PERFCTR_TP_0_HI 0x000000c7
526
527 #define REG_A3XX_RBBM_PERFCTR_TP_1_LO 0x000000c8
528
529 #define REG_A3XX_RBBM_PERFCTR_TP_1_HI 0x000000c9
530
531 #define REG_A3XX_RBBM_PERFCTR_TP_2_LO 0x000000ca
532
533 #define REG_A3XX_RBBM_PERFCTR_TP_2_HI 0x000000cb
534
535 #define REG_A3XX_RBBM_PERFCTR_TP_3_LO 0x000000cc
536
537 #define REG_A3XX_RBBM_PERFCTR_TP_3_HI 0x000000cd
538
539 #define REG_A3XX_RBBM_PERFCTR_TP_4_LO 0x000000ce
540
541 #define REG_A3XX_RBBM_PERFCTR_TP_4_HI 0x000000cf
542
543 #define REG_A3XX_RBBM_PERFCTR_TP_5_LO 0x000000d0
544
545 #define REG_A3XX_RBBM_PERFCTR_TP_5_HI 0x000000d1
546
547 #define REG_A3XX_RBBM_PERFCTR_SP_0_LO 0x000000d2
548
549 #define REG_A3XX_RBBM_PERFCTR_SP_0_HI 0x000000d3
550
551 #define REG_A3XX_RBBM_PERFCTR_SP_1_LO 0x000000d4
552
553 #define REG_A3XX_RBBM_PERFCTR_SP_1_HI 0x000000d5
554
555 #define REG_A3XX_RBBM_PERFCTR_SP_2_LO 0x000000d6
556
557 #define REG_A3XX_RBBM_PERFCTR_SP_2_HI 0x000000d7
558
559 #define REG_A3XX_RBBM_PERFCTR_SP_3_LO 0x000000d8
560
561 #define REG_A3XX_RBBM_PERFCTR_SP_3_HI 0x000000d9
562
563 #define REG_A3XX_RBBM_PERFCTR_SP_4_LO 0x000000da
564
565 #define REG_A3XX_RBBM_PERFCTR_SP_4_HI 0x000000db
566
567 #define REG_A3XX_RBBM_PERFCTR_SP_5_LO 0x000000dc
568
569 #define REG_A3XX_RBBM_PERFCTR_SP_5_HI 0x000000dd
570
571 #define REG_A3XX_RBBM_PERFCTR_SP_6_LO 0x000000de
572
573 #define REG_A3XX_RBBM_PERFCTR_SP_6_HI 0x000000df
574
575 #define REG_A3XX_RBBM_PERFCTR_SP_7_LO 0x000000e0
576
577 #define REG_A3XX_RBBM_PERFCTR_SP_7_HI 0x000000e1
578
579 #define REG_A3XX_RBBM_PERFCTR_RB_0_LO 0x000000e2
580
581 #define REG_A3XX_RBBM_PERFCTR_RB_0_HI 0x000000e3
582
583 #define REG_A3XX_RBBM_PERFCTR_RB_1_LO 0x000000e4
584
585 #define REG_A3XX_RBBM_PERFCTR_RB_1_HI 0x000000e5
586
587 #define REG_A3XX_RBBM_PERFCTR_PWR_0_LO 0x000000ea
588
589 #define REG_A3XX_RBBM_PERFCTR_PWR_0_HI 0x000000eb
590
591 #define REG_A3XX_RBBM_PERFCTR_PWR_1_LO 0x000000ec
592
593 #define REG_A3XX_RBBM_PERFCTR_PWR_1_HI 0x000000ed
594
595 #define REG_A3XX_RBBM_RBBM_CTL 0x00000100
596
597 #define REG_A3XX_RBBM_DEBUG_BUS_CTL 0x00000111
598
599 #define REG_A3XX_RBBM_DEBUG_BUS_DATA_STATUS 0x00000112
600
601 #define REG_A3XX_CP_PFP_UCODE_ADDR 0x000001c9
602
603 #define REG_A3XX_CP_PFP_UCODE_DATA 0x000001ca
604
605 #define REG_A3XX_CP_ROQ_ADDR 0x000001cc
606
607 #define REG_A3XX_CP_ROQ_DATA 0x000001cd
608
609 #define REG_A3XX_CP_MERCIU_ADDR 0x000001d1
610
611 #define REG_A3XX_CP_MERCIU_DATA 0x000001d2
612
613 #define REG_A3XX_CP_MERCIU_DATA2 0x000001d3
614
615 #define REG_A3XX_CP_MEQ_ADDR 0x000001da
616
617 #define REG_A3XX_CP_MEQ_DATA 0x000001db
618
619 #define REG_A3XX_CP_WFI_PEND_CTR 0x000001f5
620
621 #define REG_A3XX_RBBM_PM_OVERRIDE2 0x0000039d
622
623 #define REG_A3XX_CP_PERFCOUNTER_SELECT 0x00000445
624
625 #define REG_A3XX_CP_HW_FAULT 0x0000045c
626
627 #define REG_A3XX_CP_PROTECT_CTRL 0x0000045e
628
629 #define REG_A3XX_CP_PROTECT_STATUS 0x0000045f
630
631 static inline uint32_t REG_A3XX_CP_PROTECT(uint32_t i0) { return 0x00000460 + 0x1*i0; }
632
633 static inline uint32_t REG_A3XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000460 + 0x1*i0; }
634
635 #define REG_A3XX_CP_AHB_FAULT 0x0000054d
636
637 #define REG_A3XX_SQ_GPR_MANAGEMENT 0x00000d00
638
639 #define REG_A3XX_SQ_INST_STORE_MANAGMENT 0x00000d02
640
641 #define REG_A3XX_TP0_CHICKEN 0x00000e1e
642
643 #define REG_A3XX_SP_GLOBAL_MEM_SIZE 0x00000e22
644
645 #define REG_A3XX_SP_GLOBAL_MEM_ADDR 0x00000e23
646
647 #define REG_A3XX_GRAS_CL_CLIP_CNTL 0x00002040
648 #define A3XX_GRAS_CL_CLIP_CNTL_IJ_PERSP_CENTER 0x00001000
649 #define A3XX_GRAS_CL_CLIP_CNTL_CLIP_DISABLE 0x00010000
650 #define A3XX_GRAS_CL_CLIP_CNTL_ZFAR_CLIP_DISABLE 0x00020000
651 #define A3XX_GRAS_CL_CLIP_CNTL_VP_CLIP_CODE_IGNORE 0x00080000
652 #define A3XX_GRAS_CL_CLIP_CNTL_VP_XFORM_DISABLE 0x00100000
653 #define A3XX_GRAS_CL_CLIP_CNTL_PERSP_DIVISION_DISABLE 0x00200000
654 #define A3XX_GRAS_CL_CLIP_CNTL_ZCOORD 0x00800000
655 #define A3XX_GRAS_CL_CLIP_CNTL_WCOORD 0x01000000
656 #define A3XX_GRAS_CL_CLIP_CNTL_ZCLIP_DISABLE 0x02000000
657
658 #define REG_A3XX_GRAS_CL_GB_CLIP_ADJ 0x00002044
659 #define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK 0x000003ff
660 #define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT 0
661 static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ(uint32_t val)
662 {
663 return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK;
664 }
665 #define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK 0x000ffc00
666 #define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT 10
667 static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_VERT(uint32_t val)
668 {
669 return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK;
670 }
671
672 #define REG_A3XX_GRAS_CL_VPORT_XOFFSET 0x00002048
673 #define A3XX_GRAS_CL_VPORT_XOFFSET__MASK 0xffffffff
674 #define A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT 0
675 static inline uint32_t A3XX_GRAS_CL_VPORT_XOFFSET(float val)
676 {
677 return ((fui(val)) << A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_XOFFSET__MASK;
678 }
679
680 #define REG_A3XX_GRAS_CL_VPORT_XSCALE 0x00002049
681 #define A3XX_GRAS_CL_VPORT_XSCALE__MASK 0xffffffff
682 #define A3XX_GRAS_CL_VPORT_XSCALE__SHIFT 0
683 static inline uint32_t A3XX_GRAS_CL_VPORT_XSCALE(float val)
684 {
685 return ((fui(val)) << A3XX_GRAS_CL_VPORT_XSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_XSCALE__MASK;
686 }
687
688 #define REG_A3XX_GRAS_CL_VPORT_YOFFSET 0x0000204a
689 #define A3XX_GRAS_CL_VPORT_YOFFSET__MASK 0xffffffff
690 #define A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT 0
691 static inline uint32_t A3XX_GRAS_CL_VPORT_YOFFSET(float val)
692 {
693 return ((fui(val)) << A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_YOFFSET__MASK;
694 }
695
696 #define REG_A3XX_GRAS_CL_VPORT_YSCALE 0x0000204b
697 #define A3XX_GRAS_CL_VPORT_YSCALE__MASK 0xffffffff
698 #define A3XX_GRAS_CL_VPORT_YSCALE__SHIFT 0
699 static inline uint32_t A3XX_GRAS_CL_VPORT_YSCALE(float val)
700 {
701 return ((fui(val)) << A3XX_GRAS_CL_VPORT_YSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_YSCALE__MASK;
702 }
703
704 #define REG_A3XX_GRAS_CL_VPORT_ZOFFSET 0x0000204c
705 #define A3XX_GRAS_CL_VPORT_ZOFFSET__MASK 0xffffffff
706 #define A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT 0
707 static inline uint32_t A3XX_GRAS_CL_VPORT_ZOFFSET(float val)
708 {
709 return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_ZOFFSET__MASK;
710 }
711
712 #define REG_A3XX_GRAS_CL_VPORT_ZSCALE 0x0000204d
713 #define A3XX_GRAS_CL_VPORT_ZSCALE__MASK 0xffffffff
714 #define A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT 0
715 static inline uint32_t A3XX_GRAS_CL_VPORT_ZSCALE(float val)
716 {
717 return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_ZSCALE__MASK;
718 }
719
720 #define REG_A3XX_GRAS_SU_POINT_MINMAX 0x00002068
721 #define A3XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
722 #define A3XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
723 static inline uint32_t A3XX_GRAS_SU_POINT_MINMAX_MIN(float val)
724 {
725 return ((((uint32_t)(val * 16.0))) << A3XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A3XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
726 }
727 #define A3XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
728 #define A3XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
729 static inline uint32_t A3XX_GRAS_SU_POINT_MINMAX_MAX(float val)
730 {
731 return ((((uint32_t)(val * 16.0))) << A3XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A3XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
732 }
733
734 #define REG_A3XX_GRAS_SU_POINT_SIZE 0x00002069
735 #define A3XX_GRAS_SU_POINT_SIZE__MASK 0xffffffff
736 #define A3XX_GRAS_SU_POINT_SIZE__SHIFT 0
737 static inline uint32_t A3XX_GRAS_SU_POINT_SIZE(float val)
738 {
739 return ((((int32_t)(val * 16.0))) << A3XX_GRAS_SU_POINT_SIZE__SHIFT) & A3XX_GRAS_SU_POINT_SIZE__MASK;
740 }
741
742 #define REG_A3XX_GRAS_SU_POLY_OFFSET_SCALE 0x0000206c
743 #define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK 0x00ffffff
744 #define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT 0
745 static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL(float val)
746 {
747 return ((((int32_t)(val * 16384.0))) << A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK;
748 }
749
750 #define REG_A3XX_GRAS_SU_POLY_OFFSET_OFFSET 0x0000206d
751 #define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
752 #define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
753 static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
754 {
755 return ((((int32_t)(val * 16384.0))) << A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
756 }
757
758 #define REG_A3XX_GRAS_SU_MODE_CONTROL 0x00002070
759 #define A3XX_GRAS_SU_MODE_CONTROL_CULL_FRONT 0x00000001
760 #define A3XX_GRAS_SU_MODE_CONTROL_CULL_BACK 0x00000002
761 #define A3XX_GRAS_SU_MODE_CONTROL_FRONT_CW 0x00000004
762 #define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK 0x000007f8
763 #define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT 3
764 static inline uint32_t A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH(float val)
765 {
766 return ((((int32_t)(val * 4.0))) << A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT) & A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK;
767 }
768 #define A3XX_GRAS_SU_MODE_CONTROL_POLY_OFFSET 0x00000800
769
770 #define REG_A3XX_GRAS_SC_CONTROL 0x00002072
771 #define A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK 0x000000f0
772 #define A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT 4
773 static inline uint32_t A3XX_GRAS_SC_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
774 {
775 return ((val) << A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK;
776 }
777 #define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK 0x00000f00
778 #define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT 8
779 static inline uint32_t A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES(enum a3xx_msaa_samples val)
780 {
781 return ((val) << A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT) & A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK;
782 }
783 #define A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK 0x0000f000
784 #define A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT 12
785 static inline uint32_t A3XX_GRAS_SC_CONTROL_RASTER_MODE(uint32_t val)
786 {
787 return ((val) << A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK;
788 }
789
790 #define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_TL 0x00002074
791 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
792 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff
793 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
794 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
795 {
796 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK;
797 }
798 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000
799 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
800 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
801 {
802 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK;
803 }
804
805 #define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_BR 0x00002075
806 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
807 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff
808 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
809 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
810 {
811 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK;
812 }
813 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000
814 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
815 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
816 {
817 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK;
818 }
819
820 #define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_TL 0x00002079
821 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
822 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
823 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
824 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
825 {
826 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
827 }
828 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
829 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
830 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
831 {
832 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
833 }
834
835 #define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_BR 0x0000207a
836 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
837 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
838 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
839 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
840 {
841 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
842 }
843 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
844 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
845 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
846 {
847 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
848 }
849
850 #define REG_A3XX_RB_MODE_CONTROL 0x000020c0
851 #define A3XX_RB_MODE_CONTROL_GMEM_BYPASS 0x00000080
852 #define A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK 0x00000700
853 #define A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT 8
854 static inline uint32_t A3XX_RB_MODE_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
855 {
856 return ((val) << A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT) & A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK;
857 }
858 #define A3XX_RB_MODE_CONTROL_MARB_CACHE_SPLIT_MODE 0x00008000
859 #define A3XX_RB_MODE_CONTROL_PACKER_TIMER_ENABLE 0x00010000
860
861 #define REG_A3XX_RB_RENDER_CONTROL 0x000020c1
862 #define A3XX_RB_RENDER_CONTROL_FACENESS 0x00000008
863 #define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK 0x00000ff0
864 #define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT 4
865 static inline uint32_t A3XX_RB_RENDER_CONTROL_BIN_WIDTH(uint32_t val)
866 {
867 return ((val >> 5) << A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT) & A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK;
868 }
869 #define A3XX_RB_RENDER_CONTROL_DISABLE_COLOR_PIPE 0x00001000
870 #define A3XX_RB_RENDER_CONTROL_ENABLE_GMEM 0x00002000
871 #define A3XX_RB_RENDER_CONTROL_XCOORD 0x00004000
872 #define A3XX_RB_RENDER_CONTROL_YCOORD 0x00008000
873 #define A3XX_RB_RENDER_CONTROL_ZCOORD 0x00010000
874 #define A3XX_RB_RENDER_CONTROL_WCOORD 0x00020000
875 #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST 0x00400000
876 #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK 0x07000000
877 #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT 24
878 static inline uint32_t A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
879 {
880 return ((val) << A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK;
881 }
882
883 #define REG_A3XX_RB_MSAA_CONTROL 0x000020c2
884 #define A3XX_RB_MSAA_CONTROL_DISABLE 0x00000400
885 #define A3XX_RB_MSAA_CONTROL_SAMPLES__MASK 0x0000f000
886 #define A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT 12
887 static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLES(enum a3xx_msaa_samples val)
888 {
889 return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLES__MASK;
890 }
891 #define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK 0xffff0000
892 #define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT 16
893 static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLE_MASK(uint32_t val)
894 {
895 return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK;
896 }
897
898 #define REG_A3XX_RB_ALPHA_REF 0x000020c3
899 #define A3XX_RB_ALPHA_REF_UINT__MASK 0x0000ff00
900 #define A3XX_RB_ALPHA_REF_UINT__SHIFT 8
901 static inline uint32_t A3XX_RB_ALPHA_REF_UINT(uint32_t val)
902 {
903 return ((val) << A3XX_RB_ALPHA_REF_UINT__SHIFT) & A3XX_RB_ALPHA_REF_UINT__MASK;
904 }
905 #define A3XX_RB_ALPHA_REF_FLOAT__MASK 0xffff0000
906 #define A3XX_RB_ALPHA_REF_FLOAT__SHIFT 16
907 static inline uint32_t A3XX_RB_ALPHA_REF_FLOAT(float val)
908 {
909 return ((util_float_to_half(val)) << A3XX_RB_ALPHA_REF_FLOAT__SHIFT) & A3XX_RB_ALPHA_REF_FLOAT__MASK;
910 }
911
912 static inline uint32_t REG_A3XX_RB_MRT(uint32_t i0) { return 0x000020c4 + 0x4*i0; }
913
914 static inline uint32_t REG_A3XX_RB_MRT_CONTROL(uint32_t i0) { return 0x000020c4 + 0x4*i0; }
915 #define A3XX_RB_MRT_CONTROL_READ_DEST_ENABLE 0x00000008
916 #define A3XX_RB_MRT_CONTROL_BLEND 0x00000010
917 #define A3XX_RB_MRT_CONTROL_BLEND2 0x00000020
918 #define A3XX_RB_MRT_CONTROL_ROP_CODE__MASK 0x00000f00
919 #define A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT 8
920 static inline uint32_t A3XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
921 {
922 return ((val) << A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A3XX_RB_MRT_CONTROL_ROP_CODE__MASK;
923 }
924 #define A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK 0x00003000
925 #define A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT 12
926 static inline uint32_t A3XX_RB_MRT_CONTROL_DITHER_MODE(enum adreno_rb_dither_mode val)
927 {
928 return ((val) << A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT) & A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK;
929 }
930 #define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x0f000000
931 #define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 24
932 static inline uint32_t A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
933 {
934 return ((val) << A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
935 }
936
937 static inline uint32_t REG_A3XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x000020c5 + 0x4*i0; }
938 #define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x0000003f
939 #define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
940 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a3xx_color_fmt val)
941 {
942 return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
943 }
944 #define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x000000c0
945 #define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 6
946 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a3xx_tile_mode val)
947 {
948 return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
949 }
950 #define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00000c00
951 #define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 10
952 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
953 {
954 return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
955 }
956 #define A3XX_RB_MRT_BUF_INFO_COLOR_SRGB 0x00004000
957 #define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK 0xfffe0000
958 #define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT 17
959 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH(uint32_t val)
960 {
961 return ((val >> 5) << A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK;
962 }
963
964 static inline uint32_t REG_A3XX_RB_MRT_BUF_BASE(uint32_t i0) { return 0x000020c6 + 0x4*i0; }
965 #define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK 0xfffffff0
966 #define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT 4
967 static inline uint32_t A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE(uint32_t val)
968 {
969 return ((val >> 5) << A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT) & A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK;
970 }
971
972 static inline uint32_t REG_A3XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x000020c7 + 0x4*i0; }
973 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
974 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
975 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
976 {
977 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
978 }
979 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
980 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
981 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
982 {
983 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
984 }
985 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
986 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
987 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
988 {
989 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
990 }
991 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
992 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
993 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
994 {
995 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
996 }
997 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
998 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
999 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
1000 {
1001 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
1002 }
1003 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
1004 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
1005 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
1006 {
1007 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
1008 }
1009 #define A3XX_RB_MRT_BLEND_CONTROL_CLAMP_ENABLE 0x20000000
1010
1011 #define REG_A3XX_RB_BLEND_RED 0x000020e4
1012 #define A3XX_RB_BLEND_RED_UINT__MASK 0x000000ff
1013 #define A3XX_RB_BLEND_RED_UINT__SHIFT 0
1014 static inline uint32_t A3XX_RB_BLEND_RED_UINT(uint32_t val)
1015 {
1016 return ((val) << A3XX_RB_BLEND_RED_UINT__SHIFT) & A3XX_RB_BLEND_RED_UINT__MASK;
1017 }
1018 #define A3XX_RB_BLEND_RED_FLOAT__MASK 0xffff0000
1019 #define A3XX_RB_BLEND_RED_FLOAT__SHIFT 16
1020 static inline uint32_t A3XX_RB_BLEND_RED_FLOAT(float val)
1021 {
1022 return ((util_float_to_half(val)) << A3XX_RB_BLEND_RED_FLOAT__SHIFT) & A3XX_RB_BLEND_RED_FLOAT__MASK;
1023 }
1024
1025 #define REG_A3XX_RB_BLEND_GREEN 0x000020e5
1026 #define A3XX_RB_BLEND_GREEN_UINT__MASK 0x000000ff
1027 #define A3XX_RB_BLEND_GREEN_UINT__SHIFT 0
1028 static inline uint32_t A3XX_RB_BLEND_GREEN_UINT(uint32_t val)
1029 {
1030 return ((val) << A3XX_RB_BLEND_GREEN_UINT__SHIFT) & A3XX_RB_BLEND_GREEN_UINT__MASK;
1031 }
1032 #define A3XX_RB_BLEND_GREEN_FLOAT__MASK 0xffff0000
1033 #define A3XX_RB_BLEND_GREEN_FLOAT__SHIFT 16
1034 static inline uint32_t A3XX_RB_BLEND_GREEN_FLOAT(float val)
1035 {
1036 return ((util_float_to_half(val)) << A3XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A3XX_RB_BLEND_GREEN_FLOAT__MASK;
1037 }
1038
1039 #define REG_A3XX_RB_BLEND_BLUE 0x000020e6
1040 #define A3XX_RB_BLEND_BLUE_UINT__MASK 0x000000ff
1041 #define A3XX_RB_BLEND_BLUE_UINT__SHIFT 0
1042 static inline uint32_t A3XX_RB_BLEND_BLUE_UINT(uint32_t val)
1043 {
1044 return ((val) << A3XX_RB_BLEND_BLUE_UINT__SHIFT) & A3XX_RB_BLEND_BLUE_UINT__MASK;
1045 }
1046 #define A3XX_RB_BLEND_BLUE_FLOAT__MASK 0xffff0000
1047 #define A3XX_RB_BLEND_BLUE_FLOAT__SHIFT 16
1048 static inline uint32_t A3XX_RB_BLEND_BLUE_FLOAT(float val)
1049 {
1050 return ((util_float_to_half(val)) << A3XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A3XX_RB_BLEND_BLUE_FLOAT__MASK;
1051 }
1052
1053 #define REG_A3XX_RB_BLEND_ALPHA 0x000020e7
1054 #define A3XX_RB_BLEND_ALPHA_UINT__MASK 0x000000ff
1055 #define A3XX_RB_BLEND_ALPHA_UINT__SHIFT 0
1056 static inline uint32_t A3XX_RB_BLEND_ALPHA_UINT(uint32_t val)
1057 {
1058 return ((val) << A3XX_RB_BLEND_ALPHA_UINT__SHIFT) & A3XX_RB_BLEND_ALPHA_UINT__MASK;
1059 }
1060 #define A3XX_RB_BLEND_ALPHA_FLOAT__MASK 0xffff0000
1061 #define A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT 16
1062 static inline uint32_t A3XX_RB_BLEND_ALPHA_FLOAT(float val)
1063 {
1064 return ((util_float_to_half(val)) << A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A3XX_RB_BLEND_ALPHA_FLOAT__MASK;
1065 }
1066
1067 #define REG_A3XX_RB_CLEAR_COLOR_DW0 0x000020e8
1068
1069 #define REG_A3XX_RB_CLEAR_COLOR_DW1 0x000020e9
1070
1071 #define REG_A3XX_RB_CLEAR_COLOR_DW2 0x000020ea
1072
1073 #define REG_A3XX_RB_CLEAR_COLOR_DW3 0x000020eb
1074
1075 #define REG_A3XX_RB_COPY_CONTROL 0x000020ec
1076 #define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK 0x00000003
1077 #define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT 0
1078 static inline uint32_t A3XX_RB_COPY_CONTROL_MSAA_RESOLVE(enum a3xx_msaa_samples val)
1079 {
1080 return ((val) << A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT) & A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK;
1081 }
1082 #define A3XX_RB_COPY_CONTROL_DEPTHCLEAR 0x00000008
1083 #define A3XX_RB_COPY_CONTROL_MODE__MASK 0x00000070
1084 #define A3XX_RB_COPY_CONTROL_MODE__SHIFT 4
1085 static inline uint32_t A3XX_RB_COPY_CONTROL_MODE(enum adreno_rb_copy_control_mode val)
1086 {
1087 return ((val) << A3XX_RB_COPY_CONTROL_MODE__SHIFT) & A3XX_RB_COPY_CONTROL_MODE__MASK;
1088 }
1089 #define A3XX_RB_COPY_CONTROL_FASTCLEAR__MASK 0x00000f00
1090 #define A3XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT 8
1091 static inline uint32_t A3XX_RB_COPY_CONTROL_FASTCLEAR(uint32_t val)
1092 {
1093 return ((val) << A3XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT) & A3XX_RB_COPY_CONTROL_FASTCLEAR__MASK;
1094 }
1095 #define A3XX_RB_COPY_CONTROL_UNK12 0x00001000
1096 #define A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK 0xffffc000
1097 #define A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT 14
1098 static inline uint32_t A3XX_RB_COPY_CONTROL_GMEM_BASE(uint32_t val)
1099 {
1100 return ((val >> 14) << A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT) & A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK;
1101 }
1102
1103 #define REG_A3XX_RB_COPY_DEST_BASE 0x000020ed
1104 #define A3XX_RB_COPY_DEST_BASE_BASE__MASK 0xfffffff0
1105 #define A3XX_RB_COPY_DEST_BASE_BASE__SHIFT 4
1106 static inline uint32_t A3XX_RB_COPY_DEST_BASE_BASE(uint32_t val)
1107 {
1108 return ((val >> 5) << A3XX_RB_COPY_DEST_BASE_BASE__SHIFT) & A3XX_RB_COPY_DEST_BASE_BASE__MASK;
1109 }
1110
1111 #define REG_A3XX_RB_COPY_DEST_PITCH 0x000020ee
1112 #define A3XX_RB_COPY_DEST_PITCH_PITCH__MASK 0xffffffff
1113 #define A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT 0
1114 static inline uint32_t A3XX_RB_COPY_DEST_PITCH_PITCH(uint32_t val)
1115 {
1116 return ((val >> 5) << A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT) & A3XX_RB_COPY_DEST_PITCH_PITCH__MASK;
1117 }
1118
1119 #define REG_A3XX_RB_COPY_DEST_INFO 0x000020ef
1120 #define A3XX_RB_COPY_DEST_INFO_TILE__MASK 0x00000003
1121 #define A3XX_RB_COPY_DEST_INFO_TILE__SHIFT 0
1122 static inline uint32_t A3XX_RB_COPY_DEST_INFO_TILE(enum a3xx_tile_mode val)
1123 {
1124 return ((val) << A3XX_RB_COPY_DEST_INFO_TILE__SHIFT) & A3XX_RB_COPY_DEST_INFO_TILE__MASK;
1125 }
1126 #define A3XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000fc
1127 #define A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 2
1128 static inline uint32_t A3XX_RB_COPY_DEST_INFO_FORMAT(enum a3xx_color_fmt val)
1129 {
1130 return ((val) << A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A3XX_RB_COPY_DEST_INFO_FORMAT__MASK;
1131 }
1132 #define A3XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300
1133 #define A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8
1134 static inline uint32_t A3XX_RB_COPY_DEST_INFO_SWAP(enum a3xx_color_swap val)
1135 {
1136 return ((val) << A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A3XX_RB_COPY_DEST_INFO_SWAP__MASK;
1137 }
1138 #define A3XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK 0x00000c00
1139 #define A3XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT 10
1140 static inline uint32_t A3XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
1141 {
1142 return ((val) << A3XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A3XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
1143 }
1144 #define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK 0x0003c000
1145 #define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT 14
1146 static inline uint32_t A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE(uint32_t val)
1147 {
1148 return ((val) << A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT) & A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK;
1149 }
1150 #define A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK 0x001c0000
1151 #define A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT 18
1152 static inline uint32_t A3XX_RB_COPY_DEST_INFO_ENDIAN(enum adreno_rb_surface_endian val)
1153 {
1154 return ((val) << A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT) & A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK;
1155 }
1156
1157 #define REG_A3XX_RB_DEPTH_CONTROL 0x00002100
1158 #define A3XX_RB_DEPTH_CONTROL_FRAG_WRITES_Z 0x00000001
1159 #define A3XX_RB_DEPTH_CONTROL_Z_ENABLE 0x00000002
1160 #define A3XX_RB_DEPTH_CONTROL_Z_WRITE_ENABLE 0x00000004
1161 #define A3XX_RB_DEPTH_CONTROL_EARLY_Z_DISABLE 0x00000008
1162 #define A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK 0x00000070
1163 #define A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT 4
1164 static inline uint32_t A3XX_RB_DEPTH_CONTROL_ZFUNC(enum adreno_compare_func val)
1165 {
1166 return ((val) << A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT) & A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK;
1167 }
1168 #define A3XX_RB_DEPTH_CONTROL_BF_ENABLE 0x00000080
1169 #define A3XX_RB_DEPTH_CONTROL_Z_TEST_ENABLE 0x80000000
1170
1171 #define REG_A3XX_RB_DEPTH_CLEAR 0x00002101
1172
1173 #define REG_A3XX_RB_DEPTH_INFO 0x00002102
1174 #define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000003
1175 #define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0
1176 static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum adreno_rb_depth_format val)
1177 {
1178 return ((val) << A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
1179 }
1180 #define A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff800
1181 #define A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 11
1182 static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
1183 {
1184 return ((val >> 12) << A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
1185 }
1186
1187 #define REG_A3XX_RB_DEPTH_PITCH 0x00002103
1188 #define A3XX_RB_DEPTH_PITCH__MASK 0xffffffff
1189 #define A3XX_RB_DEPTH_PITCH__SHIFT 0
1190 static inline uint32_t A3XX_RB_DEPTH_PITCH(uint32_t val)
1191 {
1192 return ((val >> 3) << A3XX_RB_DEPTH_PITCH__SHIFT) & A3XX_RB_DEPTH_PITCH__MASK;
1193 }
1194
1195 #define REG_A3XX_RB_STENCIL_CONTROL 0x00002104
1196 #define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
1197 #define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
1198 #define A3XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
1199 #define A3XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
1200 #define A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
1201 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
1202 {
1203 return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC__MASK;
1204 }
1205 #define A3XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
1206 #define A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
1207 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
1208 {
1209 return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL__MASK;
1210 }
1211 #define A3XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
1212 #define A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
1213 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
1214 {
1215 return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS__MASK;
1216 }
1217 #define A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
1218 #define A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
1219 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
1220 {
1221 return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
1222 }
1223 #define A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
1224 #define A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
1225 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
1226 {
1227 return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
1228 }
1229 #define A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
1230 #define A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
1231 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
1232 {
1233 return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
1234 }
1235 #define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
1236 #define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
1237 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
1238 {
1239 return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
1240 }
1241 #define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
1242 #define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
1243 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
1244 {
1245 return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
1246 }
1247
1248 #define REG_A3XX_RB_STENCIL_CLEAR 0x00002105
1249
1250 #define REG_A3XX_RB_STENCIL_BUF_INFO 0x00002106
1251
1252 #define REG_A3XX_RB_STENCIL_BUF_PITCH 0x00002107
1253
1254 #define REG_A3XX_RB_STENCILREFMASK 0x00002108
1255 #define A3XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
1256 #define A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
1257 static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
1258 {
1259 return ((val) << A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILREF__MASK;
1260 }
1261 #define A3XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
1262 #define A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
1263 static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
1264 {
1265 return ((val) << A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILMASK__MASK;
1266 }
1267 #define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
1268 #define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
1269 static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
1270 {
1271 return ((val) << A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
1272 }
1273
1274 #define REG_A3XX_RB_STENCILREFMASK_BF 0x00002109
1275 #define A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff
1276 #define A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0
1277 static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
1278 {
1279 return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
1280 }
1281 #define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00
1282 #define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8
1283 static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
1284 {
1285 return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
1286 }
1287 #define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000
1288 #define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16
1289 static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
1290 {
1291 return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
1292 }
1293
1294 #define REG_A3XX_RB_LRZ_VSC_CONTROL 0x0000210c
1295 #define A3XX_RB_LRZ_VSC_CONTROL_BINNING_ENABLE 0x00000002
1296
1297 #define REG_A3XX_RB_WINDOW_OFFSET 0x0000210e
1298 #define A3XX_RB_WINDOW_OFFSET_X__MASK 0x0000ffff
1299 #define A3XX_RB_WINDOW_OFFSET_X__SHIFT 0
1300 static inline uint32_t A3XX_RB_WINDOW_OFFSET_X(uint32_t val)
1301 {
1302 return ((val) << A3XX_RB_WINDOW_OFFSET_X__SHIFT) & A3XX_RB_WINDOW_OFFSET_X__MASK;
1303 }
1304 #define A3XX_RB_WINDOW_OFFSET_Y__MASK 0xffff0000
1305 #define A3XX_RB_WINDOW_OFFSET_Y__SHIFT 16
1306 static inline uint32_t A3XX_RB_WINDOW_OFFSET_Y(uint32_t val)
1307 {
1308 return ((val) << A3XX_RB_WINDOW_OFFSET_Y__SHIFT) & A3XX_RB_WINDOW_OFFSET_Y__MASK;
1309 }
1310
1311 #define REG_A3XX_RB_SAMPLE_COUNT_CONTROL 0x00002110
1312 #define A3XX_RB_SAMPLE_COUNT_CONTROL_RESET 0x00000001
1313 #define A3XX_RB_SAMPLE_COUNT_CONTROL_COPY 0x00000002
1314
1315 #define REG_A3XX_RB_SAMPLE_COUNT_ADDR 0x00002111
1316
1317 #define REG_A3XX_RB_Z_CLAMP_MIN 0x00002114
1318
1319 #define REG_A3XX_RB_Z_CLAMP_MAX 0x00002115
1320
1321 #define REG_A3XX_VGT_BIN_BASE 0x000021e1
1322
1323 #define REG_A3XX_VGT_BIN_SIZE 0x000021e2
1324
1325 #define REG_A3XX_PC_VSTREAM_CONTROL 0x000021e4
1326 #define A3XX_PC_VSTREAM_CONTROL_SIZE__MASK 0x003f0000
1327 #define A3XX_PC_VSTREAM_CONTROL_SIZE__SHIFT 16
1328 static inline uint32_t A3XX_PC_VSTREAM_CONTROL_SIZE(uint32_t val)
1329 {
1330 return ((val) << A3XX_PC_VSTREAM_CONTROL_SIZE__SHIFT) & A3XX_PC_VSTREAM_CONTROL_SIZE__MASK;
1331 }
1332 #define A3XX_PC_VSTREAM_CONTROL_N__MASK 0x07c00000
1333 #define A3XX_PC_VSTREAM_CONTROL_N__SHIFT 22
1334 static inline uint32_t A3XX_PC_VSTREAM_CONTROL_N(uint32_t val)
1335 {
1336 return ((val) << A3XX_PC_VSTREAM_CONTROL_N__SHIFT) & A3XX_PC_VSTREAM_CONTROL_N__MASK;
1337 }
1338
1339 #define REG_A3XX_PC_VERTEX_REUSE_BLOCK_CNTL 0x000021ea
1340
1341 #define REG_A3XX_PC_PRIM_VTX_CNTL 0x000021ec
1342 #define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK 0x0000001f
1343 #define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT 0
1344 static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC(uint32_t val)
1345 {
1346 return ((val) << A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK;
1347 }
1348 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK 0x000000e0
1349 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT 5
1350 static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
1351 {
1352 return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK;
1353 }
1354 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK 0x00000700
1355 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT 8
1356 static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
1357 {
1358 return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK;
1359 }
1360 #define A3XX_PC_PRIM_VTX_CNTL_PRIMITIVE_RESTART 0x00100000
1361 #define A3XX_PC_PRIM_VTX_CNTL_PROVOKING_VTX_LAST 0x02000000
1362 #define A3XX_PC_PRIM_VTX_CNTL_PSIZE 0x04000000
1363
1364 #define REG_A3XX_PC_RESTART_INDEX 0x000021ed
1365
1366 #define REG_A3XX_HLSQ_CONTROL_0_REG 0x00002200
1367 #define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK 0x00000010
1368 #define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT 4
1369 static inline uint32_t A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)
1370 {
1371 return ((val) << A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK;
1372 }
1373 #define A3XX_HLSQ_CONTROL_0_REG_FSSUPERTHREADENABLE 0x00000040
1374 #define A3XX_HLSQ_CONTROL_0_REG_SPSHADERRESTART 0x00000200
1375 #define A3XX_HLSQ_CONTROL_0_REG_RESERVED2 0x00000400
1376 #define A3XX_HLSQ_CONTROL_0_REG_CHUNKDISABLE 0x04000000
1377 #define A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK 0x08000000
1378 #define A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT 27
1379 static inline uint32_t A3XX_HLSQ_CONTROL_0_REG_CONSTMODE(uint32_t val)
1380 {
1381 return ((val) << A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT) & A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK;
1382 }
1383 #define A3XX_HLSQ_CONTROL_0_REG_LAZYUPDATEDISABLE 0x10000000
1384 #define A3XX_HLSQ_CONTROL_0_REG_SPCONSTFULLUPDATE 0x20000000
1385 #define A3XX_HLSQ_CONTROL_0_REG_TPFULLUPDATE 0x40000000
1386 #define A3XX_HLSQ_CONTROL_0_REG_SINGLECONTEXT 0x80000000
1387
1388 #define REG_A3XX_HLSQ_CONTROL_1_REG 0x00002201
1389 #define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK 0x00000040
1390 #define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT 6
1391 static inline uint32_t A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE(enum a3xx_threadsize val)
1392 {
1393 return ((val) << A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK;
1394 }
1395 #define A3XX_HLSQ_CONTROL_1_REG_VSSUPERTHREADENABLE 0x00000100
1396 #define A3XX_HLSQ_CONTROL_1_REG_RESERVED1 0x00000200
1397 #define A3XX_HLSQ_CONTROL_1_REG_ZWCOORD 0x02000000
1398
1399 #define REG_A3XX_HLSQ_CONTROL_2_REG 0x00002202
1400 #define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK 0xfc000000
1401 #define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT 26
1402 static inline uint32_t A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD(uint32_t val)
1403 {
1404 return ((val) << A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT) & A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK;
1405 }
1406
1407 #define REG_A3XX_HLSQ_CONTROL_3_REG 0x00002203
1408 #define A3XX_HLSQ_CONTROL_3_REG_REGID__MASK 0x000000ff
1409 #define A3XX_HLSQ_CONTROL_3_REG_REGID__SHIFT 0
1410 static inline uint32_t A3XX_HLSQ_CONTROL_3_REG_REGID(uint32_t val)
1411 {
1412 return ((val) << A3XX_HLSQ_CONTROL_3_REG_REGID__SHIFT) & A3XX_HLSQ_CONTROL_3_REG_REGID__MASK;
1413 }
1414
1415 #define REG_A3XX_HLSQ_VS_CONTROL_REG 0x00002204
1416 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK 0x00000fff
1417 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1418 static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1419 {
1420 return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK;
1421 }
1422 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK 0x00fff000
1423 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT 12
1424 static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)
1425 {
1426 return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK;
1427 }
1428 #define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1429 #define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1430 static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1431 {
1432 return ((val) << A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK;
1433 }
1434
1435 #define REG_A3XX_HLSQ_FS_CONTROL_REG 0x00002205
1436 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK 0x00000fff
1437 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1438 static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1439 {
1440 return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK;
1441 }
1442 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK 0x00fff000
1443 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT 12
1444 static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)
1445 {
1446 return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK;
1447 }
1448 #define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1449 #define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1450 static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1451 {
1452 return ((val) << A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK;
1453 }
1454
1455 #define REG_A3XX_HLSQ_CONST_VSPRESV_RANGE_REG 0x00002206
1456 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK 0x0000ffff
1457 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT 0
1458 static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY(uint32_t val)
1459 {
1460 return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK;
1461 }
1462 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK 0xffff0000
1463 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT 16
1464 static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
1465 {
1466 return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK;
1467 }
1468
1469 #define REG_A3XX_HLSQ_CONST_FSPRESV_RANGE_REG 0x00002207
1470 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK 0x0000ffff
1471 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT 0
1472 static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY(uint32_t val)
1473 {
1474 return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK;
1475 }
1476 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK 0xffff0000
1477 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT 16
1478 static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
1479 {
1480 return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK;
1481 }
1482
1483 #define REG_A3XX_HLSQ_CL_NDRANGE_0_REG 0x0000220a
1484 #define A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__MASK 0x00000003
1485 #define A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__SHIFT 0
1486 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM(uint32_t val)
1487 {
1488 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__MASK;
1489 }
1490 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__MASK 0x00000ffc
1491 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__SHIFT 2
1492 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0(uint32_t val)
1493 {
1494 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__MASK;
1495 }
1496 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__MASK 0x003ff000
1497 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__SHIFT 12
1498 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1(uint32_t val)
1499 {
1500 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__MASK;
1501 }
1502 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__MASK 0xffc00000
1503 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__SHIFT 22
1504 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2(uint32_t val)
1505 {
1506 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__MASK;
1507 }
1508
1509 static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK(uint32_t i0) { return 0x0000220b + 0x2*i0; }
1510
1511 static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK_SIZE(uint32_t i0) { return 0x0000220b + 0x2*i0; }
1512
1513 static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK_OFFSET(uint32_t i0) { return 0x0000220c + 0x2*i0; }
1514
1515 #define REG_A3XX_HLSQ_CL_CONTROL_0_REG 0x00002211
1516
1517 #define REG_A3XX_HLSQ_CL_CONTROL_1_REG 0x00002212
1518
1519 #define REG_A3XX_HLSQ_CL_KERNEL_CONST_REG 0x00002214
1520
1521 static inline uint32_t REG_A3XX_HLSQ_CL_KERNEL_GROUP(uint32_t i0) { return 0x00002215 + 0x1*i0; }
1522
1523 static inline uint32_t REG_A3XX_HLSQ_CL_KERNEL_GROUP_RATIO(uint32_t i0) { return 0x00002215 + 0x1*i0; }
1524
1525 #define REG_A3XX_HLSQ_CL_KERNEL_GROUP_Y_REG 0x00002216
1526
1527 #define REG_A3XX_HLSQ_CL_KERNEL_GROUP_Z_REG 0x00002217
1528
1529 #define REG_A3XX_HLSQ_CL_WG_OFFSET_REG 0x0000221a
1530
1531 #define REG_A3XX_VFD_CONTROL_0 0x00002240
1532 #define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK 0x0003ffff
1533 #define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT 0
1534 static inline uint32_t A3XX_VFD_CONTROL_0_TOTALATTRTOVS(uint32_t val)
1535 {
1536 return ((val) << A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT) & A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK;
1537 }
1538 #define A3XX_VFD_CONTROL_0_PACKETSIZE__MASK 0x003c0000
1539 #define A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT 18
1540 static inline uint32_t A3XX_VFD_CONTROL_0_PACKETSIZE(uint32_t val)
1541 {
1542 return ((val) << A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT) & A3XX_VFD_CONTROL_0_PACKETSIZE__MASK;
1543 }
1544 #define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK 0x07c00000
1545 #define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT 22
1546 static inline uint32_t A3XX_VFD_CONTROL_0_STRMDECINSTRCNT(uint32_t val)
1547 {
1548 return ((val) << A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK;
1549 }
1550 #define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK 0xf8000000
1551 #define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT 27
1552 static inline uint32_t A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT(uint32_t val)
1553 {
1554 return ((val) << A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK;
1555 }
1556
1557 #define REG_A3XX_VFD_CONTROL_1 0x00002241
1558 #define A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK 0x0000ffff
1559 #define A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT 0
1560 static inline uint32_t A3XX_VFD_CONTROL_1_MAXSTORAGE(uint32_t val)
1561 {
1562 return ((val) << A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT) & A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK;
1563 }
1564 #define A3XX_VFD_CONTROL_1_REGID4VTX__MASK 0x00ff0000
1565 #define A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT 16
1566 static inline uint32_t A3XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
1567 {
1568 return ((val) << A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A3XX_VFD_CONTROL_1_REGID4VTX__MASK;
1569 }
1570 #define A3XX_VFD_CONTROL_1_REGID4INST__MASK 0xff000000
1571 #define A3XX_VFD_CONTROL_1_REGID4INST__SHIFT 24
1572 static inline uint32_t A3XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
1573 {
1574 return ((val) << A3XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A3XX_VFD_CONTROL_1_REGID4INST__MASK;
1575 }
1576
1577 #define REG_A3XX_VFD_INDEX_MIN 0x00002242
1578
1579 #define REG_A3XX_VFD_INDEX_MAX 0x00002243
1580
1581 #define REG_A3XX_VFD_INSTANCEID_OFFSET 0x00002244
1582
1583 #define REG_A3XX_VFD_INDEX_OFFSET 0x00002245
1584
1585 #define REG_A3XX_VFD_INDEX_OFFSET 0x00002245
1586
1587 static inline uint32_t REG_A3XX_VFD_FETCH(uint32_t i0) { return 0x00002246 + 0x2*i0; }
1588
1589 static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_0(uint32_t i0) { return 0x00002246 + 0x2*i0; }
1590 #define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK 0x0000007f
1591 #define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT 0
1592 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_FETCHSIZE(uint32_t val)
1593 {
1594 return ((val) << A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK;
1595 }
1596 #define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK 0x0000ff80
1597 #define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT 7
1598 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE(uint32_t val)
1599 {
1600 return ((val) << A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK;
1601 }
1602 #define A3XX_VFD_FETCH_INSTR_0_INSTANCED 0x00010000
1603 #define A3XX_VFD_FETCH_INSTR_0_SWITCHNEXT 0x00020000
1604 #define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK 0x00fc0000
1605 #define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT 18
1606 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_INDEXCODE(uint32_t val)
1607 {
1608 return ((val) << A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK;
1609 }
1610 #define A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK 0xff000000
1611 #define A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT 24
1612 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_STEPRATE(uint32_t val)
1613 {
1614 return ((val) << A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK;
1615 }
1616
1617 static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_1(uint32_t i0) { return 0x00002247 + 0x2*i0; }
1618
1619 static inline uint32_t REG_A3XX_VFD_DECODE(uint32_t i0) { return 0x00002266 + 0x1*i0; }
1620
1621 static inline uint32_t REG_A3XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x00002266 + 0x1*i0; }
1622 #define A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK 0x0000000f
1623 #define A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT 0
1624 static inline uint32_t A3XX_VFD_DECODE_INSTR_WRITEMASK(uint32_t val)
1625 {
1626 return ((val) << A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT) & A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK;
1627 }
1628 #define A3XX_VFD_DECODE_INSTR_CONSTFILL 0x00000010
1629 #define A3XX_VFD_DECODE_INSTR_FORMAT__MASK 0x00000fc0
1630 #define A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT 6
1631 static inline uint32_t A3XX_VFD_DECODE_INSTR_FORMAT(enum a3xx_vtx_fmt val)
1632 {
1633 return ((val) << A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A3XX_VFD_DECODE_INSTR_FORMAT__MASK;
1634 }
1635 #define A3XX_VFD_DECODE_INSTR_REGID__MASK 0x000ff000
1636 #define A3XX_VFD_DECODE_INSTR_REGID__SHIFT 12
1637 static inline uint32_t A3XX_VFD_DECODE_INSTR_REGID(uint32_t val)
1638 {
1639 return ((val) << A3XX_VFD_DECODE_INSTR_REGID__SHIFT) & A3XX_VFD_DECODE_INSTR_REGID__MASK;
1640 }
1641 #define A3XX_VFD_DECODE_INSTR_INT 0x00100000
1642 #define A3XX_VFD_DECODE_INSTR_SWAP__MASK 0x00c00000
1643 #define A3XX_VFD_DECODE_INSTR_SWAP__SHIFT 22
1644 static inline uint32_t A3XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
1645 {
1646 return ((val) << A3XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A3XX_VFD_DECODE_INSTR_SWAP__MASK;
1647 }
1648 #define A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK 0x1f000000
1649 #define A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT 24
1650 static inline uint32_t A3XX_VFD_DECODE_INSTR_SHIFTCNT(uint32_t val)
1651 {
1652 return ((val) << A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT) & A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK;
1653 }
1654 #define A3XX_VFD_DECODE_INSTR_LASTCOMPVALID 0x20000000
1655 #define A3XX_VFD_DECODE_INSTR_SWITCHNEXT 0x40000000
1656
1657 #define REG_A3XX_VFD_VS_THREADING_THRESHOLD 0x0000227e
1658 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK 0x0000000f
1659 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT 0
1660 static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD(uint32_t val)
1661 {
1662 return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK;
1663 }
1664 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK 0x0000ff00
1665 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT 8
1666 static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT(uint32_t val)
1667 {
1668 return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK;
1669 }
1670
1671 #define REG_A3XX_VPC_ATTR 0x00002280
1672 #define A3XX_VPC_ATTR_TOTALATTR__MASK 0x000001ff
1673 #define A3XX_VPC_ATTR_TOTALATTR__SHIFT 0
1674 static inline uint32_t A3XX_VPC_ATTR_TOTALATTR(uint32_t val)
1675 {
1676 return ((val) << A3XX_VPC_ATTR_TOTALATTR__SHIFT) & A3XX_VPC_ATTR_TOTALATTR__MASK;
1677 }
1678 #define A3XX_VPC_ATTR_PSIZE 0x00000200
1679 #define A3XX_VPC_ATTR_THRDASSIGN__MASK 0x0ffff000
1680 #define A3XX_VPC_ATTR_THRDASSIGN__SHIFT 12
1681 static inline uint32_t A3XX_VPC_ATTR_THRDASSIGN(uint32_t val)
1682 {
1683 return ((val) << A3XX_VPC_ATTR_THRDASSIGN__SHIFT) & A3XX_VPC_ATTR_THRDASSIGN__MASK;
1684 }
1685 #define A3XX_VPC_ATTR_LMSIZE__MASK 0xf0000000
1686 #define A3XX_VPC_ATTR_LMSIZE__SHIFT 28
1687 static inline uint32_t A3XX_VPC_ATTR_LMSIZE(uint32_t val)
1688 {
1689 return ((val) << A3XX_VPC_ATTR_LMSIZE__SHIFT) & A3XX_VPC_ATTR_LMSIZE__MASK;
1690 }
1691
1692 #define REG_A3XX_VPC_PACK 0x00002281
1693 #define A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK 0x0000ff00
1694 #define A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT 8
1695 static inline uint32_t A3XX_VPC_PACK_NUMFPNONPOSVAR(uint32_t val)
1696 {
1697 return ((val) << A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT) & A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK;
1698 }
1699 #define A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK 0x00ff0000
1700 #define A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT 16
1701 static inline uint32_t A3XX_VPC_PACK_NUMNONPOSVSVAR(uint32_t val)
1702 {
1703 return ((val) << A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT) & A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK;
1704 }
1705
1706 static inline uint32_t REG_A3XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00002282 + 0x1*i0; }
1707
1708 static inline uint32_t REG_A3XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00002282 + 0x1*i0; }
1709 #define A3XX_VPC_VARYING_INTERP_MODE_C0__MASK 0x00000003
1710 #define A3XX_VPC_VARYING_INTERP_MODE_C0__SHIFT 0
1711 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C0(enum a3xx_intp_mode val)
1712 {
1713 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C0__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C0__MASK;
1714 }
1715 #define A3XX_VPC_VARYING_INTERP_MODE_C1__MASK 0x0000000c
1716 #define A3XX_VPC_VARYING_INTERP_MODE_C1__SHIFT 2
1717 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C1(enum a3xx_intp_mode val)
1718 {
1719 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C1__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C1__MASK;
1720 }
1721 #define A3XX_VPC_VARYING_INTERP_MODE_C2__MASK 0x00000030
1722 #define A3XX_VPC_VARYING_INTERP_MODE_C2__SHIFT 4
1723 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C2(enum a3xx_intp_mode val)
1724 {
1725 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C2__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C2__MASK;
1726 }
1727 #define A3XX_VPC_VARYING_INTERP_MODE_C3__MASK 0x000000c0
1728 #define A3XX_VPC_VARYING_INTERP_MODE_C3__SHIFT 6
1729 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C3(enum a3xx_intp_mode val)
1730 {
1731 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C3__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C3__MASK;
1732 }
1733 #define A3XX_VPC_VARYING_INTERP_MODE_C4__MASK 0x00000300
1734 #define A3XX_VPC_VARYING_INTERP_MODE_C4__SHIFT 8
1735 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C4(enum a3xx_intp_mode val)
1736 {
1737 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C4__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C4__MASK;
1738 }
1739 #define A3XX_VPC_VARYING_INTERP_MODE_C5__MASK 0x00000c00
1740 #define A3XX_VPC_VARYING_INTERP_MODE_C5__SHIFT 10
1741 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C5(enum a3xx_intp_mode val)
1742 {
1743 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C5__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C5__MASK;
1744 }
1745 #define A3XX_VPC_VARYING_INTERP_MODE_C6__MASK 0x00003000
1746 #define A3XX_VPC_VARYING_INTERP_MODE_C6__SHIFT 12
1747 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C6(enum a3xx_intp_mode val)
1748 {
1749 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C6__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C6__MASK;
1750 }
1751 #define A3XX_VPC_VARYING_INTERP_MODE_C7__MASK 0x0000c000
1752 #define A3XX_VPC_VARYING_INTERP_MODE_C7__SHIFT 14
1753 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C7(enum a3xx_intp_mode val)
1754 {
1755 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C7__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C7__MASK;
1756 }
1757 #define A3XX_VPC_VARYING_INTERP_MODE_C8__MASK 0x00030000
1758 #define A3XX_VPC_VARYING_INTERP_MODE_C8__SHIFT 16
1759 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C8(enum a3xx_intp_mode val)
1760 {
1761 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C8__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C8__MASK;
1762 }
1763 #define A3XX_VPC_VARYING_INTERP_MODE_C9__MASK 0x000c0000
1764 #define A3XX_VPC_VARYING_INTERP_MODE_C9__SHIFT 18
1765 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C9(enum a3xx_intp_mode val)
1766 {
1767 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C9__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C9__MASK;
1768 }
1769 #define A3XX_VPC_VARYING_INTERP_MODE_CA__MASK 0x00300000
1770 #define A3XX_VPC_VARYING_INTERP_MODE_CA__SHIFT 20
1771 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CA(enum a3xx_intp_mode val)
1772 {
1773 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CA__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CA__MASK;
1774 }
1775 #define A3XX_VPC_VARYING_INTERP_MODE_CB__MASK 0x00c00000
1776 #define A3XX_VPC_VARYING_INTERP_MODE_CB__SHIFT 22
1777 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CB(enum a3xx_intp_mode val)
1778 {
1779 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CB__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CB__MASK;
1780 }
1781 #define A3XX_VPC_VARYING_INTERP_MODE_CC__MASK 0x03000000
1782 #define A3XX_VPC_VARYING_INTERP_MODE_CC__SHIFT 24
1783 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CC(enum a3xx_intp_mode val)
1784 {
1785 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CC__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CC__MASK;
1786 }
1787 #define A3XX_VPC_VARYING_INTERP_MODE_CD__MASK 0x0c000000
1788 #define A3XX_VPC_VARYING_INTERP_MODE_CD__SHIFT 26
1789 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CD(enum a3xx_intp_mode val)
1790 {
1791 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CD__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CD__MASK;
1792 }
1793 #define A3XX_VPC_VARYING_INTERP_MODE_CE__MASK 0x30000000
1794 #define A3XX_VPC_VARYING_INTERP_MODE_CE__SHIFT 28
1795 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CE(enum a3xx_intp_mode val)
1796 {
1797 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CE__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CE__MASK;
1798 }
1799 #define A3XX_VPC_VARYING_INTERP_MODE_CF__MASK 0xc0000000
1800 #define A3XX_VPC_VARYING_INTERP_MODE_CF__SHIFT 30
1801 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CF(enum a3xx_intp_mode val)
1802 {
1803 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CF__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CF__MASK;
1804 }
1805
1806 static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x00002286 + 0x1*i0; }
1807
1808 static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x00002286 + 0x1*i0; }
1809
1810 #define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_0 0x0000228a
1811
1812 #define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_1 0x0000228b
1813
1814 #define REG_A3XX_SP_SP_CTRL_REG 0x000022c0
1815 #define A3XX_SP_SP_CTRL_REG_RESOLVE 0x00010000
1816 #define A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK 0x00040000
1817 #define A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT 18
1818 static inline uint32_t A3XX_SP_SP_CTRL_REG_CONSTMODE(uint32_t val)
1819 {
1820 return ((val) << A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK;
1821 }
1822 #define A3XX_SP_SP_CTRL_REG_BINNING 0x00080000
1823 #define A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK 0x00300000
1824 #define A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT 20
1825 static inline uint32_t A3XX_SP_SP_CTRL_REG_SLEEPMODE(uint32_t val)
1826 {
1827 return ((val) << A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK;
1828 }
1829 #define A3XX_SP_SP_CTRL_REG_L0MODE__MASK 0x00c00000
1830 #define A3XX_SP_SP_CTRL_REG_L0MODE__SHIFT 22
1831 static inline uint32_t A3XX_SP_SP_CTRL_REG_L0MODE(uint32_t val)
1832 {
1833 return ((val) << A3XX_SP_SP_CTRL_REG_L0MODE__SHIFT) & A3XX_SP_SP_CTRL_REG_L0MODE__MASK;
1834 }
1835
1836 #define REG_A3XX_SP_VS_CTRL_REG0 0x000022c4
1837 #define A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK 0x00000001
1838 #define A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT 0
1839 static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
1840 {
1841 return ((val) << A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK;
1842 }
1843 #define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK 0x00000002
1844 #define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT 1
1845 static inline uint32_t A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)
1846 {
1847 return ((val) << A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK;
1848 }
1849 #define A3XX_SP_VS_CTRL_REG0_CACHEINVALID 0x00000004
1850 #define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
1851 #define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
1852 static inline uint32_t A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
1853 {
1854 return ((val) << A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
1855 }
1856 #define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
1857 #define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
1858 static inline uint32_t A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
1859 {
1860 return ((val) << A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
1861 }
1862 #define A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
1863 #define A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
1864 static inline uint32_t A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
1865 {
1866 return ((val) << A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK;
1867 }
1868 #define A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK 0x00100000
1869 #define A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT 20
1870 static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
1871 {
1872 return ((val) << A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
1873 }
1874 #define A3XX_SP_VS_CTRL_REG0_SUPERTHREADMODE 0x00200000
1875 #define A3XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x00400000
1876 #define A3XX_SP_VS_CTRL_REG0_COMPUTEMODE 0x00800000
1877 #define A3XX_SP_VS_CTRL_REG0_LENGTH__MASK 0xff000000
1878 #define A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT 24
1879 static inline uint32_t A3XX_SP_VS_CTRL_REG0_LENGTH(uint32_t val)
1880 {
1881 return ((val) << A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG0_LENGTH__MASK;
1882 }
1883
1884 #define REG_A3XX_SP_VS_CTRL_REG1 0x000022c5
1885 #define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK 0x000003ff
1886 #define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT 0
1887 static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTLENGTH(uint32_t val)
1888 {
1889 return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK;
1890 }
1891 #define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK 0x000ffc00
1892 #define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT 10
1893 static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)
1894 {
1895 return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK;
1896 }
1897 #define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x7f000000
1898 #define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 24
1899 static inline uint32_t A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
1900 {
1901 return ((val) << A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK;
1902 }
1903
1904 #define REG_A3XX_SP_VS_PARAM_REG 0x000022c6
1905 #define A3XX_SP_VS_PARAM_REG_POSREGID__MASK 0x000000ff
1906 #define A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT 0
1907 static inline uint32_t A3XX_SP_VS_PARAM_REG_POSREGID(uint32_t val)
1908 {
1909 return ((val) << A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_POSREGID__MASK;
1910 }
1911 #define A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK 0x0000ff00
1912 #define A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT 8
1913 static inline uint32_t A3XX_SP_VS_PARAM_REG_PSIZEREGID(uint32_t val)
1914 {
1915 return ((val) << A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK;
1916 }
1917 #define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK 0xfff00000
1918 #define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT 20
1919 static inline uint32_t A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR(uint32_t val)
1920 {
1921 return ((val) << A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT) & A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK;
1922 }
1923
1924 static inline uint32_t REG_A3XX_SP_VS_OUT(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
1925
1926 static inline uint32_t REG_A3XX_SP_VS_OUT_REG(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
1927 #define A3XX_SP_VS_OUT_REG_A_REGID__MASK 0x000001ff
1928 #define A3XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
1929 static inline uint32_t A3XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
1930 {
1931 return ((val) << A3XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_A_REGID__MASK;
1932 }
1933 #define A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00001e00
1934 #define A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 9
1935 static inline uint32_t A3XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
1936 {
1937 return ((val) << A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
1938 }
1939 #define A3XX_SP_VS_OUT_REG_B_REGID__MASK 0x01ff0000
1940 #define A3XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
1941 static inline uint32_t A3XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
1942 {
1943 return ((val) << A3XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_B_REGID__MASK;
1944 }
1945 #define A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x1e000000
1946 #define A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 25
1947 static inline uint32_t A3XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
1948 {
1949 return ((val) << A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
1950 }
1951
1952 static inline uint32_t REG_A3XX_SP_VS_VPC_DST(uint32_t i0) { return 0x000022d0 + 0x1*i0; }
1953
1954 static inline uint32_t REG_A3XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x000022d0 + 0x1*i0; }
1955 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
1956 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
1957 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
1958 {
1959 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
1960 }
1961 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
1962 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
1963 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
1964 {
1965 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
1966 }
1967 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
1968 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
1969 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
1970 {
1971 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
1972 }
1973 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
1974 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
1975 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
1976 {
1977 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
1978 }
1979
1980 #define REG_A3XX_SP_VS_OBJ_OFFSET_REG 0x000022d4
1981 #define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1982 #define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1983 static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
1984 {
1985 return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
1986 }
1987 #define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1988 #define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1989 static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
1990 {
1991 return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
1992 }
1993
1994 #define REG_A3XX_SP_VS_OBJ_START_REG 0x000022d5
1995
1996 #define REG_A3XX_SP_VS_PVT_MEM_PARAM_REG 0x000022d6
1997
1998 #define REG_A3XX_SP_VS_PVT_MEM_ADDR_REG 0x000022d7
1999
2000 #define REG_A3XX_SP_VS_PVT_MEM_SIZE_REG 0x000022d8
2001
2002 #define REG_A3XX_SP_VS_LENGTH_REG 0x000022df
2003 #define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK 0xffffffff
2004 #define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT 0
2005 static inline uint32_t A3XX_SP_VS_LENGTH_REG_SHADERLENGTH(uint32_t val)
2006 {
2007 return ((val) << A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK;
2008 }
2009
2010 #define REG_A3XX_SP_FS_CTRL_REG0 0x000022e0
2011 #define A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK 0x00000001
2012 #define A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT 0
2013 static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
2014 {
2015 return ((val) << A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK;
2016 }
2017 #define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK 0x00000002
2018 #define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT 1
2019 static inline uint32_t A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)
2020 {
2021 return ((val) << A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK;
2022 }
2023 #define A3XX_SP_FS_CTRL_REG0_CACHEINVALID 0x00000004
2024 #define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
2025 #define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
2026 static inline uint32_t A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
2027 {
2028 return ((val) << A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
2029 }
2030 #define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
2031 #define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
2032 static inline uint32_t A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
2033 {
2034 return ((val) << A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
2035 }
2036 #define A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
2037 #define A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
2038 static inline uint32_t A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
2039 {
2040 return ((val) << A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK;
2041 }
2042 #define A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00100000
2043 #define A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 20
2044 static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
2045 {
2046 return ((val) << A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
2047 }
2048 #define A3XX_SP_FS_CTRL_REG0_SUPERTHREADMODE 0x00200000
2049 #define A3XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x00400000
2050 #define A3XX_SP_FS_CTRL_REG0_COMPUTEMODE 0x00800000
2051 #define A3XX_SP_FS_CTRL_REG0_LENGTH__MASK 0xff000000
2052 #define A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT 24
2053 static inline uint32_t A3XX_SP_FS_CTRL_REG0_LENGTH(uint32_t val)
2054 {
2055 return ((val) << A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG0_LENGTH__MASK;
2056 }
2057
2058 #define REG_A3XX_SP_FS_CTRL_REG1 0x000022e1
2059 #define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK 0x000003ff
2060 #define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT 0
2061 static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTLENGTH(uint32_t val)
2062 {
2063 return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK;
2064 }
2065 #define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK 0x000ffc00
2066 #define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT 10
2067 static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)
2068 {
2069 return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK;
2070 }
2071 #define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x00f00000
2072 #define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 20
2073 static inline uint32_t A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
2074 {
2075 return ((val) << A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK;
2076 }
2077 #define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK 0x3f000000
2078 #define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT 24
2079 static inline uint32_t A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET(uint32_t val)
2080 {
2081 return ((val) << A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT) & A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK;
2082 }
2083
2084 #define REG_A3XX_SP_FS_OBJ_OFFSET_REG 0x000022e2
2085 #define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
2086 #define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
2087 static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
2088 {
2089 return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
2090 }
2091 #define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
2092 #define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
2093 static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
2094 {
2095 return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
2096 }
2097
2098 #define REG_A3XX_SP_FS_OBJ_START_REG 0x000022e3
2099
2100 #define REG_A3XX_SP_FS_PVT_MEM_PARAM_REG 0x000022e4
2101
2102 #define REG_A3XX_SP_FS_PVT_MEM_ADDR_REG 0x000022e5
2103
2104 #define REG_A3XX_SP_FS_PVT_MEM_SIZE_REG 0x000022e6
2105
2106 #define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_0 0x000022e8
2107
2108 #define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_1 0x000022e9
2109
2110 #define REG_A3XX_SP_FS_OUTPUT_REG 0x000022ec
2111 #define A3XX_SP_FS_OUTPUT_REG_DEPTH_ENABLE 0x00000080
2112 #define A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK 0x0000ff00
2113 #define A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT 8
2114 static inline uint32_t A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID(uint32_t val)
2115 {
2116 return ((val) << A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT) & A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK;
2117 }
2118
2119 static inline uint32_t REG_A3XX_SP_FS_MRT(uint32_t i0) { return 0x000022f0 + 0x1*i0; }
2120
2121 static inline uint32_t REG_A3XX_SP_FS_MRT_REG(uint32_t i0) { return 0x000022f0 + 0x1*i0; }
2122 #define A3XX_SP_FS_MRT_REG_REGID__MASK 0x000000ff
2123 #define A3XX_SP_FS_MRT_REG_REGID__SHIFT 0
2124 static inline uint32_t A3XX_SP_FS_MRT_REG_REGID(uint32_t val)
2125 {
2126 return ((val) << A3XX_SP_FS_MRT_REG_REGID__SHIFT) & A3XX_SP_FS_MRT_REG_REGID__MASK;
2127 }
2128 #define A3XX_SP_FS_MRT_REG_HALF_PRECISION 0x00000100
2129 #define A3XX_SP_FS_MRT_REG_SINT 0x00000400
2130 #define A3XX_SP_FS_MRT_REG_UINT 0x00000800
2131
2132 static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT(uint32_t i0) { return 0x000022f4 + 0x1*i0; }
2133
2134 static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT_REG(uint32_t i0) { return 0x000022f4 + 0x1*i0; }
2135 #define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK 0x0000003f
2136 #define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT 0
2137 static inline uint32_t A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT(enum a3xx_color_fmt val)
2138 {
2139 return ((val) << A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT) & A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK;
2140 }
2141
2142 #define REG_A3XX_SP_FS_LENGTH_REG 0x000022ff
2143 #define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK 0xffffffff
2144 #define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT 0
2145 static inline uint32_t A3XX_SP_FS_LENGTH_REG_SHADERLENGTH(uint32_t val)
2146 {
2147 return ((val) << A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK;
2148 }
2149
2150 #define REG_A3XX_PA_SC_AA_CONFIG 0x00002301
2151
2152 #define REG_A3XX_TPL1_TP_VS_TEX_OFFSET 0x00002340
2153 #define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK 0x000000ff
2154 #define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT 0
2155 static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)
2156 {
2157 return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK;
2158 }
2159 #define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK 0x0000ff00
2160 #define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT 8
2161 static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)
2162 {
2163 return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK;
2164 }
2165 #define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK 0xffff0000
2166 #define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT 16
2167 static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR(uint32_t val)
2168 {
2169 return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK;
2170 }
2171
2172 #define REG_A3XX_TPL1_TP_VS_BORDER_COLOR_BASE_ADDR 0x00002341
2173
2174 #define REG_A3XX_TPL1_TP_FS_TEX_OFFSET 0x00002342
2175 #define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK 0x000000ff
2176 #define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT 0
2177 static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)
2178 {
2179 return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK;
2180 }
2181 #define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK 0x0000ff00
2182 #define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT 8
2183 static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)
2184 {
2185 return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK;
2186 }
2187 #define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK 0xffff0000
2188 #define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT 16
2189 static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR(uint32_t val)
2190 {
2191 return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK;
2192 }
2193
2194 #define REG_A3XX_TPL1_TP_FS_BORDER_COLOR_BASE_ADDR 0x00002343
2195
2196 #define REG_A3XX_VBIF_CLKON 0x00003001
2197
2198 #define REG_A3XX_VBIF_FIXED_SORT_EN 0x0000300c
2199
2200 #define REG_A3XX_VBIF_FIXED_SORT_SEL0 0x0000300d
2201
2202 #define REG_A3XX_VBIF_FIXED_SORT_SEL1 0x0000300e
2203
2204 #define REG_A3XX_VBIF_ABIT_SORT 0x0000301c
2205
2206 #define REG_A3XX_VBIF_ABIT_SORT_CONF 0x0000301d
2207
2208 #define REG_A3XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
2209
2210 #define REG_A3XX_VBIF_IN_RD_LIM_CONF0 0x0000302c
2211
2212 #define REG_A3XX_VBIF_IN_RD_LIM_CONF1 0x0000302d
2213
2214 #define REG_A3XX_VBIF_IN_WR_LIM_CONF0 0x00003030
2215
2216 #define REG_A3XX_VBIF_IN_WR_LIM_CONF1 0x00003031
2217
2218 #define REG_A3XX_VBIF_OUT_RD_LIM_CONF0 0x00003034
2219
2220 #define REG_A3XX_VBIF_OUT_WR_LIM_CONF0 0x00003035
2221
2222 #define REG_A3XX_VBIF_DDR_OUT_MAX_BURST 0x00003036
2223
2224 #define REG_A3XX_VBIF_ARB_CTL 0x0000303c
2225
2226 #define REG_A3XX_VBIF_ROUND_ROBIN_QOS_ARB 0x00003049
2227
2228 #define REG_A3XX_VBIF_OUT_AXI_AMEMTYPE_CONF0 0x00003058
2229
2230 #define REG_A3XX_VBIF_OUT_AXI_AOOO_EN 0x0000305e
2231
2232 #define REG_A3XX_VBIF_OUT_AXI_AOOO 0x0000305f
2233
2234 #define REG_A3XX_VBIF_PERF_CNT_EN 0x00003070
2235 #define A3XX_VBIF_PERF_CNT_EN_CNT0 0x00000001
2236 #define A3XX_VBIF_PERF_CNT_EN_CNT1 0x00000002
2237 #define A3XX_VBIF_PERF_CNT_EN_PWRCNT0 0x00000004
2238 #define A3XX_VBIF_PERF_CNT_EN_PWRCNT1 0x00000008
2239 #define A3XX_VBIF_PERF_CNT_EN_PWRCNT2 0x00000010
2240
2241 #define REG_A3XX_VBIF_PERF_CNT_CLR 0x00003071
2242 #define A3XX_VBIF_PERF_CNT_CLR_CNT0 0x00000001
2243 #define A3XX_VBIF_PERF_CNT_CLR_CNT1 0x00000002
2244 #define A3XX_VBIF_PERF_CNT_CLR_PWRCNT0 0x00000004
2245 #define A3XX_VBIF_PERF_CNT_CLR_PWRCNT1 0x00000008
2246 #define A3XX_VBIF_PERF_CNT_CLR_PWRCNT2 0x00000010
2247
2248 #define REG_A3XX_VBIF_PERF_CNT_SEL 0x00003072
2249
2250 #define REG_A3XX_VBIF_PERF_CNT0_LO 0x00003073
2251
2252 #define REG_A3XX_VBIF_PERF_CNT0_HI 0x00003074
2253
2254 #define REG_A3XX_VBIF_PERF_CNT1_LO 0x00003075
2255
2256 #define REG_A3XX_VBIF_PERF_CNT1_HI 0x00003076
2257
2258 #define REG_A3XX_VBIF_PERF_PWR_CNT0_LO 0x00003077
2259
2260 #define REG_A3XX_VBIF_PERF_PWR_CNT0_HI 0x00003078
2261
2262 #define REG_A3XX_VBIF_PERF_PWR_CNT1_LO 0x00003079
2263
2264 #define REG_A3XX_VBIF_PERF_PWR_CNT1_HI 0x0000307a
2265
2266 #define REG_A3XX_VBIF_PERF_PWR_CNT2_LO 0x0000307b
2267
2268 #define REG_A3XX_VBIF_PERF_PWR_CNT2_HI 0x0000307c
2269
2270 #define REG_A3XX_VSC_BIN_SIZE 0x00000c01
2271 #define A3XX_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f
2272 #define A3XX_VSC_BIN_SIZE_WIDTH__SHIFT 0
2273 static inline uint32_t A3XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
2274 {
2275 return ((val >> 5) << A3XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A3XX_VSC_BIN_SIZE_WIDTH__MASK;
2276 }
2277 #define A3XX_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0
2278 #define A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT 5
2279 static inline uint32_t A3XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
2280 {
2281 return ((val >> 5) << A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A3XX_VSC_BIN_SIZE_HEIGHT__MASK;
2282 }
2283
2284 #define REG_A3XX_VSC_SIZE_ADDRESS 0x00000c02
2285
2286 static inline uint32_t REG_A3XX_VSC_PIPE(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
2287
2288 static inline uint32_t REG_A3XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
2289 #define A3XX_VSC_PIPE_CONFIG_X__MASK 0x000003ff
2290 #define A3XX_VSC_PIPE_CONFIG_X__SHIFT 0
2291 static inline uint32_t A3XX_VSC_PIPE_CONFIG_X(uint32_t val)
2292 {
2293 return ((val) << A3XX_VSC_PIPE_CONFIG_X__SHIFT) & A3XX_VSC_PIPE_CONFIG_X__MASK;
2294 }
2295 #define A3XX_VSC_PIPE_CONFIG_Y__MASK 0x000ffc00
2296 #define A3XX_VSC_PIPE_CONFIG_Y__SHIFT 10
2297 static inline uint32_t A3XX_VSC_PIPE_CONFIG_Y(uint32_t val)
2298 {
2299 return ((val) << A3XX_VSC_PIPE_CONFIG_Y__SHIFT) & A3XX_VSC_PIPE_CONFIG_Y__MASK;
2300 }
2301 #define A3XX_VSC_PIPE_CONFIG_W__MASK 0x00f00000
2302 #define A3XX_VSC_PIPE_CONFIG_W__SHIFT 20
2303 static inline uint32_t A3XX_VSC_PIPE_CONFIG_W(uint32_t val)
2304 {
2305 return ((val) << A3XX_VSC_PIPE_CONFIG_W__SHIFT) & A3XX_VSC_PIPE_CONFIG_W__MASK;
2306 }
2307 #define A3XX_VSC_PIPE_CONFIG_H__MASK 0x0f000000
2308 #define A3XX_VSC_PIPE_CONFIG_H__SHIFT 24
2309 static inline uint32_t A3XX_VSC_PIPE_CONFIG_H(uint32_t val)
2310 {
2311 return ((val) << A3XX_VSC_PIPE_CONFIG_H__SHIFT) & A3XX_VSC_PIPE_CONFIG_H__MASK;
2312 }
2313
2314 static inline uint32_t REG_A3XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c07 + 0x3*i0; }
2315
2316 static inline uint32_t REG_A3XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c08 + 0x3*i0; }
2317
2318 #define REG_A3XX_VSC_BIN_CONTROL 0x00000c3c
2319 #define A3XX_VSC_BIN_CONTROL_BINNING_ENABLE 0x00000001
2320
2321 #define REG_A3XX_UNKNOWN_0C3D 0x00000c3d
2322
2323 #define REG_A3XX_PC_PERFCOUNTER0_SELECT 0x00000c48
2324
2325 #define REG_A3XX_PC_PERFCOUNTER1_SELECT 0x00000c49
2326
2327 #define REG_A3XX_PC_PERFCOUNTER2_SELECT 0x00000c4a
2328
2329 #define REG_A3XX_PC_PERFCOUNTER3_SELECT 0x00000c4b
2330
2331 #define REG_A3XX_GRAS_TSE_DEBUG_ECO 0x00000c81
2332
2333 #define REG_A3XX_GRAS_PERFCOUNTER0_SELECT 0x00000c88
2334
2335 #define REG_A3XX_GRAS_PERFCOUNTER1_SELECT 0x00000c89
2336
2337 #define REG_A3XX_GRAS_PERFCOUNTER2_SELECT 0x00000c8a
2338
2339 #define REG_A3XX_GRAS_PERFCOUNTER3_SELECT 0x00000c8b
2340
2341 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE(uint32_t i0) { return 0x00000ca0 + 0x4*i0; }
2342
2343 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_X(uint32_t i0) { return 0x00000ca0 + 0x4*i0; }
2344
2345 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Y(uint32_t i0) { return 0x00000ca1 + 0x4*i0; }
2346
2347 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Z(uint32_t i0) { return 0x00000ca2 + 0x4*i0; }
2348
2349 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_W(uint32_t i0) { return 0x00000ca3 + 0x4*i0; }
2350
2351 #define REG_A3XX_RB_GMEM_BASE_ADDR 0x00000cc0
2352
2353 #define REG_A3XX_RB_DEBUG_ECO_CONTROLS_ADDR 0x00000cc1
2354
2355 #define REG_A3XX_RB_PERFCOUNTER0_SELECT 0x00000cc6
2356
2357 #define REG_A3XX_RB_PERFCOUNTER1_SELECT 0x00000cc7
2358
2359 #define REG_A3XX_RB_FRAME_BUFFER_DIMENSION 0x00000ce0
2360 #define A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK 0x00003fff
2361 #define A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT 0
2362 static inline uint32_t A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH(uint32_t val)
2363 {
2364 return ((val) << A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT) & A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK;
2365 }
2366 #define A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK 0x0fffc000
2367 #define A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT 14
2368 static inline uint32_t A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT(uint32_t val)
2369 {
2370 return ((val) << A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT) & A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK;
2371 }
2372
2373 #define REG_A3XX_HLSQ_PERFCOUNTER0_SELECT 0x00000e00
2374
2375 #define REG_A3XX_HLSQ_PERFCOUNTER1_SELECT 0x00000e01
2376
2377 #define REG_A3XX_HLSQ_PERFCOUNTER2_SELECT 0x00000e02
2378
2379 #define REG_A3XX_HLSQ_PERFCOUNTER3_SELECT 0x00000e03
2380
2381 #define REG_A3XX_HLSQ_PERFCOUNTER4_SELECT 0x00000e04
2382
2383 #define REG_A3XX_HLSQ_PERFCOUNTER5_SELECT 0x00000e05
2384
2385 #define REG_A3XX_UNKNOWN_0E43 0x00000e43
2386
2387 #define REG_A3XX_VFD_PERFCOUNTER0_SELECT 0x00000e44
2388
2389 #define REG_A3XX_VFD_PERFCOUNTER1_SELECT 0x00000e45
2390
2391 #define REG_A3XX_VPC_VPC_DEBUG_RAM_SEL 0x00000e61
2392
2393 #define REG_A3XX_VPC_VPC_DEBUG_RAM_READ 0x00000e62
2394
2395 #define REG_A3XX_VPC_PERFCOUNTER0_SELECT 0x00000e64
2396
2397 #define REG_A3XX_VPC_PERFCOUNTER1_SELECT 0x00000e65
2398
2399 #define REG_A3XX_UCHE_CACHE_MODE_CONTROL_REG 0x00000e82
2400
2401 #define REG_A3XX_UCHE_PERFCOUNTER0_SELECT 0x00000e84
2402
2403 #define REG_A3XX_UCHE_PERFCOUNTER1_SELECT 0x00000e85
2404
2405 #define REG_A3XX_UCHE_PERFCOUNTER2_SELECT 0x00000e86
2406
2407 #define REG_A3XX_UCHE_PERFCOUNTER3_SELECT 0x00000e87
2408
2409 #define REG_A3XX_UCHE_PERFCOUNTER4_SELECT 0x00000e88
2410
2411 #define REG_A3XX_UCHE_PERFCOUNTER5_SELECT 0x00000e89
2412
2413 #define REG_A3XX_UCHE_CACHE_INVALIDATE0_REG 0x00000ea0
2414 #define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK 0x0fffffff
2415 #define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT 0
2416 static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR(uint32_t val)
2417 {
2418 return ((val) << A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK;
2419 }
2420
2421 #define REG_A3XX_UCHE_CACHE_INVALIDATE1_REG 0x00000ea1
2422 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK 0x0fffffff
2423 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT 0
2424 static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR(uint32_t val)
2425 {
2426 return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK;
2427 }
2428 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK 0x30000000
2429 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT 28
2430 static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE(enum a3xx_cache_opcode val)
2431 {
2432 return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK;
2433 }
2434 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ENTIRE_CACHE 0x80000000
2435
2436 #define REG_A3XX_UNKNOWN_0EA6 0x00000ea6
2437
2438 #define REG_A3XX_SP_PERFCOUNTER0_SELECT 0x00000ec4
2439
2440 #define REG_A3XX_SP_PERFCOUNTER1_SELECT 0x00000ec5
2441
2442 #define REG_A3XX_SP_PERFCOUNTER2_SELECT 0x00000ec6
2443
2444 #define REG_A3XX_SP_PERFCOUNTER3_SELECT 0x00000ec7
2445
2446 #define REG_A3XX_SP_PERFCOUNTER4_SELECT 0x00000ec8
2447
2448 #define REG_A3XX_SP_PERFCOUNTER5_SELECT 0x00000ec9
2449
2450 #define REG_A3XX_SP_PERFCOUNTER6_SELECT 0x00000eca
2451
2452 #define REG_A3XX_SP_PERFCOUNTER7_SELECT 0x00000ecb
2453
2454 #define REG_A3XX_UNKNOWN_0EE0 0x00000ee0
2455
2456 #define REG_A3XX_UNKNOWN_0F03 0x00000f03
2457
2458 #define REG_A3XX_TP_PERFCOUNTER0_SELECT 0x00000f04
2459
2460 #define REG_A3XX_TP_PERFCOUNTER1_SELECT 0x00000f05
2461
2462 #define REG_A3XX_TP_PERFCOUNTER2_SELECT 0x00000f06
2463
2464 #define REG_A3XX_TP_PERFCOUNTER3_SELECT 0x00000f07
2465
2466 #define REG_A3XX_TP_PERFCOUNTER4_SELECT 0x00000f08
2467
2468 #define REG_A3XX_TP_PERFCOUNTER5_SELECT 0x00000f09
2469
2470 #define REG_A3XX_VGT_CL_INITIATOR 0x000021f0
2471
2472 #define REG_A3XX_VGT_EVENT_INITIATOR 0x000021f9
2473
2474 #define REG_A3XX_VGT_DRAW_INITIATOR 0x000021fc
2475 #define A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK 0x0000003f
2476 #define A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT 0
2477 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE(enum pc_di_primtype val)
2478 {
2479 return ((val) << A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT) & A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK;
2480 }
2481 #define A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK 0x000000c0
2482 #define A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT 6
2483 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT(enum pc_di_src_sel val)
2484 {
2485 return ((val) << A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT) & A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK;
2486 }
2487 #define A3XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK 0x00000600
2488 #define A3XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT 9
2489 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_VIS_CULL(enum pc_di_vis_cull_mode val)
2490 {
2491 return ((val) << A3XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT) & A3XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK;
2492 }
2493 #define A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK 0x00000800
2494 #define A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT 11
2495 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE(enum pc_di_index_size val)
2496 {
2497 return ((val) << A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT) & A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK;
2498 }
2499 #define A3XX_VGT_DRAW_INITIATOR_NOT_EOP 0x00001000
2500 #define A3XX_VGT_DRAW_INITIATOR_SMALL_INDEX 0x00002000
2501 #define A3XX_VGT_DRAW_INITIATOR_PRE_DRAW_INITIATOR_ENABLE 0x00004000
2502 #define A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK 0xff000000
2503 #define A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT 24
2504 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES(uint32_t val)
2505 {
2506 return ((val) << A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT) & A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK;
2507 }
2508
2509 #define REG_A3XX_VGT_IMMED_DATA 0x000021fd
2510
2511 #define REG_A3XX_TEX_SAMP_0 0x00000000
2512 #define A3XX_TEX_SAMP_0_MIPFILTER_LINEAR 0x00000002
2513 #define A3XX_TEX_SAMP_0_XY_MAG__MASK 0x0000000c
2514 #define A3XX_TEX_SAMP_0_XY_MAG__SHIFT 2
2515 static inline uint32_t A3XX_TEX_SAMP_0_XY_MAG(enum a3xx_tex_filter val)
2516 {
2517 return ((val) << A3XX_TEX_SAMP_0_XY_MAG__SHIFT) & A3XX_TEX_SAMP_0_XY_MAG__MASK;
2518 }
2519 #define A3XX_TEX_SAMP_0_XY_MIN__MASK 0x00000030
2520 #define A3XX_TEX_SAMP_0_XY_MIN__SHIFT 4
2521 static inline uint32_t A3XX_TEX_SAMP_0_XY_MIN(enum a3xx_tex_filter val)
2522 {
2523 return ((val) << A3XX_TEX_SAMP_0_XY_MIN__SHIFT) & A3XX_TEX_SAMP_0_XY_MIN__MASK;
2524 }
2525 #define A3XX_TEX_SAMP_0_WRAP_S__MASK 0x000001c0
2526 #define A3XX_TEX_SAMP_0_WRAP_S__SHIFT 6
2527 static inline uint32_t A3XX_TEX_SAMP_0_WRAP_S(enum a3xx_tex_clamp val)
2528 {
2529 return ((val) << A3XX_TEX_SAMP_0_WRAP_S__SHIFT) & A3XX_TEX_SAMP_0_WRAP_S__MASK;
2530 }
2531 #define A3XX_TEX_SAMP_0_WRAP_T__MASK 0x00000e00
2532 #define A3XX_TEX_SAMP_0_WRAP_T__SHIFT 9
2533 static inline uint32_t A3XX_TEX_SAMP_0_WRAP_T(enum a3xx_tex_clamp val)
2534 {
2535 return ((val) << A3XX_TEX_SAMP_0_WRAP_T__SHIFT) & A3XX_TEX_SAMP_0_WRAP_T__MASK;
2536 }
2537 #define A3XX_TEX_SAMP_0_WRAP_R__MASK 0x00007000
2538 #define A3XX_TEX_SAMP_0_WRAP_R__SHIFT 12
2539 static inline uint32_t A3XX_TEX_SAMP_0_WRAP_R(enum a3xx_tex_clamp val)
2540 {
2541 return ((val) << A3XX_TEX_SAMP_0_WRAP_R__SHIFT) & A3XX_TEX_SAMP_0_WRAP_R__MASK;
2542 }
2543 #define A3XX_TEX_SAMP_0_ANISO__MASK 0x00038000
2544 #define A3XX_TEX_SAMP_0_ANISO__SHIFT 15
2545 static inline uint32_t A3XX_TEX_SAMP_0_ANISO(enum a3xx_tex_aniso val)
2546 {
2547 return ((val) << A3XX_TEX_SAMP_0_ANISO__SHIFT) & A3XX_TEX_SAMP_0_ANISO__MASK;
2548 }
2549 #define A3XX_TEX_SAMP_0_COMPARE_FUNC__MASK 0x00700000
2550 #define A3XX_TEX_SAMP_0_COMPARE_FUNC__SHIFT 20
2551 static inline uint32_t A3XX_TEX_SAMP_0_COMPARE_FUNC(enum adreno_compare_func val)
2552 {
2553 return ((val) << A3XX_TEX_SAMP_0_COMPARE_FUNC__SHIFT) & A3XX_TEX_SAMP_0_COMPARE_FUNC__MASK;
2554 }
2555 #define A3XX_TEX_SAMP_0_UNNORM_COORDS 0x80000000
2556
2557 #define REG_A3XX_TEX_SAMP_1 0x00000001
2558 #define A3XX_TEX_SAMP_1_LOD_BIAS__MASK 0x000007ff
2559 #define A3XX_TEX_SAMP_1_LOD_BIAS__SHIFT 0
2560 static inline uint32_t A3XX_TEX_SAMP_1_LOD_BIAS(float val)
2561 {
2562 return ((((int32_t)(val * 64.0))) << A3XX_TEX_SAMP_1_LOD_BIAS__SHIFT) & A3XX_TEX_SAMP_1_LOD_BIAS__MASK;
2563 }
2564 #define A3XX_TEX_SAMP_1_MAX_LOD__MASK 0x003ff000
2565 #define A3XX_TEX_SAMP_1_MAX_LOD__SHIFT 12
2566 static inline uint32_t A3XX_TEX_SAMP_1_MAX_LOD(float val)
2567 {
2568 return ((((uint32_t)(val * 64.0))) << A3XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A3XX_TEX_SAMP_1_MAX_LOD__MASK;
2569 }
2570 #define A3XX_TEX_SAMP_1_MIN_LOD__MASK 0xffc00000
2571 #define A3XX_TEX_SAMP_1_MIN_LOD__SHIFT 22
2572 static inline uint32_t A3XX_TEX_SAMP_1_MIN_LOD(float val)
2573 {
2574 return ((((uint32_t)(val * 64.0))) << A3XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A3XX_TEX_SAMP_1_MIN_LOD__MASK;
2575 }
2576
2577 #define REG_A3XX_TEX_CONST_0 0x00000000
2578 #define A3XX_TEX_CONST_0_TILED 0x00000001
2579 #define A3XX_TEX_CONST_0_SRGB 0x00000004
2580 #define A3XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
2581 #define A3XX_TEX_CONST_0_SWIZ_X__SHIFT 4
2582 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_X(enum a3xx_tex_swiz val)
2583 {
2584 return ((val) << A3XX_TEX_CONST_0_SWIZ_X__SHIFT) & A3XX_TEX_CONST_0_SWIZ_X__MASK;
2585 }
2586 #define A3XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
2587 #define A3XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
2588 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Y(enum a3xx_tex_swiz val)
2589 {
2590 return ((val) << A3XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Y__MASK;
2591 }
2592 #define A3XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
2593 #define A3XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
2594 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Z(enum a3xx_tex_swiz val)
2595 {
2596 return ((val) << A3XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Z__MASK;
2597 }
2598 #define A3XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
2599 #define A3XX_TEX_CONST_0_SWIZ_W__SHIFT 13
2600 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_W(enum a3xx_tex_swiz val)
2601 {
2602 return ((val) << A3XX_TEX_CONST_0_SWIZ_W__SHIFT) & A3XX_TEX_CONST_0_SWIZ_W__MASK;
2603 }
2604 #define A3XX_TEX_CONST_0_MIPLVLS__MASK 0x000f0000
2605 #define A3XX_TEX_CONST_0_MIPLVLS__SHIFT 16
2606 static inline uint32_t A3XX_TEX_CONST_0_MIPLVLS(uint32_t val)
2607 {
2608 return ((val) << A3XX_TEX_CONST_0_MIPLVLS__SHIFT) & A3XX_TEX_CONST_0_MIPLVLS__MASK;
2609 }
2610 #define A3XX_TEX_CONST_0_FMT__MASK 0x1fc00000
2611 #define A3XX_TEX_CONST_0_FMT__SHIFT 22
2612 static inline uint32_t A3XX_TEX_CONST_0_FMT(enum a3xx_tex_fmt val)
2613 {
2614 return ((val) << A3XX_TEX_CONST_0_FMT__SHIFT) & A3XX_TEX_CONST_0_FMT__MASK;
2615 }
2616 #define A3XX_TEX_CONST_0_NOCONVERT 0x20000000
2617 #define A3XX_TEX_CONST_0_TYPE__MASK 0xc0000000
2618 #define A3XX_TEX_CONST_0_TYPE__SHIFT 30
2619 static inline uint32_t A3XX_TEX_CONST_0_TYPE(enum a3xx_tex_type val)
2620 {
2621 return ((val) << A3XX_TEX_CONST_0_TYPE__SHIFT) & A3XX_TEX_CONST_0_TYPE__MASK;
2622 }
2623
2624 #define REG_A3XX_TEX_CONST_1 0x00000001
2625 #define A3XX_TEX_CONST_1_HEIGHT__MASK 0x00003fff
2626 #define A3XX_TEX_CONST_1_HEIGHT__SHIFT 0
2627 static inline uint32_t A3XX_TEX_CONST_1_HEIGHT(uint32_t val)
2628 {
2629 return ((val) << A3XX_TEX_CONST_1_HEIGHT__SHIFT) & A3XX_TEX_CONST_1_HEIGHT__MASK;
2630 }
2631 #define A3XX_TEX_CONST_1_WIDTH__MASK 0x0fffc000
2632 #define A3XX_TEX_CONST_1_WIDTH__SHIFT 14
2633 static inline uint32_t A3XX_TEX_CONST_1_WIDTH(uint32_t val)
2634 {
2635 return ((val) << A3XX_TEX_CONST_1_WIDTH__SHIFT) & A3XX_TEX_CONST_1_WIDTH__MASK;
2636 }
2637 #define A3XX_TEX_CONST_1_FETCHSIZE__MASK 0xf0000000
2638 #define A3XX_TEX_CONST_1_FETCHSIZE__SHIFT 28
2639 static inline uint32_t A3XX_TEX_CONST_1_FETCHSIZE(enum a3xx_tex_fetchsize val)
2640 {
2641 return ((val) << A3XX_TEX_CONST_1_FETCHSIZE__SHIFT) & A3XX_TEX_CONST_1_FETCHSIZE__MASK;
2642 }
2643
2644 #define REG_A3XX_TEX_CONST_2 0x00000002
2645 #define A3XX_TEX_CONST_2_INDX__MASK 0x000000ff
2646 #define A3XX_TEX_CONST_2_INDX__SHIFT 0
2647 static inline uint32_t A3XX_TEX_CONST_2_INDX(uint32_t val)
2648 {
2649 return ((val) << A3XX_TEX_CONST_2_INDX__SHIFT) & A3XX_TEX_CONST_2_INDX__MASK;
2650 }
2651 #define A3XX_TEX_CONST_2_PITCH__MASK 0x3ffff000
2652 #define A3XX_TEX_CONST_2_PITCH__SHIFT 12
2653 static inline uint32_t A3XX_TEX_CONST_2_PITCH(uint32_t val)
2654 {
2655 return ((val) << A3XX_TEX_CONST_2_PITCH__SHIFT) & A3XX_TEX_CONST_2_PITCH__MASK;
2656 }
2657 #define A3XX_TEX_CONST_2_SWAP__MASK 0xc0000000
2658 #define A3XX_TEX_CONST_2_SWAP__SHIFT 30
2659 static inline uint32_t A3XX_TEX_CONST_2_SWAP(enum a3xx_color_swap val)
2660 {
2661 return ((val) << A3XX_TEX_CONST_2_SWAP__SHIFT) & A3XX_TEX_CONST_2_SWAP__MASK;
2662 }
2663
2664 #define REG_A3XX_TEX_CONST_3 0x00000003
2665 #define A3XX_TEX_CONST_3_LAYERSZ1__MASK 0x0000000f
2666 #define A3XX_TEX_CONST_3_LAYERSZ1__SHIFT 0
2667 static inline uint32_t A3XX_TEX_CONST_3_LAYERSZ1(uint32_t val)
2668 {
2669 return ((val >> 12) << A3XX_TEX_CONST_3_LAYERSZ1__SHIFT) & A3XX_TEX_CONST_3_LAYERSZ1__MASK;
2670 }
2671 #define A3XX_TEX_CONST_3_DEPTH__MASK 0x0ffe0000
2672 #define A3XX_TEX_CONST_3_DEPTH__SHIFT 17
2673 static inline uint32_t A3XX_TEX_CONST_3_DEPTH(uint32_t val)
2674 {
2675 return ((val) << A3XX_TEX_CONST_3_DEPTH__SHIFT) & A3XX_TEX_CONST_3_DEPTH__MASK;
2676 }
2677 #define A3XX_TEX_CONST_3_LAYERSZ2__MASK 0xf0000000
2678 #define A3XX_TEX_CONST_3_LAYERSZ2__SHIFT 28
2679 static inline uint32_t A3XX_TEX_CONST_3_LAYERSZ2(uint32_t val)
2680 {
2681 return ((val >> 12) << A3XX_TEX_CONST_3_LAYERSZ2__SHIFT) & A3XX_TEX_CONST_3_LAYERSZ2__MASK;
2682 }
2683
2684
2685 #endif /* A3XX_XML */