73e9de68d796d5367fbcc0b576bcaeff15ca6f10
[mesa.git] / src / gallium / drivers / freedreno / a4xx / a4xx.xml.h
1 #ifndef A4XX_XML
2 #define A4XX_XML
3
4 /* Autogenerated file, DO NOT EDIT manually!
5
6 This file was generated by the rules-ng-ng headergen tool in this git repository:
7 http://github.com/freedreno/envytools/
8 git clone https://github.com/freedreno/envytools.git
9
10 The rules-ng-ng source files this header was generated from are:
11 - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 364 bytes, from 2013-11-30 14:47:15)
12 - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
13 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32901 bytes, from 2014-06-02 15:21:30)
14 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 10551 bytes, from 2014-11-13 22:44:30)
15 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 15085 bytes, from 2014-12-20 21:49:41)
16 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 64848 bytes, from 2015-02-20 18:21:24)
17 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 51942 bytes, from 2015-02-24 17:14:02)
18
19 Copyright (C) 2013-2015 by the following authors:
20 - Rob Clark <robdclark@gmail.com> (robclark)
21
22 Permission is hereby granted, free of charge, to any person obtaining
23 a copy of this software and associated documentation files (the
24 "Software"), to deal in the Software without restriction, including
25 without limitation the rights to use, copy, modify, merge, publish,
26 distribute, sublicense, and/or sell copies of the Software, and to
27 permit persons to whom the Software is furnished to do so, subject to
28 the following conditions:
29
30 The above copyright notice and this permission notice (including the
31 next paragraph) shall be included in all copies or substantial
32 portions of the Software.
33
34 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
35 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
36 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
37 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
38 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
39 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
40 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
41 */
42
43
44 enum a4xx_color_fmt {
45 RB4_A8_UNORM = 1,
46 RB4_R5G6R5_UNORM = 14,
47 RB4_Z16_UNORM = 15,
48 RB4_R8G8B8_UNORM = 25,
49 RB4_R8G8B8A8_UNORM = 26,
50 };
51
52 enum a4xx_tile_mode {
53 TILE4_LINEAR = 0,
54 TILE4_3 = 3,
55 };
56
57 enum a4xx_rb_blend_opcode {
58 BLEND_DST_PLUS_SRC = 0,
59 BLEND_SRC_MINUS_DST = 1,
60 BLEND_DST_MINUS_SRC = 2,
61 BLEND_MIN_DST_SRC = 3,
62 BLEND_MAX_DST_SRC = 4,
63 };
64
65 enum a4xx_vtx_fmt {
66 VFMT4_32_FLOAT = 1,
67 VFMT4_32_32_FLOAT = 2,
68 VFMT4_32_32_32_FLOAT = 3,
69 VFMT4_32_32_32_32_FLOAT = 4,
70 VFMT4_16_FLOAT = 5,
71 VFMT4_16_16_FLOAT = 6,
72 VFMT4_16_16_16_FLOAT = 7,
73 VFMT4_16_16_16_16_FLOAT = 8,
74 VFMT4_32_FIXED = 9,
75 VFMT4_32_32_FIXED = 10,
76 VFMT4_32_32_32_FIXED = 11,
77 VFMT4_32_32_32_32_FIXED = 12,
78 VFMT4_16_SINT = 16,
79 VFMT4_16_16_SINT = 17,
80 VFMT4_16_16_16_SINT = 18,
81 VFMT4_16_16_16_16_SINT = 19,
82 VFMT4_16_UINT = 20,
83 VFMT4_16_16_UINT = 21,
84 VFMT4_16_16_16_UINT = 22,
85 VFMT4_16_16_16_16_UINT = 23,
86 VFMT4_16_SNORM = 24,
87 VFMT4_16_16_SNORM = 25,
88 VFMT4_16_16_16_SNORM = 26,
89 VFMT4_16_16_16_16_SNORM = 27,
90 VFMT4_16_UNORM = 28,
91 VFMT4_16_16_UNORM = 29,
92 VFMT4_16_16_16_UNORM = 30,
93 VFMT4_16_16_16_16_UNORM = 31,
94 VFMT4_32_32_SINT = 37,
95 VFMT4_8_UINT = 40,
96 VFMT4_8_8_UINT = 41,
97 VFMT4_8_8_8_UINT = 42,
98 VFMT4_8_8_8_8_UINT = 43,
99 VFMT4_8_UNORM = 44,
100 VFMT4_8_8_UNORM = 45,
101 VFMT4_8_8_8_UNORM = 46,
102 VFMT4_8_8_8_8_UNORM = 47,
103 VFMT4_8_SINT = 48,
104 VFMT4_8_8_SINT = 49,
105 VFMT4_8_8_8_SINT = 50,
106 VFMT4_8_8_8_8_SINT = 51,
107 VFMT4_8_SNORM = 52,
108 VFMT4_8_8_SNORM = 53,
109 VFMT4_8_8_8_SNORM = 54,
110 VFMT4_8_8_8_8_SNORM = 55,
111 VFMT4_10_10_10_2_UINT = 60,
112 VFMT4_10_10_10_2_UNORM = 61,
113 VFMT4_10_10_10_2_SINT = 62,
114 VFMT4_10_10_10_2_SNORM = 63,
115 };
116
117 enum a4xx_tex_fmt {
118 TFMT4_5_6_5_UNORM = 11,
119 TFMT4_5_5_5_1_UNORM = 10,
120 TFMT4_4_4_4_4_UNORM = 8,
121 TFMT4_X8Z24_UNORM = 71,
122 TFMT4_10_10_10_2_UNORM = 33,
123 TFMT4_A8_UNORM = 3,
124 TFMT4_L8_A8_UNORM = 13,
125 TFMT4_8_UNORM = 4,
126 TFMT4_8_8_UNORM = 14,
127 TFMT4_8_8_8_8_UNORM = 28,
128 TFMT4_16_FLOAT = 20,
129 TFMT4_16_16_FLOAT = 40,
130 TFMT4_16_16_16_16_FLOAT = 53,
131 TFMT4_32_FLOAT = 43,
132 TFMT4_32_32_FLOAT = 56,
133 TFMT4_32_32_32_32_FLOAT = 63,
134 };
135
136 enum a4xx_tex_fetchsize {
137 TFETCH4_1_BYTE = 0,
138 TFETCH4_2_BYTE = 1,
139 TFETCH4_4_BYTE = 2,
140 TFETCH4_8_BYTE = 3,
141 TFETCH4_16_BYTE = 4,
142 };
143
144 enum a4xx_depth_format {
145 DEPTH4_NONE = 0,
146 DEPTH4_16 = 1,
147 DEPTH4_24_8 = 2,
148 };
149
150 enum a4xx_tex_filter {
151 A4XX_TEX_NEAREST = 0,
152 A4XX_TEX_LINEAR = 1,
153 A4XX_TEX_ANISO = 2,
154 };
155
156 enum a4xx_tex_clamp {
157 A4XX_TEX_REPEAT = 0,
158 A4XX_TEX_CLAMP_TO_EDGE = 1,
159 A4XX_TEX_MIRROR_REPEAT = 2,
160 A4XX_TEX_CLAMP_NONE = 3,
161 };
162
163 enum a4xx_tex_aniso {
164 A4XX_TEX_ANISO_1 = 0,
165 A4XX_TEX_ANISO_2 = 1,
166 A4XX_TEX_ANISO_4 = 2,
167 A4XX_TEX_ANISO_8 = 3,
168 A4XX_TEX_ANISO_16 = 4,
169 };
170
171 enum a4xx_tex_swiz {
172 A4XX_TEX_X = 0,
173 A4XX_TEX_Y = 1,
174 A4XX_TEX_Z = 2,
175 A4XX_TEX_W = 3,
176 A4XX_TEX_ZERO = 4,
177 A4XX_TEX_ONE = 5,
178 };
179
180 enum a4xx_tex_type {
181 A4XX_TEX_1D = 0,
182 A4XX_TEX_2D = 1,
183 A4XX_TEX_CUBE = 2,
184 A4XX_TEX_3D = 3,
185 };
186
187 #define A4XX_CGC_HLSQ_EARLY_CYC__MASK 0x00700000
188 #define A4XX_CGC_HLSQ_EARLY_CYC__SHIFT 20
189 static inline uint32_t A4XX_CGC_HLSQ_EARLY_CYC(uint32_t val)
190 {
191 return ((val) << A4XX_CGC_HLSQ_EARLY_CYC__SHIFT) & A4XX_CGC_HLSQ_EARLY_CYC__MASK;
192 }
193 #define A4XX_INT0_RBBM_GPU_IDLE 0x00000001
194 #define A4XX_INT0_RBBM_AHB_ERROR 0x00000002
195 #define A4XX_INT0_RBBM_REG_TIMEOUT 0x00000004
196 #define A4XX_INT0_RBBM_ME_MS_TIMEOUT 0x00000008
197 #define A4XX_INT0_RBBM_PFP_MS_TIMEOUT 0x00000010
198 #define A4XX_INT0_RBBM_ATB_BUS_OVERFLOW 0x00000020
199 #define A4XX_INT0_VFD_ERROR 0x00000040
200 #define A4XX_INT0_CP_SW_INT 0x00000080
201 #define A4XX_INT0_CP_T0_PACKET_IN_IB 0x00000100
202 #define A4XX_INT0_CP_OPCODE_ERROR 0x00000200
203 #define A4XX_INT0_CP_RESERVED_BIT_ERROR 0x00000400
204 #define A4XX_INT0_CP_HW_FAULT 0x00000800
205 #define A4XX_INT0_CP_DMA 0x00001000
206 #define A4XX_INT0_CP_IB2_INT 0x00002000
207 #define A4XX_INT0_CP_IB1_INT 0x00004000
208 #define A4XX_INT0_CP_RB_INT 0x00008000
209 #define A4XX_INT0_CP_REG_PROTECT_FAULT 0x00010000
210 #define A4XX_INT0_CP_RB_DONE_TS 0x00020000
211 #define A4XX_INT0_CP_VS_DONE_TS 0x00040000
212 #define A4XX_INT0_CP_PS_DONE_TS 0x00080000
213 #define A4XX_INT0_CACHE_FLUSH_TS 0x00100000
214 #define A4XX_INT0_CP_AHB_ERROR_HALT 0x00200000
215 #define A4XX_INT0_MISC_HANG_DETECT 0x01000000
216 #define A4XX_INT0_UCHE_OOB_ACCESS 0x02000000
217 #define REG_A4XX_RB_GMEM_BASE_ADDR 0x00000cc0
218
219 #define REG_A4XX_RB_PERFCTR_RB_SEL_0 0x00000cc7
220
221 #define REG_A4XX_RB_PERFCTR_RB_SEL_1 0x00000cc8
222
223 #define REG_A4XX_RB_PERFCTR_RB_SEL_2 0x00000cc9
224
225 #define REG_A4XX_RB_PERFCTR_RB_SEL_3 0x00000cca
226
227 #define REG_A4XX_RB_PERFCTR_RB_SEL_4 0x00000ccb
228
229 #define REG_A4XX_RB_PERFCTR_RB_SEL_5 0x00000ccc
230
231 #define REG_A4XX_RB_PERFCTR_RB_SEL_6 0x00000ccd
232
233 #define REG_A4XX_RB_PERFCTR_RB_SEL_7 0x00000cce
234
235 #define REG_A4XX_RB_PERFCTR_CCU_SEL_3 0x00000cd2
236
237 #define REG_A4XX_RB_FRAME_BUFFER_DIMENSION 0x00000ce0
238 #define A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK 0x00003fff
239 #define A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT 0
240 static inline uint32_t A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH(uint32_t val)
241 {
242 return ((val) << A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT) & A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK;
243 }
244 #define A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK 0x3fff0000
245 #define A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT 16
246 static inline uint32_t A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT(uint32_t val)
247 {
248 return ((val) << A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT) & A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK;
249 }
250
251 #define REG_A4XX_RB_CLEAR_COLOR_DW0 0x000020cc
252
253 #define REG_A4XX_RB_CLEAR_COLOR_DW1 0x000020cd
254
255 #define REG_A4XX_RB_CLEAR_COLOR_DW2 0x000020ce
256
257 #define REG_A4XX_RB_CLEAR_COLOR_DW3 0x000020cf
258
259 #define REG_A4XX_RB_MODE_CONTROL 0x000020a0
260 #define A4XX_RB_MODE_CONTROL_WIDTH__MASK 0x0000003f
261 #define A4XX_RB_MODE_CONTROL_WIDTH__SHIFT 0
262 static inline uint32_t A4XX_RB_MODE_CONTROL_WIDTH(uint32_t val)
263 {
264 return ((val >> 5) << A4XX_RB_MODE_CONTROL_WIDTH__SHIFT) & A4XX_RB_MODE_CONTROL_WIDTH__MASK;
265 }
266 #define A4XX_RB_MODE_CONTROL_HEIGHT__MASK 0x00003f00
267 #define A4XX_RB_MODE_CONTROL_HEIGHT__SHIFT 8
268 static inline uint32_t A4XX_RB_MODE_CONTROL_HEIGHT(uint32_t val)
269 {
270 return ((val >> 5) << A4XX_RB_MODE_CONTROL_HEIGHT__SHIFT) & A4XX_RB_MODE_CONTROL_HEIGHT__MASK;
271 }
272
273 #define REG_A4XX_RB_RENDER_CONTROL 0x000020a1
274 #define A4XX_RB_RENDER_CONTROL_BINNING_PASS 0x00000001
275 #define A4XX_RB_RENDER_CONTROL_DISABLE_COLOR_PIPE 0x00000020
276
277 #define REG_A4XX_RB_MSAA_CONTROL 0x000020a2
278 #define A4XX_RB_MSAA_CONTROL_DISABLE 0x00001000
279 #define A4XX_RB_MSAA_CONTROL_SAMPLES__MASK 0x0000e000
280 #define A4XX_RB_MSAA_CONTROL_SAMPLES__SHIFT 13
281 static inline uint32_t A4XX_RB_MSAA_CONTROL_SAMPLES(uint32_t val)
282 {
283 return ((val) << A4XX_RB_MSAA_CONTROL_SAMPLES__SHIFT) & A4XX_RB_MSAA_CONTROL_SAMPLES__MASK;
284 }
285
286 #define REG_A4XX_RB_RENDER_CONTROL2 0x000020a3
287 #define A4XX_RB_RENDER_CONTROL2_XCOORD 0x00000001
288 #define A4XX_RB_RENDER_CONTROL2_YCOORD 0x00000002
289 #define A4XX_RB_RENDER_CONTROL2_ZCOORD 0x00000004
290 #define A4XX_RB_RENDER_CONTROL2_WCOORD 0x00000008
291 #define A4XX_RB_RENDER_CONTROL2_FACENESS 0x00000020
292 #define A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__MASK 0x00000380
293 #define A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__SHIFT 7
294 static inline uint32_t A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES(uint32_t val)
295 {
296 return ((val) << A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__SHIFT) & A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__MASK;
297 }
298 #define A4XX_RB_RENDER_CONTROL2_VARYING 0x00001000
299
300 static inline uint32_t REG_A4XX_RB_MRT(uint32_t i0) { return 0x000020a4 + 0x5*i0; }
301
302 static inline uint32_t REG_A4XX_RB_MRT_CONTROL(uint32_t i0) { return 0x000020a4 + 0x5*i0; }
303 #define A4XX_RB_MRT_CONTROL_READ_DEST_ENABLE 0x00000008
304 #define A4XX_RB_MRT_CONTROL_BLEND 0x00000010
305 #define A4XX_RB_MRT_CONTROL_BLEND2 0x00000020
306 #define A4XX_RB_MRT_CONTROL_FASTCLEAR 0x00000400
307 #define A4XX_RB_MRT_CONTROL_B11 0x00000800
308 #define A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x0f000000
309 #define A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 24
310 static inline uint32_t A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
311 {
312 return ((val) << A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
313 }
314
315 static inline uint32_t REG_A4XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x000020a5 + 0x5*i0; }
316 #define A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x0000003f
317 #define A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
318 static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a4xx_color_fmt val)
319 {
320 return ((val) << A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
321 }
322 #define A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x000000c0
323 #define A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 6
324 static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a4xx_tile_mode val)
325 {
326 return ((val) << A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
327 }
328 #define A4XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK 0x00000600
329 #define A4XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT 9
330 static inline uint32_t A4XX_RB_MRT_BUF_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
331 {
332 return ((val) << A4XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT) & A4XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK;
333 }
334 #define A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00001800
335 #define A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 11
336 static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
337 {
338 return ((val) << A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
339 }
340 #define A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK 0x007fc000
341 #define A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT 14
342 static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH(uint32_t val)
343 {
344 return ((val >> 4) << A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK;
345 }
346
347 static inline uint32_t REG_A4XX_RB_MRT_BASE(uint32_t i0) { return 0x000020a6 + 0x5*i0; }
348
349 static inline uint32_t REG_A4XX_RB_MRT_CONTROL3(uint32_t i0) { return 0x000020a7 + 0x5*i0; }
350 #define A4XX_RB_MRT_CONTROL3_STRIDE__MASK 0x0001fff8
351 #define A4XX_RB_MRT_CONTROL3_STRIDE__SHIFT 3
352 static inline uint32_t A4XX_RB_MRT_CONTROL3_STRIDE(uint32_t val)
353 {
354 return ((val) << A4XX_RB_MRT_CONTROL3_STRIDE__SHIFT) & A4XX_RB_MRT_CONTROL3_STRIDE__MASK;
355 }
356
357 static inline uint32_t REG_A4XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x000020a8 + 0x5*i0; }
358 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
359 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
360 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
361 {
362 return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
363 }
364 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
365 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
366 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a4xx_rb_blend_opcode val)
367 {
368 return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
369 }
370 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
371 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
372 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
373 {
374 return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
375 }
376 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
377 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
378 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
379 {
380 return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
381 }
382 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
383 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
384 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a4xx_rb_blend_opcode val)
385 {
386 return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
387 }
388 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
389 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
390 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
391 {
392 return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
393 }
394
395 #define REG_A4XX_RB_BLEND_RED 0x000020f3
396 #define A4XX_RB_BLEND_RED_UINT__MASK 0x00007fff
397 #define A4XX_RB_BLEND_RED_UINT__SHIFT 0
398 static inline uint32_t A4XX_RB_BLEND_RED_UINT(uint32_t val)
399 {
400 return ((val) << A4XX_RB_BLEND_RED_UINT__SHIFT) & A4XX_RB_BLEND_RED_UINT__MASK;
401 }
402 #define A4XX_RB_BLEND_RED_FLOAT__MASK 0xffff0000
403 #define A4XX_RB_BLEND_RED_FLOAT__SHIFT 16
404 static inline uint32_t A4XX_RB_BLEND_RED_FLOAT(float val)
405 {
406 return ((util_float_to_half(val)) << A4XX_RB_BLEND_RED_FLOAT__SHIFT) & A4XX_RB_BLEND_RED_FLOAT__MASK;
407 }
408
409 #define REG_A4XX_RB_BLEND_GREEN 0x000020f4
410 #define A4XX_RB_BLEND_GREEN_UINT__MASK 0x00007fff
411 #define A4XX_RB_BLEND_GREEN_UINT__SHIFT 0
412 static inline uint32_t A4XX_RB_BLEND_GREEN_UINT(uint32_t val)
413 {
414 return ((val) << A4XX_RB_BLEND_GREEN_UINT__SHIFT) & A4XX_RB_BLEND_GREEN_UINT__MASK;
415 }
416 #define A4XX_RB_BLEND_GREEN_FLOAT__MASK 0xffff0000
417 #define A4XX_RB_BLEND_GREEN_FLOAT__SHIFT 16
418 static inline uint32_t A4XX_RB_BLEND_GREEN_FLOAT(float val)
419 {
420 return ((util_float_to_half(val)) << A4XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A4XX_RB_BLEND_GREEN_FLOAT__MASK;
421 }
422
423 #define REG_A4XX_RB_BLEND_BLUE 0x000020f5
424 #define A4XX_RB_BLEND_BLUE_UINT__MASK 0x00007fff
425 #define A4XX_RB_BLEND_BLUE_UINT__SHIFT 0
426 static inline uint32_t A4XX_RB_BLEND_BLUE_UINT(uint32_t val)
427 {
428 return ((val) << A4XX_RB_BLEND_BLUE_UINT__SHIFT) & A4XX_RB_BLEND_BLUE_UINT__MASK;
429 }
430 #define A4XX_RB_BLEND_BLUE_FLOAT__MASK 0xffff0000
431 #define A4XX_RB_BLEND_BLUE_FLOAT__SHIFT 16
432 static inline uint32_t A4XX_RB_BLEND_BLUE_FLOAT(float val)
433 {
434 return ((util_float_to_half(val)) << A4XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A4XX_RB_BLEND_BLUE_FLOAT__MASK;
435 }
436
437 #define REG_A4XX_RB_BLEND_ALPHA 0x000020f6
438 #define A4XX_RB_BLEND_ALPHA_UINT__MASK 0x00007fff
439 #define A4XX_RB_BLEND_ALPHA_UINT__SHIFT 0
440 static inline uint32_t A4XX_RB_BLEND_ALPHA_UINT(uint32_t val)
441 {
442 return ((val) << A4XX_RB_BLEND_ALPHA_UINT__SHIFT) & A4XX_RB_BLEND_ALPHA_UINT__MASK;
443 }
444 #define A4XX_RB_BLEND_ALPHA_FLOAT__MASK 0xffff0000
445 #define A4XX_RB_BLEND_ALPHA_FLOAT__SHIFT 16
446 static inline uint32_t A4XX_RB_BLEND_ALPHA_FLOAT(float val)
447 {
448 return ((util_float_to_half(val)) << A4XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A4XX_RB_BLEND_ALPHA_FLOAT__MASK;
449 }
450
451 #define REG_A4XX_RB_ALPHA_CONTROL 0x000020f8
452 #define A4XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK 0x000000ff
453 #define A4XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT 0
454 static inline uint32_t A4XX_RB_ALPHA_CONTROL_ALPHA_REF(uint32_t val)
455 {
456 return ((val) << A4XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT) & A4XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK;
457 }
458 #define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST 0x00000100
459 #define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK 0x00000e00
460 #define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT 9
461 static inline uint32_t A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
462 {
463 return ((val) << A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK;
464 }
465
466 #define REG_A4XX_RB_FS_OUTPUT 0x000020f9
467 #define A4XX_RB_FS_OUTPUT_ENABLE_BLEND 0x00000001
468 #define A4XX_RB_FS_OUTPUT_FAST_CLEAR 0x00000100
469 #define A4XX_RB_FS_OUTPUT_SAMPLE_MASK__MASK 0xffff0000
470 #define A4XX_RB_FS_OUTPUT_SAMPLE_MASK__SHIFT 16
471 static inline uint32_t A4XX_RB_FS_OUTPUT_SAMPLE_MASK(uint32_t val)
472 {
473 return ((val) << A4XX_RB_FS_OUTPUT_SAMPLE_MASK__SHIFT) & A4XX_RB_FS_OUTPUT_SAMPLE_MASK__MASK;
474 }
475
476 #define REG_A4XX_RB_RENDER_CONTROL3 0x000020fb
477 #define A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE__MASK 0x0000001f
478 #define A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE__SHIFT 0
479 static inline uint32_t A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE(uint32_t val)
480 {
481 return ((val) << A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE__SHIFT) & A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE__MASK;
482 }
483
484 #define REG_A4XX_RB_COPY_CONTROL 0x000020fc
485 #define A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK 0x00000003
486 #define A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT 0
487 static inline uint32_t A4XX_RB_COPY_CONTROL_MSAA_RESOLVE(enum a3xx_msaa_samples val)
488 {
489 return ((val) << A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT) & A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK;
490 }
491 #define A4XX_RB_COPY_CONTROL_MODE__MASK 0x00000070
492 #define A4XX_RB_COPY_CONTROL_MODE__SHIFT 4
493 static inline uint32_t A4XX_RB_COPY_CONTROL_MODE(enum adreno_rb_copy_control_mode val)
494 {
495 return ((val) << A4XX_RB_COPY_CONTROL_MODE__SHIFT) & A4XX_RB_COPY_CONTROL_MODE__MASK;
496 }
497 #define A4XX_RB_COPY_CONTROL_FASTCLEAR__MASK 0x00000f00
498 #define A4XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT 8
499 static inline uint32_t A4XX_RB_COPY_CONTROL_FASTCLEAR(uint32_t val)
500 {
501 return ((val) << A4XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT) & A4XX_RB_COPY_CONTROL_FASTCLEAR__MASK;
502 }
503 #define A4XX_RB_COPY_CONTROL_GMEM_BASE__MASK 0xffffc000
504 #define A4XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT 14
505 static inline uint32_t A4XX_RB_COPY_CONTROL_GMEM_BASE(uint32_t val)
506 {
507 return ((val >> 14) << A4XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT) & A4XX_RB_COPY_CONTROL_GMEM_BASE__MASK;
508 }
509
510 #define REG_A4XX_RB_COPY_DEST_BASE 0x000020fd
511 #define A4XX_RB_COPY_DEST_BASE_BASE__MASK 0xffffffe0
512 #define A4XX_RB_COPY_DEST_BASE_BASE__SHIFT 5
513 static inline uint32_t A4XX_RB_COPY_DEST_BASE_BASE(uint32_t val)
514 {
515 return ((val >> 5) << A4XX_RB_COPY_DEST_BASE_BASE__SHIFT) & A4XX_RB_COPY_DEST_BASE_BASE__MASK;
516 }
517
518 #define REG_A4XX_RB_COPY_DEST_PITCH 0x000020fe
519 #define A4XX_RB_COPY_DEST_PITCH_PITCH__MASK 0xffffffff
520 #define A4XX_RB_COPY_DEST_PITCH_PITCH__SHIFT 0
521 static inline uint32_t A4XX_RB_COPY_DEST_PITCH_PITCH(uint32_t val)
522 {
523 return ((val >> 5) << A4XX_RB_COPY_DEST_PITCH_PITCH__SHIFT) & A4XX_RB_COPY_DEST_PITCH_PITCH__MASK;
524 }
525
526 #define REG_A4XX_RB_COPY_DEST_INFO 0x000020ff
527 #define A4XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000fc
528 #define A4XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 2
529 static inline uint32_t A4XX_RB_COPY_DEST_INFO_FORMAT(enum a4xx_color_fmt val)
530 {
531 return ((val) << A4XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A4XX_RB_COPY_DEST_INFO_FORMAT__MASK;
532 }
533 #define A4XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300
534 #define A4XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8
535 static inline uint32_t A4XX_RB_COPY_DEST_INFO_SWAP(enum a3xx_color_swap val)
536 {
537 return ((val) << A4XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A4XX_RB_COPY_DEST_INFO_SWAP__MASK;
538 }
539 #define A4XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK 0x00000c00
540 #define A4XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT 10
541 static inline uint32_t A4XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
542 {
543 return ((val) << A4XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A4XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
544 }
545 #define A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK 0x0003c000
546 #define A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT 14
547 static inline uint32_t A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE(uint32_t val)
548 {
549 return ((val) << A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT) & A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK;
550 }
551 #define A4XX_RB_COPY_DEST_INFO_ENDIAN__MASK 0x001c0000
552 #define A4XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT 18
553 static inline uint32_t A4XX_RB_COPY_DEST_INFO_ENDIAN(enum adreno_rb_surface_endian val)
554 {
555 return ((val) << A4XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT) & A4XX_RB_COPY_DEST_INFO_ENDIAN__MASK;
556 }
557 #define A4XX_RB_COPY_DEST_INFO_TILE__MASK 0x03000000
558 #define A4XX_RB_COPY_DEST_INFO_TILE__SHIFT 24
559 static inline uint32_t A4XX_RB_COPY_DEST_INFO_TILE(enum a4xx_tile_mode val)
560 {
561 return ((val) << A4XX_RB_COPY_DEST_INFO_TILE__SHIFT) & A4XX_RB_COPY_DEST_INFO_TILE__MASK;
562 }
563
564 #define REG_A4XX_RB_FS_OUTPUT_REG 0x00002100
565 #define A4XX_RB_FS_OUTPUT_REG_COLOR_PIPE_ENABLE 0x00000001
566 #define A4XX_RB_FS_OUTPUT_REG_FRAG_WRITES_Z 0x00000020
567
568 #define REG_A4XX_RB_DEPTH_CONTROL 0x00002101
569 #define A4XX_RB_DEPTH_CONTROL_FRAG_WRITES_Z 0x00000001
570 #define A4XX_RB_DEPTH_CONTROL_Z_ENABLE 0x00000002
571 #define A4XX_RB_DEPTH_CONTROL_Z_WRITE_ENABLE 0x00000004
572 #define A4XX_RB_DEPTH_CONTROL_ZFUNC__MASK 0x00000070
573 #define A4XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT 4
574 static inline uint32_t A4XX_RB_DEPTH_CONTROL_ZFUNC(enum adreno_compare_func val)
575 {
576 return ((val) << A4XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT) & A4XX_RB_DEPTH_CONTROL_ZFUNC__MASK;
577 }
578 #define A4XX_RB_DEPTH_CONTROL_BF_ENABLE 0x00000080
579 #define A4XX_RB_DEPTH_CONTROL_EARLY_Z_DISABLE 0x00010000
580 #define A4XX_RB_DEPTH_CONTROL_Z_TEST_ENABLE 0x80000000
581
582 #define REG_A4XX_RB_DEPTH_CLEAR 0x00002102
583
584 #define REG_A4XX_RB_DEPTH_INFO 0x00002103
585 #define A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000003
586 #define A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0
587 static inline uint32_t A4XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum a4xx_depth_format val)
588 {
589 return ((val) << A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
590 }
591 #define A4XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff000
592 #define A4XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 12
593 static inline uint32_t A4XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
594 {
595 return ((val >> 12) << A4XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A4XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
596 }
597
598 #define REG_A4XX_RB_DEPTH_PITCH 0x00002104
599 #define A4XX_RB_DEPTH_PITCH__MASK 0xffffffff
600 #define A4XX_RB_DEPTH_PITCH__SHIFT 0
601 static inline uint32_t A4XX_RB_DEPTH_PITCH(uint32_t val)
602 {
603 return ((val >> 5) << A4XX_RB_DEPTH_PITCH__SHIFT) & A4XX_RB_DEPTH_PITCH__MASK;
604 }
605
606 #define REG_A4XX_RB_DEPTH_PITCH2 0x00002105
607 #define A4XX_RB_DEPTH_PITCH2__MASK 0xffffffff
608 #define A4XX_RB_DEPTH_PITCH2__SHIFT 0
609 static inline uint32_t A4XX_RB_DEPTH_PITCH2(uint32_t val)
610 {
611 return ((val >> 5) << A4XX_RB_DEPTH_PITCH2__SHIFT) & A4XX_RB_DEPTH_PITCH2__MASK;
612 }
613
614 #define REG_A4XX_RB_STENCIL_CONTROL 0x00002106
615 #define A4XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
616 #define A4XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
617 #define A4XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
618 #define A4XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
619 #define A4XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
620 static inline uint32_t A4XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
621 {
622 return ((val) << A4XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A4XX_RB_STENCIL_CONTROL_FUNC__MASK;
623 }
624 #define A4XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
625 #define A4XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
626 static inline uint32_t A4XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
627 {
628 return ((val) << A4XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A4XX_RB_STENCIL_CONTROL_FAIL__MASK;
629 }
630 #define A4XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
631 #define A4XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
632 static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
633 {
634 return ((val) << A4XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZPASS__MASK;
635 }
636 #define A4XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
637 #define A4XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
638 static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
639 {
640 return ((val) << A4XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
641 }
642 #define A4XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
643 #define A4XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
644 static inline uint32_t A4XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
645 {
646 return ((val) << A4XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
647 }
648 #define A4XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
649 #define A4XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
650 static inline uint32_t A4XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
651 {
652 return ((val) << A4XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
653 }
654 #define A4XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
655 #define A4XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
656 static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
657 {
658 return ((val) << A4XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
659 }
660 #define A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
661 #define A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
662 static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
663 {
664 return ((val) << A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
665 }
666
667 #define REG_A4XX_RB_STENCIL_CONTROL2 0x00002107
668 #define A4XX_RB_STENCIL_CONTROL2_STENCIL_BUFFER 0x00000001
669
670 #define REG_A4XX_RB_STENCILREFMASK 0x0000210b
671 #define A4XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
672 #define A4XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
673 static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
674 {
675 return ((val) << A4XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILREF__MASK;
676 }
677 #define A4XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
678 #define A4XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
679 static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
680 {
681 return ((val) << A4XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILMASK__MASK;
682 }
683 #define A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
684 #define A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
685 static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
686 {
687 return ((val) << A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
688 }
689
690 #define REG_A4XX_RB_STENCILREFMASK_BF 0x0000210c
691 #define A4XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff
692 #define A4XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0
693 static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
694 {
695 return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
696 }
697 #define A4XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00
698 #define A4XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8
699 static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
700 {
701 return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
702 }
703 #define A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000
704 #define A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16
705 static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
706 {
707 return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
708 }
709
710 #define REG_A4XX_RB_BIN_OFFSET 0x0000210d
711 #define A4XX_RB_BIN_OFFSET_WINDOW_OFFSET_DISABLE 0x80000000
712 #define A4XX_RB_BIN_OFFSET_X__MASK 0x00007fff
713 #define A4XX_RB_BIN_OFFSET_X__SHIFT 0
714 static inline uint32_t A4XX_RB_BIN_OFFSET_X(uint32_t val)
715 {
716 return ((val) << A4XX_RB_BIN_OFFSET_X__SHIFT) & A4XX_RB_BIN_OFFSET_X__MASK;
717 }
718 #define A4XX_RB_BIN_OFFSET_Y__MASK 0x7fff0000
719 #define A4XX_RB_BIN_OFFSET_Y__SHIFT 16
720 static inline uint32_t A4XX_RB_BIN_OFFSET_Y(uint32_t val)
721 {
722 return ((val) << A4XX_RB_BIN_OFFSET_Y__SHIFT) & A4XX_RB_BIN_OFFSET_Y__MASK;
723 }
724
725 static inline uint32_t REG_A4XX_RB_VPORT_Z_CLAMP(uint32_t i0) { return 0x00002120 + 0x2*i0; }
726
727 static inline uint32_t REG_A4XX_RB_VPORT_Z_CLAMP_MIN(uint32_t i0) { return 0x00002120 + 0x2*i0; }
728
729 static inline uint32_t REG_A4XX_RB_VPORT_Z_CLAMP_MAX(uint32_t i0) { return 0x00002121 + 0x2*i0; }
730
731 #define REG_A4XX_RBBM_HW_VERSION 0x00000000
732
733 #define REG_A4XX_RBBM_HW_CONFIGURATION 0x00000002
734
735 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_TP(uint32_t i0) { return 0x00000004 + 0x1*i0; }
736
737 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_TP_REG(uint32_t i0) { return 0x00000004 + 0x1*i0; }
738
739 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_TP(uint32_t i0) { return 0x00000008 + 0x1*i0; }
740
741 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_TP_REG(uint32_t i0) { return 0x00000008 + 0x1*i0; }
742
743 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_TP(uint32_t i0) { return 0x0000000c + 0x1*i0; }
744
745 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_TP_REG(uint32_t i0) { return 0x0000000c + 0x1*i0; }
746
747 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_TP(uint32_t i0) { return 0x00000010 + 0x1*i0; }
748
749 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_TP_REG(uint32_t i0) { return 0x00000010 + 0x1*i0; }
750
751 #define REG_A4XX_RBBM_CLOCK_CTL_UCHE 0x00000014
752
753 #define REG_A4XX_RBBM_CLOCK_CTL2_UCHE 0x00000015
754
755 #define REG_A4XX_RBBM_CLOCK_CTL3_UCHE 0x00000016
756
757 #define REG_A4XX_RBBM_CLOCK_CTL4_UCHE 0x00000017
758
759 #define REG_A4XX_RBBM_CLOCK_HYST_UCHE 0x00000018
760
761 #define REG_A4XX_RBBM_CLOCK_DELAY_UCHE 0x00000019
762
763 #define REG_A4XX_RBBM_CLOCK_MODE_GPC 0x0000001a
764
765 #define REG_A4XX_RBBM_CLOCK_DELAY_GPC 0x0000001b
766
767 #define REG_A4XX_RBBM_CLOCK_HYST_GPC 0x0000001c
768
769 #define REG_A4XX_RBBM_CLOCK_CTL_TSE_RAS_RBBM 0x0000001d
770
771 #define REG_A4XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM 0x0000001e
772
773 #define REG_A4XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM 0x0000001f
774
775 #define REG_A4XX_RBBM_CLOCK_CTL 0x00000020
776
777 #define REG_A4XX_RBBM_SP_HYST_CNT 0x00000021
778
779 #define REG_A4XX_RBBM_SW_RESET_CMD 0x00000022
780
781 #define REG_A4XX_RBBM_AHB_CTL0 0x00000023
782
783 #define REG_A4XX_RBBM_AHB_CTL1 0x00000024
784
785 #define REG_A4XX_RBBM_AHB_CMD 0x00000025
786
787 #define REG_A4XX_RBBM_RB_SUB_BLOCK_SEL_CTL 0x00000026
788
789 #define REG_A4XX_RBBM_RAM_ACC_63_32 0x00000028
790
791 #define REG_A4XX_RBBM_WAIT_IDLE_CLOCKS_CTL 0x0000002b
792
793 #define REG_A4XX_RBBM_INTERFACE_HANG_INT_CTL 0x0000002f
794
795 #define REG_A4XX_RBBM_INTERFACE_HANG_MASK_CTL4 0x00000034
796
797 #define REG_A4XX_RBBM_INT_CLEAR_CMD 0x00000036
798
799 #define REG_A4XX_RBBM_INT_0_MASK 0x00000037
800
801 #define REG_A4XX_RBBM_RBBM_CTL 0x0000003e
802
803 #define REG_A4XX_RBBM_AHB_DEBUG_CTL 0x0000003f
804
805 #define REG_A4XX_RBBM_VBIF_DEBUG_CTL 0x00000041
806
807 #define REG_A4XX_RBBM_CLOCK_CTL2 0x00000042
808
809 #define REG_A4XX_RBBM_BLOCK_SW_RESET_CMD 0x00000045
810
811 #define REG_A4XX_RBBM_RESET_CYCLES 0x00000047
812
813 #define REG_A4XX_RBBM_EXT_TRACE_BUS_CTL 0x00000049
814
815 #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_A 0x0000004a
816
817 #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_B 0x0000004b
818
819 #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_C 0x0000004c
820
821 #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_D 0x0000004d
822
823 #define REG_A4XX_RBBM_PERFCTR_CP_0_LO 0x0000009c
824
825 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_SP(uint32_t i0) { return 0x00000068 + 0x1*i0; }
826
827 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_SP_REG(uint32_t i0) { return 0x00000068 + 0x1*i0; }
828
829 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_SP(uint32_t i0) { return 0x0000006c + 0x1*i0; }
830
831 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_SP_REG(uint32_t i0) { return 0x0000006c + 0x1*i0; }
832
833 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_SP(uint32_t i0) { return 0x00000070 + 0x1*i0; }
834
835 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_SP_REG(uint32_t i0) { return 0x00000070 + 0x1*i0; }
836
837 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_SP(uint32_t i0) { return 0x00000074 + 0x1*i0; }
838
839 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_SP_REG(uint32_t i0) { return 0x00000074 + 0x1*i0; }
840
841 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_RB(uint32_t i0) { return 0x00000078 + 0x1*i0; }
842
843 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_RB_REG(uint32_t i0) { return 0x00000078 + 0x1*i0; }
844
845 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_RB(uint32_t i0) { return 0x0000007c + 0x1*i0; }
846
847 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_RB_REG(uint32_t i0) { return 0x0000007c + 0x1*i0; }
848
849 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_MARB_CCU(uint32_t i0) { return 0x00000082 + 0x1*i0; }
850
851 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_MARB_CCU_REG(uint32_t i0) { return 0x00000082 + 0x1*i0; }
852
853 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_RB_MARB_CCU(uint32_t i0) { return 0x00000086 + 0x1*i0; }
854
855 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_RB_MARB_CCU_REG(uint32_t i0) { return 0x00000086 + 0x1*i0; }
856
857 #define REG_A4XX_RBBM_CLOCK_HYST_COM_DCOM 0x00000080
858
859 #define REG_A4XX_RBBM_CLOCK_CTL_COM_DCOM 0x00000081
860
861 #define REG_A4XX_RBBM_CLOCK_CTL_HLSQ 0x0000008a
862
863 #define REG_A4XX_RBBM_CLOCK_HYST_HLSQ 0x0000008b
864
865 #define REG_A4XX_RBBM_CLOCK_DELAY_HLSQ 0x0000008c
866
867 #define REG_A4XX_RBBM_CLOCK_DELAY_COM_DCOM 0x0000008d
868
869 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_RB_MARB_CCU_L1(uint32_t i0) { return 0x0000008e + 0x1*i0; }
870
871 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_RB_MARB_CCU_L1_REG(uint32_t i0) { return 0x0000008e + 0x1*i0; }
872
873 #define REG_A4XX_RBBM_PERFCTR_PWR_1_LO 0x00000168
874
875 #define REG_A4XX_RBBM_PERFCTR_CTL 0x00000170
876
877 #define REG_A4XX_RBBM_PERFCTR_LOAD_CMD0 0x00000171
878
879 #define REG_A4XX_RBBM_PERFCTR_LOAD_CMD1 0x00000172
880
881 #define REG_A4XX_RBBM_PERFCTR_LOAD_CMD2 0x00000173
882
883 #define REG_A4XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000174
884
885 #define REG_A4XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x00000175
886
887 #define REG_A4XX_RBBM_GPU_BUSY_MASKED 0x0000017a
888
889 #define REG_A4XX_RBBM_INT_0_STATUS 0x0000017d
890
891 #define REG_A4XX_RBBM_CLOCK_STATUS 0x00000182
892
893 #define REG_A4XX_RBBM_AHB_STATUS 0x00000189
894
895 #define REG_A4XX_RBBM_AHB_ME_SPLIT_STATUS 0x0000018c
896
897 #define REG_A4XX_RBBM_AHB_PFP_SPLIT_STATUS 0x0000018d
898
899 #define REG_A4XX_RBBM_AHB_ERROR_STATUS 0x0000018f
900
901 #define REG_A4XX_RBBM_STATUS 0x00000191
902 #define A4XX_RBBM_STATUS_HI_BUSY 0x00000001
903 #define A4XX_RBBM_STATUS_CP_ME_BUSY 0x00000002
904 #define A4XX_RBBM_STATUS_CP_PFP_BUSY 0x00000004
905 #define A4XX_RBBM_STATUS_CP_NRT_BUSY 0x00004000
906 #define A4XX_RBBM_STATUS_VBIF_BUSY 0x00008000
907 #define A4XX_RBBM_STATUS_TSE_BUSY 0x00010000
908 #define A4XX_RBBM_STATUS_RAS_BUSY 0x00020000
909 #define A4XX_RBBM_STATUS_RB_BUSY 0x00040000
910 #define A4XX_RBBM_STATUS_PC_DCALL_BUSY 0x00080000
911 #define A4XX_RBBM_STATUS_PC_VSD_BUSY 0x00100000
912 #define A4XX_RBBM_STATUS_VFD_BUSY 0x00200000
913 #define A4XX_RBBM_STATUS_VPC_BUSY 0x00400000
914 #define A4XX_RBBM_STATUS_UCHE_BUSY 0x00800000
915 #define A4XX_RBBM_STATUS_SP_BUSY 0x01000000
916 #define A4XX_RBBM_STATUS_TPL1_BUSY 0x02000000
917 #define A4XX_RBBM_STATUS_MARB_BUSY 0x04000000
918 #define A4XX_RBBM_STATUS_VSC_BUSY 0x08000000
919 #define A4XX_RBBM_STATUS_ARB_BUSY 0x10000000
920 #define A4XX_RBBM_STATUS_HLSQ_BUSY 0x20000000
921 #define A4XX_RBBM_STATUS_GPU_BUSY_NOHC 0x40000000
922 #define A4XX_RBBM_STATUS_GPU_BUSY 0x80000000
923
924 #define REG_A4XX_RBBM_INTERFACE_RRDY_STATUS5 0x0000019f
925
926 #define REG_A4XX_CP_SCRATCH_UMASK 0x00000228
927
928 #define REG_A4XX_CP_SCRATCH_ADDR 0x00000229
929
930 #define REG_A4XX_CP_RB_BASE 0x00000200
931
932 #define REG_A4XX_CP_RB_CNTL 0x00000201
933
934 #define REG_A4XX_CP_RB_WPTR 0x00000205
935
936 #define REG_A4XX_CP_RB_RPTR_ADDR 0x00000203
937
938 #define REG_A4XX_CP_RB_RPTR 0x00000204
939
940 #define REG_A4XX_CP_IB1_BASE 0x00000206
941
942 #define REG_A4XX_CP_IB1_BUFSZ 0x00000207
943
944 #define REG_A4XX_CP_IB2_BASE 0x00000208
945
946 #define REG_A4XX_CP_IB2_BUFSZ 0x00000209
947
948 #define REG_A4XX_CP_ME_NRT_ADDR 0x0000020c
949
950 #define REG_A4XX_CP_ME_NRT_DATA 0x0000020d
951
952 #define REG_A4XX_CP_ME_RB_DONE_DATA 0x00000217
953
954 #define REG_A4XX_CP_QUEUE_THRESH2 0x00000219
955
956 #define REG_A4XX_CP_MERCIU_SIZE 0x0000021b
957
958 #define REG_A4XX_CP_ROQ_ADDR 0x0000021c
959
960 #define REG_A4XX_CP_ROQ_DATA 0x0000021d
961
962 #define REG_A4XX_CP_MEQ_ADDR 0x0000021e
963
964 #define REG_A4XX_CP_MEQ_DATA 0x0000021f
965
966 #define REG_A4XX_CP_MERCIU_ADDR 0x00000220
967
968 #define REG_A4XX_CP_MERCIU_DATA 0x00000221
969
970 #define REG_A4XX_CP_MERCIU_DATA2 0x00000222
971
972 #define REG_A4XX_CP_PFP_UCODE_ADDR 0x00000223
973
974 #define REG_A4XX_CP_PFP_UCODE_DATA 0x00000224
975
976 #define REG_A4XX_CP_ME_RAM_WADDR 0x00000225
977
978 #define REG_A4XX_CP_ME_RAM_RADDR 0x00000226
979
980 #define REG_A4XX_CP_ME_RAM_DATA 0x00000227
981
982 #define REG_A4XX_CP_PREEMPT 0x0000022a
983
984 #define REG_A4XX_CP_CNTL 0x0000022c
985
986 #define REG_A4XX_CP_ME_CNTL 0x0000022d
987
988 #define REG_A4XX_CP_DEBUG 0x0000022e
989
990 #define REG_A4XX_CP_DEBUG_ECO_CONTROL 0x00000231
991
992 #define REG_A4XX_CP_DRAW_STATE_ADDR 0x00000232
993
994 #define REG_A4XX_CP_PROTECT_REG_0 0x00000240
995
996 static inline uint32_t REG_A4XX_CP_PROTECT(uint32_t i0) { return 0x00000240 + 0x1*i0; }
997
998 static inline uint32_t REG_A4XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000240 + 0x1*i0; }
999
1000 #define REG_A4XX_CP_PROTECT_CTRL 0x00000250
1001
1002 #define REG_A4XX_CP_ST_BASE 0x000004c0
1003
1004 #define REG_A4XX_CP_STQ_AVAIL 0x000004ce
1005
1006 #define REG_A4XX_CP_MERCIU_STAT 0x000004d0
1007
1008 #define REG_A4XX_CP_WFI_PEND_CTR 0x000004d2
1009
1010 #define REG_A4XX_CP_HW_FAULT 0x000004d8
1011
1012 #define REG_A4XX_CP_PROTECT_STATUS 0x000004da
1013
1014 #define REG_A4XX_CP_EVENTS_IN_FLIGHT 0x000004dd
1015
1016 #define REG_A4XX_CP_PERFCTR_CP_SEL_0 0x00000500
1017
1018 #define REG_A4XX_CP_PERFCOMBINER_SELECT 0x0000050b
1019
1020 static inline uint32_t REG_A4XX_CP_SCRATCH(uint32_t i0) { return 0x00000578 + 0x1*i0; }
1021
1022 static inline uint32_t REG_A4XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000578 + 0x1*i0; }
1023
1024 #define REG_A4XX_SP_VS_STATUS 0x00000ec0
1025
1026 #define REG_A4XX_SP_PERFCTR_SP_SEL_11 0x00000ecf
1027
1028 #define REG_A4XX_SP_SP_CTRL_REG 0x000022c0
1029 #define A4XX_SP_SP_CTRL_REG_BINNING_PASS 0x00080000
1030
1031 #define REG_A4XX_SP_INSTR_CACHE_CTRL 0x000022c1
1032
1033 #define REG_A4XX_SP_VS_CTRL_REG0 0x000022c4
1034 #define A4XX_SP_VS_CTRL_REG0_THREADMODE__MASK 0x00000001
1035 #define A4XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT 0
1036 static inline uint32_t A4XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
1037 {
1038 return ((val) << A4XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT) & A4XX_SP_VS_CTRL_REG0_THREADMODE__MASK;
1039 }
1040 #define A4XX_SP_VS_CTRL_REG0_VARYING 0x00000002
1041 #define A4XX_SP_VS_CTRL_REG0_CACHEINVALID 0x00000004
1042 #define A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
1043 #define A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
1044 static inline uint32_t A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
1045 {
1046 return ((val) << A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
1047 }
1048 #define A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
1049 #define A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
1050 static inline uint32_t A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
1051 {
1052 return ((val) << A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
1053 }
1054 #define A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
1055 #define A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
1056 static inline uint32_t A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
1057 {
1058 return ((val) << A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK;
1059 }
1060 #define A4XX_SP_VS_CTRL_REG0_THREADSIZE__MASK 0x00100000
1061 #define A4XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT 20
1062 static inline uint32_t A4XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
1063 {
1064 return ((val) << A4XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A4XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
1065 }
1066 #define A4XX_SP_VS_CTRL_REG0_SUPERTHREADMODE 0x00200000
1067 #define A4XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x00400000
1068
1069 #define REG_A4XX_SP_VS_CTRL_REG1 0x000022c5
1070 #define A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK 0x000000ff
1071 #define A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT 0
1072 static inline uint32_t A4XX_SP_VS_CTRL_REG1_CONSTLENGTH(uint32_t val)
1073 {
1074 return ((val) << A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT) & A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK;
1075 }
1076 #define A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x7f000000
1077 #define A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 24
1078 static inline uint32_t A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
1079 {
1080 return ((val) << A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK;
1081 }
1082
1083 #define REG_A4XX_SP_VS_PARAM_REG 0x000022c6
1084 #define A4XX_SP_VS_PARAM_REG_POSREGID__MASK 0x000000ff
1085 #define A4XX_SP_VS_PARAM_REG_POSREGID__SHIFT 0
1086 static inline uint32_t A4XX_SP_VS_PARAM_REG_POSREGID(uint32_t val)
1087 {
1088 return ((val) << A4XX_SP_VS_PARAM_REG_POSREGID__SHIFT) & A4XX_SP_VS_PARAM_REG_POSREGID__MASK;
1089 }
1090 #define A4XX_SP_VS_PARAM_REG_PSIZEREGID__MASK 0x0000ff00
1091 #define A4XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT 8
1092 static inline uint32_t A4XX_SP_VS_PARAM_REG_PSIZEREGID(uint32_t val)
1093 {
1094 return ((val) << A4XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT) & A4XX_SP_VS_PARAM_REG_PSIZEREGID__MASK;
1095 }
1096 #define A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK 0xfff00000
1097 #define A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT 20
1098 static inline uint32_t A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR(uint32_t val)
1099 {
1100 return ((val) << A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT) & A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK;
1101 }
1102
1103 static inline uint32_t REG_A4XX_SP_VS_OUT(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
1104
1105 static inline uint32_t REG_A4XX_SP_VS_OUT_REG(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
1106 #define A4XX_SP_VS_OUT_REG_A_REGID__MASK 0x000001ff
1107 #define A4XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
1108 static inline uint32_t A4XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
1109 {
1110 return ((val) << A4XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A4XX_SP_VS_OUT_REG_A_REGID__MASK;
1111 }
1112 #define A4XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00001e00
1113 #define A4XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 9
1114 static inline uint32_t A4XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
1115 {
1116 return ((val) << A4XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A4XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
1117 }
1118 #define A4XX_SP_VS_OUT_REG_B_REGID__MASK 0x01ff0000
1119 #define A4XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
1120 static inline uint32_t A4XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
1121 {
1122 return ((val) << A4XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A4XX_SP_VS_OUT_REG_B_REGID__MASK;
1123 }
1124 #define A4XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x1e000000
1125 #define A4XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 25
1126 static inline uint32_t A4XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
1127 {
1128 return ((val) << A4XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A4XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
1129 }
1130
1131 static inline uint32_t REG_A4XX_SP_VS_VPC_DST(uint32_t i0) { return 0x000022d8 + 0x1*i0; }
1132
1133 static inline uint32_t REG_A4XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x000022d8 + 0x1*i0; }
1134 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
1135 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
1136 static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
1137 {
1138 return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
1139 }
1140 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
1141 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
1142 static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
1143 {
1144 return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
1145 }
1146 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
1147 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
1148 static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
1149 {
1150 return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
1151 }
1152 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
1153 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
1154 static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
1155 {
1156 return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
1157 }
1158
1159 #define REG_A4XX_SP_VS_OBJ_OFFSET_REG 0x000022e0
1160 #define A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1161 #define A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1162 static inline uint32_t A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
1163 {
1164 return ((val) << A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
1165 }
1166 #define A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1167 #define A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1168 static inline uint32_t A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
1169 {
1170 return ((val) << A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
1171 }
1172
1173 #define REG_A4XX_SP_VS_OBJ_START 0x000022e1
1174
1175 #define REG_A4XX_SP_VS_PVT_MEM_PARAM 0x000022e2
1176
1177 #define REG_A4XX_SP_VS_PVT_MEM_ADDR 0x000022e3
1178
1179 #define REG_A4XX_SP_VS_LENGTH_REG 0x000022e5
1180
1181 #define REG_A4XX_SP_FS_CTRL_REG0 0x000022e8
1182 #define A4XX_SP_FS_CTRL_REG0_THREADMODE__MASK 0x00000001
1183 #define A4XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT 0
1184 static inline uint32_t A4XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
1185 {
1186 return ((val) << A4XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT) & A4XX_SP_FS_CTRL_REG0_THREADMODE__MASK;
1187 }
1188 #define A4XX_SP_FS_CTRL_REG0_VARYING 0x00000002
1189 #define A4XX_SP_FS_CTRL_REG0_CACHEINVALID 0x00000004
1190 #define A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
1191 #define A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
1192 static inline uint32_t A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
1193 {
1194 return ((val) << A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
1195 }
1196 #define A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
1197 #define A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
1198 static inline uint32_t A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
1199 {
1200 return ((val) << A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
1201 }
1202 #define A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
1203 #define A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
1204 static inline uint32_t A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
1205 {
1206 return ((val) << A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK;
1207 }
1208 #define A4XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00100000
1209 #define A4XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 20
1210 static inline uint32_t A4XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
1211 {
1212 return ((val) << A4XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A4XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
1213 }
1214 #define A4XX_SP_FS_CTRL_REG0_SUPERTHREADMODE 0x00200000
1215 #define A4XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x00400000
1216
1217 #define REG_A4XX_SP_FS_CTRL_REG1 0x000022e9
1218 #define A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK 0x000000ff
1219 #define A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT 0
1220 static inline uint32_t A4XX_SP_FS_CTRL_REG1_CONSTLENGTH(uint32_t val)
1221 {
1222 return ((val) << A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT) & A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK;
1223 }
1224 #define A4XX_SP_FS_CTRL_REG1_FACENESS 0x00080000
1225 #define A4XX_SP_FS_CTRL_REG1_VARYING 0x00100000
1226 #define A4XX_SP_FS_CTRL_REG1_FRAGCOORD 0x00200000
1227
1228 #define REG_A4XX_SP_FS_OBJ_OFFSET_REG 0x000022ea
1229 #define A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1230 #define A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1231 static inline uint32_t A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
1232 {
1233 return ((val) << A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
1234 }
1235 #define A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1236 #define A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1237 static inline uint32_t A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
1238 {
1239 return ((val) << A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
1240 }
1241
1242 #define REG_A4XX_SP_FS_OBJ_START 0x000022eb
1243
1244 #define REG_A4XX_SP_FS_PVT_MEM_PARAM 0x000022ec
1245
1246 #define REG_A4XX_SP_FS_PVT_MEM_ADDR 0x000022ed
1247
1248 #define REG_A4XX_SP_FS_LENGTH_REG 0x000022ef
1249
1250 #define REG_A4XX_SP_FS_OUTPUT_REG 0x000022f0
1251 #define A4XX_SP_FS_OUTPUT_REG_DEPTH_ENABLE 0x00000080
1252 #define A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK 0x0000ff00
1253 #define A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT 8
1254 static inline uint32_t A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID(uint32_t val)
1255 {
1256 return ((val) << A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT) & A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK;
1257 }
1258
1259 static inline uint32_t REG_A4XX_SP_FS_MRT(uint32_t i0) { return 0x000022f1 + 0x1*i0; }
1260
1261 static inline uint32_t REG_A4XX_SP_FS_MRT_REG(uint32_t i0) { return 0x000022f1 + 0x1*i0; }
1262 #define A4XX_SP_FS_MRT_REG_REGID__MASK 0x000000ff
1263 #define A4XX_SP_FS_MRT_REG_REGID__SHIFT 0
1264 static inline uint32_t A4XX_SP_FS_MRT_REG_REGID(uint32_t val)
1265 {
1266 return ((val) << A4XX_SP_FS_MRT_REG_REGID__SHIFT) & A4XX_SP_FS_MRT_REG_REGID__MASK;
1267 }
1268 #define A4XX_SP_FS_MRT_REG_HALF_PRECISION 0x00000100
1269 #define A4XX_SP_FS_MRT_REG_MRTFORMAT__MASK 0x0003f000
1270 #define A4XX_SP_FS_MRT_REG_MRTFORMAT__SHIFT 12
1271 static inline uint32_t A4XX_SP_FS_MRT_REG_MRTFORMAT(enum a4xx_color_fmt val)
1272 {
1273 return ((val) << A4XX_SP_FS_MRT_REG_MRTFORMAT__SHIFT) & A4XX_SP_FS_MRT_REG_MRTFORMAT__MASK;
1274 }
1275
1276 #define REG_A4XX_SP_HS_OBJ_OFFSET_REG 0x0000230d
1277 #define A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1278 #define A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1279 static inline uint32_t A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
1280 {
1281 return ((val) << A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
1282 }
1283 #define A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1284 #define A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1285 static inline uint32_t A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
1286 {
1287 return ((val) << A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
1288 }
1289
1290 #define REG_A4XX_SP_DS_OBJ_OFFSET_REG 0x00002334
1291 #define A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1292 #define A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1293 static inline uint32_t A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
1294 {
1295 return ((val) << A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
1296 }
1297 #define A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1298 #define A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1299 static inline uint32_t A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
1300 {
1301 return ((val) << A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
1302 }
1303
1304 #define REG_A4XX_SP_GS_OBJ_OFFSET_REG 0x0000235b
1305 #define A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1306 #define A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1307 static inline uint32_t A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
1308 {
1309 return ((val) << A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
1310 }
1311 #define A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1312 #define A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1313 static inline uint32_t A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
1314 {
1315 return ((val) << A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
1316 }
1317
1318 #define REG_A4XX_SP_GS_LENGTH_REG 0x00002360
1319
1320 #define REG_A4XX_VPC_DEBUG_RAM_SEL 0x00000e60
1321
1322 #define REG_A4XX_VPC_DEBUG_RAM_READ 0x00000e61
1323
1324 #define REG_A4XX_VPC_DEBUG_ECO_CONTROL 0x00000e64
1325
1326 #define REG_A4XX_VPC_PERFCTR_VPC_SEL_3 0x00000e68
1327
1328 #define REG_A4XX_VPC_ATTR 0x00002140
1329 #define A4XX_VPC_ATTR_TOTALATTR__MASK 0x000001ff
1330 #define A4XX_VPC_ATTR_TOTALATTR__SHIFT 0
1331 static inline uint32_t A4XX_VPC_ATTR_TOTALATTR(uint32_t val)
1332 {
1333 return ((val) << A4XX_VPC_ATTR_TOTALATTR__SHIFT) & A4XX_VPC_ATTR_TOTALATTR__MASK;
1334 }
1335 #define A4XX_VPC_ATTR_PSIZE 0x00000200
1336 #define A4XX_VPC_ATTR_THRDASSIGN__MASK 0x00003000
1337 #define A4XX_VPC_ATTR_THRDASSIGN__SHIFT 12
1338 static inline uint32_t A4XX_VPC_ATTR_THRDASSIGN(uint32_t val)
1339 {
1340 return ((val) << A4XX_VPC_ATTR_THRDASSIGN__SHIFT) & A4XX_VPC_ATTR_THRDASSIGN__MASK;
1341 }
1342 #define A4XX_VPC_ATTR_ENABLE 0x02000000
1343
1344 #define REG_A4XX_VPC_PACK 0x00002141
1345 #define A4XX_VPC_PACK_NUMBYPASSVAR__MASK 0x000000ff
1346 #define A4XX_VPC_PACK_NUMBYPASSVAR__SHIFT 0
1347 static inline uint32_t A4XX_VPC_PACK_NUMBYPASSVAR(uint32_t val)
1348 {
1349 return ((val) << A4XX_VPC_PACK_NUMBYPASSVAR__SHIFT) & A4XX_VPC_PACK_NUMBYPASSVAR__MASK;
1350 }
1351 #define A4XX_VPC_PACK_NUMFPNONPOSVAR__MASK 0x0000ff00
1352 #define A4XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT 8
1353 static inline uint32_t A4XX_VPC_PACK_NUMFPNONPOSVAR(uint32_t val)
1354 {
1355 return ((val) << A4XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT) & A4XX_VPC_PACK_NUMFPNONPOSVAR__MASK;
1356 }
1357 #define A4XX_VPC_PACK_NUMNONPOSVSVAR__MASK 0x00ff0000
1358 #define A4XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT 16
1359 static inline uint32_t A4XX_VPC_PACK_NUMNONPOSVSVAR(uint32_t val)
1360 {
1361 return ((val) << A4XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT) & A4XX_VPC_PACK_NUMNONPOSVSVAR__MASK;
1362 }
1363
1364 static inline uint32_t REG_A4XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00002142 + 0x1*i0; }
1365
1366 static inline uint32_t REG_A4XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00002142 + 0x1*i0; }
1367
1368 static inline uint32_t REG_A4XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x0000214a + 0x1*i0; }
1369
1370 static inline uint32_t REG_A4XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x0000214a + 0x1*i0; }
1371
1372 #define REG_A4XX_VPC_SO_FLUSH_WADDR_3 0x0000216e
1373
1374 #define REG_A4XX_VSC_BIN_SIZE 0x00000c00
1375 #define A4XX_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f
1376 #define A4XX_VSC_BIN_SIZE_WIDTH__SHIFT 0
1377 static inline uint32_t A4XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
1378 {
1379 return ((val >> 5) << A4XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A4XX_VSC_BIN_SIZE_WIDTH__MASK;
1380 }
1381 #define A4XX_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0
1382 #define A4XX_VSC_BIN_SIZE_HEIGHT__SHIFT 5
1383 static inline uint32_t A4XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
1384 {
1385 return ((val >> 5) << A4XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A4XX_VSC_BIN_SIZE_HEIGHT__MASK;
1386 }
1387
1388 #define REG_A4XX_VSC_SIZE_ADDRESS 0x00000c01
1389
1390 #define REG_A4XX_VSC_SIZE_ADDRESS2 0x00000c02
1391
1392 #define REG_A4XX_VSC_DEBUG_ECO_CONTROL 0x00000c03
1393
1394 static inline uint32_t REG_A4XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c08 + 0x1*i0; }
1395
1396 static inline uint32_t REG_A4XX_VSC_PIPE_CONFIG_REG(uint32_t i0) { return 0x00000c08 + 0x1*i0; }
1397 #define A4XX_VSC_PIPE_CONFIG_REG_X__MASK 0x000003ff
1398 #define A4XX_VSC_PIPE_CONFIG_REG_X__SHIFT 0
1399 static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_X(uint32_t val)
1400 {
1401 return ((val) << A4XX_VSC_PIPE_CONFIG_REG_X__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_X__MASK;
1402 }
1403 #define A4XX_VSC_PIPE_CONFIG_REG_Y__MASK 0x000ffc00
1404 #define A4XX_VSC_PIPE_CONFIG_REG_Y__SHIFT 10
1405 static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_Y(uint32_t val)
1406 {
1407 return ((val) << A4XX_VSC_PIPE_CONFIG_REG_Y__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_Y__MASK;
1408 }
1409 #define A4XX_VSC_PIPE_CONFIG_REG_W__MASK 0x00f00000
1410 #define A4XX_VSC_PIPE_CONFIG_REG_W__SHIFT 20
1411 static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_W(uint32_t val)
1412 {
1413 return ((val) << A4XX_VSC_PIPE_CONFIG_REG_W__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_W__MASK;
1414 }
1415 #define A4XX_VSC_PIPE_CONFIG_REG_H__MASK 0x0f000000
1416 #define A4XX_VSC_PIPE_CONFIG_REG_H__SHIFT 24
1417 static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_H(uint32_t val)
1418 {
1419 return ((val) << A4XX_VSC_PIPE_CONFIG_REG_H__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_H__MASK;
1420 }
1421
1422 static inline uint32_t REG_A4XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
1423
1424 static inline uint32_t REG_A4XX_VSC_PIPE_DATA_ADDRESS_REG(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
1425
1426 static inline uint32_t REG_A4XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c18 + 0x1*i0; }
1427
1428 static inline uint32_t REG_A4XX_VSC_PIPE_DATA_LENGTH_REG(uint32_t i0) { return 0x00000c18 + 0x1*i0; }
1429
1430 #define REG_A4XX_VSC_PIPE_PARTIAL_POSN_1 0x00000c41
1431
1432 #define REG_A4XX_VSC_PERFCTR_VSC_SEL_0 0x00000c50
1433
1434 #define REG_A4XX_VSC_PERFCTR_VSC_SEL_1 0x00000c51
1435
1436 #define REG_A4XX_VFD_DEBUG_CONTROL 0x00000e40
1437
1438 #define REG_A4XX_VFD_PERFCTR_VFD_SEL_7 0x00000e4a
1439
1440 #define REG_A4XX_VGT_CL_INITIATOR 0x000021d0
1441
1442 #define REG_A4XX_VGT_EVENT_INITIATOR 0x000021d9
1443
1444 #define REG_A4XX_VFD_CONTROL_0 0x00002200
1445 #define A4XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK 0x000000ff
1446 #define A4XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT 0
1447 static inline uint32_t A4XX_VFD_CONTROL_0_TOTALATTRTOVS(uint32_t val)
1448 {
1449 return ((val) << A4XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT) & A4XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK;
1450 }
1451 #define A4XX_VFD_CONTROL_0_BYPASSATTROVS__MASK 0x0001fe00
1452 #define A4XX_VFD_CONTROL_0_BYPASSATTROVS__SHIFT 9
1453 static inline uint32_t A4XX_VFD_CONTROL_0_BYPASSATTROVS(uint32_t val)
1454 {
1455 return ((val) << A4XX_VFD_CONTROL_0_BYPASSATTROVS__SHIFT) & A4XX_VFD_CONTROL_0_BYPASSATTROVS__MASK;
1456 }
1457 #define A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK 0x03f00000
1458 #define A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT 20
1459 static inline uint32_t A4XX_VFD_CONTROL_0_STRMDECINSTRCNT(uint32_t val)
1460 {
1461 return ((val) << A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT) & A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK;
1462 }
1463 #define A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK 0xfc000000
1464 #define A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT 26
1465 static inline uint32_t A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT(uint32_t val)
1466 {
1467 return ((val) << A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT) & A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK;
1468 }
1469
1470 #define REG_A4XX_VFD_CONTROL_1 0x00002201
1471 #define A4XX_VFD_CONTROL_1_MAXSTORAGE__MASK 0x0000ffff
1472 #define A4XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT 0
1473 static inline uint32_t A4XX_VFD_CONTROL_1_MAXSTORAGE(uint32_t val)
1474 {
1475 return ((val) << A4XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT) & A4XX_VFD_CONTROL_1_MAXSTORAGE__MASK;
1476 }
1477 #define A4XX_VFD_CONTROL_1_REGID4VTX__MASK 0x00ff0000
1478 #define A4XX_VFD_CONTROL_1_REGID4VTX__SHIFT 16
1479 static inline uint32_t A4XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
1480 {
1481 return ((val) << A4XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A4XX_VFD_CONTROL_1_REGID4VTX__MASK;
1482 }
1483 #define A4XX_VFD_CONTROL_1_REGID4INST__MASK 0xff000000
1484 #define A4XX_VFD_CONTROL_1_REGID4INST__SHIFT 24
1485 static inline uint32_t A4XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
1486 {
1487 return ((val) << A4XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A4XX_VFD_CONTROL_1_REGID4INST__MASK;
1488 }
1489
1490 #define REG_A4XX_VFD_CONTROL_2 0x00002202
1491
1492 #define REG_A4XX_VFD_CONTROL_3 0x00002203
1493 #define A4XX_VFD_CONTROL_3_REGID_VTXCNT__MASK 0x0000ff00
1494 #define A4XX_VFD_CONTROL_3_REGID_VTXCNT__SHIFT 8
1495 static inline uint32_t A4XX_VFD_CONTROL_3_REGID_VTXCNT(uint32_t val)
1496 {
1497 return ((val) << A4XX_VFD_CONTROL_3_REGID_VTXCNT__SHIFT) & A4XX_VFD_CONTROL_3_REGID_VTXCNT__MASK;
1498 }
1499
1500 #define REG_A4XX_VFD_CONTROL_4 0x00002204
1501
1502 #define REG_A4XX_VFD_INDEX_OFFSET 0x00002208
1503
1504 static inline uint32_t REG_A4XX_VFD_FETCH(uint32_t i0) { return 0x0000220a + 0x4*i0; }
1505
1506 static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_0(uint32_t i0) { return 0x0000220a + 0x4*i0; }
1507 #define A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK 0x0000007f
1508 #define A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT 0
1509 static inline uint32_t A4XX_VFD_FETCH_INSTR_0_FETCHSIZE(uint32_t val)
1510 {
1511 return ((val) << A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT) & A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK;
1512 }
1513 #define A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK 0x0001ff80
1514 #define A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT 7
1515 static inline uint32_t A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE(uint32_t val)
1516 {
1517 return ((val) << A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT) & A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK;
1518 }
1519 #define A4XX_VFD_FETCH_INSTR_0_SWITCHNEXT 0x00080000
1520 #define A4XX_VFD_FETCH_INSTR_0_INSTANCED 0x00100000
1521
1522 static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_1(uint32_t i0) { return 0x0000220b + 0x4*i0; }
1523
1524 static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_2(uint32_t i0) { return 0x0000220c + 0x4*i0; }
1525 #define A4XX_VFD_FETCH_INSTR_2_SIZE__MASK 0xfffffff0
1526 #define A4XX_VFD_FETCH_INSTR_2_SIZE__SHIFT 4
1527 static inline uint32_t A4XX_VFD_FETCH_INSTR_2_SIZE(uint32_t val)
1528 {
1529 return ((val >> 4) << A4XX_VFD_FETCH_INSTR_2_SIZE__SHIFT) & A4XX_VFD_FETCH_INSTR_2_SIZE__MASK;
1530 }
1531
1532 static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_3(uint32_t i0) { return 0x0000220d + 0x4*i0; }
1533 #define A4XX_VFD_FETCH_INSTR_3_STEPRATE__MASK 0x000001ff
1534 #define A4XX_VFD_FETCH_INSTR_3_STEPRATE__SHIFT 0
1535 static inline uint32_t A4XX_VFD_FETCH_INSTR_3_STEPRATE(uint32_t val)
1536 {
1537 return ((val) << A4XX_VFD_FETCH_INSTR_3_STEPRATE__SHIFT) & A4XX_VFD_FETCH_INSTR_3_STEPRATE__MASK;
1538 }
1539
1540 static inline uint32_t REG_A4XX_VFD_DECODE(uint32_t i0) { return 0x0000228a + 0x1*i0; }
1541
1542 static inline uint32_t REG_A4XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000228a + 0x1*i0; }
1543 #define A4XX_VFD_DECODE_INSTR_WRITEMASK__MASK 0x0000000f
1544 #define A4XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT 0
1545 static inline uint32_t A4XX_VFD_DECODE_INSTR_WRITEMASK(uint32_t val)
1546 {
1547 return ((val) << A4XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT) & A4XX_VFD_DECODE_INSTR_WRITEMASK__MASK;
1548 }
1549 #define A4XX_VFD_DECODE_INSTR_CONSTFILL 0x00000010
1550 #define A4XX_VFD_DECODE_INSTR_FORMAT__MASK 0x00000fc0
1551 #define A4XX_VFD_DECODE_INSTR_FORMAT__SHIFT 6
1552 static inline uint32_t A4XX_VFD_DECODE_INSTR_FORMAT(enum a4xx_vtx_fmt val)
1553 {
1554 return ((val) << A4XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A4XX_VFD_DECODE_INSTR_FORMAT__MASK;
1555 }
1556 #define A4XX_VFD_DECODE_INSTR_REGID__MASK 0x000ff000
1557 #define A4XX_VFD_DECODE_INSTR_REGID__SHIFT 12
1558 static inline uint32_t A4XX_VFD_DECODE_INSTR_REGID(uint32_t val)
1559 {
1560 return ((val) << A4XX_VFD_DECODE_INSTR_REGID__SHIFT) & A4XX_VFD_DECODE_INSTR_REGID__MASK;
1561 }
1562 #define A4XX_VFD_DECODE_INSTR_INT 0x00100000
1563 #define A4XX_VFD_DECODE_INSTR_SWAP__MASK 0x00c00000
1564 #define A4XX_VFD_DECODE_INSTR_SWAP__SHIFT 22
1565 static inline uint32_t A4XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
1566 {
1567 return ((val) << A4XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A4XX_VFD_DECODE_INSTR_SWAP__MASK;
1568 }
1569 #define A4XX_VFD_DECODE_INSTR_SHIFTCNT__MASK 0x1f000000
1570 #define A4XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT 24
1571 static inline uint32_t A4XX_VFD_DECODE_INSTR_SHIFTCNT(uint32_t val)
1572 {
1573 return ((val) << A4XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT) & A4XX_VFD_DECODE_INSTR_SHIFTCNT__MASK;
1574 }
1575 #define A4XX_VFD_DECODE_INSTR_LASTCOMPVALID 0x20000000
1576 #define A4XX_VFD_DECODE_INSTR_SWITCHNEXT 0x40000000
1577
1578 #define REG_A4XX_TPL1_DEBUG_ECO_CONTROL 0x00000f00
1579
1580 #define REG_A4XX_TPL1_PERFCTR_TP_SEL_7 0x00000f0b
1581
1582 #define REG_A4XX_TPL1_TP_TEX_OFFSET 0x00002380
1583
1584 #define REG_A4XX_TPL1_TP_CS_TEXMEMOBJ_BASE_ADDR 0x000023a6
1585
1586 #define REG_A4XX_GRAS_TSE_STATUS 0x00000c80
1587
1588 #define REG_A4XX_GRAS_DEBUG_ECO_CONTROL 0x00000c81
1589
1590 #define REG_A4XX_GRAS_PERFCTR_TSE_SEL_0 0x00000c88
1591
1592 #define REG_A4XX_GRAS_PERFCTR_TSE_SEL_3 0x00000c8b
1593
1594 #define REG_A4XX_GRAS_CL_CLIP_CNTL 0x00002000
1595
1596 #define REG_A4XX_GRAS_CLEAR_CNTL 0x00002003
1597 #define A4XX_GRAS_CLEAR_CNTL_NOT_FASTCLEAR 0x00000001
1598
1599 #define REG_A4XX_GRAS_CL_GB_CLIP_ADJ 0x00002004
1600 #define A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK 0x000003ff
1601 #define A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT 0
1602 static inline uint32_t A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ(uint32_t val)
1603 {
1604 return ((val) << A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT) & A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK;
1605 }
1606 #define A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK 0x000ffc00
1607 #define A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT 10
1608 static inline uint32_t A4XX_GRAS_CL_GB_CLIP_ADJ_VERT(uint32_t val)
1609 {
1610 return ((val) << A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT) & A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK;
1611 }
1612
1613 #define REG_A4XX_GRAS_CL_VPORT_XOFFSET_0 0x00002008
1614 #define A4XX_GRAS_CL_VPORT_XOFFSET_0__MASK 0xffffffff
1615 #define A4XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT 0
1616 static inline uint32_t A4XX_GRAS_CL_VPORT_XOFFSET_0(float val)
1617 {
1618 return ((fui(val)) << A4XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_XOFFSET_0__MASK;
1619 }
1620
1621 #define REG_A4XX_GRAS_CL_VPORT_XSCALE_0 0x00002009
1622 #define A4XX_GRAS_CL_VPORT_XSCALE_0__MASK 0xffffffff
1623 #define A4XX_GRAS_CL_VPORT_XSCALE_0__SHIFT 0
1624 static inline uint32_t A4XX_GRAS_CL_VPORT_XSCALE_0(float val)
1625 {
1626 return ((fui(val)) << A4XX_GRAS_CL_VPORT_XSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_XSCALE_0__MASK;
1627 }
1628
1629 #define REG_A4XX_GRAS_CL_VPORT_YOFFSET_0 0x0000200a
1630 #define A4XX_GRAS_CL_VPORT_YOFFSET_0__MASK 0xffffffff
1631 #define A4XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT 0
1632 static inline uint32_t A4XX_GRAS_CL_VPORT_YOFFSET_0(float val)
1633 {
1634 return ((fui(val)) << A4XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_YOFFSET_0__MASK;
1635 }
1636
1637 #define REG_A4XX_GRAS_CL_VPORT_YSCALE_0 0x0000200b
1638 #define A4XX_GRAS_CL_VPORT_YSCALE_0__MASK 0xffffffff
1639 #define A4XX_GRAS_CL_VPORT_YSCALE_0__SHIFT 0
1640 static inline uint32_t A4XX_GRAS_CL_VPORT_YSCALE_0(float val)
1641 {
1642 return ((fui(val)) << A4XX_GRAS_CL_VPORT_YSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_YSCALE_0__MASK;
1643 }
1644
1645 #define REG_A4XX_GRAS_CL_VPORT_ZOFFSET_0 0x0000200c
1646 #define A4XX_GRAS_CL_VPORT_ZOFFSET_0__MASK 0xffffffff
1647 #define A4XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT 0
1648 static inline uint32_t A4XX_GRAS_CL_VPORT_ZOFFSET_0(float val)
1649 {
1650 return ((fui(val)) << A4XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_ZOFFSET_0__MASK;
1651 }
1652
1653 #define REG_A4XX_GRAS_CL_VPORT_ZSCALE_0 0x0000200d
1654 #define A4XX_GRAS_CL_VPORT_ZSCALE_0__MASK 0xffffffff
1655 #define A4XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT 0
1656 static inline uint32_t A4XX_GRAS_CL_VPORT_ZSCALE_0(float val)
1657 {
1658 return ((fui(val)) << A4XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_ZSCALE_0__MASK;
1659 }
1660
1661 #define REG_A4XX_GRAS_SU_POINT_MINMAX 0x00002070
1662 #define A4XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
1663 #define A4XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
1664 static inline uint32_t A4XX_GRAS_SU_POINT_MINMAX_MIN(float val)
1665 {
1666 return ((((uint32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A4XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
1667 }
1668 #define A4XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
1669 #define A4XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
1670 static inline uint32_t A4XX_GRAS_SU_POINT_MINMAX_MAX(float val)
1671 {
1672 return ((((uint32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A4XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
1673 }
1674
1675 #define REG_A4XX_GRAS_SU_POINT_SIZE 0x00002071
1676 #define A4XX_GRAS_SU_POINT_SIZE__MASK 0xffffffff
1677 #define A4XX_GRAS_SU_POINT_SIZE__SHIFT 0
1678 static inline uint32_t A4XX_GRAS_SU_POINT_SIZE(float val)
1679 {
1680 return ((((int32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_SIZE__SHIFT) & A4XX_GRAS_SU_POINT_SIZE__MASK;
1681 }
1682
1683 #define REG_A4XX_GRAS_ALPHA_CONTROL 0x00002073
1684 #define A4XX_GRAS_ALPHA_CONTROL_ALPHA_TEST_ENABLE 0x00000004
1685
1686 #define REG_A4XX_GRAS_SU_POLY_OFFSET_SCALE 0x00002074
1687 #define A4XX_GRAS_SU_POLY_OFFSET_SCALE__MASK 0xffffffff
1688 #define A4XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT 0
1689 static inline uint32_t A4XX_GRAS_SU_POLY_OFFSET_SCALE(float val)
1690 {
1691 return ((fui(val)) << A4XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A4XX_GRAS_SU_POLY_OFFSET_SCALE__MASK;
1692 }
1693
1694 #define REG_A4XX_GRAS_SU_POLY_OFFSET_OFFSET 0x00002075
1695 #define A4XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
1696 #define A4XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
1697 static inline uint32_t A4XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
1698 {
1699 return ((fui(val)) << A4XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A4XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
1700 }
1701
1702 #define REG_A4XX_GRAS_DEPTH_CONTROL 0x00002077
1703 #define A4XX_GRAS_DEPTH_CONTROL_FORMAT__MASK 0x00000003
1704 #define A4XX_GRAS_DEPTH_CONTROL_FORMAT__SHIFT 0
1705 static inline uint32_t A4XX_GRAS_DEPTH_CONTROL_FORMAT(enum a4xx_depth_format val)
1706 {
1707 return ((val) << A4XX_GRAS_DEPTH_CONTROL_FORMAT__SHIFT) & A4XX_GRAS_DEPTH_CONTROL_FORMAT__MASK;
1708 }
1709
1710 #define REG_A4XX_GRAS_SU_MODE_CONTROL 0x00002078
1711 #define A4XX_GRAS_SU_MODE_CONTROL_CULL_FRONT 0x00000001
1712 #define A4XX_GRAS_SU_MODE_CONTROL_CULL_BACK 0x00000002
1713 #define A4XX_GRAS_SU_MODE_CONTROL_FRONT_CW 0x00000004
1714 #define A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK 0x000007f8
1715 #define A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT 3
1716 static inline uint32_t A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH(float val)
1717 {
1718 return ((((int32_t)(val * 4.0))) << A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT) & A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK;
1719 }
1720 #define A4XX_GRAS_SU_MODE_CONTROL_POLY_OFFSET 0x00000800
1721 #define A4XX_GRAS_SU_MODE_CONTROL_RENDERING_PASS 0x00100000
1722
1723 #define REG_A4XX_GRAS_SC_CONTROL 0x0000207b
1724 #define A4XX_GRAS_SC_CONTROL_RENDER_MODE__MASK 0x0000000c
1725 #define A4XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT 2
1726 static inline uint32_t A4XX_GRAS_SC_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
1727 {
1728 return ((val) << A4XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT) & A4XX_GRAS_SC_CONTROL_RENDER_MODE__MASK;
1729 }
1730 #define A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK 0x00000380
1731 #define A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT 7
1732 static inline uint32_t A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES(uint32_t val)
1733 {
1734 return ((val) << A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT) & A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK;
1735 }
1736 #define A4XX_GRAS_SC_CONTROL_MSAA_DISABLE 0x00000800
1737 #define A4XX_GRAS_SC_CONTROL_RASTER_MODE__MASK 0x0000f000
1738 #define A4XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT 12
1739 static inline uint32_t A4XX_GRAS_SC_CONTROL_RASTER_MODE(uint32_t val)
1740 {
1741 return ((val) << A4XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT) & A4XX_GRAS_SC_CONTROL_RASTER_MODE__MASK;
1742 }
1743
1744 #define REG_A4XX_GRAS_SC_SCREEN_SCISSOR_TL 0x0000207c
1745 #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
1746 #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff
1747 #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
1748 static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
1749 {
1750 return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK;
1751 }
1752 #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000
1753 #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
1754 static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
1755 {
1756 return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK;
1757 }
1758
1759 #define REG_A4XX_GRAS_SC_SCREEN_SCISSOR_BR 0x0000207d
1760 #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
1761 #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff
1762 #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
1763 static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
1764 {
1765 return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK;
1766 }
1767 #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000
1768 #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
1769 static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
1770 {
1771 return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK;
1772 }
1773
1774 #define REG_A4XX_GRAS_SC_WINDOW_SCISSOR_BR 0x0000209c
1775 #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
1776 #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
1777 #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
1778 static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
1779 {
1780 return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
1781 }
1782 #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
1783 #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
1784 static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
1785 {
1786 return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
1787 }
1788
1789 #define REG_A4XX_GRAS_SC_WINDOW_SCISSOR_TL 0x0000209d
1790 #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
1791 #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
1792 #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
1793 static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
1794 {
1795 return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
1796 }
1797 #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
1798 #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
1799 static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
1800 {
1801 return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
1802 }
1803
1804 #define REG_A4XX_GRAS_SC_EXTENT_WINDOW_BR 0x0000209e
1805 #define A4XX_GRAS_SC_EXTENT_WINDOW_BR_WINDOW_OFFSET_DISABLE 0x80000000
1806 #define A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__MASK 0x00007fff
1807 #define A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__SHIFT 0
1808 static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_BR_X(uint32_t val)
1809 {
1810 return ((val) << A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__SHIFT) & A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__MASK;
1811 }
1812 #define A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__MASK 0x7fff0000
1813 #define A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__SHIFT 16
1814 static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y(uint32_t val)
1815 {
1816 return ((val) << A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__SHIFT) & A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__MASK;
1817 }
1818
1819 #define REG_A4XX_GRAS_SC_EXTENT_WINDOW_TL 0x0000209f
1820 #define A4XX_GRAS_SC_EXTENT_WINDOW_TL_WINDOW_OFFSET_DISABLE 0x80000000
1821 #define A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__MASK 0x00007fff
1822 #define A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__SHIFT 0
1823 static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_TL_X(uint32_t val)
1824 {
1825 return ((val) << A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__SHIFT) & A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__MASK;
1826 }
1827 #define A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__MASK 0x7fff0000
1828 #define A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__SHIFT 16
1829 static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y(uint32_t val)
1830 {
1831 return ((val) << A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__SHIFT) & A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__MASK;
1832 }
1833
1834 #define REG_A4XX_UCHE_CACHE_MODE_CONTROL 0x00000e80
1835
1836 #define REG_A4XX_UCHE_TRAP_BASE_LO 0x00000e83
1837
1838 #define REG_A4XX_UCHE_TRAP_BASE_HI 0x00000e84
1839
1840 #define REG_A4XX_UCHE_CACHE_STATUS 0x00000e88
1841
1842 #define REG_A4XX_UCHE_INVALIDATE0 0x00000e8a
1843
1844 #define REG_A4XX_UCHE_INVALIDATE1 0x00000e8b
1845
1846 #define REG_A4XX_UCHE_CACHE_WAYS_VFD 0x00000e8c
1847
1848 #define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_7 0x00000e95
1849
1850 #define REG_A4XX_HLSQ_TIMEOUT_THRESHOLD 0x00000e00
1851
1852 #define REG_A4XX_HLSQ_DEBUG_ECO_CONTROL 0x00000e04
1853
1854 #define REG_A4XX_HLSQ_PERF_PIPE_MASK 0x00000e0e
1855
1856 #define REG_A4XX_HLSQ_CONTROL_0_REG 0x000023c0
1857 #define A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK 0x00000010
1858 #define A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT 4
1859 static inline uint32_t A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)
1860 {
1861 return ((val) << A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK;
1862 }
1863 #define A4XX_HLSQ_CONTROL_0_REG_FSSUPERTHREADENABLE 0x00000040
1864 #define A4XX_HLSQ_CONTROL_0_REG_SPSHADERRESTART 0x00000200
1865 #define A4XX_HLSQ_CONTROL_0_REG_RESERVED2 0x00000400
1866 #define A4XX_HLSQ_CONTROL_0_REG_CHUNKDISABLE 0x04000000
1867 #define A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK 0x08000000
1868 #define A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT 27
1869 static inline uint32_t A4XX_HLSQ_CONTROL_0_REG_CONSTMODE(uint32_t val)
1870 {
1871 return ((val) << A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT) & A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK;
1872 }
1873 #define A4XX_HLSQ_CONTROL_0_REG_LAZYUPDATEDISABLE 0x10000000
1874 #define A4XX_HLSQ_CONTROL_0_REG_SPCONSTFULLUPDATE 0x20000000
1875 #define A4XX_HLSQ_CONTROL_0_REG_TPFULLUPDATE 0x40000000
1876 #define A4XX_HLSQ_CONTROL_0_REG_SINGLECONTEXT 0x80000000
1877
1878 #define REG_A4XX_HLSQ_CONTROL_1_REG 0x000023c1
1879 #define A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK 0x00000040
1880 #define A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT 6
1881 static inline uint32_t A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE(enum a3xx_threadsize val)
1882 {
1883 return ((val) << A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT) & A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK;
1884 }
1885 #define A4XX_HLSQ_CONTROL_1_REG_VSSUPERTHREADENABLE 0x00000100
1886 #define A4XX_HLSQ_CONTROL_1_REG_RESERVED1 0x00000200
1887 #define A4XX_HLSQ_CONTROL_1_REG_COORDREGID__MASK 0x00ff0000
1888 #define A4XX_HLSQ_CONTROL_1_REG_COORDREGID__SHIFT 16
1889 static inline uint32_t A4XX_HLSQ_CONTROL_1_REG_COORDREGID(uint32_t val)
1890 {
1891 return ((val) << A4XX_HLSQ_CONTROL_1_REG_COORDREGID__SHIFT) & A4XX_HLSQ_CONTROL_1_REG_COORDREGID__MASK;
1892 }
1893 #define A4XX_HLSQ_CONTROL_1_REG_ZWCOORD 0x02000000
1894
1895 #define REG_A4XX_HLSQ_CONTROL_2_REG 0x000023c2
1896 #define A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK 0xfc000000
1897 #define A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT 26
1898 static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD(uint32_t val)
1899 {
1900 return ((val) << A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT) & A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK;
1901 }
1902 #define A4XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK 0x000003fc
1903 #define A4XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT 2
1904 static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val)
1905 {
1906 return ((val) << A4XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT) & A4XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK;
1907 }
1908
1909 #define REG_A4XX_HLSQ_CONTROL_3_REG 0x000023c3
1910 #define A4XX_HLSQ_CONTROL_3_REG_REGID__MASK 0x000000ff
1911 #define A4XX_HLSQ_CONTROL_3_REG_REGID__SHIFT 0
1912 static inline uint32_t A4XX_HLSQ_CONTROL_3_REG_REGID(uint32_t val)
1913 {
1914 return ((val) << A4XX_HLSQ_CONTROL_3_REG_REGID__SHIFT) & A4XX_HLSQ_CONTROL_3_REG_REGID__MASK;
1915 }
1916
1917 #define REG_A4XX_HLSQ_VS_CONTROL_REG 0x000023c5
1918 #define A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
1919 #define A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1920 static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1921 {
1922 return ((val) << A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK;
1923 }
1924 #define A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
1925 #define A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
1926 static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
1927 {
1928 return ((val) << A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
1929 }
1930 #define A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
1931 #define A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
1932 static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
1933 {
1934 return ((val) << A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK;
1935 }
1936 #define A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1937 #define A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1938 static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1939 {
1940 return ((val) << A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK;
1941 }
1942
1943 #define REG_A4XX_HLSQ_FS_CONTROL_REG 0x000023c6
1944 #define A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
1945 #define A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1946 static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1947 {
1948 return ((val) << A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK;
1949 }
1950 #define A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
1951 #define A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
1952 static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
1953 {
1954 return ((val) << A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
1955 }
1956 #define A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
1957 #define A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
1958 static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
1959 {
1960 return ((val) << A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK;
1961 }
1962 #define A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1963 #define A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1964 static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1965 {
1966 return ((val) << A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK;
1967 }
1968
1969 #define REG_A4XX_HLSQ_HS_CONTROL_REG 0x000023c7
1970 #define A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
1971 #define A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1972 static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1973 {
1974 return ((val) << A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__MASK;
1975 }
1976 #define A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
1977 #define A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
1978 static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
1979 {
1980 return ((val) << A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
1981 }
1982 #define A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
1983 #define A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
1984 static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
1985 {
1986 return ((val) << A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK;
1987 }
1988 #define A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1989 #define A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1990 static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1991 {
1992 return ((val) << A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__MASK;
1993 }
1994
1995 #define REG_A4XX_HLSQ_DS_CONTROL_REG 0x000023c8
1996 #define A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
1997 #define A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1998 static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1999 {
2000 return ((val) << A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__MASK;
2001 }
2002 #define A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
2003 #define A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
2004 static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
2005 {
2006 return ((val) << A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
2007 }
2008 #define A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
2009 #define A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
2010 static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
2011 {
2012 return ((val) << A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK;
2013 }
2014 #define A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
2015 #define A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__SHIFT 24
2016 static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH(uint32_t val)
2017 {
2018 return ((val) << A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__MASK;
2019 }
2020
2021 #define REG_A4XX_HLSQ_GS_CONTROL_REG 0x000023c9
2022 #define A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
2023 #define A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__SHIFT 0
2024 static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH(uint32_t val)
2025 {
2026 return ((val) << A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__MASK;
2027 }
2028 #define A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
2029 #define A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
2030 static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
2031 {
2032 return ((val) << A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
2033 }
2034 #define A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
2035 #define A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
2036 static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
2037 {
2038 return ((val) << A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK;
2039 }
2040 #define A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
2041 #define A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__SHIFT 24
2042 static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH(uint32_t val)
2043 {
2044 return ((val) << A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__MASK;
2045 }
2046
2047 #define REG_A4XX_HLSQ_UPDATE_CONTROL 0x000023db
2048
2049 #define REG_A4XX_PC_BINNING_COMMAND 0x00000d00
2050 #define A4XX_PC_BINNING_COMMAND_BINNING_ENABLE 0x00000001
2051
2052 #define REG_A4XX_PC_DRAWCALL_SETUP_OVERRIDE 0x00000d0c
2053
2054 #define REG_A4XX_PC_PERFCTR_PC_SEL_0 0x00000d10
2055
2056 #define REG_A4XX_PC_PERFCTR_PC_SEL_7 0x00000d17
2057
2058 #define REG_A4XX_PC_BIN_BASE 0x000021c0
2059
2060 #define REG_A4XX_PC_PRIM_VTX_CNTL 0x000021c4
2061 #define A4XX_PC_PRIM_VTX_CNTL_VAROUT__MASK 0x0000000f
2062 #define A4XX_PC_PRIM_VTX_CNTL_VAROUT__SHIFT 0
2063 static inline uint32_t A4XX_PC_PRIM_VTX_CNTL_VAROUT(uint32_t val)
2064 {
2065 return ((val) << A4XX_PC_PRIM_VTX_CNTL_VAROUT__SHIFT) & A4XX_PC_PRIM_VTX_CNTL_VAROUT__MASK;
2066 }
2067 #define A4XX_PC_PRIM_VTX_CNTL_PROVOKING_VTX_LAST 0x02000000
2068 #define A4XX_PC_PRIM_VTX_CNTL_PSIZE 0x04000000
2069
2070 #define REG_A4XX_UNKNOWN_21C5 0x000021c5
2071
2072 #define REG_A4XX_PC_RESTART_INDEX 0x000021c6
2073
2074 #define REG_A4XX_PC_GS_PARAM 0x000021e5
2075
2076 #define REG_A4XX_PC_HS_PARAM 0x000021e7
2077
2078 #define REG_A4XX_VBIF_VERSION 0x00003000
2079
2080 #define REG_A4XX_VBIF_CLKON 0x00003001
2081 #define A4XX_VBIF_CLKON_FORCE_ON_TESTBUS 0x00000001
2082
2083 #define REG_A4XX_VBIF_ABIT_SORT 0x0000301c
2084
2085 #define REG_A4XX_VBIF_ABIT_SORT_CONF 0x0000301d
2086
2087 #define REG_A4XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
2088
2089 #define REG_A4XX_VBIF_IN_RD_LIM_CONF0 0x0000302c
2090
2091 #define REG_A4XX_VBIF_IN_RD_LIM_CONF1 0x0000302d
2092
2093 #define REG_A4XX_VBIF_IN_WR_LIM_CONF0 0x00003030
2094
2095 #define REG_A4XX_VBIF_IN_WR_LIM_CONF1 0x00003031
2096
2097 #define REG_A4XX_VBIF_ROUND_ROBIN_QOS_ARB 0x00003049
2098
2099 #define REG_A4XX_UNKNOWN_0CC5 0x00000cc5
2100
2101 #define REG_A4XX_UNKNOWN_0CC6 0x00000cc6
2102
2103 #define REG_A4XX_UNKNOWN_0D01 0x00000d01
2104
2105 #define REG_A4XX_UNKNOWN_0E05 0x00000e05
2106
2107 #define REG_A4XX_UNKNOWN_0E42 0x00000e42
2108
2109 #define REG_A4XX_UNKNOWN_0EC2 0x00000ec2
2110
2111 #define REG_A4XX_UNKNOWN_0EC3 0x00000ec3
2112
2113 #define REG_A4XX_UNKNOWN_0F03 0x00000f03
2114
2115 #define REG_A4XX_UNKNOWN_2001 0x00002001
2116
2117 #define REG_A4XX_UNKNOWN_209B 0x0000209b
2118
2119 #define REG_A4XX_UNKNOWN_20EF 0x000020ef
2120
2121 #define REG_A4XX_UNKNOWN_20F0 0x000020f0
2122
2123 #define REG_A4XX_UNKNOWN_20F1 0x000020f1
2124
2125 #define REG_A4XX_UNKNOWN_20F2 0x000020f2
2126
2127 #define REG_A4XX_UNKNOWN_20F7 0x000020f7
2128 #define A4XX_UNKNOWN_20F7__MASK 0xffffffff
2129 #define A4XX_UNKNOWN_20F7__SHIFT 0
2130 static inline uint32_t A4XX_UNKNOWN_20F7(float val)
2131 {
2132 return ((fui(val)) << A4XX_UNKNOWN_20F7__SHIFT) & A4XX_UNKNOWN_20F7__MASK;
2133 }
2134
2135 #define REG_A4XX_UNKNOWN_2152 0x00002152
2136
2137 #define REG_A4XX_UNKNOWN_2153 0x00002153
2138
2139 #define REG_A4XX_UNKNOWN_2154 0x00002154
2140
2141 #define REG_A4XX_UNKNOWN_2155 0x00002155
2142
2143 #define REG_A4XX_UNKNOWN_2156 0x00002156
2144
2145 #define REG_A4XX_UNKNOWN_2157 0x00002157
2146
2147 #define REG_A4XX_UNKNOWN_21C3 0x000021c3
2148
2149 #define REG_A4XX_UNKNOWN_21E6 0x000021e6
2150
2151 #define REG_A4XX_UNKNOWN_2209 0x00002209
2152
2153 #define REG_A4XX_UNKNOWN_22D7 0x000022d7
2154
2155 #define REG_A4XX_UNKNOWN_2381 0x00002381
2156
2157 #define REG_A4XX_UNKNOWN_23A0 0x000023a0
2158
2159 #define REG_A4XX_TEX_SAMP_0 0x00000000
2160 #define A4XX_TEX_SAMP_0_MIPFILTER_LINEAR_NEAR 0x00000001
2161 #define A4XX_TEX_SAMP_0_XY_MAG__MASK 0x00000006
2162 #define A4XX_TEX_SAMP_0_XY_MAG__SHIFT 1
2163 static inline uint32_t A4XX_TEX_SAMP_0_XY_MAG(enum a4xx_tex_filter val)
2164 {
2165 return ((val) << A4XX_TEX_SAMP_0_XY_MAG__SHIFT) & A4XX_TEX_SAMP_0_XY_MAG__MASK;
2166 }
2167 #define A4XX_TEX_SAMP_0_XY_MIN__MASK 0x00000018
2168 #define A4XX_TEX_SAMP_0_XY_MIN__SHIFT 3
2169 static inline uint32_t A4XX_TEX_SAMP_0_XY_MIN(enum a4xx_tex_filter val)
2170 {
2171 return ((val) << A4XX_TEX_SAMP_0_XY_MIN__SHIFT) & A4XX_TEX_SAMP_0_XY_MIN__MASK;
2172 }
2173 #define A4XX_TEX_SAMP_0_WRAP_S__MASK 0x000000e0
2174 #define A4XX_TEX_SAMP_0_WRAP_S__SHIFT 5
2175 static inline uint32_t A4XX_TEX_SAMP_0_WRAP_S(enum a4xx_tex_clamp val)
2176 {
2177 return ((val) << A4XX_TEX_SAMP_0_WRAP_S__SHIFT) & A4XX_TEX_SAMP_0_WRAP_S__MASK;
2178 }
2179 #define A4XX_TEX_SAMP_0_WRAP_T__MASK 0x00000700
2180 #define A4XX_TEX_SAMP_0_WRAP_T__SHIFT 8
2181 static inline uint32_t A4XX_TEX_SAMP_0_WRAP_T(enum a4xx_tex_clamp val)
2182 {
2183 return ((val) << A4XX_TEX_SAMP_0_WRAP_T__SHIFT) & A4XX_TEX_SAMP_0_WRAP_T__MASK;
2184 }
2185 #define A4XX_TEX_SAMP_0_WRAP_R__MASK 0x00003800
2186 #define A4XX_TEX_SAMP_0_WRAP_R__SHIFT 11
2187 static inline uint32_t A4XX_TEX_SAMP_0_WRAP_R(enum a4xx_tex_clamp val)
2188 {
2189 return ((val) << A4XX_TEX_SAMP_0_WRAP_R__SHIFT) & A4XX_TEX_SAMP_0_WRAP_R__MASK;
2190 }
2191 #define A4XX_TEX_SAMP_0_ANISO__MASK 0x0001c000
2192 #define A4XX_TEX_SAMP_0_ANISO__SHIFT 14
2193 static inline uint32_t A4XX_TEX_SAMP_0_ANISO(enum a4xx_tex_aniso val)
2194 {
2195 return ((val) << A4XX_TEX_SAMP_0_ANISO__SHIFT) & A4XX_TEX_SAMP_0_ANISO__MASK;
2196 }
2197
2198 #define REG_A4XX_TEX_SAMP_1 0x00000001
2199 #define A4XX_TEX_SAMP_1_COMPARE_FUNC__MASK 0x0000000e
2200 #define A4XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT 1
2201 static inline uint32_t A4XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val)
2202 {
2203 return ((val) << A4XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A4XX_TEX_SAMP_1_COMPARE_FUNC__MASK;
2204 }
2205 #define A4XX_TEX_SAMP_1_UNNORM_COORDS 0x00000020
2206 #define A4XX_TEX_SAMP_1_MIPFILTER_LINEAR_FAR 0x00000040
2207 #define A4XX_TEX_SAMP_1_MAX_LOD__MASK 0x000fff00
2208 #define A4XX_TEX_SAMP_1_MAX_LOD__SHIFT 8
2209 static inline uint32_t A4XX_TEX_SAMP_1_MAX_LOD(float val)
2210 {
2211 return ((((uint32_t)(val * 256.0))) << A4XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A4XX_TEX_SAMP_1_MAX_LOD__MASK;
2212 }
2213 #define A4XX_TEX_SAMP_1_MIN_LOD__MASK 0xfff00000
2214 #define A4XX_TEX_SAMP_1_MIN_LOD__SHIFT 20
2215 static inline uint32_t A4XX_TEX_SAMP_1_MIN_LOD(float val)
2216 {
2217 return ((((uint32_t)(val * 256.0))) << A4XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A4XX_TEX_SAMP_1_MIN_LOD__MASK;
2218 }
2219
2220 #define REG_A4XX_TEX_CONST_0 0x00000000
2221 #define A4XX_TEX_CONST_0_TILED 0x00000001
2222 #define A4XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
2223 #define A4XX_TEX_CONST_0_SWIZ_X__SHIFT 4
2224 static inline uint32_t A4XX_TEX_CONST_0_SWIZ_X(enum a4xx_tex_swiz val)
2225 {
2226 return ((val) << A4XX_TEX_CONST_0_SWIZ_X__SHIFT) & A4XX_TEX_CONST_0_SWIZ_X__MASK;
2227 }
2228 #define A4XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
2229 #define A4XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
2230 static inline uint32_t A4XX_TEX_CONST_0_SWIZ_Y(enum a4xx_tex_swiz val)
2231 {
2232 return ((val) << A4XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A4XX_TEX_CONST_0_SWIZ_Y__MASK;
2233 }
2234 #define A4XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
2235 #define A4XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
2236 static inline uint32_t A4XX_TEX_CONST_0_SWIZ_Z(enum a4xx_tex_swiz val)
2237 {
2238 return ((val) << A4XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A4XX_TEX_CONST_0_SWIZ_Z__MASK;
2239 }
2240 #define A4XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
2241 #define A4XX_TEX_CONST_0_SWIZ_W__SHIFT 13
2242 static inline uint32_t A4XX_TEX_CONST_0_SWIZ_W(enum a4xx_tex_swiz val)
2243 {
2244 return ((val) << A4XX_TEX_CONST_0_SWIZ_W__SHIFT) & A4XX_TEX_CONST_0_SWIZ_W__MASK;
2245 }
2246 #define A4XX_TEX_CONST_0_MIPLVLS__MASK 0x000f0000
2247 #define A4XX_TEX_CONST_0_MIPLVLS__SHIFT 16
2248 static inline uint32_t A4XX_TEX_CONST_0_MIPLVLS(uint32_t val)
2249 {
2250 return ((val) << A4XX_TEX_CONST_0_MIPLVLS__SHIFT) & A4XX_TEX_CONST_0_MIPLVLS__MASK;
2251 }
2252 #define A4XX_TEX_CONST_0_FMT__MASK 0x1fc00000
2253 #define A4XX_TEX_CONST_0_FMT__SHIFT 22
2254 static inline uint32_t A4XX_TEX_CONST_0_FMT(enum a4xx_tex_fmt val)
2255 {
2256 return ((val) << A4XX_TEX_CONST_0_FMT__SHIFT) & A4XX_TEX_CONST_0_FMT__MASK;
2257 }
2258 #define A4XX_TEX_CONST_0_TYPE__MASK 0x60000000
2259 #define A4XX_TEX_CONST_0_TYPE__SHIFT 29
2260 static inline uint32_t A4XX_TEX_CONST_0_TYPE(enum a4xx_tex_type val)
2261 {
2262 return ((val) << A4XX_TEX_CONST_0_TYPE__SHIFT) & A4XX_TEX_CONST_0_TYPE__MASK;
2263 }
2264
2265 #define REG_A4XX_TEX_CONST_1 0x00000001
2266 #define A4XX_TEX_CONST_1_HEIGHT__MASK 0x00007fff
2267 #define A4XX_TEX_CONST_1_HEIGHT__SHIFT 0
2268 static inline uint32_t A4XX_TEX_CONST_1_HEIGHT(uint32_t val)
2269 {
2270 return ((val) << A4XX_TEX_CONST_1_HEIGHT__SHIFT) & A4XX_TEX_CONST_1_HEIGHT__MASK;
2271 }
2272 #define A4XX_TEX_CONST_1_WIDTH__MASK 0x1fff8000
2273 #define A4XX_TEX_CONST_1_WIDTH__SHIFT 15
2274 static inline uint32_t A4XX_TEX_CONST_1_WIDTH(uint32_t val)
2275 {
2276 return ((val) << A4XX_TEX_CONST_1_WIDTH__SHIFT) & A4XX_TEX_CONST_1_WIDTH__MASK;
2277 }
2278
2279 #define REG_A4XX_TEX_CONST_2 0x00000002
2280 #define A4XX_TEX_CONST_2_FETCHSIZE__MASK 0x0000000f
2281 #define A4XX_TEX_CONST_2_FETCHSIZE__SHIFT 0
2282 static inline uint32_t A4XX_TEX_CONST_2_FETCHSIZE(enum a4xx_tex_fetchsize val)
2283 {
2284 return ((val) << A4XX_TEX_CONST_2_FETCHSIZE__SHIFT) & A4XX_TEX_CONST_2_FETCHSIZE__MASK;
2285 }
2286 #define A4XX_TEX_CONST_2_PITCH__MASK 0x3ffffe00
2287 #define A4XX_TEX_CONST_2_PITCH__SHIFT 9
2288 static inline uint32_t A4XX_TEX_CONST_2_PITCH(uint32_t val)
2289 {
2290 return ((val) << A4XX_TEX_CONST_2_PITCH__SHIFT) & A4XX_TEX_CONST_2_PITCH__MASK;
2291 }
2292 #define A4XX_TEX_CONST_2_SWAP__MASK 0xc0000000
2293 #define A4XX_TEX_CONST_2_SWAP__SHIFT 30
2294 static inline uint32_t A4XX_TEX_CONST_2_SWAP(enum a3xx_color_swap val)
2295 {
2296 return ((val) << A4XX_TEX_CONST_2_SWAP__SHIFT) & A4XX_TEX_CONST_2_SWAP__MASK;
2297 }
2298
2299 #define REG_A4XX_TEX_CONST_3 0x00000003
2300 #define A4XX_TEX_CONST_3_LAYERSZ__MASK 0x00003fff
2301 #define A4XX_TEX_CONST_3_LAYERSZ__SHIFT 0
2302 static inline uint32_t A4XX_TEX_CONST_3_LAYERSZ(uint32_t val)
2303 {
2304 return ((val >> 12) << A4XX_TEX_CONST_3_LAYERSZ__SHIFT) & A4XX_TEX_CONST_3_LAYERSZ__MASK;
2305 }
2306 #define A4XX_TEX_CONST_3_DEPTH__MASK 0x7ffc0000
2307 #define A4XX_TEX_CONST_3_DEPTH__SHIFT 18
2308 static inline uint32_t A4XX_TEX_CONST_3_DEPTH(uint32_t val)
2309 {
2310 return ((val) << A4XX_TEX_CONST_3_DEPTH__SHIFT) & A4XX_TEX_CONST_3_DEPTH__MASK;
2311 }
2312
2313 #define REG_A4XX_TEX_CONST_4 0x00000004
2314 #define A4XX_TEX_CONST_4_LAYERSZ__MASK 0x0000000f
2315 #define A4XX_TEX_CONST_4_LAYERSZ__SHIFT 0
2316 static inline uint32_t A4XX_TEX_CONST_4_LAYERSZ(uint32_t val)
2317 {
2318 return ((val >> 12) << A4XX_TEX_CONST_4_LAYERSZ__SHIFT) & A4XX_TEX_CONST_4_LAYERSZ__MASK;
2319 }
2320 #define A4XX_TEX_CONST_4_BASE__MASK 0xffffffe0
2321 #define A4XX_TEX_CONST_4_BASE__SHIFT 5
2322 static inline uint32_t A4XX_TEX_CONST_4_BASE(uint32_t val)
2323 {
2324 return ((val >> 5) << A4XX_TEX_CONST_4_BASE__SHIFT) & A4XX_TEX_CONST_4_BASE__MASK;
2325 }
2326
2327 #define REG_A4XX_TEX_CONST_5 0x00000005
2328
2329 #define REG_A4XX_TEX_CONST_6 0x00000006
2330
2331 #define REG_A4XX_TEX_CONST_7 0x00000007
2332
2333
2334 #endif /* A4XX_XML */