freedreno: update generated headers
[mesa.git] / src / gallium / drivers / freedreno / a4xx / a4xx.xml.h
1 #ifndef A4XX_XML
2 #define A4XX_XML
3
4 /* Autogenerated file, DO NOT EDIT manually!
5
6 This file was generated by the rules-ng-ng headergen tool in this git repository:
7 http://github.com/freedreno/envytools/
8 git clone https://github.com/freedreno/envytools.git
9
10 The rules-ng-ng source files this header was generated from are:
11 - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 364 bytes, from 2013-11-30 14:47:15)
12 - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
13 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32901 bytes, from 2014-06-02 15:21:30)
14 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 10551 bytes, from 2014-11-13 22:44:30)
15 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 15076 bytes, from 2014-12-01 22:40:01)
16 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 63601 bytes, from 2014-11-30 15:38:05)
17 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 49142 bytes, from 2014-12-02 01:03:04)
18
19 Copyright (C) 2013-2014 by the following authors:
20 - Rob Clark <robdclark@gmail.com> (robclark)
21
22 Permission is hereby granted, free of charge, to any person obtaining
23 a copy of this software and associated documentation files (the
24 "Software"), to deal in the Software without restriction, including
25 without limitation the rights to use, copy, modify, merge, publish,
26 distribute, sublicense, and/or sell copies of the Software, and to
27 permit persons to whom the Software is furnished to do so, subject to
28 the following conditions:
29
30 The above copyright notice and this permission notice (including the
31 next paragraph) shall be included in all copies or substantial
32 portions of the Software.
33
34 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
35 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
36 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
37 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
38 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
39 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
40 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
41 */
42
43
44 enum a4xx_color_fmt {
45 RB4_A8_UNORM = 1,
46 RB4_R5G6R5_UNORM = 14,
47 RB4_Z16_UNORM = 15,
48 RB4_R8G8B8_UNORM = 25,
49 RB4_R8G8B8A8_UNORM = 26,
50 };
51
52 enum a4xx_tile_mode {
53 TILE4_LINEAR = 0,
54 TILE4_3 = 3,
55 };
56
57 enum a4xx_rb_blend_opcode {
58 BLEND_DST_PLUS_SRC = 0,
59 BLEND_SRC_MINUS_DST = 1,
60 BLEND_DST_MINUS_SRC = 2,
61 BLEND_MIN_DST_SRC = 3,
62 BLEND_MAX_DST_SRC = 4,
63 };
64
65 enum a4xx_vtx_fmt {
66 VFMT4_FLOAT_32 = 1,
67 VFMT4_FLOAT_32_32 = 2,
68 VFMT4_FLOAT_32_32_32 = 3,
69 VFMT4_FLOAT_32_32_32_32 = 4,
70 VFMT4_FLOAT_16 = 5,
71 VFMT4_FLOAT_16_16 = 6,
72 VFMT4_FLOAT_16_16_16 = 7,
73 VFMT4_FLOAT_16_16_16_16 = 8,
74 VFMT4_FIXED_32 = 9,
75 VFMT4_FIXED_32_32 = 10,
76 VFMT4_FIXED_32_32_32 = 11,
77 VFMT4_FIXED_32_32_32_32 = 12,
78 VFMT4_SHORT_16 = 16,
79 VFMT4_SHORT_16_16 = 17,
80 VFMT4_SHORT_16_16_16 = 18,
81 VFMT4_SHORT_16_16_16_16 = 19,
82 VFMT4_USHORT_16 = 20,
83 VFMT4_USHORT_16_16 = 21,
84 VFMT4_USHORT_16_16_16 = 22,
85 VFMT4_USHORT_16_16_16_16 = 23,
86 VFMT4_NORM_SHORT_16 = 24,
87 VFMT4_NORM_SHORT_16_16 = 25,
88 VFMT4_NORM_SHORT_16_16_16 = 26,
89 VFMT4_NORM_SHORT_16_16_16_16 = 27,
90 VFMT4_NORM_USHORT_16 = 28,
91 VFMT4_NORM_USHORT_16_16 = 29,
92 VFMT4_NORM_USHORT_16_16_16 = 30,
93 VFMT4_NORM_USHORT_16_16_16_16 = 31,
94 VFMT4_UBYTE_8 = 40,
95 VFMT4_UBYTE_8_8 = 41,
96 VFMT4_UBYTE_8_8_8 = 42,
97 VFMT4_UBYTE_8_8_8_8 = 43,
98 VFMT4_NORM_UBYTE_8 = 44,
99 VFMT4_NORM_UBYTE_8_8 = 45,
100 VFMT4_NORM_UBYTE_8_8_8 = 46,
101 VFMT4_NORM_UBYTE_8_8_8_8 = 47,
102 VFMT4_BYTE_8 = 48,
103 VFMT4_BYTE_8_8 = 49,
104 VFMT4_BYTE_8_8_8 = 50,
105 VFMT4_BYTE_8_8_8_8 = 51,
106 VFMT4_NORM_BYTE_8 = 52,
107 VFMT4_NORM_BYTE_8_8 = 53,
108 VFMT4_NORM_BYTE_8_8_8 = 54,
109 VFMT4_NORM_BYTE_8_8_8_8 = 55,
110 VFMT4_UINT_10_10_10_2 = 60,
111 VFMT4_NORM_UINT_10_10_10_2 = 61,
112 VFMT4_INT_10_10_10_2 = 62,
113 VFMT4_NORM_INT_10_10_10_2 = 63,
114 };
115
116 enum a4xx_tex_fmt {
117 TFMT4_NORM_USHORT_565 = 11,
118 TFMT4_NORM_USHORT_5551 = 10,
119 TFMT4_NORM_USHORT_4444 = 8,
120 TFMT4_NORM_UINT_X8Z24 = 71,
121 TFMT4_NORM_UINT_2_10_10_10 = 33,
122 TFMT4_NORM_UINT_A8 = 3,
123 TFMT4_NORM_UINT_L8_A8 = 13,
124 TFMT4_NORM_UINT_8 = 4,
125 TFMT4_NORM_UINT_8_8 = 14,
126 TFMT4_NORM_UINT_8_8_8_8 = 28,
127 TFMT4_FLOAT_16 = 20,
128 TFMT4_FLOAT_16_16 = 40,
129 TFMT4_FLOAT_16_16_16_16 = 53,
130 TFMT4_FLOAT_32 = 43,
131 TFMT4_FLOAT_32_32 = 56,
132 TFMT4_FLOAT_32_32_32_32 = 63,
133 };
134
135 enum a4xx_depth_format {
136 DEPTH4_NONE = 0,
137 DEPTH4_16 = 1,
138 DEPTH4_24_8 = 2,
139 };
140
141 enum a4xx_tex_filter {
142 A4XX_TEX_NEAREST = 0,
143 A4XX_TEX_LINEAR = 1,
144 };
145
146 enum a4xx_tex_clamp {
147 A4XX_TEX_REPEAT = 0,
148 A4XX_TEX_CLAMP_TO_EDGE = 1,
149 A4XX_TEX_MIRROR_REPEAT = 2,
150 A4XX_TEX_CLAMP_NONE = 3,
151 };
152
153 enum a4xx_tex_swiz {
154 A4XX_TEX_X = 0,
155 A4XX_TEX_Y = 1,
156 A4XX_TEX_Z = 2,
157 A4XX_TEX_W = 3,
158 A4XX_TEX_ZERO = 4,
159 A4XX_TEX_ONE = 5,
160 };
161
162 enum a4xx_tex_type {
163 A4XX_TEX_1D = 0,
164 A4XX_TEX_2D = 1,
165 A4XX_TEX_CUBE = 2,
166 A4XX_TEX_3D = 3,
167 };
168
169 #define A4XX_CGC_HLSQ_EARLY_CYC__MASK 0x00700000
170 #define A4XX_CGC_HLSQ_EARLY_CYC__SHIFT 20
171 static inline uint32_t A4XX_CGC_HLSQ_EARLY_CYC(uint32_t val)
172 {
173 return ((val) << A4XX_CGC_HLSQ_EARLY_CYC__SHIFT) & A4XX_CGC_HLSQ_EARLY_CYC__MASK;
174 }
175 #define A4XX_INT0_RBBM_GPU_IDLE 0x00000001
176 #define A4XX_INT0_RBBM_AHB_ERROR 0x00000002
177 #define A4XX_INT0_RBBM_REG_TIMEOUT 0x00000004
178 #define A4XX_INT0_RBBM_ME_MS_TIMEOUT 0x00000008
179 #define A4XX_INT0_RBBM_PFP_MS_TIMEOUT 0x00000010
180 #define A4XX_INT0_RBBM_ATB_BUS_OVERFLOW 0x00000020
181 #define A4XX_INT0_VFD_ERROR 0x00000040
182 #define A4XX_INT0_CP_SW_INT 0x00000080
183 #define A4XX_INT0_CP_T0_PACKET_IN_IB 0x00000100
184 #define A4XX_INT0_CP_OPCODE_ERROR 0x00000200
185 #define A4XX_INT0_CP_RESERVED_BIT_ERROR 0x00000400
186 #define A4XX_INT0_CP_HW_FAULT 0x00000800
187 #define A4XX_INT0_CP_DMA 0x00001000
188 #define A4XX_INT0_CP_IB2_INT 0x00002000
189 #define A4XX_INT0_CP_IB1_INT 0x00004000
190 #define A4XX_INT0_CP_RB_INT 0x00008000
191 #define A4XX_INT0_CP_REG_PROTECT_FAULT 0x00010000
192 #define A4XX_INT0_CP_RB_DONE_TS 0x00020000
193 #define A4XX_INT0_CP_VS_DONE_TS 0x00040000
194 #define A4XX_INT0_CP_PS_DONE_TS 0x00080000
195 #define A4XX_INT0_CACHE_FLUSH_TS 0x00100000
196 #define A4XX_INT0_CP_AHB_ERROR_HALT 0x00200000
197 #define A4XX_INT0_MISC_HANG_DETECT 0x01000000
198 #define A4XX_INT0_UCHE_OOB_ACCESS 0x02000000
199 #define REG_A4XX_RB_GMEM_BASE_ADDR 0x00000cc0
200
201 #define REG_A4XX_RB_PERFCTR_RB_SEL_0 0x00000cc7
202
203 #define REG_A4XX_RB_PERFCTR_RB_SEL_1 0x00000cc8
204
205 #define REG_A4XX_RB_PERFCTR_RB_SEL_2 0x00000cc9
206
207 #define REG_A4XX_RB_PERFCTR_RB_SEL_3 0x00000cca
208
209 #define REG_A4XX_RB_PERFCTR_RB_SEL_4 0x00000ccb
210
211 #define REG_A4XX_RB_PERFCTR_RB_SEL_5 0x00000ccc
212
213 #define REG_A4XX_RB_PERFCTR_RB_SEL_6 0x00000ccd
214
215 #define REG_A4XX_RB_PERFCTR_RB_SEL_7 0x00000cce
216
217 #define REG_A4XX_RB_PERFCTR_CCU_SEL_3 0x00000cd2
218
219 #define REG_A4XX_RB_FRAME_BUFFER_DIMENSION 0x00000ce0
220 #define A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK 0x00003fff
221 #define A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT 0
222 static inline uint32_t A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH(uint32_t val)
223 {
224 return ((val) << A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT) & A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK;
225 }
226 #define A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK 0x3fff0000
227 #define A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT 16
228 static inline uint32_t A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT(uint32_t val)
229 {
230 return ((val) << A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT) & A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK;
231 }
232
233 #define REG_A4XX_RB_CLEAR_COLOR_DW0 0x000020cc
234
235 #define REG_A4XX_RB_CLEAR_COLOR_DW1 0x000020cd
236
237 #define REG_A4XX_RB_CLEAR_COLOR_DW2 0x000020ce
238
239 #define REG_A4XX_RB_CLEAR_COLOR_DW3 0x000020cf
240
241 #define REG_A4XX_RB_MODE_CONTROL 0x000020a0
242 #define A4XX_RB_MODE_CONTROL_WIDTH__MASK 0x0000003f
243 #define A4XX_RB_MODE_CONTROL_WIDTH__SHIFT 0
244 static inline uint32_t A4XX_RB_MODE_CONTROL_WIDTH(uint32_t val)
245 {
246 return ((val >> 5) << A4XX_RB_MODE_CONTROL_WIDTH__SHIFT) & A4XX_RB_MODE_CONTROL_WIDTH__MASK;
247 }
248 #define A4XX_RB_MODE_CONTROL_HEIGHT__MASK 0x00003f00
249 #define A4XX_RB_MODE_CONTROL_HEIGHT__SHIFT 8
250 static inline uint32_t A4XX_RB_MODE_CONTROL_HEIGHT(uint32_t val)
251 {
252 return ((val >> 5) << A4XX_RB_MODE_CONTROL_HEIGHT__SHIFT) & A4XX_RB_MODE_CONTROL_HEIGHT__MASK;
253 }
254
255 #define REG_A4XX_RB_RENDER_CONTROL 0x000020a1
256 #define A4XX_RB_RENDER_CONTROL_BINNING_PASS 0x00000001
257 #define A4XX_RB_RENDER_CONTROL_DISABLE_COLOR_PIPE 0x00000020
258
259 #define REG_A4XX_RB_MSAA_CONTROL 0x000020a2
260 #define A4XX_RB_MSAA_CONTROL_DISABLE 0x00001000
261 #define A4XX_RB_MSAA_CONTROL_SAMPLES__MASK 0x0000e000
262 #define A4XX_RB_MSAA_CONTROL_SAMPLES__SHIFT 13
263 static inline uint32_t A4XX_RB_MSAA_CONTROL_SAMPLES(uint32_t val)
264 {
265 return ((val) << A4XX_RB_MSAA_CONTROL_SAMPLES__SHIFT) & A4XX_RB_MSAA_CONTROL_SAMPLES__MASK;
266 }
267
268 #define REG_A4XX_RB_MSAA_CONTROL2 0x000020a3
269 #define A4XX_RB_MSAA_CONTROL2_MSAA_SAMPLES__MASK 0x00000380
270 #define A4XX_RB_MSAA_CONTROL2_MSAA_SAMPLES__SHIFT 7
271 static inline uint32_t A4XX_RB_MSAA_CONTROL2_MSAA_SAMPLES(uint32_t val)
272 {
273 return ((val) << A4XX_RB_MSAA_CONTROL2_MSAA_SAMPLES__SHIFT) & A4XX_RB_MSAA_CONTROL2_MSAA_SAMPLES__MASK;
274 }
275 #define A4XX_RB_MSAA_CONTROL2_VARYING 0x00001000
276
277 static inline uint32_t REG_A4XX_RB_MRT(uint32_t i0) { return 0x000020a4 + 0x5*i0; }
278
279 static inline uint32_t REG_A4XX_RB_MRT_CONTROL(uint32_t i0) { return 0x000020a4 + 0x5*i0; }
280 #define A4XX_RB_MRT_CONTROL_READ_DEST_ENABLE 0x00000008
281 #define A4XX_RB_MRT_CONTROL_BLEND 0x00000010
282 #define A4XX_RB_MRT_CONTROL_BLEND2 0x00000020
283 #define A4XX_RB_MRT_CONTROL_FASTCLEAR 0x00000400
284 #define A4XX_RB_MRT_CONTROL_B11 0x00000800
285 #define A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x0f000000
286 #define A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 24
287 static inline uint32_t A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
288 {
289 return ((val) << A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
290 }
291
292 static inline uint32_t REG_A4XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x000020a5 + 0x5*i0; }
293 #define A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x0000003f
294 #define A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
295 static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a4xx_color_fmt val)
296 {
297 return ((val) << A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
298 }
299 #define A4XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK 0x00000600
300 #define A4XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT 9
301 static inline uint32_t A4XX_RB_MRT_BUF_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
302 {
303 return ((val) << A4XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT) & A4XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK;
304 }
305 #define A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00001800
306 #define A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 11
307 static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
308 {
309 return ((val) << A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
310 }
311 #define A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK 0x007fc000
312 #define A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT 14
313 static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH(uint32_t val)
314 {
315 return ((val >> 4) << A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK;
316 }
317
318 static inline uint32_t REG_A4XX_RB_MRT_BASE(uint32_t i0) { return 0x000020a6 + 0x5*i0; }
319
320 static inline uint32_t REG_A4XX_RB_MRT_CONTROL3(uint32_t i0) { return 0x000020a7 + 0x5*i0; }
321 #define A4XX_RB_MRT_CONTROL3_STRIDE__MASK 0x0001fff8
322 #define A4XX_RB_MRT_CONTROL3_STRIDE__SHIFT 3
323 static inline uint32_t A4XX_RB_MRT_CONTROL3_STRIDE(uint32_t val)
324 {
325 return ((val) << A4XX_RB_MRT_CONTROL3_STRIDE__SHIFT) & A4XX_RB_MRT_CONTROL3_STRIDE__MASK;
326 }
327
328 static inline uint32_t REG_A4XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x000020a8 + 0x5*i0; }
329 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
330 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
331 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
332 {
333 return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
334 }
335 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
336 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
337 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a4xx_rb_blend_opcode val)
338 {
339 return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
340 }
341 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
342 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
343 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
344 {
345 return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
346 }
347 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
348 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
349 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
350 {
351 return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
352 }
353 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
354 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
355 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a4xx_rb_blend_opcode val)
356 {
357 return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
358 }
359 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
360 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
361 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
362 {
363 return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
364 }
365
366 #define REG_A4XX_RB_ALPHA_CONTROL 0x000020f8
367 #define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST 0x00000100
368 #define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK 0x00000e00
369 #define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT 9
370 static inline uint32_t A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
371 {
372 return ((val) << A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK;
373 }
374
375 #define REG_A4XX_RB_FS_OUTPUT 0x000020f9
376 #define A4XX_RB_FS_OUTPUT_ENABLE_BLEND 0x00000001
377 #define A4XX_RB_FS_OUTPUT_FAST_CLEAR 0x00000100
378 #define A4XX_RB_FS_OUTPUT_SAMPLE_MASK__MASK 0xffff0000
379 #define A4XX_RB_FS_OUTPUT_SAMPLE_MASK__SHIFT 16
380 static inline uint32_t A4XX_RB_FS_OUTPUT_SAMPLE_MASK(uint32_t val)
381 {
382 return ((val) << A4XX_RB_FS_OUTPUT_SAMPLE_MASK__SHIFT) & A4XX_RB_FS_OUTPUT_SAMPLE_MASK__MASK;
383 }
384
385 #define REG_A4XX_RB_RENDER_CONTROL3 0x000020fb
386 #define A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE__MASK 0x0000001f
387 #define A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE__SHIFT 0
388 static inline uint32_t A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE(uint32_t val)
389 {
390 return ((val) << A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE__SHIFT) & A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE__MASK;
391 }
392
393 #define REG_A4XX_RB_COPY_CONTROL 0x000020fc
394 #define A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK 0x00000003
395 #define A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT 0
396 static inline uint32_t A4XX_RB_COPY_CONTROL_MSAA_RESOLVE(enum a3xx_msaa_samples val)
397 {
398 return ((val) << A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT) & A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK;
399 }
400 #define A4XX_RB_COPY_CONTROL_MODE__MASK 0x00000070
401 #define A4XX_RB_COPY_CONTROL_MODE__SHIFT 4
402 static inline uint32_t A4XX_RB_COPY_CONTROL_MODE(enum adreno_rb_copy_control_mode val)
403 {
404 return ((val) << A4XX_RB_COPY_CONTROL_MODE__SHIFT) & A4XX_RB_COPY_CONTROL_MODE__MASK;
405 }
406 #define A4XX_RB_COPY_CONTROL_FASTCLEAR__MASK 0x00000f00
407 #define A4XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT 8
408 static inline uint32_t A4XX_RB_COPY_CONTROL_FASTCLEAR(uint32_t val)
409 {
410 return ((val) << A4XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT) & A4XX_RB_COPY_CONTROL_FASTCLEAR__MASK;
411 }
412 #define A4XX_RB_COPY_CONTROL_GMEM_BASE__MASK 0xffffc000
413 #define A4XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT 14
414 static inline uint32_t A4XX_RB_COPY_CONTROL_GMEM_BASE(uint32_t val)
415 {
416 return ((val >> 14) << A4XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT) & A4XX_RB_COPY_CONTROL_GMEM_BASE__MASK;
417 }
418
419 #define REG_A4XX_RB_COPY_DEST_BASE 0x000020fd
420 #define A4XX_RB_COPY_DEST_BASE_BASE__MASK 0xfffffff0
421 #define A4XX_RB_COPY_DEST_BASE_BASE__SHIFT 4
422 static inline uint32_t A4XX_RB_COPY_DEST_BASE_BASE(uint32_t val)
423 {
424 return ((val >> 4) << A4XX_RB_COPY_DEST_BASE_BASE__SHIFT) & A4XX_RB_COPY_DEST_BASE_BASE__MASK;
425 }
426
427 #define REG_A4XX_RB_COPY_DEST_PITCH 0x000020fe
428 #define A4XX_RB_COPY_DEST_PITCH_PITCH__MASK 0xffffffff
429 #define A4XX_RB_COPY_DEST_PITCH_PITCH__SHIFT 0
430 static inline uint32_t A4XX_RB_COPY_DEST_PITCH_PITCH(uint32_t val)
431 {
432 return ((val >> 5) << A4XX_RB_COPY_DEST_PITCH_PITCH__SHIFT) & A4XX_RB_COPY_DEST_PITCH_PITCH__MASK;
433 }
434
435 #define REG_A4XX_RB_COPY_DEST_INFO 0x000020ff
436 #define A4XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000fc
437 #define A4XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 2
438 static inline uint32_t A4XX_RB_COPY_DEST_INFO_FORMAT(enum a4xx_color_fmt val)
439 {
440 return ((val) << A4XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A4XX_RB_COPY_DEST_INFO_FORMAT__MASK;
441 }
442 #define A4XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300
443 #define A4XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8
444 static inline uint32_t A4XX_RB_COPY_DEST_INFO_SWAP(enum a3xx_color_swap val)
445 {
446 return ((val) << A4XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A4XX_RB_COPY_DEST_INFO_SWAP__MASK;
447 }
448 #define A4XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK 0x00000c00
449 #define A4XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT 10
450 static inline uint32_t A4XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
451 {
452 return ((val) << A4XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A4XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
453 }
454 #define A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK 0x0003c000
455 #define A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT 14
456 static inline uint32_t A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE(uint32_t val)
457 {
458 return ((val) << A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT) & A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK;
459 }
460 #define A4XX_RB_COPY_DEST_INFO_ENDIAN__MASK 0x001c0000
461 #define A4XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT 18
462 static inline uint32_t A4XX_RB_COPY_DEST_INFO_ENDIAN(enum adreno_rb_surface_endian val)
463 {
464 return ((val) << A4XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT) & A4XX_RB_COPY_DEST_INFO_ENDIAN__MASK;
465 }
466 #define A4XX_RB_COPY_DEST_INFO_TILE__MASK 0x03000000
467 #define A4XX_RB_COPY_DEST_INFO_TILE__SHIFT 24
468 static inline uint32_t A4XX_RB_COPY_DEST_INFO_TILE(enum a4xx_tile_mode val)
469 {
470 return ((val) << A4XX_RB_COPY_DEST_INFO_TILE__SHIFT) & A4XX_RB_COPY_DEST_INFO_TILE__MASK;
471 }
472
473 #define REG_A4XX_RB_FS_OUTPUT_REG 0x00002100
474 #define A4XX_RB_FS_OUTPUT_REG_COLOR_PIPE_ENABLE 0x00000001
475 #define A4XX_RB_FS_OUTPUT_REG_FRAG_WRITES_Z 0x00000020
476
477 #define REG_A4XX_RB_DEPTH_CONTROL 0x00002101
478 #define A4XX_RB_DEPTH_CONTROL_FRAG_WRITES_Z 0x00000001
479 #define A4XX_RB_DEPTH_CONTROL_Z_ENABLE 0x00000002
480 #define A4XX_RB_DEPTH_CONTROL_Z_WRITE_ENABLE 0x00000004
481 #define A4XX_RB_DEPTH_CONTROL_ZFUNC__MASK 0x00000070
482 #define A4XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT 4
483 static inline uint32_t A4XX_RB_DEPTH_CONTROL_ZFUNC(enum adreno_compare_func val)
484 {
485 return ((val) << A4XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT) & A4XX_RB_DEPTH_CONTROL_ZFUNC__MASK;
486 }
487 #define A4XX_RB_DEPTH_CONTROL_BF_ENABLE 0x00000080
488 #define A4XX_RB_DEPTH_CONTROL_EARLY_Z_DISABLE 0x00010000
489 #define A4XX_RB_DEPTH_CONTROL_Z_TEST_ENABLE 0x80000000
490
491 #define REG_A4XX_RB_DEPTH_CLEAR 0x00002102
492
493 #define REG_A4XX_RB_DEPTH_INFO 0x00002103
494 #define A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000003
495 #define A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0
496 static inline uint32_t A4XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum a4xx_depth_format val)
497 {
498 return ((val) << A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
499 }
500 #define A4XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff000
501 #define A4XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 12
502 static inline uint32_t A4XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
503 {
504 return ((val >> 12) << A4XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A4XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
505 }
506
507 #define REG_A4XX_RB_DEPTH_PITCH 0x00002104
508 #define A4XX_RB_DEPTH_PITCH__MASK 0xffffffff
509 #define A4XX_RB_DEPTH_PITCH__SHIFT 0
510 static inline uint32_t A4XX_RB_DEPTH_PITCH(uint32_t val)
511 {
512 return ((val >> 5) << A4XX_RB_DEPTH_PITCH__SHIFT) & A4XX_RB_DEPTH_PITCH__MASK;
513 }
514
515 #define REG_A4XX_RB_DEPTH_PITCH2 0x00002105
516 #define A4XX_RB_DEPTH_PITCH2__MASK 0xffffffff
517 #define A4XX_RB_DEPTH_PITCH2__SHIFT 0
518 static inline uint32_t A4XX_RB_DEPTH_PITCH2(uint32_t val)
519 {
520 return ((val >> 5) << A4XX_RB_DEPTH_PITCH2__SHIFT) & A4XX_RB_DEPTH_PITCH2__MASK;
521 }
522
523 #define REG_A4XX_RB_STENCIL_CONTROL 0x00002106
524 #define A4XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
525 #define A4XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
526 #define A4XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
527 #define A4XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
528 #define A4XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
529 static inline uint32_t A4XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
530 {
531 return ((val) << A4XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A4XX_RB_STENCIL_CONTROL_FUNC__MASK;
532 }
533 #define A4XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
534 #define A4XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
535 static inline uint32_t A4XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
536 {
537 return ((val) << A4XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A4XX_RB_STENCIL_CONTROL_FAIL__MASK;
538 }
539 #define A4XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
540 #define A4XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
541 static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
542 {
543 return ((val) << A4XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZPASS__MASK;
544 }
545 #define A4XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
546 #define A4XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
547 static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
548 {
549 return ((val) << A4XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
550 }
551 #define A4XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
552 #define A4XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
553 static inline uint32_t A4XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
554 {
555 return ((val) << A4XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
556 }
557 #define A4XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
558 #define A4XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
559 static inline uint32_t A4XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
560 {
561 return ((val) << A4XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
562 }
563 #define A4XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
564 #define A4XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
565 static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
566 {
567 return ((val) << A4XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
568 }
569 #define A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
570 #define A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
571 static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
572 {
573 return ((val) << A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
574 }
575
576 #define REG_A4XX_RB_STENCIL_CONTROL2 0x00002107
577 #define A4XX_RB_STENCIL_CONTROL2_STENCIL_BUFFER 0x00000001
578
579 #define REG_A4XX_RB_STENCILREFMASK 0x0000210b
580 #define A4XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
581 #define A4XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
582 static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
583 {
584 return ((val) << A4XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILREF__MASK;
585 }
586 #define A4XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
587 #define A4XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
588 static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
589 {
590 return ((val) << A4XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILMASK__MASK;
591 }
592 #define A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
593 #define A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
594 static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
595 {
596 return ((val) << A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
597 }
598
599 #define REG_A4XX_RB_STENCILREFMASK_BF 0x0000210c
600 #define A4XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff
601 #define A4XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0
602 static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
603 {
604 return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
605 }
606 #define A4XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00
607 #define A4XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8
608 static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
609 {
610 return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
611 }
612 #define A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000
613 #define A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16
614 static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
615 {
616 return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
617 }
618
619 #define REG_A4XX_RB_BIN_OFFSET 0x0000210d
620 #define A4XX_RB_BIN_OFFSET_WINDOW_OFFSET_DISABLE 0x80000000
621 #define A4XX_RB_BIN_OFFSET_X__MASK 0x00007fff
622 #define A4XX_RB_BIN_OFFSET_X__SHIFT 0
623 static inline uint32_t A4XX_RB_BIN_OFFSET_X(uint32_t val)
624 {
625 return ((val) << A4XX_RB_BIN_OFFSET_X__SHIFT) & A4XX_RB_BIN_OFFSET_X__MASK;
626 }
627 #define A4XX_RB_BIN_OFFSET_Y__MASK 0x7fff0000
628 #define A4XX_RB_BIN_OFFSET_Y__SHIFT 16
629 static inline uint32_t A4XX_RB_BIN_OFFSET_Y(uint32_t val)
630 {
631 return ((val) << A4XX_RB_BIN_OFFSET_Y__SHIFT) & A4XX_RB_BIN_OFFSET_Y__MASK;
632 }
633
634 #define REG_A4XX_RB_VPORT_Z_CLAMP_MAX_15 0x0000213f
635
636 #define REG_A4XX_RBBM_HW_VERSION 0x00000000
637
638 #define REG_A4XX_RBBM_HW_CONFIGURATION 0x00000002
639
640 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_TP(uint32_t i0) { return 0x00000004 + 0x1*i0; }
641
642 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_TP_REG(uint32_t i0) { return 0x00000004 + 0x1*i0; }
643
644 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_TP(uint32_t i0) { return 0x00000008 + 0x1*i0; }
645
646 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_TP_REG(uint32_t i0) { return 0x00000008 + 0x1*i0; }
647
648 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_TP(uint32_t i0) { return 0x0000000c + 0x1*i0; }
649
650 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_TP_REG(uint32_t i0) { return 0x0000000c + 0x1*i0; }
651
652 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_TP(uint32_t i0) { return 0x00000010 + 0x1*i0; }
653
654 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_TP_REG(uint32_t i0) { return 0x00000010 + 0x1*i0; }
655
656 #define REG_A4XX_RBBM_CLOCK_CTL_UCHE 0x00000014
657
658 #define REG_A4XX_RBBM_CLOCK_CTL2_UCHE 0x00000015
659
660 #define REG_A4XX_RBBM_CLOCK_CTL3_UCHE 0x00000016
661
662 #define REG_A4XX_RBBM_CLOCK_CTL4_UCHE 0x00000017
663
664 #define REG_A4XX_RBBM_CLOCK_HYST_UCHE 0x00000018
665
666 #define REG_A4XX_RBBM_CLOCK_DELAY_UCHE 0x00000019
667
668 #define REG_A4XX_RBBM_CLOCK_MODE_GPC 0x0000001a
669
670 #define REG_A4XX_RBBM_CLOCK_DELAY_GPC 0x0000001b
671
672 #define REG_A4XX_RBBM_CLOCK_HYST_GPC 0x0000001c
673
674 #define REG_A4XX_RBBM_CLOCK_CTL_TSE_RAS_RBBM 0x0000001d
675
676 #define REG_A4XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM 0x0000001e
677
678 #define REG_A4XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM 0x0000001f
679
680 #define REG_A4XX_RBBM_CLOCK_CTL 0x00000020
681
682 #define REG_A4XX_RBBM_SP_HYST_CNT 0x00000021
683
684 #define REG_A4XX_RBBM_SW_RESET_CMD 0x00000022
685
686 #define REG_A4XX_RBBM_AHB_CTL0 0x00000023
687
688 #define REG_A4XX_RBBM_AHB_CTL1 0x00000024
689
690 #define REG_A4XX_RBBM_AHB_CMD 0x00000025
691
692 #define REG_A4XX_RBBM_RB_SUB_BLOCK_SEL_CTL 0x00000026
693
694 #define REG_A4XX_RBBM_RAM_ACC_63_32 0x00000028
695
696 #define REG_A4XX_RBBM_WAIT_IDLE_CLOCKS_CTL 0x0000002b
697
698 #define REG_A4XX_RBBM_INTERFACE_HANG_INT_CTL 0x0000002f
699
700 #define REG_A4XX_RBBM_INTERFACE_HANG_MASK_CTL4 0x00000034
701
702 #define REG_A4XX_RBBM_INT_CLEAR_CMD 0x00000036
703
704 #define REG_A4XX_RBBM_INT_0_MASK 0x00000037
705
706 #define REG_A4XX_RBBM_RBBM_CTL 0x0000003e
707
708 #define REG_A4XX_RBBM_AHB_DEBUG_CTL 0x0000003f
709
710 #define REG_A4XX_RBBM_VBIF_DEBUG_CTL 0x00000041
711
712 #define REG_A4XX_RBBM_CLOCK_CTL2 0x00000042
713
714 #define REG_A4XX_RBBM_BLOCK_SW_RESET_CMD 0x00000045
715
716 #define REG_A4XX_RBBM_RESET_CYCLES 0x00000047
717
718 #define REG_A4XX_RBBM_EXT_TRACE_BUS_CTL 0x00000049
719
720 #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_A 0x0000004a
721
722 #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_B 0x0000004b
723
724 #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_C 0x0000004c
725
726 #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_D 0x0000004d
727
728 #define REG_A4XX_RBBM_PERFCTR_CP_0_LO 0x0000009c
729
730 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_SP(uint32_t i0) { return 0x00000068 + 0x1*i0; }
731
732 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_SP_REG(uint32_t i0) { return 0x00000068 + 0x1*i0; }
733
734 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_SP(uint32_t i0) { return 0x0000006c + 0x1*i0; }
735
736 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_SP_REG(uint32_t i0) { return 0x0000006c + 0x1*i0; }
737
738 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_SP(uint32_t i0) { return 0x00000070 + 0x1*i0; }
739
740 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_SP_REG(uint32_t i0) { return 0x00000070 + 0x1*i0; }
741
742 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_SP(uint32_t i0) { return 0x00000074 + 0x1*i0; }
743
744 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_SP_REG(uint32_t i0) { return 0x00000074 + 0x1*i0; }
745
746 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_RB(uint32_t i0) { return 0x00000078 + 0x1*i0; }
747
748 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_RB_REG(uint32_t i0) { return 0x00000078 + 0x1*i0; }
749
750 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_RB(uint32_t i0) { return 0x0000007c + 0x1*i0; }
751
752 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_RB_REG(uint32_t i0) { return 0x0000007c + 0x1*i0; }
753
754 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_MARB_CCU(uint32_t i0) { return 0x00000082 + 0x1*i0; }
755
756 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_MARB_CCU_REG(uint32_t i0) { return 0x00000082 + 0x1*i0; }
757
758 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_RB_MARB_CCU(uint32_t i0) { return 0x00000086 + 0x1*i0; }
759
760 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_RB_MARB_CCU_REG(uint32_t i0) { return 0x00000086 + 0x1*i0; }
761
762 #define REG_A4XX_RBBM_CLOCK_HYST_COM_DCOM 0x00000080
763
764 #define REG_A4XX_RBBM_CLOCK_CTL_COM_DCOM 0x00000081
765
766 #define REG_A4XX_RBBM_CLOCK_CTL_HLSQ 0x0000008a
767
768 #define REG_A4XX_RBBM_CLOCK_HYST_HLSQ 0x0000008b
769
770 #define REG_A4XX_RBBM_CLOCK_DELAY_HLSQ 0x0000008c
771
772 #define REG_A4XX_RBBM_CLOCK_DELAY_COM_DCOM 0x0000008d
773
774 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_RB_MARB_CCU_L1(uint32_t i0) { return 0x0000008e + 0x1*i0; }
775
776 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_RB_MARB_CCU_L1_REG(uint32_t i0) { return 0x0000008e + 0x1*i0; }
777
778 #define REG_A4XX_RBBM_PERFCTR_PWR_1_LO 0x00000168
779
780 #define REG_A4XX_RBBM_PERFCTR_CTL 0x00000170
781
782 #define REG_A4XX_RBBM_PERFCTR_LOAD_CMD0 0x00000171
783
784 #define REG_A4XX_RBBM_PERFCTR_LOAD_CMD1 0x00000172
785
786 #define REG_A4XX_RBBM_PERFCTR_LOAD_CMD2 0x00000173
787
788 #define REG_A4XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000174
789
790 #define REG_A4XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x00000175
791
792 #define REG_A4XX_RBBM_GPU_BUSY_MASKED 0x0000017a
793
794 #define REG_A4XX_RBBM_INT_0_STATUS 0x0000017d
795
796 #define REG_A4XX_RBBM_CLOCK_STATUS 0x00000182
797
798 #define REG_A4XX_RBBM_AHB_STATUS 0x00000189
799
800 #define REG_A4XX_RBBM_AHB_ME_SPLIT_STATUS 0x0000018c
801
802 #define REG_A4XX_RBBM_AHB_PFP_SPLIT_STATUS 0x0000018d
803
804 #define REG_A4XX_RBBM_AHB_ERROR_STATUS 0x0000018f
805
806 #define REG_A4XX_RBBM_STATUS 0x00000191
807 #define A4XX_RBBM_STATUS_HI_BUSY 0x00000001
808 #define A4XX_RBBM_STATUS_CP_ME_BUSY 0x00000002
809 #define A4XX_RBBM_STATUS_CP_PFP_BUSY 0x00000004
810 #define A4XX_RBBM_STATUS_CP_NRT_BUSY 0x00004000
811 #define A4XX_RBBM_STATUS_VBIF_BUSY 0x00008000
812 #define A4XX_RBBM_STATUS_TSE_BUSY 0x00010000
813 #define A4XX_RBBM_STATUS_RAS_BUSY 0x00020000
814 #define A4XX_RBBM_STATUS_RB_BUSY 0x00040000
815 #define A4XX_RBBM_STATUS_PC_DCALL_BUSY 0x00080000
816 #define A4XX_RBBM_STATUS_PC_VSD_BUSY 0x00100000
817 #define A4XX_RBBM_STATUS_VFD_BUSY 0x00200000
818 #define A4XX_RBBM_STATUS_VPC_BUSY 0x00400000
819 #define A4XX_RBBM_STATUS_UCHE_BUSY 0x00800000
820 #define A4XX_RBBM_STATUS_SP_BUSY 0x01000000
821 #define A4XX_RBBM_STATUS_TPL1_BUSY 0x02000000
822 #define A4XX_RBBM_STATUS_MARB_BUSY 0x04000000
823 #define A4XX_RBBM_STATUS_VSC_BUSY 0x08000000
824 #define A4XX_RBBM_STATUS_ARB_BUSY 0x10000000
825 #define A4XX_RBBM_STATUS_HLSQ_BUSY 0x20000000
826 #define A4XX_RBBM_STATUS_GPU_BUSY_NOHC 0x40000000
827 #define A4XX_RBBM_STATUS_GPU_BUSY 0x80000000
828
829 #define REG_A4XX_RBBM_INTERFACE_RRDY_STATUS5 0x0000019f
830
831 #define REG_A4XX_CP_SCRATCH_UMASK 0x00000228
832
833 #define REG_A4XX_CP_SCRATCH_ADDR 0x00000229
834
835 #define REG_A4XX_CP_RB_BASE 0x00000200
836
837 #define REG_A4XX_CP_RB_CNTL 0x00000201
838
839 #define REG_A4XX_CP_RB_WPTR 0x00000205
840
841 #define REG_A4XX_CP_RB_RPTR_ADDR 0x00000203
842
843 #define REG_A4XX_CP_RB_RPTR 0x00000204
844
845 #define REG_A4XX_CP_IB1_BASE 0x00000206
846
847 #define REG_A4XX_CP_IB1_BUFSZ 0x00000207
848
849 #define REG_A4XX_CP_IB2_BASE 0x00000208
850
851 #define REG_A4XX_CP_IB2_BUFSZ 0x00000209
852
853 #define REG_A4XX_CP_ME_RB_DONE_DATA 0x00000217
854
855 #define REG_A4XX_CP_QUEUE_THRESH2 0x00000219
856
857 #define REG_A4XX_CP_MERCIU_SIZE 0x0000021b
858
859 #define REG_A4XX_CP_ROQ_ADDR 0x0000021c
860
861 #define REG_A4XX_CP_ROQ_DATA 0x0000021d
862
863 #define REG_A4XX_CP_MEQ_ADDR 0x0000021e
864
865 #define REG_A4XX_CP_MEQ_DATA 0x0000021f
866
867 #define REG_A4XX_CP_MERCIU_ADDR 0x00000220
868
869 #define REG_A4XX_CP_MERCIU_DATA 0x00000221
870
871 #define REG_A4XX_CP_MERCIU_DATA2 0x00000222
872
873 #define REG_A4XX_CP_PFP_UCODE_ADDR 0x00000223
874
875 #define REG_A4XX_CP_PFP_UCODE_DATA 0x00000224
876
877 #define REG_A4XX_CP_ME_RAM_WADDR 0x00000225
878
879 #define REG_A4XX_CP_ME_RAM_RADDR 0x00000226
880
881 #define REG_A4XX_CP_ME_RAM_DATA 0x00000227
882
883 #define REG_A4XX_CP_PREEMPT 0x0000022a
884
885 #define REG_A4XX_CP_CNTL 0x0000022c
886
887 #define REG_A4XX_CP_ME_CNTL 0x0000022d
888
889 #define REG_A4XX_CP_DEBUG 0x0000022e
890
891 #define REG_A4XX_CP_DEBUG_ECO_CONTROL 0x00000231
892
893 #define REG_A4XX_CP_DRAW_STATE_ADDR 0x00000232
894
895 #define REG_A4XX_CP_PROTECT_REG_0 0x00000240
896
897 static inline uint32_t REG_A4XX_CP_PROTECT(uint32_t i0) { return 0x00000240 + 0x1*i0; }
898
899 static inline uint32_t REG_A4XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000240 + 0x1*i0; }
900
901 #define REG_A4XX_CP_PROTECT_CTRL 0x00000250
902
903 #define REG_A4XX_CP_ST_BASE 0x000004c0
904
905 #define REG_A4XX_CP_STQ_AVAIL 0x000004ce
906
907 #define REG_A4XX_CP_MERCIU_STAT 0x000004d0
908
909 #define REG_A4XX_CP_WFI_PEND_CTR 0x000004d2
910
911 #define REG_A4XX_CP_HW_FAULT 0x000004d8
912
913 #define REG_A4XX_CP_PROTECT_STATUS 0x000004da
914
915 #define REG_A4XX_CP_EVENTS_IN_FLIGHT 0x000004dd
916
917 #define REG_A4XX_CP_PERFCTR_CP_SEL_0 0x00000500
918
919 #define REG_A4XX_CP_PERFCOMBINER_SELECT 0x0000050b
920
921 static inline uint32_t REG_A4XX_CP_SCRATCH(uint32_t i0) { return 0x00000578 + 0x1*i0; }
922
923 static inline uint32_t REG_A4XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000578 + 0x1*i0; }
924
925 #define REG_A4XX_SP_VS_STATUS 0x00000ec0
926
927 #define REG_A4XX_SP_PERFCTR_SP_SEL_11 0x00000ecf
928
929 #define REG_A4XX_SP_SP_CTRL_REG 0x000022c0
930 #define A4XX_SP_SP_CTRL_REG_BINNING_PASS 0x00080000
931
932 #define REG_A4XX_SP_INSTR_CACHE_CTRL 0x000022c1
933
934 #define REG_A4XX_SP_VS_CTRL_REG0 0x000022c4
935 #define A4XX_SP_VS_CTRL_REG0_THREADMODE__MASK 0x00000001
936 #define A4XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT 0
937 static inline uint32_t A4XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
938 {
939 return ((val) << A4XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT) & A4XX_SP_VS_CTRL_REG0_THREADMODE__MASK;
940 }
941 #define A4XX_SP_VS_CTRL_REG0_VARYING 0x00000002
942 #define A4XX_SP_VS_CTRL_REG0_CACHEINVALID 0x00000004
943 #define A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
944 #define A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
945 static inline uint32_t A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
946 {
947 return ((val) << A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
948 }
949 #define A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
950 #define A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
951 static inline uint32_t A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
952 {
953 return ((val) << A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
954 }
955 #define A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
956 #define A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
957 static inline uint32_t A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
958 {
959 return ((val) << A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK;
960 }
961 #define A4XX_SP_VS_CTRL_REG0_THREADSIZE__MASK 0x00100000
962 #define A4XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT 20
963 static inline uint32_t A4XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
964 {
965 return ((val) << A4XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A4XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
966 }
967 #define A4XX_SP_VS_CTRL_REG0_SUPERTHREADMODE 0x00200000
968 #define A4XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x00400000
969
970 #define REG_A4XX_SP_VS_CTRL_REG1 0x000022c5
971 #define A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK 0x000000ff
972 #define A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT 0
973 static inline uint32_t A4XX_SP_VS_CTRL_REG1_CONSTLENGTH(uint32_t val)
974 {
975 return ((val) << A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT) & A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK;
976 }
977 #define A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x7f000000
978 #define A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 24
979 static inline uint32_t A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
980 {
981 return ((val) << A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK;
982 }
983
984 #define REG_A4XX_SP_VS_PARAM_REG 0x000022c6
985 #define A4XX_SP_VS_PARAM_REG_POSREGID__MASK 0x000000ff
986 #define A4XX_SP_VS_PARAM_REG_POSREGID__SHIFT 0
987 static inline uint32_t A4XX_SP_VS_PARAM_REG_POSREGID(uint32_t val)
988 {
989 return ((val) << A4XX_SP_VS_PARAM_REG_POSREGID__SHIFT) & A4XX_SP_VS_PARAM_REG_POSREGID__MASK;
990 }
991 #define A4XX_SP_VS_PARAM_REG_PSIZEREGID__MASK 0x0000ff00
992 #define A4XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT 8
993 static inline uint32_t A4XX_SP_VS_PARAM_REG_PSIZEREGID(uint32_t val)
994 {
995 return ((val) << A4XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT) & A4XX_SP_VS_PARAM_REG_PSIZEREGID__MASK;
996 }
997 #define A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK 0xfff00000
998 #define A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT 20
999 static inline uint32_t A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR(uint32_t val)
1000 {
1001 return ((val) << A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT) & A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK;
1002 }
1003
1004 static inline uint32_t REG_A4XX_SP_VS_OUT(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
1005
1006 static inline uint32_t REG_A4XX_SP_VS_OUT_REG(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
1007 #define A4XX_SP_VS_OUT_REG_A_REGID__MASK 0x000001ff
1008 #define A4XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
1009 static inline uint32_t A4XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
1010 {
1011 return ((val) << A4XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A4XX_SP_VS_OUT_REG_A_REGID__MASK;
1012 }
1013 #define A4XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00001e00
1014 #define A4XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 9
1015 static inline uint32_t A4XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
1016 {
1017 return ((val) << A4XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A4XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
1018 }
1019 #define A4XX_SP_VS_OUT_REG_B_REGID__MASK 0x01ff0000
1020 #define A4XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
1021 static inline uint32_t A4XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
1022 {
1023 return ((val) << A4XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A4XX_SP_VS_OUT_REG_B_REGID__MASK;
1024 }
1025 #define A4XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x1e000000
1026 #define A4XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 25
1027 static inline uint32_t A4XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
1028 {
1029 return ((val) << A4XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A4XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
1030 }
1031
1032 static inline uint32_t REG_A4XX_SP_VS_VPC_DST(uint32_t i0) { return 0x000022d8 + 0x1*i0; }
1033
1034 static inline uint32_t REG_A4XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x000022d8 + 0x1*i0; }
1035 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
1036 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
1037 static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
1038 {
1039 return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
1040 }
1041 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
1042 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
1043 static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
1044 {
1045 return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
1046 }
1047 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
1048 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
1049 static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
1050 {
1051 return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
1052 }
1053 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
1054 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
1055 static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
1056 {
1057 return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
1058 }
1059
1060 #define REG_A4XX_SP_VS_OBJ_OFFSET_REG 0x000022e0
1061 #define A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1062 #define A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1063 static inline uint32_t A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
1064 {
1065 return ((val) << A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
1066 }
1067 #define A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1068 #define A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1069 static inline uint32_t A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
1070 {
1071 return ((val) << A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
1072 }
1073
1074 #define REG_A4XX_SP_VS_OBJ_START 0x000022e1
1075
1076 #define REG_A4XX_SP_VS_PVT_MEM_PARAM 0x000022e2
1077
1078 #define REG_A4XX_SP_VS_PVT_MEM_ADDR 0x000022e3
1079
1080 #define REG_A4XX_SP_VS_LENGTH_REG 0x000022e5
1081
1082 #define REG_A4XX_SP_FS_CTRL_REG0 0x000022e8
1083 #define A4XX_SP_FS_CTRL_REG0_THREADMODE__MASK 0x00000001
1084 #define A4XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT 0
1085 static inline uint32_t A4XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
1086 {
1087 return ((val) << A4XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT) & A4XX_SP_FS_CTRL_REG0_THREADMODE__MASK;
1088 }
1089 #define A4XX_SP_FS_CTRL_REG0_VARYING 0x00000002
1090 #define A4XX_SP_FS_CTRL_REG0_CACHEINVALID 0x00000004
1091 #define A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
1092 #define A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
1093 static inline uint32_t A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
1094 {
1095 return ((val) << A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
1096 }
1097 #define A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
1098 #define A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
1099 static inline uint32_t A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
1100 {
1101 return ((val) << A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
1102 }
1103 #define A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
1104 #define A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
1105 static inline uint32_t A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
1106 {
1107 return ((val) << A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK;
1108 }
1109 #define A4XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00100000
1110 #define A4XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 20
1111 static inline uint32_t A4XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
1112 {
1113 return ((val) << A4XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A4XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
1114 }
1115 #define A4XX_SP_FS_CTRL_REG0_SUPERTHREADMODE 0x00200000
1116 #define A4XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x00400000
1117
1118 #define REG_A4XX_SP_FS_CTRL_REG1 0x000022e9
1119 #define A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK 0x000000ff
1120 #define A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT 0
1121 static inline uint32_t A4XX_SP_FS_CTRL_REG1_CONSTLENGTH(uint32_t val)
1122 {
1123 return ((val) << A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT) & A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK;
1124 }
1125 #define A4XX_SP_FS_CTRL_REG1_VARYING 0x00100000
1126
1127 #define REG_A4XX_SP_FS_OBJ_OFFSET_REG 0x000022ea
1128 #define A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1129 #define A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1130 static inline uint32_t A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
1131 {
1132 return ((val) << A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
1133 }
1134 #define A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1135 #define A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1136 static inline uint32_t A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
1137 {
1138 return ((val) << A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
1139 }
1140
1141 #define REG_A4XX_SP_FS_OBJ_START 0x000022eb
1142
1143 #define REG_A4XX_SP_FS_PVT_MEM_PARAM 0x000022ec
1144
1145 #define REG_A4XX_SP_FS_PVT_MEM_ADDR 0x000022ed
1146
1147 #define REG_A4XX_SP_FS_LENGTH_REG 0x000022ef
1148
1149 #define REG_A4XX_SP_FS_OUTPUT_REG 0x000022f0
1150 #define A4XX_SP_FS_OUTPUT_REG_DEPTH_ENABLE 0x00000080
1151 #define A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK 0x0000ff00
1152 #define A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT 8
1153 static inline uint32_t A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID(uint32_t val)
1154 {
1155 return ((val) << A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT) & A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK;
1156 }
1157
1158 static inline uint32_t REG_A4XX_SP_FS_MRT(uint32_t i0) { return 0x000022f1 + 0x1*i0; }
1159
1160 static inline uint32_t REG_A4XX_SP_FS_MRT_REG(uint32_t i0) { return 0x000022f1 + 0x1*i0; }
1161 #define A4XX_SP_FS_MRT_REG_REGID__MASK 0x000000ff
1162 #define A4XX_SP_FS_MRT_REG_REGID__SHIFT 0
1163 static inline uint32_t A4XX_SP_FS_MRT_REG_REGID(uint32_t val)
1164 {
1165 return ((val) << A4XX_SP_FS_MRT_REG_REGID__SHIFT) & A4XX_SP_FS_MRT_REG_REGID__MASK;
1166 }
1167 #define A4XX_SP_FS_MRT_REG_HALF_PRECISION 0x00000100
1168 #define A4XX_SP_FS_MRT_REG_MRTFORMAT__MASK 0x0003f000
1169 #define A4XX_SP_FS_MRT_REG_MRTFORMAT__SHIFT 12
1170 static inline uint32_t A4XX_SP_FS_MRT_REG_MRTFORMAT(enum a4xx_color_fmt val)
1171 {
1172 return ((val) << A4XX_SP_FS_MRT_REG_MRTFORMAT__SHIFT) & A4XX_SP_FS_MRT_REG_MRTFORMAT__MASK;
1173 }
1174
1175 #define REG_A4XX_SP_HS_OBJ_OFFSET_REG 0x0000230d
1176 #define A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1177 #define A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1178 static inline uint32_t A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
1179 {
1180 return ((val) << A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
1181 }
1182 #define A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1183 #define A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1184 static inline uint32_t A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
1185 {
1186 return ((val) << A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
1187 }
1188
1189 #define REG_A4XX_SP_DS_OBJ_OFFSET_REG 0x00002334
1190 #define A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1191 #define A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1192 static inline uint32_t A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
1193 {
1194 return ((val) << A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
1195 }
1196 #define A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1197 #define A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1198 static inline uint32_t A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
1199 {
1200 return ((val) << A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
1201 }
1202
1203 #define REG_A4XX_SP_GS_OBJ_OFFSET_REG 0x0000235b
1204 #define A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1205 #define A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1206 static inline uint32_t A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
1207 {
1208 return ((val) << A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
1209 }
1210 #define A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1211 #define A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1212 static inline uint32_t A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
1213 {
1214 return ((val) << A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
1215 }
1216
1217 #define REG_A4XX_SP_GS_LENGTH_REG 0x00002360
1218
1219 #define REG_A4XX_VPC_DEBUG_RAM_SEL 0x00000e60
1220
1221 #define REG_A4XX_VPC_DEBUG_RAM_READ 0x00000e61
1222
1223 #define REG_A4XX_VPC_DEBUG_ECO_CONTROL 0x00000e64
1224
1225 #define REG_A4XX_VPC_PERFCTR_VPC_SEL_3 0x00000e68
1226
1227 #define REG_A4XX_VPC_ATTR 0x00002140
1228 #define A4XX_VPC_ATTR_TOTALATTR__MASK 0x000001ff
1229 #define A4XX_VPC_ATTR_TOTALATTR__SHIFT 0
1230 static inline uint32_t A4XX_VPC_ATTR_TOTALATTR(uint32_t val)
1231 {
1232 return ((val) << A4XX_VPC_ATTR_TOTALATTR__SHIFT) & A4XX_VPC_ATTR_TOTALATTR__MASK;
1233 }
1234 #define A4XX_VPC_ATTR_PSIZE 0x00000200
1235 #define A4XX_VPC_ATTR_THRDASSIGN__MASK 0x00003000
1236 #define A4XX_VPC_ATTR_THRDASSIGN__SHIFT 12
1237 static inline uint32_t A4XX_VPC_ATTR_THRDASSIGN(uint32_t val)
1238 {
1239 return ((val) << A4XX_VPC_ATTR_THRDASSIGN__SHIFT) & A4XX_VPC_ATTR_THRDASSIGN__MASK;
1240 }
1241 #define A4XX_VPC_ATTR_ENABLE 0x02000000
1242
1243 #define REG_A4XX_VPC_PACK 0x00002141
1244 #define A4XX_VPC_PACK_NUMBYPASSVAR__MASK 0x000000ff
1245 #define A4XX_VPC_PACK_NUMBYPASSVAR__SHIFT 0
1246 static inline uint32_t A4XX_VPC_PACK_NUMBYPASSVAR(uint32_t val)
1247 {
1248 return ((val) << A4XX_VPC_PACK_NUMBYPASSVAR__SHIFT) & A4XX_VPC_PACK_NUMBYPASSVAR__MASK;
1249 }
1250 #define A4XX_VPC_PACK_NUMFPNONPOSVAR__MASK 0x0000ff00
1251 #define A4XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT 8
1252 static inline uint32_t A4XX_VPC_PACK_NUMFPNONPOSVAR(uint32_t val)
1253 {
1254 return ((val) << A4XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT) & A4XX_VPC_PACK_NUMFPNONPOSVAR__MASK;
1255 }
1256 #define A4XX_VPC_PACK_NUMNONPOSVSVAR__MASK 0x00ff0000
1257 #define A4XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT 16
1258 static inline uint32_t A4XX_VPC_PACK_NUMNONPOSVSVAR(uint32_t val)
1259 {
1260 return ((val) << A4XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT) & A4XX_VPC_PACK_NUMNONPOSVSVAR__MASK;
1261 }
1262
1263 static inline uint32_t REG_A4XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00002142 + 0x1*i0; }
1264
1265 static inline uint32_t REG_A4XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00002142 + 0x1*i0; }
1266
1267 static inline uint32_t REG_A4XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x0000214a + 0x1*i0; }
1268
1269 static inline uint32_t REG_A4XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x0000214a + 0x1*i0; }
1270
1271 #define REG_A4XX_VPC_SO_FLUSH_WADDR_3 0x0000216e
1272
1273 #define REG_A4XX_VSC_BIN_SIZE 0x00000c00
1274 #define A4XX_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f
1275 #define A4XX_VSC_BIN_SIZE_WIDTH__SHIFT 0
1276 static inline uint32_t A4XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
1277 {
1278 return ((val >> 5) << A4XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A4XX_VSC_BIN_SIZE_WIDTH__MASK;
1279 }
1280 #define A4XX_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0
1281 #define A4XX_VSC_BIN_SIZE_HEIGHT__SHIFT 5
1282 static inline uint32_t A4XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
1283 {
1284 return ((val >> 5) << A4XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A4XX_VSC_BIN_SIZE_HEIGHT__MASK;
1285 }
1286
1287 #define REG_A4XX_VSC_SIZE_ADDRESS 0x00000c01
1288
1289 #define REG_A4XX_VSC_SIZE_ADDRESS2 0x00000c02
1290
1291 #define REG_A4XX_VSC_DEBUG_ECO_CONTROL 0x00000c03
1292
1293 static inline uint32_t REG_A4XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c08 + 0x1*i0; }
1294
1295 static inline uint32_t REG_A4XX_VSC_PIPE_CONFIG_REG(uint32_t i0) { return 0x00000c08 + 0x1*i0; }
1296 #define A4XX_VSC_PIPE_CONFIG_REG_X__MASK 0x000003ff
1297 #define A4XX_VSC_PIPE_CONFIG_REG_X__SHIFT 0
1298 static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_X(uint32_t val)
1299 {
1300 return ((val) << A4XX_VSC_PIPE_CONFIG_REG_X__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_X__MASK;
1301 }
1302 #define A4XX_VSC_PIPE_CONFIG_REG_Y__MASK 0x000ffc00
1303 #define A4XX_VSC_PIPE_CONFIG_REG_Y__SHIFT 10
1304 static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_Y(uint32_t val)
1305 {
1306 return ((val) << A4XX_VSC_PIPE_CONFIG_REG_Y__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_Y__MASK;
1307 }
1308 #define A4XX_VSC_PIPE_CONFIG_REG_W__MASK 0x00f00000
1309 #define A4XX_VSC_PIPE_CONFIG_REG_W__SHIFT 20
1310 static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_W(uint32_t val)
1311 {
1312 return ((val) << A4XX_VSC_PIPE_CONFIG_REG_W__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_W__MASK;
1313 }
1314 #define A4XX_VSC_PIPE_CONFIG_REG_H__MASK 0x0f000000
1315 #define A4XX_VSC_PIPE_CONFIG_REG_H__SHIFT 24
1316 static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_H(uint32_t val)
1317 {
1318 return ((val) << A4XX_VSC_PIPE_CONFIG_REG_H__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_H__MASK;
1319 }
1320
1321 static inline uint32_t REG_A4XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
1322
1323 static inline uint32_t REG_A4XX_VSC_PIPE_DATA_ADDRESS_REG(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
1324
1325 static inline uint32_t REG_A4XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c18 + 0x1*i0; }
1326
1327 static inline uint32_t REG_A4XX_VSC_PIPE_DATA_LENGTH_REG(uint32_t i0) { return 0x00000c18 + 0x1*i0; }
1328
1329 #define REG_A4XX_VSC_PIPE_PARTIAL_POSN_1 0x00000c41
1330
1331 #define REG_A4XX_VSC_PERFCTR_VSC_SEL_0 0x00000c50
1332
1333 #define REG_A4XX_VSC_PERFCTR_VSC_SEL_1 0x00000c51
1334
1335 #define REG_A4XX_VFD_DEBUG_CONTROL 0x00000e40
1336
1337 #define REG_A4XX_VFD_PERFCTR_VFD_SEL_7 0x00000e4a
1338
1339 #define REG_A4XX_VFD_CONTROL_0 0x00002200
1340 #define A4XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK 0x000000ff
1341 #define A4XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT 0
1342 static inline uint32_t A4XX_VFD_CONTROL_0_TOTALATTRTOVS(uint32_t val)
1343 {
1344 return ((val) << A4XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT) & A4XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK;
1345 }
1346 #define A4XX_VFD_CONTROL_0_BYPASSATTROVS__MASK 0x0001fe00
1347 #define A4XX_VFD_CONTROL_0_BYPASSATTROVS__SHIFT 9
1348 static inline uint32_t A4XX_VFD_CONTROL_0_BYPASSATTROVS(uint32_t val)
1349 {
1350 return ((val) << A4XX_VFD_CONTROL_0_BYPASSATTROVS__SHIFT) & A4XX_VFD_CONTROL_0_BYPASSATTROVS__MASK;
1351 }
1352 #define A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK 0x03f00000
1353 #define A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT 20
1354 static inline uint32_t A4XX_VFD_CONTROL_0_STRMDECINSTRCNT(uint32_t val)
1355 {
1356 return ((val) << A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT) & A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK;
1357 }
1358 #define A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK 0xfc000000
1359 #define A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT 26
1360 static inline uint32_t A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT(uint32_t val)
1361 {
1362 return ((val) << A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT) & A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK;
1363 }
1364
1365 #define REG_A4XX_VFD_CONTROL_1 0x00002201
1366 #define A4XX_VFD_CONTROL_1_MAXSTORAGE__MASK 0x0000ffff
1367 #define A4XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT 0
1368 static inline uint32_t A4XX_VFD_CONTROL_1_MAXSTORAGE(uint32_t val)
1369 {
1370 return ((val) << A4XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT) & A4XX_VFD_CONTROL_1_MAXSTORAGE__MASK;
1371 }
1372 #define A4XX_VFD_CONTROL_1_REGID4VTX__MASK 0x00ff0000
1373 #define A4XX_VFD_CONTROL_1_REGID4VTX__SHIFT 16
1374 static inline uint32_t A4XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
1375 {
1376 return ((val) << A4XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A4XX_VFD_CONTROL_1_REGID4VTX__MASK;
1377 }
1378 #define A4XX_VFD_CONTROL_1_REGID4INST__MASK 0xff000000
1379 #define A4XX_VFD_CONTROL_1_REGID4INST__SHIFT 24
1380 static inline uint32_t A4XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
1381 {
1382 return ((val) << A4XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A4XX_VFD_CONTROL_1_REGID4INST__MASK;
1383 }
1384
1385 #define REG_A4XX_VFD_CONTROL_2 0x00002202
1386
1387 #define REG_A4XX_VFD_CONTROL_3 0x00002203
1388
1389 #define REG_A4XX_VFD_CONTROL_4 0x00002204
1390
1391 #define REG_A4XX_VFD_INDEX_OFFSET 0x00002208
1392
1393 static inline uint32_t REG_A4XX_VFD_FETCH(uint32_t i0) { return 0x0000220a + 0x4*i0; }
1394
1395 static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_0(uint32_t i0) { return 0x0000220a + 0x4*i0; }
1396 #define A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK 0x0000007f
1397 #define A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT 0
1398 static inline uint32_t A4XX_VFD_FETCH_INSTR_0_FETCHSIZE(uint32_t val)
1399 {
1400 return ((val) << A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT) & A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK;
1401 }
1402 #define A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK 0x0001ff80
1403 #define A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT 7
1404 static inline uint32_t A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE(uint32_t val)
1405 {
1406 return ((val) << A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT) & A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK;
1407 }
1408 #define A4XX_VFD_FETCH_INSTR_0_SWITCHNEXT 0x00080000
1409 #define A4XX_VFD_FETCH_INSTR_0_STEPRATE__MASK 0xff000000
1410 #define A4XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT 24
1411 static inline uint32_t A4XX_VFD_FETCH_INSTR_0_STEPRATE(uint32_t val)
1412 {
1413 return ((val) << A4XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT) & A4XX_VFD_FETCH_INSTR_0_STEPRATE__MASK;
1414 }
1415
1416 static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_1(uint32_t i0) { return 0x0000220b + 0x4*i0; }
1417
1418 static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_2(uint32_t i0) { return 0x0000220c + 0x4*i0; }
1419 #define A4XX_VFD_FETCH_INSTR_2_SIZE__MASK 0xfffffff0
1420 #define A4XX_VFD_FETCH_INSTR_2_SIZE__SHIFT 4
1421 static inline uint32_t A4XX_VFD_FETCH_INSTR_2_SIZE(uint32_t val)
1422 {
1423 return ((val >> 4) << A4XX_VFD_FETCH_INSTR_2_SIZE__SHIFT) & A4XX_VFD_FETCH_INSTR_2_SIZE__MASK;
1424 }
1425
1426 static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_3(uint32_t i0) { return 0x0000220d + 0x4*i0; }
1427
1428 static inline uint32_t REG_A4XX_VFD_DECODE(uint32_t i0) { return 0x0000228a + 0x1*i0; }
1429
1430 static inline uint32_t REG_A4XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000228a + 0x1*i0; }
1431 #define A4XX_VFD_DECODE_INSTR_WRITEMASK__MASK 0x0000000f
1432 #define A4XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT 0
1433 static inline uint32_t A4XX_VFD_DECODE_INSTR_WRITEMASK(uint32_t val)
1434 {
1435 return ((val) << A4XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT) & A4XX_VFD_DECODE_INSTR_WRITEMASK__MASK;
1436 }
1437 #define A4XX_VFD_DECODE_INSTR_CONSTFILL 0x00000010
1438 #define A4XX_VFD_DECODE_INSTR_FORMAT__MASK 0x00000fc0
1439 #define A4XX_VFD_DECODE_INSTR_FORMAT__SHIFT 6
1440 static inline uint32_t A4XX_VFD_DECODE_INSTR_FORMAT(enum a4xx_vtx_fmt val)
1441 {
1442 return ((val) << A4XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A4XX_VFD_DECODE_INSTR_FORMAT__MASK;
1443 }
1444 #define A4XX_VFD_DECODE_INSTR_REGID__MASK 0x000ff000
1445 #define A4XX_VFD_DECODE_INSTR_REGID__SHIFT 12
1446 static inline uint32_t A4XX_VFD_DECODE_INSTR_REGID(uint32_t val)
1447 {
1448 return ((val) << A4XX_VFD_DECODE_INSTR_REGID__SHIFT) & A4XX_VFD_DECODE_INSTR_REGID__MASK;
1449 }
1450 #define A4XX_VFD_DECODE_INSTR_SWAP__MASK 0x00c00000
1451 #define A4XX_VFD_DECODE_INSTR_SWAP__SHIFT 22
1452 static inline uint32_t A4XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
1453 {
1454 return ((val) << A4XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A4XX_VFD_DECODE_INSTR_SWAP__MASK;
1455 }
1456 #define A4XX_VFD_DECODE_INSTR_SHIFTCNT__MASK 0x1f000000
1457 #define A4XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT 24
1458 static inline uint32_t A4XX_VFD_DECODE_INSTR_SHIFTCNT(uint32_t val)
1459 {
1460 return ((val) << A4XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT) & A4XX_VFD_DECODE_INSTR_SHIFTCNT__MASK;
1461 }
1462 #define A4XX_VFD_DECODE_INSTR_LASTCOMPVALID 0x20000000
1463 #define A4XX_VFD_DECODE_INSTR_SWITCHNEXT 0x40000000
1464
1465 #define REG_A4XX_TPL1_DEBUG_ECO_CONTROL 0x00000f00
1466
1467 #define REG_A4XX_TPL1_PERFCTR_TP_SEL_7 0x00000f0b
1468
1469 #define REG_A4XX_TPL1_TP_TEX_OFFSET 0x00002380
1470
1471 #define REG_A4XX_TPL1_TP_CS_TEXMEMOBJ_BASE_ADDR 0x000023a6
1472
1473 #define REG_A4XX_GRAS_TSE_STATUS 0x00000c80
1474
1475 #define REG_A4XX_GRAS_DEBUG_ECO_CONTROL 0x00000c81
1476
1477 #define REG_A4XX_GRAS_PERFCTR_TSE_SEL_0 0x00000c88
1478
1479 #define REG_A4XX_GRAS_PERFCTR_TSE_SEL_3 0x00000c8b
1480
1481 #define REG_A4XX_GRAS_CL_CLIP_CNTL 0x00002000
1482
1483 #define REG_A4XX_GRAS_CLEAR_CNTL 0x00002003
1484 #define A4XX_GRAS_CLEAR_CNTL_NOT_FASTCLEAR 0x00000001
1485
1486 #define REG_A4XX_GRAS_CL_GB_CLIP_ADJ 0x00002004
1487 #define A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK 0x000003ff
1488 #define A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT 0
1489 static inline uint32_t A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ(uint32_t val)
1490 {
1491 return ((val) << A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT) & A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK;
1492 }
1493 #define A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK 0x000ffc00
1494 #define A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT 10
1495 static inline uint32_t A4XX_GRAS_CL_GB_CLIP_ADJ_VERT(uint32_t val)
1496 {
1497 return ((val) << A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT) & A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK;
1498 }
1499
1500 #define REG_A4XX_GRAS_CL_VPORT_XOFFSET_0 0x00002008
1501 #define A4XX_GRAS_CL_VPORT_XOFFSET_0__MASK 0xffffffff
1502 #define A4XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT 0
1503 static inline uint32_t A4XX_GRAS_CL_VPORT_XOFFSET_0(float val)
1504 {
1505 return ((fui(val)) << A4XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_XOFFSET_0__MASK;
1506 }
1507
1508 #define REG_A4XX_GRAS_CL_VPORT_XSCALE_0 0x00002009
1509 #define A4XX_GRAS_CL_VPORT_XSCALE_0__MASK 0xffffffff
1510 #define A4XX_GRAS_CL_VPORT_XSCALE_0__SHIFT 0
1511 static inline uint32_t A4XX_GRAS_CL_VPORT_XSCALE_0(float val)
1512 {
1513 return ((fui(val)) << A4XX_GRAS_CL_VPORT_XSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_XSCALE_0__MASK;
1514 }
1515
1516 #define REG_A4XX_GRAS_CL_VPORT_YOFFSET_0 0x0000200a
1517 #define A4XX_GRAS_CL_VPORT_YOFFSET_0__MASK 0xffffffff
1518 #define A4XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT 0
1519 static inline uint32_t A4XX_GRAS_CL_VPORT_YOFFSET_0(float val)
1520 {
1521 return ((fui(val)) << A4XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_YOFFSET_0__MASK;
1522 }
1523
1524 #define REG_A4XX_GRAS_CL_VPORT_YSCALE_0 0x0000200b
1525 #define A4XX_GRAS_CL_VPORT_YSCALE_0__MASK 0xffffffff
1526 #define A4XX_GRAS_CL_VPORT_YSCALE_0__SHIFT 0
1527 static inline uint32_t A4XX_GRAS_CL_VPORT_YSCALE_0(float val)
1528 {
1529 return ((fui(val)) << A4XX_GRAS_CL_VPORT_YSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_YSCALE_0__MASK;
1530 }
1531
1532 #define REG_A4XX_GRAS_CL_VPORT_ZOFFSET_0 0x0000200c
1533 #define A4XX_GRAS_CL_VPORT_ZOFFSET_0__MASK 0xffffffff
1534 #define A4XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT 0
1535 static inline uint32_t A4XX_GRAS_CL_VPORT_ZOFFSET_0(float val)
1536 {
1537 return ((fui(val)) << A4XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_ZOFFSET_0__MASK;
1538 }
1539
1540 #define REG_A4XX_GRAS_CL_VPORT_ZSCALE_0 0x0000200d
1541 #define A4XX_GRAS_CL_VPORT_ZSCALE_0__MASK 0xffffffff
1542 #define A4XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT 0
1543 static inline uint32_t A4XX_GRAS_CL_VPORT_ZSCALE_0(float val)
1544 {
1545 return ((fui(val)) << A4XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_ZSCALE_0__MASK;
1546 }
1547
1548 #define REG_A4XX_GRAS_SU_POINT_MINMAX 0x00002070
1549 #define A4XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
1550 #define A4XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
1551 static inline uint32_t A4XX_GRAS_SU_POINT_MINMAX_MIN(float val)
1552 {
1553 return ((((uint32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A4XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
1554 }
1555 #define A4XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
1556 #define A4XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
1557 static inline uint32_t A4XX_GRAS_SU_POINT_MINMAX_MAX(float val)
1558 {
1559 return ((((uint32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A4XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
1560 }
1561
1562 #define REG_A4XX_GRAS_SU_POINT_SIZE 0x00002071
1563 #define A4XX_GRAS_SU_POINT_SIZE__MASK 0xffffffff
1564 #define A4XX_GRAS_SU_POINT_SIZE__SHIFT 0
1565 static inline uint32_t A4XX_GRAS_SU_POINT_SIZE(float val)
1566 {
1567 return ((((int32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_SIZE__SHIFT) & A4XX_GRAS_SU_POINT_SIZE__MASK;
1568 }
1569
1570 #define REG_A4XX_GRAS_ALPHA_CONTROL 0x00002073
1571 #define A4XX_GRAS_ALPHA_CONTROL_ALPHA_TEST_ENABLE 0x00000004
1572
1573 #define REG_A4XX_GRAS_SU_POLY_OFFSET_SCALE 0x00002074
1574 #define A4XX_GRAS_SU_POLY_OFFSET_SCALE__MASK 0xffffffff
1575 #define A4XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT 0
1576 static inline uint32_t A4XX_GRAS_SU_POLY_OFFSET_SCALE(float val)
1577 {
1578 return ((fui(val)) << A4XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A4XX_GRAS_SU_POLY_OFFSET_SCALE__MASK;
1579 }
1580
1581 #define REG_A4XX_GRAS_SU_POLY_OFFSET_OFFSET 0x00002075
1582 #define A4XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
1583 #define A4XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
1584 static inline uint32_t A4XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
1585 {
1586 return ((fui(val)) << A4XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A4XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
1587 }
1588
1589 #define REG_A4XX_GRAS_SC_EXTENT_WINDOW_TL 0x0000209f
1590
1591 #define REG_A4XX_GRAS_SC_SCREEN_SCISSOR_TL 0x0000207c
1592 #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
1593 #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff
1594 #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
1595 static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
1596 {
1597 return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK;
1598 }
1599 #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000
1600 #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
1601 static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
1602 {
1603 return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK;
1604 }
1605
1606 #define REG_A4XX_GRAS_SC_SCREEN_SCISSOR_BR 0x0000207d
1607 #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
1608 #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff
1609 #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
1610 static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
1611 {
1612 return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK;
1613 }
1614 #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000
1615 #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
1616 static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
1617 {
1618 return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK;
1619 }
1620
1621 #define REG_A4XX_GRAS_SC_WINDOW_SCISSOR_BR 0x0000209c
1622 #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
1623 #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
1624 #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
1625 static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
1626 {
1627 return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
1628 }
1629 #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
1630 #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
1631 static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
1632 {
1633 return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
1634 }
1635
1636 #define REG_A4XX_GRAS_SC_WINDOW_SCISSOR_TL 0x0000209d
1637 #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
1638 #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
1639 #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
1640 static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
1641 {
1642 return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
1643 }
1644 #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
1645 #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
1646 static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
1647 {
1648 return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
1649 }
1650
1651 #define REG_A4XX_GRAS_DEPTH_CONTROL 0x00002077
1652 #define A4XX_GRAS_DEPTH_CONTROL_FORMAT__MASK 0x00000003
1653 #define A4XX_GRAS_DEPTH_CONTROL_FORMAT__SHIFT 0
1654 static inline uint32_t A4XX_GRAS_DEPTH_CONTROL_FORMAT(enum a4xx_depth_format val)
1655 {
1656 return ((val) << A4XX_GRAS_DEPTH_CONTROL_FORMAT__SHIFT) & A4XX_GRAS_DEPTH_CONTROL_FORMAT__MASK;
1657 }
1658
1659 #define REG_A4XX_GRAS_SU_MODE_CONTROL 0x00002078
1660 #define A4XX_GRAS_SU_MODE_CONTROL_CULL_FRONT 0x00000001
1661 #define A4XX_GRAS_SU_MODE_CONTROL_CULL_BACK 0x00000002
1662 #define A4XX_GRAS_SU_MODE_CONTROL_FRONT_CW 0x00000004
1663 #define A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK 0x000007f8
1664 #define A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT 3
1665 static inline uint32_t A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH(float val)
1666 {
1667 return ((((int32_t)(val * 4.0))) << A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT) & A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK;
1668 }
1669 #define A4XX_GRAS_SU_MODE_CONTROL_POLY_OFFSET 0x00000800
1670 #define A4XX_GRAS_SU_MODE_CONTROL_RENDERING_PASS 0x00100000
1671
1672 #define REG_A4XX_GRAS_SC_CONTROL 0x0000207b
1673 #define A4XX_GRAS_SC_CONTROL_RENDER_MODE__MASK 0x0000000c
1674 #define A4XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT 2
1675 static inline uint32_t A4XX_GRAS_SC_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
1676 {
1677 return ((val) << A4XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT) & A4XX_GRAS_SC_CONTROL_RENDER_MODE__MASK;
1678 }
1679 #define A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK 0x00000380
1680 #define A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT 7
1681 static inline uint32_t A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES(uint32_t val)
1682 {
1683 return ((val) << A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT) & A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK;
1684 }
1685 #define A4XX_GRAS_SC_CONTROL_MSAA_DISABLE 0x00000800
1686 #define A4XX_GRAS_SC_CONTROL_RASTER_MODE__MASK 0x0000f000
1687 #define A4XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT 12
1688 static inline uint32_t A4XX_GRAS_SC_CONTROL_RASTER_MODE(uint32_t val)
1689 {
1690 return ((val) << A4XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT) & A4XX_GRAS_SC_CONTROL_RASTER_MODE__MASK;
1691 }
1692
1693 #define REG_A4XX_UCHE_CACHE_MODE_CONTROL 0x00000e80
1694
1695 #define REG_A4XX_UCHE_TRAP_BASE_LO 0x00000e83
1696
1697 #define REG_A4XX_UCHE_TRAP_BASE_HI 0x00000e84
1698
1699 #define REG_A4XX_UCHE_CACHE_STATUS 0x00000e88
1700
1701 #define REG_A4XX_UCHE_INVALIDATE0 0x00000e8a
1702
1703 #define REG_A4XX_UCHE_INVALIDATE1 0x00000e8b
1704
1705 #define REG_A4XX_UCHE_CACHE_WAYS_VFD 0x00000e8c
1706
1707 #define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_7 0x00000e95
1708
1709 #define REG_A4XX_HLSQ_TIMEOUT_THRESHOLD 0x00000e00
1710
1711 #define REG_A4XX_HLSQ_DEBUG_ECO_CONTROL 0x00000e04
1712
1713 #define REG_A4XX_HLSQ_PERF_PIPE_MASK 0x00000e0e
1714
1715 #define REG_A4XX_HLSQ_CONTROL_0_REG 0x000023c0
1716 #define A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK 0x00000010
1717 #define A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT 4
1718 static inline uint32_t A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)
1719 {
1720 return ((val) << A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK;
1721 }
1722 #define A4XX_HLSQ_CONTROL_0_REG_FSSUPERTHREADENABLE 0x00000040
1723 #define A4XX_HLSQ_CONTROL_0_REG_SPSHADERRESTART 0x00000200
1724 #define A4XX_HLSQ_CONTROL_0_REG_RESERVED2 0x00000400
1725 #define A4XX_HLSQ_CONTROL_0_REG_CHUNKDISABLE 0x04000000
1726 #define A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK 0x08000000
1727 #define A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT 27
1728 static inline uint32_t A4XX_HLSQ_CONTROL_0_REG_CONSTMODE(uint32_t val)
1729 {
1730 return ((val) << A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT) & A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK;
1731 }
1732 #define A4XX_HLSQ_CONTROL_0_REG_LAZYUPDATEDISABLE 0x10000000
1733 #define A4XX_HLSQ_CONTROL_0_REG_SPCONSTFULLUPDATE 0x20000000
1734 #define A4XX_HLSQ_CONTROL_0_REG_TPFULLUPDATE 0x40000000
1735 #define A4XX_HLSQ_CONTROL_0_REG_SINGLECONTEXT 0x80000000
1736
1737 #define REG_A4XX_HLSQ_CONTROL_1_REG 0x000023c1
1738 #define A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK 0x00000040
1739 #define A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT 6
1740 static inline uint32_t A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE(enum a3xx_threadsize val)
1741 {
1742 return ((val) << A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT) & A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK;
1743 }
1744 #define A4XX_HLSQ_CONTROL_1_REG_VSSUPERTHREADENABLE 0x00000100
1745 #define A4XX_HLSQ_CONTROL_1_REG_RESERVED1 0x00000200
1746 #define A4XX_HLSQ_CONTROL_1_REG_ZWCOORD 0x02000000
1747
1748 #define REG_A4XX_HLSQ_CONTROL_2_REG 0x000023c2
1749 #define A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK 0xfc000000
1750 #define A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT 26
1751 static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD(uint32_t val)
1752 {
1753 return ((val) << A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT) & A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK;
1754 }
1755
1756 #define REG_A4XX_HLSQ_CONTROL_3_REG 0x000023c3
1757 #define A4XX_HLSQ_CONTROL_3_REG_REGID__MASK 0x000000ff
1758 #define A4XX_HLSQ_CONTROL_3_REG_REGID__SHIFT 0
1759 static inline uint32_t A4XX_HLSQ_CONTROL_3_REG_REGID(uint32_t val)
1760 {
1761 return ((val) << A4XX_HLSQ_CONTROL_3_REG_REGID__SHIFT) & A4XX_HLSQ_CONTROL_3_REG_REGID__MASK;
1762 }
1763
1764 #define REG_A4XX_HLSQ_VS_CONTROL_REG 0x000023c5
1765 #define A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
1766 #define A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1767 static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1768 {
1769 return ((val) << A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK;
1770 }
1771 #define A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
1772 #define A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
1773 static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
1774 {
1775 return ((val) << A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
1776 }
1777 #define A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
1778 #define A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
1779 static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
1780 {
1781 return ((val) << A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK;
1782 }
1783 #define A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1784 #define A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1785 static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1786 {
1787 return ((val) << A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK;
1788 }
1789
1790 #define REG_A4XX_HLSQ_FS_CONTROL_REG 0x000023c6
1791 #define A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
1792 #define A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1793 static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1794 {
1795 return ((val) << A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK;
1796 }
1797 #define A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
1798 #define A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
1799 static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
1800 {
1801 return ((val) << A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
1802 }
1803 #define A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
1804 #define A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
1805 static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
1806 {
1807 return ((val) << A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK;
1808 }
1809 #define A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1810 #define A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1811 static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1812 {
1813 return ((val) << A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK;
1814 }
1815
1816 #define REG_A4XX_HLSQ_HS_CONTROL_REG 0x000023c7
1817 #define A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
1818 #define A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1819 static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1820 {
1821 return ((val) << A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__MASK;
1822 }
1823 #define A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
1824 #define A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
1825 static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
1826 {
1827 return ((val) << A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
1828 }
1829 #define A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
1830 #define A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
1831 static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
1832 {
1833 return ((val) << A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK;
1834 }
1835 #define A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1836 #define A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1837 static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1838 {
1839 return ((val) << A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__MASK;
1840 }
1841
1842 #define REG_A4XX_HLSQ_DS_CONTROL_REG 0x000023c8
1843 #define A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
1844 #define A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1845 static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1846 {
1847 return ((val) << A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__MASK;
1848 }
1849 #define A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
1850 #define A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
1851 static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
1852 {
1853 return ((val) << A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
1854 }
1855 #define A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
1856 #define A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
1857 static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
1858 {
1859 return ((val) << A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK;
1860 }
1861 #define A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1862 #define A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1863 static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1864 {
1865 return ((val) << A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__MASK;
1866 }
1867
1868 #define REG_A4XX_HLSQ_GS_CONTROL_REG 0x000023c9
1869 #define A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
1870 #define A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1871 static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1872 {
1873 return ((val) << A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__MASK;
1874 }
1875 #define A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
1876 #define A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
1877 static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
1878 {
1879 return ((val) << A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
1880 }
1881 #define A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
1882 #define A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
1883 static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
1884 {
1885 return ((val) << A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK;
1886 }
1887 #define A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1888 #define A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1889 static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1890 {
1891 return ((val) << A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__MASK;
1892 }
1893
1894 #define REG_A4XX_HLSQ_UPDATE_CONTROL 0x000023db
1895
1896 #define REG_A4XX_PC_BINNING_COMMAND 0x00000d00
1897 #define A4XX_PC_BINNING_COMMAND_BINNING_ENABLE 0x00000001
1898
1899 #define REG_A4XX_PC_DRAWCALL_SETUP_OVERRIDE 0x00000d0c
1900
1901 #define REG_A4XX_PC_PERFCTR_PC_SEL_0 0x00000d10
1902
1903 #define REG_A4XX_PC_PERFCTR_PC_SEL_7 0x00000d17
1904
1905 #define REG_A4XX_PC_BIN_BASE 0x000021c0
1906
1907 #define REG_A4XX_PC_PRIM_VTX_CNTL 0x000021c4
1908 #define A4XX_PC_PRIM_VTX_CNTL_VAROUT 0x00000001
1909 #define A4XX_PC_PRIM_VTX_CNTL_PROVOKING_VTX_LAST 0x02000000
1910 #define A4XX_PC_PRIM_VTX_CNTL_PSIZE 0x04000000
1911
1912 #define REG_A4XX_UNKNOWN_21C5 0x000021c5
1913
1914 #define REG_A4XX_PC_RESTART_INDEX 0x000021c6
1915
1916 #define REG_A4XX_PC_GS_PARAM 0x000021e5
1917
1918 #define REG_A4XX_PC_HS_PARAM 0x000021e7
1919
1920 #define REG_A4XX_VBIF_VERSION 0x00003000
1921
1922 #define REG_A4XX_VBIF_CLKON 0x00003001
1923 #define A4XX_VBIF_CLKON_FORCE_ON_TESTBUS 0x00000001
1924
1925 #define REG_A4XX_VBIF_ABIT_SORT 0x0000301c
1926
1927 #define REG_A4XX_VBIF_ABIT_SORT_CONF 0x0000301d
1928
1929 #define REG_A4XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
1930
1931 #define REG_A4XX_VBIF_IN_RD_LIM_CONF0 0x0000302c
1932
1933 #define REG_A4XX_VBIF_IN_RD_LIM_CONF1 0x0000302d
1934
1935 #define REG_A4XX_VBIF_IN_WR_LIM_CONF0 0x00003030
1936
1937 #define REG_A4XX_VBIF_IN_WR_LIM_CONF1 0x00003031
1938
1939 #define REG_A4XX_VBIF_ROUND_ROBIN_QOS_ARB 0x00003049
1940
1941 #define REG_A4XX_UNKNOWN_0CC5 0x00000cc5
1942
1943 #define REG_A4XX_UNKNOWN_0CC6 0x00000cc6
1944
1945 #define REG_A4XX_UNKNOWN_0D01 0x00000d01
1946
1947 #define REG_A4XX_UNKNOWN_0E05 0x00000e05
1948
1949 #define REG_A4XX_UNKNOWN_0E42 0x00000e42
1950
1951 #define REG_A4XX_UNKNOWN_0EC2 0x00000ec2
1952
1953 #define REG_A4XX_UNKNOWN_0EC3 0x00000ec3
1954
1955 #define REG_A4XX_UNKNOWN_0F03 0x00000f03
1956
1957 #define REG_A4XX_UNKNOWN_2001 0x00002001
1958
1959 #define REG_A4XX_UNKNOWN_209B 0x0000209b
1960
1961 #define REG_A4XX_UNKNOWN_20EF 0x000020ef
1962
1963 #define REG_A4XX_UNKNOWN_20F0 0x000020f0
1964
1965 #define REG_A4XX_UNKNOWN_20F1 0x000020f1
1966
1967 #define REG_A4XX_UNKNOWN_20F2 0x000020f2
1968
1969 #define REG_A4XX_UNKNOWN_20F3 0x000020f3
1970
1971 #define REG_A4XX_UNKNOWN_20F4 0x000020f4
1972
1973 #define REG_A4XX_UNKNOWN_20F5 0x000020f5
1974
1975 #define REG_A4XX_UNKNOWN_20F6 0x000020f6
1976
1977 #define REG_A4XX_UNKNOWN_20F7 0x000020f7
1978
1979 #define REG_A4XX_UNKNOWN_2152 0x00002152
1980
1981 #define REG_A4XX_UNKNOWN_2153 0x00002153
1982
1983 #define REG_A4XX_UNKNOWN_2154 0x00002154
1984
1985 #define REG_A4XX_UNKNOWN_2155 0x00002155
1986
1987 #define REG_A4XX_UNKNOWN_2156 0x00002156
1988
1989 #define REG_A4XX_UNKNOWN_2157 0x00002157
1990
1991 #define REG_A4XX_UNKNOWN_21C3 0x000021c3
1992
1993 #define REG_A4XX_UNKNOWN_21E6 0x000021e6
1994
1995 #define REG_A4XX_UNKNOWN_2209 0x00002209
1996
1997 #define REG_A4XX_UNKNOWN_22D7 0x000022d7
1998
1999 #define REG_A4XX_UNKNOWN_2381 0x00002381
2000
2001 #define REG_A4XX_UNKNOWN_23A0 0x000023a0
2002
2003 #define REG_A4XX_TEX_SAMP_0 0x00000000
2004 #define A4XX_TEX_SAMP_0_XY_MAG__MASK 0x00000006
2005 #define A4XX_TEX_SAMP_0_XY_MAG__SHIFT 1
2006 static inline uint32_t A4XX_TEX_SAMP_0_XY_MAG(enum a4xx_tex_filter val)
2007 {
2008 return ((val) << A4XX_TEX_SAMP_0_XY_MAG__SHIFT) & A4XX_TEX_SAMP_0_XY_MAG__MASK;
2009 }
2010 #define A4XX_TEX_SAMP_0_XY_MIN__MASK 0x00000018
2011 #define A4XX_TEX_SAMP_0_XY_MIN__SHIFT 3
2012 static inline uint32_t A4XX_TEX_SAMP_0_XY_MIN(enum a4xx_tex_filter val)
2013 {
2014 return ((val) << A4XX_TEX_SAMP_0_XY_MIN__SHIFT) & A4XX_TEX_SAMP_0_XY_MIN__MASK;
2015 }
2016 #define A4XX_TEX_SAMP_0_WRAP_S__MASK 0x000000e0
2017 #define A4XX_TEX_SAMP_0_WRAP_S__SHIFT 5
2018 static inline uint32_t A4XX_TEX_SAMP_0_WRAP_S(enum a4xx_tex_clamp val)
2019 {
2020 return ((val) << A4XX_TEX_SAMP_0_WRAP_S__SHIFT) & A4XX_TEX_SAMP_0_WRAP_S__MASK;
2021 }
2022 #define A4XX_TEX_SAMP_0_WRAP_T__MASK 0x00000700
2023 #define A4XX_TEX_SAMP_0_WRAP_T__SHIFT 8
2024 static inline uint32_t A4XX_TEX_SAMP_0_WRAP_T(enum a4xx_tex_clamp val)
2025 {
2026 return ((val) << A4XX_TEX_SAMP_0_WRAP_T__SHIFT) & A4XX_TEX_SAMP_0_WRAP_T__MASK;
2027 }
2028 #define A4XX_TEX_SAMP_0_WRAP_R__MASK 0x00003800
2029 #define A4XX_TEX_SAMP_0_WRAP_R__SHIFT 11
2030 static inline uint32_t A4XX_TEX_SAMP_0_WRAP_R(enum a4xx_tex_clamp val)
2031 {
2032 return ((val) << A4XX_TEX_SAMP_0_WRAP_R__SHIFT) & A4XX_TEX_SAMP_0_WRAP_R__MASK;
2033 }
2034
2035 #define REG_A4XX_TEX_SAMP_1 0x00000001
2036 #define A4XX_TEX_SAMP_1_COMPARE_FUNC__MASK 0x0000000e
2037 #define A4XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT 1
2038 static inline uint32_t A4XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val)
2039 {
2040 return ((val) << A4XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A4XX_TEX_SAMP_1_COMPARE_FUNC__MASK;
2041 }
2042 #define A4XX_TEX_SAMP_1_MAX_LOD__MASK 0x000fff00
2043 #define A4XX_TEX_SAMP_1_MAX_LOD__SHIFT 8
2044 static inline uint32_t A4XX_TEX_SAMP_1_MAX_LOD(float val)
2045 {
2046 return ((((uint32_t)(val * 64.0))) << A4XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A4XX_TEX_SAMP_1_MAX_LOD__MASK;
2047 }
2048 #define A4XX_TEX_SAMP_1_MIN_LOD__MASK 0xfff00000
2049 #define A4XX_TEX_SAMP_1_MIN_LOD__SHIFT 20
2050 static inline uint32_t A4XX_TEX_SAMP_1_MIN_LOD(float val)
2051 {
2052 return ((((uint32_t)(val * 64.0))) << A4XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A4XX_TEX_SAMP_1_MIN_LOD__MASK;
2053 }
2054
2055 #define REG_A4XX_TEX_CONST_0 0x00000000
2056 #define A4XX_TEX_CONST_0_TILED 0x00000001
2057 #define A4XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
2058 #define A4XX_TEX_CONST_0_SWIZ_X__SHIFT 4
2059 static inline uint32_t A4XX_TEX_CONST_0_SWIZ_X(enum a4xx_tex_swiz val)
2060 {
2061 return ((val) << A4XX_TEX_CONST_0_SWIZ_X__SHIFT) & A4XX_TEX_CONST_0_SWIZ_X__MASK;
2062 }
2063 #define A4XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
2064 #define A4XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
2065 static inline uint32_t A4XX_TEX_CONST_0_SWIZ_Y(enum a4xx_tex_swiz val)
2066 {
2067 return ((val) << A4XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A4XX_TEX_CONST_0_SWIZ_Y__MASK;
2068 }
2069 #define A4XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
2070 #define A4XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
2071 static inline uint32_t A4XX_TEX_CONST_0_SWIZ_Z(enum a4xx_tex_swiz val)
2072 {
2073 return ((val) << A4XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A4XX_TEX_CONST_0_SWIZ_Z__MASK;
2074 }
2075 #define A4XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
2076 #define A4XX_TEX_CONST_0_SWIZ_W__SHIFT 13
2077 static inline uint32_t A4XX_TEX_CONST_0_SWIZ_W(enum a4xx_tex_swiz val)
2078 {
2079 return ((val) << A4XX_TEX_CONST_0_SWIZ_W__SHIFT) & A4XX_TEX_CONST_0_SWIZ_W__MASK;
2080 }
2081 #define A4XX_TEX_CONST_0_FMT__MASK 0x1fc00000
2082 #define A4XX_TEX_CONST_0_FMT__SHIFT 22
2083 static inline uint32_t A4XX_TEX_CONST_0_FMT(enum a4xx_tex_fmt val)
2084 {
2085 return ((val) << A4XX_TEX_CONST_0_FMT__SHIFT) & A4XX_TEX_CONST_0_FMT__MASK;
2086 }
2087 #define A4XX_TEX_CONST_0_TYPE__MASK 0x60000000
2088 #define A4XX_TEX_CONST_0_TYPE__SHIFT 29
2089 static inline uint32_t A4XX_TEX_CONST_0_TYPE(enum a4xx_tex_type val)
2090 {
2091 return ((val) << A4XX_TEX_CONST_0_TYPE__SHIFT) & A4XX_TEX_CONST_0_TYPE__MASK;
2092 }
2093
2094 #define REG_A4XX_TEX_CONST_1 0x00000001
2095 #define A4XX_TEX_CONST_1_HEIGHT__MASK 0x00007fff
2096 #define A4XX_TEX_CONST_1_HEIGHT__SHIFT 0
2097 static inline uint32_t A4XX_TEX_CONST_1_HEIGHT(uint32_t val)
2098 {
2099 return ((val) << A4XX_TEX_CONST_1_HEIGHT__SHIFT) & A4XX_TEX_CONST_1_HEIGHT__MASK;
2100 }
2101 #define A4XX_TEX_CONST_1_WIDTH__MASK 0x1fff8000
2102 #define A4XX_TEX_CONST_1_WIDTH__SHIFT 15
2103 static inline uint32_t A4XX_TEX_CONST_1_WIDTH(uint32_t val)
2104 {
2105 return ((val) << A4XX_TEX_CONST_1_WIDTH__SHIFT) & A4XX_TEX_CONST_1_WIDTH__MASK;
2106 }
2107
2108 #define REG_A4XX_TEX_CONST_2 0x00000002
2109 #define A4XX_TEX_CONST_2_PITCH__MASK 0x3ffffe00
2110 #define A4XX_TEX_CONST_2_PITCH__SHIFT 9
2111 static inline uint32_t A4XX_TEX_CONST_2_PITCH(uint32_t val)
2112 {
2113 return ((val) << A4XX_TEX_CONST_2_PITCH__SHIFT) & A4XX_TEX_CONST_2_PITCH__MASK;
2114 }
2115 #define A4XX_TEX_CONST_2_SWAP__MASK 0xc0000000
2116 #define A4XX_TEX_CONST_2_SWAP__SHIFT 30
2117 static inline uint32_t A4XX_TEX_CONST_2_SWAP(enum a3xx_color_swap val)
2118 {
2119 return ((val) << A4XX_TEX_CONST_2_SWAP__SHIFT) & A4XX_TEX_CONST_2_SWAP__MASK;
2120 }
2121
2122 #define REG_A4XX_TEX_CONST_3 0x00000003
2123 #define A4XX_TEX_CONST_3_LAYERSZ__MASK 0x0000000f
2124 #define A4XX_TEX_CONST_3_LAYERSZ__SHIFT 0
2125 static inline uint32_t A4XX_TEX_CONST_3_LAYERSZ(uint32_t val)
2126 {
2127 return ((val >> 12) << A4XX_TEX_CONST_3_LAYERSZ__SHIFT) & A4XX_TEX_CONST_3_LAYERSZ__MASK;
2128 }
2129
2130 #define REG_A4XX_TEX_CONST_4 0x00000004
2131 #define A4XX_TEX_CONST_4_BASE__MASK 0xffffffff
2132 #define A4XX_TEX_CONST_4_BASE__SHIFT 0
2133 static inline uint32_t A4XX_TEX_CONST_4_BASE(uint32_t val)
2134 {
2135 return ((val) << A4XX_TEX_CONST_4_BASE__SHIFT) & A4XX_TEX_CONST_4_BASE__MASK;
2136 }
2137
2138 #define REG_A4XX_TEX_CONST_5 0x00000005
2139
2140 #define REG_A4XX_TEX_CONST_6 0x00000006
2141
2142 #define REG_A4XX_TEX_CONST_7 0x00000007
2143
2144
2145 #endif /* A4XX_XML */