freedreno: update generated headers
[mesa.git] / src / gallium / drivers / freedreno / a4xx / a4xx.xml.h
1 #ifndef A4XX_XML
2 #define A4XX_XML
3
4 /* Autogenerated file, DO NOT EDIT manually!
5
6 This file was generated by the rules-ng-ng headergen tool in this git repository:
7 http://github.com/freedreno/envytools/
8 git clone https://github.com/freedreno/envytools.git
9
10 The rules-ng-ng source files this header was generated from are:
11 - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 364 bytes, from 2013-11-30 14:47:15)
12 - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
13 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32901 bytes, from 2014-06-02 15:21:30)
14 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 10551 bytes, from 2014-11-13 22:44:30)
15 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 15076 bytes, from 2014-12-01 22:40:01)
16 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 64344 bytes, from 2014-12-12 20:22:26)
17 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 50461 bytes, from 2014-12-12 20:23:10)
18
19 Copyright (C) 2013-2014 by the following authors:
20 - Rob Clark <robdclark@gmail.com> (robclark)
21
22 Permission is hereby granted, free of charge, to any person obtaining
23 a copy of this software and associated documentation files (the
24 "Software"), to deal in the Software without restriction, including
25 without limitation the rights to use, copy, modify, merge, publish,
26 distribute, sublicense, and/or sell copies of the Software, and to
27 permit persons to whom the Software is furnished to do so, subject to
28 the following conditions:
29
30 The above copyright notice and this permission notice (including the
31 next paragraph) shall be included in all copies or substantial
32 portions of the Software.
33
34 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
35 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
36 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
37 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
38 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
39 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
40 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
41 */
42
43
44 enum a4xx_color_fmt {
45 RB4_A8_UNORM = 1,
46 RB4_R5G6R5_UNORM = 14,
47 RB4_Z16_UNORM = 15,
48 RB4_R8G8B8_UNORM = 25,
49 RB4_R8G8B8A8_UNORM = 26,
50 };
51
52 enum a4xx_tile_mode {
53 TILE4_LINEAR = 0,
54 TILE4_3 = 3,
55 };
56
57 enum a4xx_rb_blend_opcode {
58 BLEND_DST_PLUS_SRC = 0,
59 BLEND_SRC_MINUS_DST = 1,
60 BLEND_DST_MINUS_SRC = 2,
61 BLEND_MIN_DST_SRC = 3,
62 BLEND_MAX_DST_SRC = 4,
63 };
64
65 enum a4xx_vtx_fmt {
66 VFMT4_32_FLOAT = 1,
67 VFMT4_32_32_FLOAT = 2,
68 VFMT4_32_32_32_FLOAT = 3,
69 VFMT4_32_32_32_32_FLOAT = 4,
70 VFMT4_16_FLOAT = 5,
71 VFMT4_16_16_FLOAT = 6,
72 VFMT4_16_16_16_FLOAT = 7,
73 VFMT4_16_16_16_16_FLOAT = 8,
74 VFMT4_32_FIXED = 9,
75 VFMT4_32_32_FIXED = 10,
76 VFMT4_32_32_32_FIXED = 11,
77 VFMT4_32_32_32_32_FIXED = 12,
78 VFMT4_16_SINT = 16,
79 VFMT4_16_16_SINT = 17,
80 VFMT4_16_16_16_SINT = 18,
81 VFMT4_16_16_16_16_SINT = 19,
82 VFMT4_16_UINT = 20,
83 VFMT4_16_16_UINT = 21,
84 VFMT4_16_16_16_UINT = 22,
85 VFMT4_16_16_16_16_UINT = 23,
86 VFMT4_16_SNORM = 24,
87 VFMT4_16_16_SNORM = 25,
88 VFMT4_16_16_16_SNORM = 26,
89 VFMT4_16_16_16_16_SNORM = 27,
90 VFMT4_16_UNORM = 28,
91 VFMT4_16_16_UNORM = 29,
92 VFMT4_16_16_16_UNORM = 30,
93 VFMT4_16_16_16_16_UNORM = 31,
94 VFMT4_32_32_SINT = 37,
95 VFMT4_8_UINT = 40,
96 VFMT4_8_8_UINT = 41,
97 VFMT4_8_8_8_UINT = 42,
98 VFMT4_8_8_8_8_UINT = 43,
99 VFMT4_8_UNORM = 44,
100 VFMT4_8_8_UNORM = 45,
101 VFMT4_8_8_8_UNORM = 46,
102 VFMT4_8_8_8_8_UNORM = 47,
103 VFMT4_8_SINT = 48,
104 VFMT4_8_8_SINT = 49,
105 VFMT4_8_8_8_SINT = 50,
106 VFMT4_8_8_8_8_SINT = 51,
107 VFMT4_8_SNORM = 52,
108 VFMT4_8_8_SNORM = 53,
109 VFMT4_8_8_8_SNORM = 54,
110 VFMT4_8_8_8_8_SNORM = 55,
111 VFMT4_10_10_10_2_UINT = 60,
112 VFMT4_10_10_10_2_UNORM = 61,
113 VFMT4_10_10_10_2_SINT = 62,
114 VFMT4_10_10_10_2_SNORM = 63,
115 };
116
117 enum a4xx_tex_fmt {
118 TFMT4_5_6_5_UNORM = 11,
119 TFMT4_5_5_5_1_UNORM = 10,
120 TFMT4_4_4_4_4_UNORM = 8,
121 TFMT4_X8Z24_UNORM = 71,
122 TFMT4_10_10_10_2_UNORM = 33,
123 TFMT4_A8_UNORM = 3,
124 TFMT4_L8_A8_UNORM = 13,
125 TFMT4_8_UNORM = 4,
126 TFMT4_8_8_UNORM = 14,
127 TFMT4_8_8_8_8_UNORM = 28,
128 TFMT4_16_FLOAT = 20,
129 TFMT4_16_16_FLOAT = 40,
130 TFMT4_16_16_16_16_FLOAT = 53,
131 TFMT4_32_FLOAT = 43,
132 TFMT4_32_32_FLOAT = 56,
133 TFMT4_32_32_32_32_FLOAT = 63,
134 };
135
136 enum a4xx_tex_fetchsize {
137 TFETCH4_1_BYTE = 0,
138 TFETCH4_2_BYTE = 1,
139 TFETCH4_4_BYTE = 2,
140 TFETCH4_8_BYTE = 3,
141 TFETCH4_16_BYTE = 4,
142 };
143
144 enum a4xx_depth_format {
145 DEPTH4_NONE = 0,
146 DEPTH4_16 = 1,
147 DEPTH4_24_8 = 2,
148 };
149
150 enum a4xx_tex_filter {
151 A4XX_TEX_NEAREST = 0,
152 A4XX_TEX_LINEAR = 1,
153 };
154
155 enum a4xx_tex_clamp {
156 A4XX_TEX_REPEAT = 0,
157 A4XX_TEX_CLAMP_TO_EDGE = 1,
158 A4XX_TEX_MIRROR_REPEAT = 2,
159 A4XX_TEX_CLAMP_NONE = 3,
160 };
161
162 enum a4xx_tex_swiz {
163 A4XX_TEX_X = 0,
164 A4XX_TEX_Y = 1,
165 A4XX_TEX_Z = 2,
166 A4XX_TEX_W = 3,
167 A4XX_TEX_ZERO = 4,
168 A4XX_TEX_ONE = 5,
169 };
170
171 enum a4xx_tex_type {
172 A4XX_TEX_1D = 0,
173 A4XX_TEX_2D = 1,
174 A4XX_TEX_CUBE = 2,
175 A4XX_TEX_3D = 3,
176 };
177
178 #define A4XX_CGC_HLSQ_EARLY_CYC__MASK 0x00700000
179 #define A4XX_CGC_HLSQ_EARLY_CYC__SHIFT 20
180 static inline uint32_t A4XX_CGC_HLSQ_EARLY_CYC(uint32_t val)
181 {
182 return ((val) << A4XX_CGC_HLSQ_EARLY_CYC__SHIFT) & A4XX_CGC_HLSQ_EARLY_CYC__MASK;
183 }
184 #define A4XX_INT0_RBBM_GPU_IDLE 0x00000001
185 #define A4XX_INT0_RBBM_AHB_ERROR 0x00000002
186 #define A4XX_INT0_RBBM_REG_TIMEOUT 0x00000004
187 #define A4XX_INT0_RBBM_ME_MS_TIMEOUT 0x00000008
188 #define A4XX_INT0_RBBM_PFP_MS_TIMEOUT 0x00000010
189 #define A4XX_INT0_RBBM_ATB_BUS_OVERFLOW 0x00000020
190 #define A4XX_INT0_VFD_ERROR 0x00000040
191 #define A4XX_INT0_CP_SW_INT 0x00000080
192 #define A4XX_INT0_CP_T0_PACKET_IN_IB 0x00000100
193 #define A4XX_INT0_CP_OPCODE_ERROR 0x00000200
194 #define A4XX_INT0_CP_RESERVED_BIT_ERROR 0x00000400
195 #define A4XX_INT0_CP_HW_FAULT 0x00000800
196 #define A4XX_INT0_CP_DMA 0x00001000
197 #define A4XX_INT0_CP_IB2_INT 0x00002000
198 #define A4XX_INT0_CP_IB1_INT 0x00004000
199 #define A4XX_INT0_CP_RB_INT 0x00008000
200 #define A4XX_INT0_CP_REG_PROTECT_FAULT 0x00010000
201 #define A4XX_INT0_CP_RB_DONE_TS 0x00020000
202 #define A4XX_INT0_CP_VS_DONE_TS 0x00040000
203 #define A4XX_INT0_CP_PS_DONE_TS 0x00080000
204 #define A4XX_INT0_CACHE_FLUSH_TS 0x00100000
205 #define A4XX_INT0_CP_AHB_ERROR_HALT 0x00200000
206 #define A4XX_INT0_MISC_HANG_DETECT 0x01000000
207 #define A4XX_INT0_UCHE_OOB_ACCESS 0x02000000
208 #define REG_A4XX_RB_GMEM_BASE_ADDR 0x00000cc0
209
210 #define REG_A4XX_RB_PERFCTR_RB_SEL_0 0x00000cc7
211
212 #define REG_A4XX_RB_PERFCTR_RB_SEL_1 0x00000cc8
213
214 #define REG_A4XX_RB_PERFCTR_RB_SEL_2 0x00000cc9
215
216 #define REG_A4XX_RB_PERFCTR_RB_SEL_3 0x00000cca
217
218 #define REG_A4XX_RB_PERFCTR_RB_SEL_4 0x00000ccb
219
220 #define REG_A4XX_RB_PERFCTR_RB_SEL_5 0x00000ccc
221
222 #define REG_A4XX_RB_PERFCTR_RB_SEL_6 0x00000ccd
223
224 #define REG_A4XX_RB_PERFCTR_RB_SEL_7 0x00000cce
225
226 #define REG_A4XX_RB_PERFCTR_CCU_SEL_3 0x00000cd2
227
228 #define REG_A4XX_RB_FRAME_BUFFER_DIMENSION 0x00000ce0
229 #define A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK 0x00003fff
230 #define A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT 0
231 static inline uint32_t A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH(uint32_t val)
232 {
233 return ((val) << A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT) & A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK;
234 }
235 #define A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK 0x3fff0000
236 #define A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT 16
237 static inline uint32_t A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT(uint32_t val)
238 {
239 return ((val) << A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT) & A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK;
240 }
241
242 #define REG_A4XX_RB_CLEAR_COLOR_DW0 0x000020cc
243
244 #define REG_A4XX_RB_CLEAR_COLOR_DW1 0x000020cd
245
246 #define REG_A4XX_RB_CLEAR_COLOR_DW2 0x000020ce
247
248 #define REG_A4XX_RB_CLEAR_COLOR_DW3 0x000020cf
249
250 #define REG_A4XX_RB_MODE_CONTROL 0x000020a0
251 #define A4XX_RB_MODE_CONTROL_WIDTH__MASK 0x0000003f
252 #define A4XX_RB_MODE_CONTROL_WIDTH__SHIFT 0
253 static inline uint32_t A4XX_RB_MODE_CONTROL_WIDTH(uint32_t val)
254 {
255 return ((val >> 5) << A4XX_RB_MODE_CONTROL_WIDTH__SHIFT) & A4XX_RB_MODE_CONTROL_WIDTH__MASK;
256 }
257 #define A4XX_RB_MODE_CONTROL_HEIGHT__MASK 0x00003f00
258 #define A4XX_RB_MODE_CONTROL_HEIGHT__SHIFT 8
259 static inline uint32_t A4XX_RB_MODE_CONTROL_HEIGHT(uint32_t val)
260 {
261 return ((val >> 5) << A4XX_RB_MODE_CONTROL_HEIGHT__SHIFT) & A4XX_RB_MODE_CONTROL_HEIGHT__MASK;
262 }
263
264 #define REG_A4XX_RB_RENDER_CONTROL 0x000020a1
265 #define A4XX_RB_RENDER_CONTROL_BINNING_PASS 0x00000001
266 #define A4XX_RB_RENDER_CONTROL_DISABLE_COLOR_PIPE 0x00000020
267
268 #define REG_A4XX_RB_MSAA_CONTROL 0x000020a2
269 #define A4XX_RB_MSAA_CONTROL_DISABLE 0x00001000
270 #define A4XX_RB_MSAA_CONTROL_SAMPLES__MASK 0x0000e000
271 #define A4XX_RB_MSAA_CONTROL_SAMPLES__SHIFT 13
272 static inline uint32_t A4XX_RB_MSAA_CONTROL_SAMPLES(uint32_t val)
273 {
274 return ((val) << A4XX_RB_MSAA_CONTROL_SAMPLES__SHIFT) & A4XX_RB_MSAA_CONTROL_SAMPLES__MASK;
275 }
276
277 #define REG_A4XX_RB_RENDER_CONTROL2 0x000020a3
278 #define A4XX_RB_RENDER_CONTROL2_XCOORD 0x00000001
279 #define A4XX_RB_RENDER_CONTROL2_YCOORD 0x00000002
280 #define A4XX_RB_RENDER_CONTROL2_ZCOORD 0x00000004
281 #define A4XX_RB_RENDER_CONTROL2_WCOORD 0x00000008
282 #define A4XX_RB_RENDER_CONTROL2_FACENESS 0x00000020
283 #define A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__MASK 0x00000380
284 #define A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__SHIFT 7
285 static inline uint32_t A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES(uint32_t val)
286 {
287 return ((val) << A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__SHIFT) & A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__MASK;
288 }
289 #define A4XX_RB_RENDER_CONTROL2_VARYING 0x00001000
290
291 static inline uint32_t REG_A4XX_RB_MRT(uint32_t i0) { return 0x000020a4 + 0x5*i0; }
292
293 static inline uint32_t REG_A4XX_RB_MRT_CONTROL(uint32_t i0) { return 0x000020a4 + 0x5*i0; }
294 #define A4XX_RB_MRT_CONTROL_READ_DEST_ENABLE 0x00000008
295 #define A4XX_RB_MRT_CONTROL_BLEND 0x00000010
296 #define A4XX_RB_MRT_CONTROL_BLEND2 0x00000020
297 #define A4XX_RB_MRT_CONTROL_FASTCLEAR 0x00000400
298 #define A4XX_RB_MRT_CONTROL_B11 0x00000800
299 #define A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x0f000000
300 #define A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 24
301 static inline uint32_t A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
302 {
303 return ((val) << A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
304 }
305
306 static inline uint32_t REG_A4XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x000020a5 + 0x5*i0; }
307 #define A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x0000003f
308 #define A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
309 static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a4xx_color_fmt val)
310 {
311 return ((val) << A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
312 }
313 #define A4XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK 0x00000600
314 #define A4XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT 9
315 static inline uint32_t A4XX_RB_MRT_BUF_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
316 {
317 return ((val) << A4XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT) & A4XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK;
318 }
319 #define A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00001800
320 #define A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 11
321 static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
322 {
323 return ((val) << A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
324 }
325 #define A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK 0x007fc000
326 #define A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT 14
327 static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH(uint32_t val)
328 {
329 return ((val >> 4) << A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK;
330 }
331
332 static inline uint32_t REG_A4XX_RB_MRT_BASE(uint32_t i0) { return 0x000020a6 + 0x5*i0; }
333
334 static inline uint32_t REG_A4XX_RB_MRT_CONTROL3(uint32_t i0) { return 0x000020a7 + 0x5*i0; }
335 #define A4XX_RB_MRT_CONTROL3_STRIDE__MASK 0x0001fff8
336 #define A4XX_RB_MRT_CONTROL3_STRIDE__SHIFT 3
337 static inline uint32_t A4XX_RB_MRT_CONTROL3_STRIDE(uint32_t val)
338 {
339 return ((val) << A4XX_RB_MRT_CONTROL3_STRIDE__SHIFT) & A4XX_RB_MRT_CONTROL3_STRIDE__MASK;
340 }
341
342 static inline uint32_t REG_A4XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x000020a8 + 0x5*i0; }
343 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
344 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
345 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
346 {
347 return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
348 }
349 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
350 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
351 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a4xx_rb_blend_opcode val)
352 {
353 return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
354 }
355 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
356 #define A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
357 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
358 {
359 return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
360 }
361 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
362 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
363 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
364 {
365 return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
366 }
367 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
368 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
369 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a4xx_rb_blend_opcode val)
370 {
371 return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
372 }
373 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
374 #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
375 static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
376 {
377 return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
378 }
379
380 #define REG_A4XX_RB_ALPHA_CONTROL 0x000020f8
381 #define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST 0x00000100
382 #define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK 0x00000e00
383 #define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT 9
384 static inline uint32_t A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
385 {
386 return ((val) << A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK;
387 }
388
389 #define REG_A4XX_RB_FS_OUTPUT 0x000020f9
390 #define A4XX_RB_FS_OUTPUT_ENABLE_BLEND 0x00000001
391 #define A4XX_RB_FS_OUTPUT_FAST_CLEAR 0x00000100
392 #define A4XX_RB_FS_OUTPUT_SAMPLE_MASK__MASK 0xffff0000
393 #define A4XX_RB_FS_OUTPUT_SAMPLE_MASK__SHIFT 16
394 static inline uint32_t A4XX_RB_FS_OUTPUT_SAMPLE_MASK(uint32_t val)
395 {
396 return ((val) << A4XX_RB_FS_OUTPUT_SAMPLE_MASK__SHIFT) & A4XX_RB_FS_OUTPUT_SAMPLE_MASK__MASK;
397 }
398
399 #define REG_A4XX_RB_RENDER_CONTROL3 0x000020fb
400 #define A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE__MASK 0x0000001f
401 #define A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE__SHIFT 0
402 static inline uint32_t A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE(uint32_t val)
403 {
404 return ((val) << A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE__SHIFT) & A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE__MASK;
405 }
406
407 #define REG_A4XX_RB_COPY_CONTROL 0x000020fc
408 #define A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK 0x00000003
409 #define A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT 0
410 static inline uint32_t A4XX_RB_COPY_CONTROL_MSAA_RESOLVE(enum a3xx_msaa_samples val)
411 {
412 return ((val) << A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT) & A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK;
413 }
414 #define A4XX_RB_COPY_CONTROL_MODE__MASK 0x00000070
415 #define A4XX_RB_COPY_CONTROL_MODE__SHIFT 4
416 static inline uint32_t A4XX_RB_COPY_CONTROL_MODE(enum adreno_rb_copy_control_mode val)
417 {
418 return ((val) << A4XX_RB_COPY_CONTROL_MODE__SHIFT) & A4XX_RB_COPY_CONTROL_MODE__MASK;
419 }
420 #define A4XX_RB_COPY_CONTROL_FASTCLEAR__MASK 0x00000f00
421 #define A4XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT 8
422 static inline uint32_t A4XX_RB_COPY_CONTROL_FASTCLEAR(uint32_t val)
423 {
424 return ((val) << A4XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT) & A4XX_RB_COPY_CONTROL_FASTCLEAR__MASK;
425 }
426 #define A4XX_RB_COPY_CONTROL_GMEM_BASE__MASK 0xffffc000
427 #define A4XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT 14
428 static inline uint32_t A4XX_RB_COPY_CONTROL_GMEM_BASE(uint32_t val)
429 {
430 return ((val >> 14) << A4XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT) & A4XX_RB_COPY_CONTROL_GMEM_BASE__MASK;
431 }
432
433 #define REG_A4XX_RB_COPY_DEST_BASE 0x000020fd
434 #define A4XX_RB_COPY_DEST_BASE_BASE__MASK 0xfffffff0
435 #define A4XX_RB_COPY_DEST_BASE_BASE__SHIFT 4
436 static inline uint32_t A4XX_RB_COPY_DEST_BASE_BASE(uint32_t val)
437 {
438 return ((val >> 4) << A4XX_RB_COPY_DEST_BASE_BASE__SHIFT) & A4XX_RB_COPY_DEST_BASE_BASE__MASK;
439 }
440
441 #define REG_A4XX_RB_COPY_DEST_PITCH 0x000020fe
442 #define A4XX_RB_COPY_DEST_PITCH_PITCH__MASK 0xffffffff
443 #define A4XX_RB_COPY_DEST_PITCH_PITCH__SHIFT 0
444 static inline uint32_t A4XX_RB_COPY_DEST_PITCH_PITCH(uint32_t val)
445 {
446 return ((val >> 5) << A4XX_RB_COPY_DEST_PITCH_PITCH__SHIFT) & A4XX_RB_COPY_DEST_PITCH_PITCH__MASK;
447 }
448
449 #define REG_A4XX_RB_COPY_DEST_INFO 0x000020ff
450 #define A4XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000fc
451 #define A4XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 2
452 static inline uint32_t A4XX_RB_COPY_DEST_INFO_FORMAT(enum a4xx_color_fmt val)
453 {
454 return ((val) << A4XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A4XX_RB_COPY_DEST_INFO_FORMAT__MASK;
455 }
456 #define A4XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300
457 #define A4XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8
458 static inline uint32_t A4XX_RB_COPY_DEST_INFO_SWAP(enum a3xx_color_swap val)
459 {
460 return ((val) << A4XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A4XX_RB_COPY_DEST_INFO_SWAP__MASK;
461 }
462 #define A4XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK 0x00000c00
463 #define A4XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT 10
464 static inline uint32_t A4XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
465 {
466 return ((val) << A4XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A4XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
467 }
468 #define A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK 0x0003c000
469 #define A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT 14
470 static inline uint32_t A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE(uint32_t val)
471 {
472 return ((val) << A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT) & A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK;
473 }
474 #define A4XX_RB_COPY_DEST_INFO_ENDIAN__MASK 0x001c0000
475 #define A4XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT 18
476 static inline uint32_t A4XX_RB_COPY_DEST_INFO_ENDIAN(enum adreno_rb_surface_endian val)
477 {
478 return ((val) << A4XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT) & A4XX_RB_COPY_DEST_INFO_ENDIAN__MASK;
479 }
480 #define A4XX_RB_COPY_DEST_INFO_TILE__MASK 0x03000000
481 #define A4XX_RB_COPY_DEST_INFO_TILE__SHIFT 24
482 static inline uint32_t A4XX_RB_COPY_DEST_INFO_TILE(enum a4xx_tile_mode val)
483 {
484 return ((val) << A4XX_RB_COPY_DEST_INFO_TILE__SHIFT) & A4XX_RB_COPY_DEST_INFO_TILE__MASK;
485 }
486
487 #define REG_A4XX_RB_FS_OUTPUT_REG 0x00002100
488 #define A4XX_RB_FS_OUTPUT_REG_COLOR_PIPE_ENABLE 0x00000001
489 #define A4XX_RB_FS_OUTPUT_REG_FRAG_WRITES_Z 0x00000020
490
491 #define REG_A4XX_RB_DEPTH_CONTROL 0x00002101
492 #define A4XX_RB_DEPTH_CONTROL_FRAG_WRITES_Z 0x00000001
493 #define A4XX_RB_DEPTH_CONTROL_Z_ENABLE 0x00000002
494 #define A4XX_RB_DEPTH_CONTROL_Z_WRITE_ENABLE 0x00000004
495 #define A4XX_RB_DEPTH_CONTROL_ZFUNC__MASK 0x00000070
496 #define A4XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT 4
497 static inline uint32_t A4XX_RB_DEPTH_CONTROL_ZFUNC(enum adreno_compare_func val)
498 {
499 return ((val) << A4XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT) & A4XX_RB_DEPTH_CONTROL_ZFUNC__MASK;
500 }
501 #define A4XX_RB_DEPTH_CONTROL_BF_ENABLE 0x00000080
502 #define A4XX_RB_DEPTH_CONTROL_EARLY_Z_DISABLE 0x00010000
503 #define A4XX_RB_DEPTH_CONTROL_Z_TEST_ENABLE 0x80000000
504
505 #define REG_A4XX_RB_DEPTH_CLEAR 0x00002102
506
507 #define REG_A4XX_RB_DEPTH_INFO 0x00002103
508 #define A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000003
509 #define A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0
510 static inline uint32_t A4XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum a4xx_depth_format val)
511 {
512 return ((val) << A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
513 }
514 #define A4XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff000
515 #define A4XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 12
516 static inline uint32_t A4XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
517 {
518 return ((val >> 12) << A4XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A4XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
519 }
520
521 #define REG_A4XX_RB_DEPTH_PITCH 0x00002104
522 #define A4XX_RB_DEPTH_PITCH__MASK 0xffffffff
523 #define A4XX_RB_DEPTH_PITCH__SHIFT 0
524 static inline uint32_t A4XX_RB_DEPTH_PITCH(uint32_t val)
525 {
526 return ((val >> 5) << A4XX_RB_DEPTH_PITCH__SHIFT) & A4XX_RB_DEPTH_PITCH__MASK;
527 }
528
529 #define REG_A4XX_RB_DEPTH_PITCH2 0x00002105
530 #define A4XX_RB_DEPTH_PITCH2__MASK 0xffffffff
531 #define A4XX_RB_DEPTH_PITCH2__SHIFT 0
532 static inline uint32_t A4XX_RB_DEPTH_PITCH2(uint32_t val)
533 {
534 return ((val >> 5) << A4XX_RB_DEPTH_PITCH2__SHIFT) & A4XX_RB_DEPTH_PITCH2__MASK;
535 }
536
537 #define REG_A4XX_RB_STENCIL_CONTROL 0x00002106
538 #define A4XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
539 #define A4XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
540 #define A4XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
541 #define A4XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
542 #define A4XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
543 static inline uint32_t A4XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
544 {
545 return ((val) << A4XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A4XX_RB_STENCIL_CONTROL_FUNC__MASK;
546 }
547 #define A4XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
548 #define A4XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
549 static inline uint32_t A4XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
550 {
551 return ((val) << A4XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A4XX_RB_STENCIL_CONTROL_FAIL__MASK;
552 }
553 #define A4XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
554 #define A4XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
555 static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
556 {
557 return ((val) << A4XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZPASS__MASK;
558 }
559 #define A4XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
560 #define A4XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
561 static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
562 {
563 return ((val) << A4XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
564 }
565 #define A4XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
566 #define A4XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
567 static inline uint32_t A4XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
568 {
569 return ((val) << A4XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
570 }
571 #define A4XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
572 #define A4XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
573 static inline uint32_t A4XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
574 {
575 return ((val) << A4XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
576 }
577 #define A4XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
578 #define A4XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
579 static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
580 {
581 return ((val) << A4XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
582 }
583 #define A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
584 #define A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
585 static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
586 {
587 return ((val) << A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
588 }
589
590 #define REG_A4XX_RB_STENCIL_CONTROL2 0x00002107
591 #define A4XX_RB_STENCIL_CONTROL2_STENCIL_BUFFER 0x00000001
592
593 #define REG_A4XX_RB_STENCILREFMASK 0x0000210b
594 #define A4XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
595 #define A4XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
596 static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
597 {
598 return ((val) << A4XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILREF__MASK;
599 }
600 #define A4XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
601 #define A4XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
602 static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
603 {
604 return ((val) << A4XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILMASK__MASK;
605 }
606 #define A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
607 #define A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
608 static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
609 {
610 return ((val) << A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
611 }
612
613 #define REG_A4XX_RB_STENCILREFMASK_BF 0x0000210c
614 #define A4XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff
615 #define A4XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0
616 static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
617 {
618 return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
619 }
620 #define A4XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00
621 #define A4XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8
622 static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
623 {
624 return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
625 }
626 #define A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000
627 #define A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16
628 static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
629 {
630 return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
631 }
632
633 #define REG_A4XX_RB_BIN_OFFSET 0x0000210d
634 #define A4XX_RB_BIN_OFFSET_WINDOW_OFFSET_DISABLE 0x80000000
635 #define A4XX_RB_BIN_OFFSET_X__MASK 0x00007fff
636 #define A4XX_RB_BIN_OFFSET_X__SHIFT 0
637 static inline uint32_t A4XX_RB_BIN_OFFSET_X(uint32_t val)
638 {
639 return ((val) << A4XX_RB_BIN_OFFSET_X__SHIFT) & A4XX_RB_BIN_OFFSET_X__MASK;
640 }
641 #define A4XX_RB_BIN_OFFSET_Y__MASK 0x7fff0000
642 #define A4XX_RB_BIN_OFFSET_Y__SHIFT 16
643 static inline uint32_t A4XX_RB_BIN_OFFSET_Y(uint32_t val)
644 {
645 return ((val) << A4XX_RB_BIN_OFFSET_Y__SHIFT) & A4XX_RB_BIN_OFFSET_Y__MASK;
646 }
647
648 #define REG_A4XX_RB_VPORT_Z_CLAMP_MAX_15 0x0000213f
649
650 #define REG_A4XX_RBBM_HW_VERSION 0x00000000
651
652 #define REG_A4XX_RBBM_HW_CONFIGURATION 0x00000002
653
654 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_TP(uint32_t i0) { return 0x00000004 + 0x1*i0; }
655
656 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_TP_REG(uint32_t i0) { return 0x00000004 + 0x1*i0; }
657
658 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_TP(uint32_t i0) { return 0x00000008 + 0x1*i0; }
659
660 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_TP_REG(uint32_t i0) { return 0x00000008 + 0x1*i0; }
661
662 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_TP(uint32_t i0) { return 0x0000000c + 0x1*i0; }
663
664 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_TP_REG(uint32_t i0) { return 0x0000000c + 0x1*i0; }
665
666 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_TP(uint32_t i0) { return 0x00000010 + 0x1*i0; }
667
668 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_TP_REG(uint32_t i0) { return 0x00000010 + 0x1*i0; }
669
670 #define REG_A4XX_RBBM_CLOCK_CTL_UCHE 0x00000014
671
672 #define REG_A4XX_RBBM_CLOCK_CTL2_UCHE 0x00000015
673
674 #define REG_A4XX_RBBM_CLOCK_CTL3_UCHE 0x00000016
675
676 #define REG_A4XX_RBBM_CLOCK_CTL4_UCHE 0x00000017
677
678 #define REG_A4XX_RBBM_CLOCK_HYST_UCHE 0x00000018
679
680 #define REG_A4XX_RBBM_CLOCK_DELAY_UCHE 0x00000019
681
682 #define REG_A4XX_RBBM_CLOCK_MODE_GPC 0x0000001a
683
684 #define REG_A4XX_RBBM_CLOCK_DELAY_GPC 0x0000001b
685
686 #define REG_A4XX_RBBM_CLOCK_HYST_GPC 0x0000001c
687
688 #define REG_A4XX_RBBM_CLOCK_CTL_TSE_RAS_RBBM 0x0000001d
689
690 #define REG_A4XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM 0x0000001e
691
692 #define REG_A4XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM 0x0000001f
693
694 #define REG_A4XX_RBBM_CLOCK_CTL 0x00000020
695
696 #define REG_A4XX_RBBM_SP_HYST_CNT 0x00000021
697
698 #define REG_A4XX_RBBM_SW_RESET_CMD 0x00000022
699
700 #define REG_A4XX_RBBM_AHB_CTL0 0x00000023
701
702 #define REG_A4XX_RBBM_AHB_CTL1 0x00000024
703
704 #define REG_A4XX_RBBM_AHB_CMD 0x00000025
705
706 #define REG_A4XX_RBBM_RB_SUB_BLOCK_SEL_CTL 0x00000026
707
708 #define REG_A4XX_RBBM_RAM_ACC_63_32 0x00000028
709
710 #define REG_A4XX_RBBM_WAIT_IDLE_CLOCKS_CTL 0x0000002b
711
712 #define REG_A4XX_RBBM_INTERFACE_HANG_INT_CTL 0x0000002f
713
714 #define REG_A4XX_RBBM_INTERFACE_HANG_MASK_CTL4 0x00000034
715
716 #define REG_A4XX_RBBM_INT_CLEAR_CMD 0x00000036
717
718 #define REG_A4XX_RBBM_INT_0_MASK 0x00000037
719
720 #define REG_A4XX_RBBM_RBBM_CTL 0x0000003e
721
722 #define REG_A4XX_RBBM_AHB_DEBUG_CTL 0x0000003f
723
724 #define REG_A4XX_RBBM_VBIF_DEBUG_CTL 0x00000041
725
726 #define REG_A4XX_RBBM_CLOCK_CTL2 0x00000042
727
728 #define REG_A4XX_RBBM_BLOCK_SW_RESET_CMD 0x00000045
729
730 #define REG_A4XX_RBBM_RESET_CYCLES 0x00000047
731
732 #define REG_A4XX_RBBM_EXT_TRACE_BUS_CTL 0x00000049
733
734 #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_A 0x0000004a
735
736 #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_B 0x0000004b
737
738 #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_C 0x0000004c
739
740 #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_D 0x0000004d
741
742 #define REG_A4XX_RBBM_PERFCTR_CP_0_LO 0x0000009c
743
744 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_SP(uint32_t i0) { return 0x00000068 + 0x1*i0; }
745
746 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_SP_REG(uint32_t i0) { return 0x00000068 + 0x1*i0; }
747
748 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_SP(uint32_t i0) { return 0x0000006c + 0x1*i0; }
749
750 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_SP_REG(uint32_t i0) { return 0x0000006c + 0x1*i0; }
751
752 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_SP(uint32_t i0) { return 0x00000070 + 0x1*i0; }
753
754 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_SP_REG(uint32_t i0) { return 0x00000070 + 0x1*i0; }
755
756 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_SP(uint32_t i0) { return 0x00000074 + 0x1*i0; }
757
758 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_SP_REG(uint32_t i0) { return 0x00000074 + 0x1*i0; }
759
760 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_RB(uint32_t i0) { return 0x00000078 + 0x1*i0; }
761
762 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_RB_REG(uint32_t i0) { return 0x00000078 + 0x1*i0; }
763
764 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_RB(uint32_t i0) { return 0x0000007c + 0x1*i0; }
765
766 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_RB_REG(uint32_t i0) { return 0x0000007c + 0x1*i0; }
767
768 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_MARB_CCU(uint32_t i0) { return 0x00000082 + 0x1*i0; }
769
770 static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_MARB_CCU_REG(uint32_t i0) { return 0x00000082 + 0x1*i0; }
771
772 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_RB_MARB_CCU(uint32_t i0) { return 0x00000086 + 0x1*i0; }
773
774 static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_RB_MARB_CCU_REG(uint32_t i0) { return 0x00000086 + 0x1*i0; }
775
776 #define REG_A4XX_RBBM_CLOCK_HYST_COM_DCOM 0x00000080
777
778 #define REG_A4XX_RBBM_CLOCK_CTL_COM_DCOM 0x00000081
779
780 #define REG_A4XX_RBBM_CLOCK_CTL_HLSQ 0x0000008a
781
782 #define REG_A4XX_RBBM_CLOCK_HYST_HLSQ 0x0000008b
783
784 #define REG_A4XX_RBBM_CLOCK_DELAY_HLSQ 0x0000008c
785
786 #define REG_A4XX_RBBM_CLOCK_DELAY_COM_DCOM 0x0000008d
787
788 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_RB_MARB_CCU_L1(uint32_t i0) { return 0x0000008e + 0x1*i0; }
789
790 static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_RB_MARB_CCU_L1_REG(uint32_t i0) { return 0x0000008e + 0x1*i0; }
791
792 #define REG_A4XX_RBBM_PERFCTR_PWR_1_LO 0x00000168
793
794 #define REG_A4XX_RBBM_PERFCTR_CTL 0x00000170
795
796 #define REG_A4XX_RBBM_PERFCTR_LOAD_CMD0 0x00000171
797
798 #define REG_A4XX_RBBM_PERFCTR_LOAD_CMD1 0x00000172
799
800 #define REG_A4XX_RBBM_PERFCTR_LOAD_CMD2 0x00000173
801
802 #define REG_A4XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000174
803
804 #define REG_A4XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x00000175
805
806 #define REG_A4XX_RBBM_GPU_BUSY_MASKED 0x0000017a
807
808 #define REG_A4XX_RBBM_INT_0_STATUS 0x0000017d
809
810 #define REG_A4XX_RBBM_CLOCK_STATUS 0x00000182
811
812 #define REG_A4XX_RBBM_AHB_STATUS 0x00000189
813
814 #define REG_A4XX_RBBM_AHB_ME_SPLIT_STATUS 0x0000018c
815
816 #define REG_A4XX_RBBM_AHB_PFP_SPLIT_STATUS 0x0000018d
817
818 #define REG_A4XX_RBBM_AHB_ERROR_STATUS 0x0000018f
819
820 #define REG_A4XX_RBBM_STATUS 0x00000191
821 #define A4XX_RBBM_STATUS_HI_BUSY 0x00000001
822 #define A4XX_RBBM_STATUS_CP_ME_BUSY 0x00000002
823 #define A4XX_RBBM_STATUS_CP_PFP_BUSY 0x00000004
824 #define A4XX_RBBM_STATUS_CP_NRT_BUSY 0x00004000
825 #define A4XX_RBBM_STATUS_VBIF_BUSY 0x00008000
826 #define A4XX_RBBM_STATUS_TSE_BUSY 0x00010000
827 #define A4XX_RBBM_STATUS_RAS_BUSY 0x00020000
828 #define A4XX_RBBM_STATUS_RB_BUSY 0x00040000
829 #define A4XX_RBBM_STATUS_PC_DCALL_BUSY 0x00080000
830 #define A4XX_RBBM_STATUS_PC_VSD_BUSY 0x00100000
831 #define A4XX_RBBM_STATUS_VFD_BUSY 0x00200000
832 #define A4XX_RBBM_STATUS_VPC_BUSY 0x00400000
833 #define A4XX_RBBM_STATUS_UCHE_BUSY 0x00800000
834 #define A4XX_RBBM_STATUS_SP_BUSY 0x01000000
835 #define A4XX_RBBM_STATUS_TPL1_BUSY 0x02000000
836 #define A4XX_RBBM_STATUS_MARB_BUSY 0x04000000
837 #define A4XX_RBBM_STATUS_VSC_BUSY 0x08000000
838 #define A4XX_RBBM_STATUS_ARB_BUSY 0x10000000
839 #define A4XX_RBBM_STATUS_HLSQ_BUSY 0x20000000
840 #define A4XX_RBBM_STATUS_GPU_BUSY_NOHC 0x40000000
841 #define A4XX_RBBM_STATUS_GPU_BUSY 0x80000000
842
843 #define REG_A4XX_RBBM_INTERFACE_RRDY_STATUS5 0x0000019f
844
845 #define REG_A4XX_CP_SCRATCH_UMASK 0x00000228
846
847 #define REG_A4XX_CP_SCRATCH_ADDR 0x00000229
848
849 #define REG_A4XX_CP_RB_BASE 0x00000200
850
851 #define REG_A4XX_CP_RB_CNTL 0x00000201
852
853 #define REG_A4XX_CP_RB_WPTR 0x00000205
854
855 #define REG_A4XX_CP_RB_RPTR_ADDR 0x00000203
856
857 #define REG_A4XX_CP_RB_RPTR 0x00000204
858
859 #define REG_A4XX_CP_IB1_BASE 0x00000206
860
861 #define REG_A4XX_CP_IB1_BUFSZ 0x00000207
862
863 #define REG_A4XX_CP_IB2_BASE 0x00000208
864
865 #define REG_A4XX_CP_IB2_BUFSZ 0x00000209
866
867 #define REG_A4XX_CP_ME_RB_DONE_DATA 0x00000217
868
869 #define REG_A4XX_CP_QUEUE_THRESH2 0x00000219
870
871 #define REG_A4XX_CP_MERCIU_SIZE 0x0000021b
872
873 #define REG_A4XX_CP_ROQ_ADDR 0x0000021c
874
875 #define REG_A4XX_CP_ROQ_DATA 0x0000021d
876
877 #define REG_A4XX_CP_MEQ_ADDR 0x0000021e
878
879 #define REG_A4XX_CP_MEQ_DATA 0x0000021f
880
881 #define REG_A4XX_CP_MERCIU_ADDR 0x00000220
882
883 #define REG_A4XX_CP_MERCIU_DATA 0x00000221
884
885 #define REG_A4XX_CP_MERCIU_DATA2 0x00000222
886
887 #define REG_A4XX_CP_PFP_UCODE_ADDR 0x00000223
888
889 #define REG_A4XX_CP_PFP_UCODE_DATA 0x00000224
890
891 #define REG_A4XX_CP_ME_RAM_WADDR 0x00000225
892
893 #define REG_A4XX_CP_ME_RAM_RADDR 0x00000226
894
895 #define REG_A4XX_CP_ME_RAM_DATA 0x00000227
896
897 #define REG_A4XX_CP_PREEMPT 0x0000022a
898
899 #define REG_A4XX_CP_CNTL 0x0000022c
900
901 #define REG_A4XX_CP_ME_CNTL 0x0000022d
902
903 #define REG_A4XX_CP_DEBUG 0x0000022e
904
905 #define REG_A4XX_CP_DEBUG_ECO_CONTROL 0x00000231
906
907 #define REG_A4XX_CP_DRAW_STATE_ADDR 0x00000232
908
909 #define REG_A4XX_CP_PROTECT_REG_0 0x00000240
910
911 static inline uint32_t REG_A4XX_CP_PROTECT(uint32_t i0) { return 0x00000240 + 0x1*i0; }
912
913 static inline uint32_t REG_A4XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000240 + 0x1*i0; }
914
915 #define REG_A4XX_CP_PROTECT_CTRL 0x00000250
916
917 #define REG_A4XX_CP_ST_BASE 0x000004c0
918
919 #define REG_A4XX_CP_STQ_AVAIL 0x000004ce
920
921 #define REG_A4XX_CP_MERCIU_STAT 0x000004d0
922
923 #define REG_A4XX_CP_WFI_PEND_CTR 0x000004d2
924
925 #define REG_A4XX_CP_HW_FAULT 0x000004d8
926
927 #define REG_A4XX_CP_PROTECT_STATUS 0x000004da
928
929 #define REG_A4XX_CP_EVENTS_IN_FLIGHT 0x000004dd
930
931 #define REG_A4XX_CP_PERFCTR_CP_SEL_0 0x00000500
932
933 #define REG_A4XX_CP_PERFCOMBINER_SELECT 0x0000050b
934
935 static inline uint32_t REG_A4XX_CP_SCRATCH(uint32_t i0) { return 0x00000578 + 0x1*i0; }
936
937 static inline uint32_t REG_A4XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000578 + 0x1*i0; }
938
939 #define REG_A4XX_SP_VS_STATUS 0x00000ec0
940
941 #define REG_A4XX_SP_PERFCTR_SP_SEL_11 0x00000ecf
942
943 #define REG_A4XX_SP_SP_CTRL_REG 0x000022c0
944 #define A4XX_SP_SP_CTRL_REG_BINNING_PASS 0x00080000
945
946 #define REG_A4XX_SP_INSTR_CACHE_CTRL 0x000022c1
947
948 #define REG_A4XX_SP_VS_CTRL_REG0 0x000022c4
949 #define A4XX_SP_VS_CTRL_REG0_THREADMODE__MASK 0x00000001
950 #define A4XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT 0
951 static inline uint32_t A4XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
952 {
953 return ((val) << A4XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT) & A4XX_SP_VS_CTRL_REG0_THREADMODE__MASK;
954 }
955 #define A4XX_SP_VS_CTRL_REG0_VARYING 0x00000002
956 #define A4XX_SP_VS_CTRL_REG0_CACHEINVALID 0x00000004
957 #define A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
958 #define A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
959 static inline uint32_t A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
960 {
961 return ((val) << A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
962 }
963 #define A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
964 #define A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
965 static inline uint32_t A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
966 {
967 return ((val) << A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
968 }
969 #define A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
970 #define A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
971 static inline uint32_t A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
972 {
973 return ((val) << A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK;
974 }
975 #define A4XX_SP_VS_CTRL_REG0_THREADSIZE__MASK 0x00100000
976 #define A4XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT 20
977 static inline uint32_t A4XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
978 {
979 return ((val) << A4XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A4XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
980 }
981 #define A4XX_SP_VS_CTRL_REG0_SUPERTHREADMODE 0x00200000
982 #define A4XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x00400000
983
984 #define REG_A4XX_SP_VS_CTRL_REG1 0x000022c5
985 #define A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK 0x000000ff
986 #define A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT 0
987 static inline uint32_t A4XX_SP_VS_CTRL_REG1_CONSTLENGTH(uint32_t val)
988 {
989 return ((val) << A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT) & A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK;
990 }
991 #define A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x7f000000
992 #define A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 24
993 static inline uint32_t A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
994 {
995 return ((val) << A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK;
996 }
997
998 #define REG_A4XX_SP_VS_PARAM_REG 0x000022c6
999 #define A4XX_SP_VS_PARAM_REG_POSREGID__MASK 0x000000ff
1000 #define A4XX_SP_VS_PARAM_REG_POSREGID__SHIFT 0
1001 static inline uint32_t A4XX_SP_VS_PARAM_REG_POSREGID(uint32_t val)
1002 {
1003 return ((val) << A4XX_SP_VS_PARAM_REG_POSREGID__SHIFT) & A4XX_SP_VS_PARAM_REG_POSREGID__MASK;
1004 }
1005 #define A4XX_SP_VS_PARAM_REG_PSIZEREGID__MASK 0x0000ff00
1006 #define A4XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT 8
1007 static inline uint32_t A4XX_SP_VS_PARAM_REG_PSIZEREGID(uint32_t val)
1008 {
1009 return ((val) << A4XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT) & A4XX_SP_VS_PARAM_REG_PSIZEREGID__MASK;
1010 }
1011 #define A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK 0xfff00000
1012 #define A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT 20
1013 static inline uint32_t A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR(uint32_t val)
1014 {
1015 return ((val) << A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT) & A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK;
1016 }
1017
1018 static inline uint32_t REG_A4XX_SP_VS_OUT(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
1019
1020 static inline uint32_t REG_A4XX_SP_VS_OUT_REG(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
1021 #define A4XX_SP_VS_OUT_REG_A_REGID__MASK 0x000001ff
1022 #define A4XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
1023 static inline uint32_t A4XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
1024 {
1025 return ((val) << A4XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A4XX_SP_VS_OUT_REG_A_REGID__MASK;
1026 }
1027 #define A4XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00001e00
1028 #define A4XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 9
1029 static inline uint32_t A4XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
1030 {
1031 return ((val) << A4XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A4XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
1032 }
1033 #define A4XX_SP_VS_OUT_REG_B_REGID__MASK 0x01ff0000
1034 #define A4XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
1035 static inline uint32_t A4XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
1036 {
1037 return ((val) << A4XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A4XX_SP_VS_OUT_REG_B_REGID__MASK;
1038 }
1039 #define A4XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x1e000000
1040 #define A4XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 25
1041 static inline uint32_t A4XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
1042 {
1043 return ((val) << A4XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A4XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
1044 }
1045
1046 static inline uint32_t REG_A4XX_SP_VS_VPC_DST(uint32_t i0) { return 0x000022d8 + 0x1*i0; }
1047
1048 static inline uint32_t REG_A4XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x000022d8 + 0x1*i0; }
1049 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
1050 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
1051 static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
1052 {
1053 return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
1054 }
1055 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
1056 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
1057 static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
1058 {
1059 return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
1060 }
1061 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
1062 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
1063 static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
1064 {
1065 return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
1066 }
1067 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
1068 #define A4XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
1069 static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
1070 {
1071 return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
1072 }
1073
1074 #define REG_A4XX_SP_VS_OBJ_OFFSET_REG 0x000022e0
1075 #define A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1076 #define A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1077 static inline uint32_t A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
1078 {
1079 return ((val) << A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
1080 }
1081 #define A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1082 #define A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1083 static inline uint32_t A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
1084 {
1085 return ((val) << A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
1086 }
1087
1088 #define REG_A4XX_SP_VS_OBJ_START 0x000022e1
1089
1090 #define REG_A4XX_SP_VS_PVT_MEM_PARAM 0x000022e2
1091
1092 #define REG_A4XX_SP_VS_PVT_MEM_ADDR 0x000022e3
1093
1094 #define REG_A4XX_SP_VS_LENGTH_REG 0x000022e5
1095
1096 #define REG_A4XX_SP_FS_CTRL_REG0 0x000022e8
1097 #define A4XX_SP_FS_CTRL_REG0_THREADMODE__MASK 0x00000001
1098 #define A4XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT 0
1099 static inline uint32_t A4XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
1100 {
1101 return ((val) << A4XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT) & A4XX_SP_FS_CTRL_REG0_THREADMODE__MASK;
1102 }
1103 #define A4XX_SP_FS_CTRL_REG0_VARYING 0x00000002
1104 #define A4XX_SP_FS_CTRL_REG0_CACHEINVALID 0x00000004
1105 #define A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
1106 #define A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
1107 static inline uint32_t A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
1108 {
1109 return ((val) << A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
1110 }
1111 #define A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
1112 #define A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
1113 static inline uint32_t A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
1114 {
1115 return ((val) << A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
1116 }
1117 #define A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
1118 #define A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
1119 static inline uint32_t A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
1120 {
1121 return ((val) << A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK;
1122 }
1123 #define A4XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00100000
1124 #define A4XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 20
1125 static inline uint32_t A4XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
1126 {
1127 return ((val) << A4XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A4XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
1128 }
1129 #define A4XX_SP_FS_CTRL_REG0_SUPERTHREADMODE 0x00200000
1130 #define A4XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x00400000
1131
1132 #define REG_A4XX_SP_FS_CTRL_REG1 0x000022e9
1133 #define A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK 0x000000ff
1134 #define A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT 0
1135 static inline uint32_t A4XX_SP_FS_CTRL_REG1_CONSTLENGTH(uint32_t val)
1136 {
1137 return ((val) << A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT) & A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK;
1138 }
1139 #define A4XX_SP_FS_CTRL_REG1_FACENESS 0x00080000
1140 #define A4XX_SP_FS_CTRL_REG1_VARYING 0x00100000
1141 #define A4XX_SP_FS_CTRL_REG1_FRAGCOORD 0x00200000
1142
1143 #define REG_A4XX_SP_FS_OBJ_OFFSET_REG 0x000022ea
1144 #define A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1145 #define A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1146 static inline uint32_t A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
1147 {
1148 return ((val) << A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
1149 }
1150 #define A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1151 #define A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1152 static inline uint32_t A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
1153 {
1154 return ((val) << A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
1155 }
1156
1157 #define REG_A4XX_SP_FS_OBJ_START 0x000022eb
1158
1159 #define REG_A4XX_SP_FS_PVT_MEM_PARAM 0x000022ec
1160
1161 #define REG_A4XX_SP_FS_PVT_MEM_ADDR 0x000022ed
1162
1163 #define REG_A4XX_SP_FS_LENGTH_REG 0x000022ef
1164
1165 #define REG_A4XX_SP_FS_OUTPUT_REG 0x000022f0
1166 #define A4XX_SP_FS_OUTPUT_REG_DEPTH_ENABLE 0x00000080
1167 #define A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK 0x0000ff00
1168 #define A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT 8
1169 static inline uint32_t A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID(uint32_t val)
1170 {
1171 return ((val) << A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT) & A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK;
1172 }
1173
1174 static inline uint32_t REG_A4XX_SP_FS_MRT(uint32_t i0) { return 0x000022f1 + 0x1*i0; }
1175
1176 static inline uint32_t REG_A4XX_SP_FS_MRT_REG(uint32_t i0) { return 0x000022f1 + 0x1*i0; }
1177 #define A4XX_SP_FS_MRT_REG_REGID__MASK 0x000000ff
1178 #define A4XX_SP_FS_MRT_REG_REGID__SHIFT 0
1179 static inline uint32_t A4XX_SP_FS_MRT_REG_REGID(uint32_t val)
1180 {
1181 return ((val) << A4XX_SP_FS_MRT_REG_REGID__SHIFT) & A4XX_SP_FS_MRT_REG_REGID__MASK;
1182 }
1183 #define A4XX_SP_FS_MRT_REG_HALF_PRECISION 0x00000100
1184 #define A4XX_SP_FS_MRT_REG_MRTFORMAT__MASK 0x0003f000
1185 #define A4XX_SP_FS_MRT_REG_MRTFORMAT__SHIFT 12
1186 static inline uint32_t A4XX_SP_FS_MRT_REG_MRTFORMAT(enum a4xx_color_fmt val)
1187 {
1188 return ((val) << A4XX_SP_FS_MRT_REG_MRTFORMAT__SHIFT) & A4XX_SP_FS_MRT_REG_MRTFORMAT__MASK;
1189 }
1190
1191 #define REG_A4XX_SP_HS_OBJ_OFFSET_REG 0x0000230d
1192 #define A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1193 #define A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1194 static inline uint32_t A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
1195 {
1196 return ((val) << A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
1197 }
1198 #define A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1199 #define A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1200 static inline uint32_t A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
1201 {
1202 return ((val) << A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
1203 }
1204
1205 #define REG_A4XX_SP_DS_OBJ_OFFSET_REG 0x00002334
1206 #define A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1207 #define A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1208 static inline uint32_t A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
1209 {
1210 return ((val) << A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
1211 }
1212 #define A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1213 #define A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1214 static inline uint32_t A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
1215 {
1216 return ((val) << A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
1217 }
1218
1219 #define REG_A4XX_SP_GS_OBJ_OFFSET_REG 0x0000235b
1220 #define A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
1221 #define A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
1222 static inline uint32_t A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
1223 {
1224 return ((val) << A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
1225 }
1226 #define A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
1227 #define A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
1228 static inline uint32_t A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
1229 {
1230 return ((val) << A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
1231 }
1232
1233 #define REG_A4XX_SP_GS_LENGTH_REG 0x00002360
1234
1235 #define REG_A4XX_VPC_DEBUG_RAM_SEL 0x00000e60
1236
1237 #define REG_A4XX_VPC_DEBUG_RAM_READ 0x00000e61
1238
1239 #define REG_A4XX_VPC_DEBUG_ECO_CONTROL 0x00000e64
1240
1241 #define REG_A4XX_VPC_PERFCTR_VPC_SEL_3 0x00000e68
1242
1243 #define REG_A4XX_VPC_ATTR 0x00002140
1244 #define A4XX_VPC_ATTR_TOTALATTR__MASK 0x000001ff
1245 #define A4XX_VPC_ATTR_TOTALATTR__SHIFT 0
1246 static inline uint32_t A4XX_VPC_ATTR_TOTALATTR(uint32_t val)
1247 {
1248 return ((val) << A4XX_VPC_ATTR_TOTALATTR__SHIFT) & A4XX_VPC_ATTR_TOTALATTR__MASK;
1249 }
1250 #define A4XX_VPC_ATTR_PSIZE 0x00000200
1251 #define A4XX_VPC_ATTR_THRDASSIGN__MASK 0x00003000
1252 #define A4XX_VPC_ATTR_THRDASSIGN__SHIFT 12
1253 static inline uint32_t A4XX_VPC_ATTR_THRDASSIGN(uint32_t val)
1254 {
1255 return ((val) << A4XX_VPC_ATTR_THRDASSIGN__SHIFT) & A4XX_VPC_ATTR_THRDASSIGN__MASK;
1256 }
1257 #define A4XX_VPC_ATTR_ENABLE 0x02000000
1258
1259 #define REG_A4XX_VPC_PACK 0x00002141
1260 #define A4XX_VPC_PACK_NUMBYPASSVAR__MASK 0x000000ff
1261 #define A4XX_VPC_PACK_NUMBYPASSVAR__SHIFT 0
1262 static inline uint32_t A4XX_VPC_PACK_NUMBYPASSVAR(uint32_t val)
1263 {
1264 return ((val) << A4XX_VPC_PACK_NUMBYPASSVAR__SHIFT) & A4XX_VPC_PACK_NUMBYPASSVAR__MASK;
1265 }
1266 #define A4XX_VPC_PACK_NUMFPNONPOSVAR__MASK 0x0000ff00
1267 #define A4XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT 8
1268 static inline uint32_t A4XX_VPC_PACK_NUMFPNONPOSVAR(uint32_t val)
1269 {
1270 return ((val) << A4XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT) & A4XX_VPC_PACK_NUMFPNONPOSVAR__MASK;
1271 }
1272 #define A4XX_VPC_PACK_NUMNONPOSVSVAR__MASK 0x00ff0000
1273 #define A4XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT 16
1274 static inline uint32_t A4XX_VPC_PACK_NUMNONPOSVSVAR(uint32_t val)
1275 {
1276 return ((val) << A4XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT) & A4XX_VPC_PACK_NUMNONPOSVSVAR__MASK;
1277 }
1278
1279 static inline uint32_t REG_A4XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00002142 + 0x1*i0; }
1280
1281 static inline uint32_t REG_A4XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00002142 + 0x1*i0; }
1282
1283 static inline uint32_t REG_A4XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x0000214a + 0x1*i0; }
1284
1285 static inline uint32_t REG_A4XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x0000214a + 0x1*i0; }
1286
1287 #define REG_A4XX_VPC_SO_FLUSH_WADDR_3 0x0000216e
1288
1289 #define REG_A4XX_VSC_BIN_SIZE 0x00000c00
1290 #define A4XX_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f
1291 #define A4XX_VSC_BIN_SIZE_WIDTH__SHIFT 0
1292 static inline uint32_t A4XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
1293 {
1294 return ((val >> 5) << A4XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A4XX_VSC_BIN_SIZE_WIDTH__MASK;
1295 }
1296 #define A4XX_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0
1297 #define A4XX_VSC_BIN_SIZE_HEIGHT__SHIFT 5
1298 static inline uint32_t A4XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
1299 {
1300 return ((val >> 5) << A4XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A4XX_VSC_BIN_SIZE_HEIGHT__MASK;
1301 }
1302
1303 #define REG_A4XX_VSC_SIZE_ADDRESS 0x00000c01
1304
1305 #define REG_A4XX_VSC_SIZE_ADDRESS2 0x00000c02
1306
1307 #define REG_A4XX_VSC_DEBUG_ECO_CONTROL 0x00000c03
1308
1309 static inline uint32_t REG_A4XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c08 + 0x1*i0; }
1310
1311 static inline uint32_t REG_A4XX_VSC_PIPE_CONFIG_REG(uint32_t i0) { return 0x00000c08 + 0x1*i0; }
1312 #define A4XX_VSC_PIPE_CONFIG_REG_X__MASK 0x000003ff
1313 #define A4XX_VSC_PIPE_CONFIG_REG_X__SHIFT 0
1314 static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_X(uint32_t val)
1315 {
1316 return ((val) << A4XX_VSC_PIPE_CONFIG_REG_X__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_X__MASK;
1317 }
1318 #define A4XX_VSC_PIPE_CONFIG_REG_Y__MASK 0x000ffc00
1319 #define A4XX_VSC_PIPE_CONFIG_REG_Y__SHIFT 10
1320 static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_Y(uint32_t val)
1321 {
1322 return ((val) << A4XX_VSC_PIPE_CONFIG_REG_Y__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_Y__MASK;
1323 }
1324 #define A4XX_VSC_PIPE_CONFIG_REG_W__MASK 0x00f00000
1325 #define A4XX_VSC_PIPE_CONFIG_REG_W__SHIFT 20
1326 static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_W(uint32_t val)
1327 {
1328 return ((val) << A4XX_VSC_PIPE_CONFIG_REG_W__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_W__MASK;
1329 }
1330 #define A4XX_VSC_PIPE_CONFIG_REG_H__MASK 0x0f000000
1331 #define A4XX_VSC_PIPE_CONFIG_REG_H__SHIFT 24
1332 static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_H(uint32_t val)
1333 {
1334 return ((val) << A4XX_VSC_PIPE_CONFIG_REG_H__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_H__MASK;
1335 }
1336
1337 static inline uint32_t REG_A4XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
1338
1339 static inline uint32_t REG_A4XX_VSC_PIPE_DATA_ADDRESS_REG(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
1340
1341 static inline uint32_t REG_A4XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c18 + 0x1*i0; }
1342
1343 static inline uint32_t REG_A4XX_VSC_PIPE_DATA_LENGTH_REG(uint32_t i0) { return 0x00000c18 + 0x1*i0; }
1344
1345 #define REG_A4XX_VSC_PIPE_PARTIAL_POSN_1 0x00000c41
1346
1347 #define REG_A4XX_VSC_PERFCTR_VSC_SEL_0 0x00000c50
1348
1349 #define REG_A4XX_VSC_PERFCTR_VSC_SEL_1 0x00000c51
1350
1351 #define REG_A4XX_VFD_DEBUG_CONTROL 0x00000e40
1352
1353 #define REG_A4XX_VFD_PERFCTR_VFD_SEL_7 0x00000e4a
1354
1355 #define REG_A4XX_VFD_CONTROL_0 0x00002200
1356 #define A4XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK 0x000000ff
1357 #define A4XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT 0
1358 static inline uint32_t A4XX_VFD_CONTROL_0_TOTALATTRTOVS(uint32_t val)
1359 {
1360 return ((val) << A4XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT) & A4XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK;
1361 }
1362 #define A4XX_VFD_CONTROL_0_BYPASSATTROVS__MASK 0x0001fe00
1363 #define A4XX_VFD_CONTROL_0_BYPASSATTROVS__SHIFT 9
1364 static inline uint32_t A4XX_VFD_CONTROL_0_BYPASSATTROVS(uint32_t val)
1365 {
1366 return ((val) << A4XX_VFD_CONTROL_0_BYPASSATTROVS__SHIFT) & A4XX_VFD_CONTROL_0_BYPASSATTROVS__MASK;
1367 }
1368 #define A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK 0x03f00000
1369 #define A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT 20
1370 static inline uint32_t A4XX_VFD_CONTROL_0_STRMDECINSTRCNT(uint32_t val)
1371 {
1372 return ((val) << A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT) & A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK;
1373 }
1374 #define A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK 0xfc000000
1375 #define A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT 26
1376 static inline uint32_t A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT(uint32_t val)
1377 {
1378 return ((val) << A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT) & A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK;
1379 }
1380
1381 #define REG_A4XX_VFD_CONTROL_1 0x00002201
1382 #define A4XX_VFD_CONTROL_1_MAXSTORAGE__MASK 0x0000ffff
1383 #define A4XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT 0
1384 static inline uint32_t A4XX_VFD_CONTROL_1_MAXSTORAGE(uint32_t val)
1385 {
1386 return ((val) << A4XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT) & A4XX_VFD_CONTROL_1_MAXSTORAGE__MASK;
1387 }
1388 #define A4XX_VFD_CONTROL_1_REGID4VTX__MASK 0x00ff0000
1389 #define A4XX_VFD_CONTROL_1_REGID4VTX__SHIFT 16
1390 static inline uint32_t A4XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
1391 {
1392 return ((val) << A4XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A4XX_VFD_CONTROL_1_REGID4VTX__MASK;
1393 }
1394 #define A4XX_VFD_CONTROL_1_REGID4INST__MASK 0xff000000
1395 #define A4XX_VFD_CONTROL_1_REGID4INST__SHIFT 24
1396 static inline uint32_t A4XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
1397 {
1398 return ((val) << A4XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A4XX_VFD_CONTROL_1_REGID4INST__MASK;
1399 }
1400
1401 #define REG_A4XX_VFD_CONTROL_2 0x00002202
1402
1403 #define REG_A4XX_VFD_CONTROL_3 0x00002203
1404
1405 #define REG_A4XX_VFD_CONTROL_4 0x00002204
1406
1407 #define REG_A4XX_VFD_INDEX_OFFSET 0x00002208
1408
1409 static inline uint32_t REG_A4XX_VFD_FETCH(uint32_t i0) { return 0x0000220a + 0x4*i0; }
1410
1411 static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_0(uint32_t i0) { return 0x0000220a + 0x4*i0; }
1412 #define A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK 0x0000007f
1413 #define A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT 0
1414 static inline uint32_t A4XX_VFD_FETCH_INSTR_0_FETCHSIZE(uint32_t val)
1415 {
1416 return ((val) << A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT) & A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK;
1417 }
1418 #define A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK 0x0001ff80
1419 #define A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT 7
1420 static inline uint32_t A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE(uint32_t val)
1421 {
1422 return ((val) << A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT) & A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK;
1423 }
1424 #define A4XX_VFD_FETCH_INSTR_0_SWITCHNEXT 0x00080000
1425 #define A4XX_VFD_FETCH_INSTR_0_STEPRATE__MASK 0xff000000
1426 #define A4XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT 24
1427 static inline uint32_t A4XX_VFD_FETCH_INSTR_0_STEPRATE(uint32_t val)
1428 {
1429 return ((val) << A4XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT) & A4XX_VFD_FETCH_INSTR_0_STEPRATE__MASK;
1430 }
1431
1432 static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_1(uint32_t i0) { return 0x0000220b + 0x4*i0; }
1433
1434 static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_2(uint32_t i0) { return 0x0000220c + 0x4*i0; }
1435 #define A4XX_VFD_FETCH_INSTR_2_SIZE__MASK 0xfffffff0
1436 #define A4XX_VFD_FETCH_INSTR_2_SIZE__SHIFT 4
1437 static inline uint32_t A4XX_VFD_FETCH_INSTR_2_SIZE(uint32_t val)
1438 {
1439 return ((val >> 4) << A4XX_VFD_FETCH_INSTR_2_SIZE__SHIFT) & A4XX_VFD_FETCH_INSTR_2_SIZE__MASK;
1440 }
1441
1442 static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_3(uint32_t i0) { return 0x0000220d + 0x4*i0; }
1443
1444 static inline uint32_t REG_A4XX_VFD_DECODE(uint32_t i0) { return 0x0000228a + 0x1*i0; }
1445
1446 static inline uint32_t REG_A4XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000228a + 0x1*i0; }
1447 #define A4XX_VFD_DECODE_INSTR_WRITEMASK__MASK 0x0000000f
1448 #define A4XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT 0
1449 static inline uint32_t A4XX_VFD_DECODE_INSTR_WRITEMASK(uint32_t val)
1450 {
1451 return ((val) << A4XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT) & A4XX_VFD_DECODE_INSTR_WRITEMASK__MASK;
1452 }
1453 #define A4XX_VFD_DECODE_INSTR_CONSTFILL 0x00000010
1454 #define A4XX_VFD_DECODE_INSTR_FORMAT__MASK 0x00000fc0
1455 #define A4XX_VFD_DECODE_INSTR_FORMAT__SHIFT 6
1456 static inline uint32_t A4XX_VFD_DECODE_INSTR_FORMAT(enum a4xx_vtx_fmt val)
1457 {
1458 return ((val) << A4XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A4XX_VFD_DECODE_INSTR_FORMAT__MASK;
1459 }
1460 #define A4XX_VFD_DECODE_INSTR_REGID__MASK 0x000ff000
1461 #define A4XX_VFD_DECODE_INSTR_REGID__SHIFT 12
1462 static inline uint32_t A4XX_VFD_DECODE_INSTR_REGID(uint32_t val)
1463 {
1464 return ((val) << A4XX_VFD_DECODE_INSTR_REGID__SHIFT) & A4XX_VFD_DECODE_INSTR_REGID__MASK;
1465 }
1466 #define A4XX_VFD_DECODE_INSTR_INT 0x00100000
1467 #define A4XX_VFD_DECODE_INSTR_SWAP__MASK 0x00c00000
1468 #define A4XX_VFD_DECODE_INSTR_SWAP__SHIFT 22
1469 static inline uint32_t A4XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
1470 {
1471 return ((val) << A4XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A4XX_VFD_DECODE_INSTR_SWAP__MASK;
1472 }
1473 #define A4XX_VFD_DECODE_INSTR_SHIFTCNT__MASK 0x1f000000
1474 #define A4XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT 24
1475 static inline uint32_t A4XX_VFD_DECODE_INSTR_SHIFTCNT(uint32_t val)
1476 {
1477 return ((val) << A4XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT) & A4XX_VFD_DECODE_INSTR_SHIFTCNT__MASK;
1478 }
1479 #define A4XX_VFD_DECODE_INSTR_LASTCOMPVALID 0x20000000
1480 #define A4XX_VFD_DECODE_INSTR_SWITCHNEXT 0x40000000
1481
1482 #define REG_A4XX_TPL1_DEBUG_ECO_CONTROL 0x00000f00
1483
1484 #define REG_A4XX_TPL1_PERFCTR_TP_SEL_7 0x00000f0b
1485
1486 #define REG_A4XX_TPL1_TP_TEX_OFFSET 0x00002380
1487
1488 #define REG_A4XX_TPL1_TP_CS_TEXMEMOBJ_BASE_ADDR 0x000023a6
1489
1490 #define REG_A4XX_GRAS_TSE_STATUS 0x00000c80
1491
1492 #define REG_A4XX_GRAS_DEBUG_ECO_CONTROL 0x00000c81
1493
1494 #define REG_A4XX_GRAS_PERFCTR_TSE_SEL_0 0x00000c88
1495
1496 #define REG_A4XX_GRAS_PERFCTR_TSE_SEL_3 0x00000c8b
1497
1498 #define REG_A4XX_GRAS_CL_CLIP_CNTL 0x00002000
1499
1500 #define REG_A4XX_GRAS_CLEAR_CNTL 0x00002003
1501 #define A4XX_GRAS_CLEAR_CNTL_NOT_FASTCLEAR 0x00000001
1502
1503 #define REG_A4XX_GRAS_CL_GB_CLIP_ADJ 0x00002004
1504 #define A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK 0x000003ff
1505 #define A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT 0
1506 static inline uint32_t A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ(uint32_t val)
1507 {
1508 return ((val) << A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT) & A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK;
1509 }
1510 #define A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK 0x000ffc00
1511 #define A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT 10
1512 static inline uint32_t A4XX_GRAS_CL_GB_CLIP_ADJ_VERT(uint32_t val)
1513 {
1514 return ((val) << A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT) & A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK;
1515 }
1516
1517 #define REG_A4XX_GRAS_CL_VPORT_XOFFSET_0 0x00002008
1518 #define A4XX_GRAS_CL_VPORT_XOFFSET_0__MASK 0xffffffff
1519 #define A4XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT 0
1520 static inline uint32_t A4XX_GRAS_CL_VPORT_XOFFSET_0(float val)
1521 {
1522 return ((fui(val)) << A4XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_XOFFSET_0__MASK;
1523 }
1524
1525 #define REG_A4XX_GRAS_CL_VPORT_XSCALE_0 0x00002009
1526 #define A4XX_GRAS_CL_VPORT_XSCALE_0__MASK 0xffffffff
1527 #define A4XX_GRAS_CL_VPORT_XSCALE_0__SHIFT 0
1528 static inline uint32_t A4XX_GRAS_CL_VPORT_XSCALE_0(float val)
1529 {
1530 return ((fui(val)) << A4XX_GRAS_CL_VPORT_XSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_XSCALE_0__MASK;
1531 }
1532
1533 #define REG_A4XX_GRAS_CL_VPORT_YOFFSET_0 0x0000200a
1534 #define A4XX_GRAS_CL_VPORT_YOFFSET_0__MASK 0xffffffff
1535 #define A4XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT 0
1536 static inline uint32_t A4XX_GRAS_CL_VPORT_YOFFSET_0(float val)
1537 {
1538 return ((fui(val)) << A4XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_YOFFSET_0__MASK;
1539 }
1540
1541 #define REG_A4XX_GRAS_CL_VPORT_YSCALE_0 0x0000200b
1542 #define A4XX_GRAS_CL_VPORT_YSCALE_0__MASK 0xffffffff
1543 #define A4XX_GRAS_CL_VPORT_YSCALE_0__SHIFT 0
1544 static inline uint32_t A4XX_GRAS_CL_VPORT_YSCALE_0(float val)
1545 {
1546 return ((fui(val)) << A4XX_GRAS_CL_VPORT_YSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_YSCALE_0__MASK;
1547 }
1548
1549 #define REG_A4XX_GRAS_CL_VPORT_ZOFFSET_0 0x0000200c
1550 #define A4XX_GRAS_CL_VPORT_ZOFFSET_0__MASK 0xffffffff
1551 #define A4XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT 0
1552 static inline uint32_t A4XX_GRAS_CL_VPORT_ZOFFSET_0(float val)
1553 {
1554 return ((fui(val)) << A4XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_ZOFFSET_0__MASK;
1555 }
1556
1557 #define REG_A4XX_GRAS_CL_VPORT_ZSCALE_0 0x0000200d
1558 #define A4XX_GRAS_CL_VPORT_ZSCALE_0__MASK 0xffffffff
1559 #define A4XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT 0
1560 static inline uint32_t A4XX_GRAS_CL_VPORT_ZSCALE_0(float val)
1561 {
1562 return ((fui(val)) << A4XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_ZSCALE_0__MASK;
1563 }
1564
1565 #define REG_A4XX_GRAS_SU_POINT_MINMAX 0x00002070
1566 #define A4XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
1567 #define A4XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
1568 static inline uint32_t A4XX_GRAS_SU_POINT_MINMAX_MIN(float val)
1569 {
1570 return ((((uint32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A4XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
1571 }
1572 #define A4XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
1573 #define A4XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
1574 static inline uint32_t A4XX_GRAS_SU_POINT_MINMAX_MAX(float val)
1575 {
1576 return ((((uint32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A4XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
1577 }
1578
1579 #define REG_A4XX_GRAS_SU_POINT_SIZE 0x00002071
1580 #define A4XX_GRAS_SU_POINT_SIZE__MASK 0xffffffff
1581 #define A4XX_GRAS_SU_POINT_SIZE__SHIFT 0
1582 static inline uint32_t A4XX_GRAS_SU_POINT_SIZE(float val)
1583 {
1584 return ((((int32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_SIZE__SHIFT) & A4XX_GRAS_SU_POINT_SIZE__MASK;
1585 }
1586
1587 #define REG_A4XX_GRAS_ALPHA_CONTROL 0x00002073
1588 #define A4XX_GRAS_ALPHA_CONTROL_ALPHA_TEST_ENABLE 0x00000004
1589
1590 #define REG_A4XX_GRAS_SU_POLY_OFFSET_SCALE 0x00002074
1591 #define A4XX_GRAS_SU_POLY_OFFSET_SCALE__MASK 0xffffffff
1592 #define A4XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT 0
1593 static inline uint32_t A4XX_GRAS_SU_POLY_OFFSET_SCALE(float val)
1594 {
1595 return ((fui(val)) << A4XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A4XX_GRAS_SU_POLY_OFFSET_SCALE__MASK;
1596 }
1597
1598 #define REG_A4XX_GRAS_SU_POLY_OFFSET_OFFSET 0x00002075
1599 #define A4XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
1600 #define A4XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
1601 static inline uint32_t A4XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
1602 {
1603 return ((fui(val)) << A4XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A4XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
1604 }
1605
1606 #define REG_A4XX_GRAS_SC_EXTENT_WINDOW_TL 0x0000209f
1607
1608 #define REG_A4XX_GRAS_SC_SCREEN_SCISSOR_TL 0x0000207c
1609 #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
1610 #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff
1611 #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
1612 static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
1613 {
1614 return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK;
1615 }
1616 #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000
1617 #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
1618 static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
1619 {
1620 return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK;
1621 }
1622
1623 #define REG_A4XX_GRAS_SC_SCREEN_SCISSOR_BR 0x0000207d
1624 #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
1625 #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff
1626 #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
1627 static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
1628 {
1629 return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK;
1630 }
1631 #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000
1632 #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
1633 static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
1634 {
1635 return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK;
1636 }
1637
1638 #define REG_A4XX_GRAS_SC_WINDOW_SCISSOR_BR 0x0000209c
1639 #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
1640 #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
1641 #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
1642 static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
1643 {
1644 return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
1645 }
1646 #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
1647 #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
1648 static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
1649 {
1650 return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
1651 }
1652
1653 #define REG_A4XX_GRAS_SC_WINDOW_SCISSOR_TL 0x0000209d
1654 #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
1655 #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
1656 #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
1657 static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
1658 {
1659 return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
1660 }
1661 #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
1662 #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
1663 static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
1664 {
1665 return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
1666 }
1667
1668 #define REG_A4XX_GRAS_DEPTH_CONTROL 0x00002077
1669 #define A4XX_GRAS_DEPTH_CONTROL_FORMAT__MASK 0x00000003
1670 #define A4XX_GRAS_DEPTH_CONTROL_FORMAT__SHIFT 0
1671 static inline uint32_t A4XX_GRAS_DEPTH_CONTROL_FORMAT(enum a4xx_depth_format val)
1672 {
1673 return ((val) << A4XX_GRAS_DEPTH_CONTROL_FORMAT__SHIFT) & A4XX_GRAS_DEPTH_CONTROL_FORMAT__MASK;
1674 }
1675
1676 #define REG_A4XX_GRAS_SU_MODE_CONTROL 0x00002078
1677 #define A4XX_GRAS_SU_MODE_CONTROL_CULL_FRONT 0x00000001
1678 #define A4XX_GRAS_SU_MODE_CONTROL_CULL_BACK 0x00000002
1679 #define A4XX_GRAS_SU_MODE_CONTROL_FRONT_CW 0x00000004
1680 #define A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK 0x000007f8
1681 #define A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT 3
1682 static inline uint32_t A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH(float val)
1683 {
1684 return ((((int32_t)(val * 4.0))) << A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT) & A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK;
1685 }
1686 #define A4XX_GRAS_SU_MODE_CONTROL_POLY_OFFSET 0x00000800
1687 #define A4XX_GRAS_SU_MODE_CONTROL_RENDERING_PASS 0x00100000
1688
1689 #define REG_A4XX_GRAS_SC_CONTROL 0x0000207b
1690 #define A4XX_GRAS_SC_CONTROL_RENDER_MODE__MASK 0x0000000c
1691 #define A4XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT 2
1692 static inline uint32_t A4XX_GRAS_SC_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
1693 {
1694 return ((val) << A4XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT) & A4XX_GRAS_SC_CONTROL_RENDER_MODE__MASK;
1695 }
1696 #define A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK 0x00000380
1697 #define A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT 7
1698 static inline uint32_t A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES(uint32_t val)
1699 {
1700 return ((val) << A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT) & A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK;
1701 }
1702 #define A4XX_GRAS_SC_CONTROL_MSAA_DISABLE 0x00000800
1703 #define A4XX_GRAS_SC_CONTROL_RASTER_MODE__MASK 0x0000f000
1704 #define A4XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT 12
1705 static inline uint32_t A4XX_GRAS_SC_CONTROL_RASTER_MODE(uint32_t val)
1706 {
1707 return ((val) << A4XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT) & A4XX_GRAS_SC_CONTROL_RASTER_MODE__MASK;
1708 }
1709
1710 #define REG_A4XX_UCHE_CACHE_MODE_CONTROL 0x00000e80
1711
1712 #define REG_A4XX_UCHE_TRAP_BASE_LO 0x00000e83
1713
1714 #define REG_A4XX_UCHE_TRAP_BASE_HI 0x00000e84
1715
1716 #define REG_A4XX_UCHE_CACHE_STATUS 0x00000e88
1717
1718 #define REG_A4XX_UCHE_INVALIDATE0 0x00000e8a
1719
1720 #define REG_A4XX_UCHE_INVALIDATE1 0x00000e8b
1721
1722 #define REG_A4XX_UCHE_CACHE_WAYS_VFD 0x00000e8c
1723
1724 #define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_7 0x00000e95
1725
1726 #define REG_A4XX_HLSQ_TIMEOUT_THRESHOLD 0x00000e00
1727
1728 #define REG_A4XX_HLSQ_DEBUG_ECO_CONTROL 0x00000e04
1729
1730 #define REG_A4XX_HLSQ_PERF_PIPE_MASK 0x00000e0e
1731
1732 #define REG_A4XX_HLSQ_CONTROL_0_REG 0x000023c0
1733 #define A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK 0x00000010
1734 #define A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT 4
1735 static inline uint32_t A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)
1736 {
1737 return ((val) << A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK;
1738 }
1739 #define A4XX_HLSQ_CONTROL_0_REG_FSSUPERTHREADENABLE 0x00000040
1740 #define A4XX_HLSQ_CONTROL_0_REG_SPSHADERRESTART 0x00000200
1741 #define A4XX_HLSQ_CONTROL_0_REG_RESERVED2 0x00000400
1742 #define A4XX_HLSQ_CONTROL_0_REG_CHUNKDISABLE 0x04000000
1743 #define A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK 0x08000000
1744 #define A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT 27
1745 static inline uint32_t A4XX_HLSQ_CONTROL_0_REG_CONSTMODE(uint32_t val)
1746 {
1747 return ((val) << A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT) & A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK;
1748 }
1749 #define A4XX_HLSQ_CONTROL_0_REG_LAZYUPDATEDISABLE 0x10000000
1750 #define A4XX_HLSQ_CONTROL_0_REG_SPCONSTFULLUPDATE 0x20000000
1751 #define A4XX_HLSQ_CONTROL_0_REG_TPFULLUPDATE 0x40000000
1752 #define A4XX_HLSQ_CONTROL_0_REG_SINGLECONTEXT 0x80000000
1753
1754 #define REG_A4XX_HLSQ_CONTROL_1_REG 0x000023c1
1755 #define A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK 0x00000040
1756 #define A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT 6
1757 static inline uint32_t A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE(enum a3xx_threadsize val)
1758 {
1759 return ((val) << A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT) & A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK;
1760 }
1761 #define A4XX_HLSQ_CONTROL_1_REG_VSSUPERTHREADENABLE 0x00000100
1762 #define A4XX_HLSQ_CONTROL_1_REG_RESERVED1 0x00000200
1763 #define A4XX_HLSQ_CONTROL_1_REG_COORDREGID__MASK 0x00ff0000
1764 #define A4XX_HLSQ_CONTROL_1_REG_COORDREGID__SHIFT 16
1765 static inline uint32_t A4XX_HLSQ_CONTROL_1_REG_COORDREGID(uint32_t val)
1766 {
1767 return ((val) << A4XX_HLSQ_CONTROL_1_REG_COORDREGID__SHIFT) & A4XX_HLSQ_CONTROL_1_REG_COORDREGID__MASK;
1768 }
1769 #define A4XX_HLSQ_CONTROL_1_REG_ZWCOORD 0x02000000
1770
1771 #define REG_A4XX_HLSQ_CONTROL_2_REG 0x000023c2
1772 #define A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK 0xfc000000
1773 #define A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT 26
1774 static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD(uint32_t val)
1775 {
1776 return ((val) << A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT) & A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK;
1777 }
1778 #define A4XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK 0x000003fc
1779 #define A4XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT 2
1780 static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val)
1781 {
1782 return ((val) << A4XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT) & A4XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK;
1783 }
1784
1785 #define REG_A4XX_HLSQ_CONTROL_3_REG 0x000023c3
1786 #define A4XX_HLSQ_CONTROL_3_REG_REGID__MASK 0x000000ff
1787 #define A4XX_HLSQ_CONTROL_3_REG_REGID__SHIFT 0
1788 static inline uint32_t A4XX_HLSQ_CONTROL_3_REG_REGID(uint32_t val)
1789 {
1790 return ((val) << A4XX_HLSQ_CONTROL_3_REG_REGID__SHIFT) & A4XX_HLSQ_CONTROL_3_REG_REGID__MASK;
1791 }
1792
1793 #define REG_A4XX_HLSQ_VS_CONTROL_REG 0x000023c5
1794 #define A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
1795 #define A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1796 static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1797 {
1798 return ((val) << A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK;
1799 }
1800 #define A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
1801 #define A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
1802 static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
1803 {
1804 return ((val) << A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
1805 }
1806 #define A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
1807 #define A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
1808 static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
1809 {
1810 return ((val) << A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK;
1811 }
1812 #define A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1813 #define A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1814 static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1815 {
1816 return ((val) << A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK;
1817 }
1818
1819 #define REG_A4XX_HLSQ_FS_CONTROL_REG 0x000023c6
1820 #define A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
1821 #define A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1822 static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1823 {
1824 return ((val) << A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK;
1825 }
1826 #define A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
1827 #define A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
1828 static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
1829 {
1830 return ((val) << A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
1831 }
1832 #define A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
1833 #define A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
1834 static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
1835 {
1836 return ((val) << A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK;
1837 }
1838 #define A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1839 #define A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1840 static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1841 {
1842 return ((val) << A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK;
1843 }
1844
1845 #define REG_A4XX_HLSQ_HS_CONTROL_REG 0x000023c7
1846 #define A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
1847 #define A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1848 static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1849 {
1850 return ((val) << A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__MASK;
1851 }
1852 #define A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
1853 #define A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
1854 static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
1855 {
1856 return ((val) << A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
1857 }
1858 #define A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
1859 #define A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
1860 static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
1861 {
1862 return ((val) << A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK;
1863 }
1864 #define A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1865 #define A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1866 static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1867 {
1868 return ((val) << A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__MASK;
1869 }
1870
1871 #define REG_A4XX_HLSQ_DS_CONTROL_REG 0x000023c8
1872 #define A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
1873 #define A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1874 static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1875 {
1876 return ((val) << A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__MASK;
1877 }
1878 #define A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
1879 #define A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
1880 static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
1881 {
1882 return ((val) << A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
1883 }
1884 #define A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
1885 #define A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
1886 static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
1887 {
1888 return ((val) << A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK;
1889 }
1890 #define A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1891 #define A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1892 static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1893 {
1894 return ((val) << A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__MASK;
1895 }
1896
1897 #define REG_A4XX_HLSQ_GS_CONTROL_REG 0x000023c9
1898 #define A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
1899 #define A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__SHIFT 0
1900 static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1901 {
1902 return ((val) << A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__MASK;
1903 }
1904 #define A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
1905 #define A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
1906 static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
1907 {
1908 return ((val) << A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
1909 }
1910 #define A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
1911 #define A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
1912 static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
1913 {
1914 return ((val) << A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK;
1915 }
1916 #define A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1917 #define A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__SHIFT 24
1918 static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1919 {
1920 return ((val) << A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__MASK;
1921 }
1922
1923 #define REG_A4XX_HLSQ_UPDATE_CONTROL 0x000023db
1924
1925 #define REG_A4XX_PC_BINNING_COMMAND 0x00000d00
1926 #define A4XX_PC_BINNING_COMMAND_BINNING_ENABLE 0x00000001
1927
1928 #define REG_A4XX_PC_DRAWCALL_SETUP_OVERRIDE 0x00000d0c
1929
1930 #define REG_A4XX_PC_PERFCTR_PC_SEL_0 0x00000d10
1931
1932 #define REG_A4XX_PC_PERFCTR_PC_SEL_7 0x00000d17
1933
1934 #define REG_A4XX_PC_BIN_BASE 0x000021c0
1935
1936 #define REG_A4XX_PC_PRIM_VTX_CNTL 0x000021c4
1937 #define A4XX_PC_PRIM_VTX_CNTL_VAROUT 0x00000001
1938 #define A4XX_PC_PRIM_VTX_CNTL_PROVOKING_VTX_LAST 0x02000000
1939 #define A4XX_PC_PRIM_VTX_CNTL_PSIZE 0x04000000
1940
1941 #define REG_A4XX_UNKNOWN_21C5 0x000021c5
1942
1943 #define REG_A4XX_PC_RESTART_INDEX 0x000021c6
1944
1945 #define REG_A4XX_PC_GS_PARAM 0x000021e5
1946
1947 #define REG_A4XX_PC_HS_PARAM 0x000021e7
1948
1949 #define REG_A4XX_VBIF_VERSION 0x00003000
1950
1951 #define REG_A4XX_VBIF_CLKON 0x00003001
1952 #define A4XX_VBIF_CLKON_FORCE_ON_TESTBUS 0x00000001
1953
1954 #define REG_A4XX_VBIF_ABIT_SORT 0x0000301c
1955
1956 #define REG_A4XX_VBIF_ABIT_SORT_CONF 0x0000301d
1957
1958 #define REG_A4XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
1959
1960 #define REG_A4XX_VBIF_IN_RD_LIM_CONF0 0x0000302c
1961
1962 #define REG_A4XX_VBIF_IN_RD_LIM_CONF1 0x0000302d
1963
1964 #define REG_A4XX_VBIF_IN_WR_LIM_CONF0 0x00003030
1965
1966 #define REG_A4XX_VBIF_IN_WR_LIM_CONF1 0x00003031
1967
1968 #define REG_A4XX_VBIF_ROUND_ROBIN_QOS_ARB 0x00003049
1969
1970 #define REG_A4XX_UNKNOWN_0CC5 0x00000cc5
1971
1972 #define REG_A4XX_UNKNOWN_0CC6 0x00000cc6
1973
1974 #define REG_A4XX_UNKNOWN_0D01 0x00000d01
1975
1976 #define REG_A4XX_UNKNOWN_0E05 0x00000e05
1977
1978 #define REG_A4XX_UNKNOWN_0E42 0x00000e42
1979
1980 #define REG_A4XX_UNKNOWN_0EC2 0x00000ec2
1981
1982 #define REG_A4XX_UNKNOWN_0EC3 0x00000ec3
1983
1984 #define REG_A4XX_UNKNOWN_0F03 0x00000f03
1985
1986 #define REG_A4XX_UNKNOWN_2001 0x00002001
1987
1988 #define REG_A4XX_UNKNOWN_209B 0x0000209b
1989
1990 #define REG_A4XX_UNKNOWN_20EF 0x000020ef
1991
1992 #define REG_A4XX_UNKNOWN_20F0 0x000020f0
1993
1994 #define REG_A4XX_UNKNOWN_20F1 0x000020f1
1995
1996 #define REG_A4XX_UNKNOWN_20F2 0x000020f2
1997
1998 #define REG_A4XX_UNKNOWN_20F3 0x000020f3
1999
2000 #define REG_A4XX_UNKNOWN_20F4 0x000020f4
2001
2002 #define REG_A4XX_UNKNOWN_20F5 0x000020f5
2003
2004 #define REG_A4XX_UNKNOWN_20F6 0x000020f6
2005
2006 #define REG_A4XX_UNKNOWN_20F7 0x000020f7
2007
2008 #define REG_A4XX_UNKNOWN_2152 0x00002152
2009
2010 #define REG_A4XX_UNKNOWN_2153 0x00002153
2011
2012 #define REG_A4XX_UNKNOWN_2154 0x00002154
2013
2014 #define REG_A4XX_UNKNOWN_2155 0x00002155
2015
2016 #define REG_A4XX_UNKNOWN_2156 0x00002156
2017
2018 #define REG_A4XX_UNKNOWN_2157 0x00002157
2019
2020 #define REG_A4XX_UNKNOWN_21C3 0x000021c3
2021
2022 #define REG_A4XX_UNKNOWN_21E6 0x000021e6
2023
2024 #define REG_A4XX_UNKNOWN_2209 0x00002209
2025
2026 #define REG_A4XX_UNKNOWN_22D7 0x000022d7
2027
2028 #define REG_A4XX_UNKNOWN_2381 0x00002381
2029
2030 #define REG_A4XX_UNKNOWN_23A0 0x000023a0
2031
2032 #define REG_A4XX_TEX_SAMP_0 0x00000000
2033 #define A4XX_TEX_SAMP_0_MIPFILTER_LINEAR_NEAR 0x00000001
2034 #define A4XX_TEX_SAMP_0_XY_MAG__MASK 0x00000006
2035 #define A4XX_TEX_SAMP_0_XY_MAG__SHIFT 1
2036 static inline uint32_t A4XX_TEX_SAMP_0_XY_MAG(enum a4xx_tex_filter val)
2037 {
2038 return ((val) << A4XX_TEX_SAMP_0_XY_MAG__SHIFT) & A4XX_TEX_SAMP_0_XY_MAG__MASK;
2039 }
2040 #define A4XX_TEX_SAMP_0_XY_MIN__MASK 0x00000018
2041 #define A4XX_TEX_SAMP_0_XY_MIN__SHIFT 3
2042 static inline uint32_t A4XX_TEX_SAMP_0_XY_MIN(enum a4xx_tex_filter val)
2043 {
2044 return ((val) << A4XX_TEX_SAMP_0_XY_MIN__SHIFT) & A4XX_TEX_SAMP_0_XY_MIN__MASK;
2045 }
2046 #define A4XX_TEX_SAMP_0_WRAP_S__MASK 0x000000e0
2047 #define A4XX_TEX_SAMP_0_WRAP_S__SHIFT 5
2048 static inline uint32_t A4XX_TEX_SAMP_0_WRAP_S(enum a4xx_tex_clamp val)
2049 {
2050 return ((val) << A4XX_TEX_SAMP_0_WRAP_S__SHIFT) & A4XX_TEX_SAMP_0_WRAP_S__MASK;
2051 }
2052 #define A4XX_TEX_SAMP_0_WRAP_T__MASK 0x00000700
2053 #define A4XX_TEX_SAMP_0_WRAP_T__SHIFT 8
2054 static inline uint32_t A4XX_TEX_SAMP_0_WRAP_T(enum a4xx_tex_clamp val)
2055 {
2056 return ((val) << A4XX_TEX_SAMP_0_WRAP_T__SHIFT) & A4XX_TEX_SAMP_0_WRAP_T__MASK;
2057 }
2058 #define A4XX_TEX_SAMP_0_WRAP_R__MASK 0x00003800
2059 #define A4XX_TEX_SAMP_0_WRAP_R__SHIFT 11
2060 static inline uint32_t A4XX_TEX_SAMP_0_WRAP_R(enum a4xx_tex_clamp val)
2061 {
2062 return ((val) << A4XX_TEX_SAMP_0_WRAP_R__SHIFT) & A4XX_TEX_SAMP_0_WRAP_R__MASK;
2063 }
2064
2065 #define REG_A4XX_TEX_SAMP_1 0x00000001
2066 #define A4XX_TEX_SAMP_1_COMPARE_FUNC__MASK 0x0000000e
2067 #define A4XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT 1
2068 static inline uint32_t A4XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val)
2069 {
2070 return ((val) << A4XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A4XX_TEX_SAMP_1_COMPARE_FUNC__MASK;
2071 }
2072 #define A4XX_TEX_SAMP_1_UNNORM_COORDS 0x00000020
2073 #define A4XX_TEX_SAMP_1_MIPFILTER_LINEAR_FAR 0x00000040
2074 #define A4XX_TEX_SAMP_1_MAX_LOD__MASK 0x000fff00
2075 #define A4XX_TEX_SAMP_1_MAX_LOD__SHIFT 8
2076 static inline uint32_t A4XX_TEX_SAMP_1_MAX_LOD(float val)
2077 {
2078 return ((((uint32_t)(val * 256.0))) << A4XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A4XX_TEX_SAMP_1_MAX_LOD__MASK;
2079 }
2080 #define A4XX_TEX_SAMP_1_MIN_LOD__MASK 0xfff00000
2081 #define A4XX_TEX_SAMP_1_MIN_LOD__SHIFT 20
2082 static inline uint32_t A4XX_TEX_SAMP_1_MIN_LOD(float val)
2083 {
2084 return ((((uint32_t)(val * 256.0))) << A4XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A4XX_TEX_SAMP_1_MIN_LOD__MASK;
2085 }
2086
2087 #define REG_A4XX_TEX_CONST_0 0x00000000
2088 #define A4XX_TEX_CONST_0_TILED 0x00000001
2089 #define A4XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
2090 #define A4XX_TEX_CONST_0_SWIZ_X__SHIFT 4
2091 static inline uint32_t A4XX_TEX_CONST_0_SWIZ_X(enum a4xx_tex_swiz val)
2092 {
2093 return ((val) << A4XX_TEX_CONST_0_SWIZ_X__SHIFT) & A4XX_TEX_CONST_0_SWIZ_X__MASK;
2094 }
2095 #define A4XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
2096 #define A4XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
2097 static inline uint32_t A4XX_TEX_CONST_0_SWIZ_Y(enum a4xx_tex_swiz val)
2098 {
2099 return ((val) << A4XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A4XX_TEX_CONST_0_SWIZ_Y__MASK;
2100 }
2101 #define A4XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
2102 #define A4XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
2103 static inline uint32_t A4XX_TEX_CONST_0_SWIZ_Z(enum a4xx_tex_swiz val)
2104 {
2105 return ((val) << A4XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A4XX_TEX_CONST_0_SWIZ_Z__MASK;
2106 }
2107 #define A4XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
2108 #define A4XX_TEX_CONST_0_SWIZ_W__SHIFT 13
2109 static inline uint32_t A4XX_TEX_CONST_0_SWIZ_W(enum a4xx_tex_swiz val)
2110 {
2111 return ((val) << A4XX_TEX_CONST_0_SWIZ_W__SHIFT) & A4XX_TEX_CONST_0_SWIZ_W__MASK;
2112 }
2113 #define A4XX_TEX_CONST_0_MIPLVLS__MASK 0x000f0000
2114 #define A4XX_TEX_CONST_0_MIPLVLS__SHIFT 16
2115 static inline uint32_t A4XX_TEX_CONST_0_MIPLVLS(uint32_t val)
2116 {
2117 return ((val) << A4XX_TEX_CONST_0_MIPLVLS__SHIFT) & A4XX_TEX_CONST_0_MIPLVLS__MASK;
2118 }
2119 #define A4XX_TEX_CONST_0_FMT__MASK 0x1fc00000
2120 #define A4XX_TEX_CONST_0_FMT__SHIFT 22
2121 static inline uint32_t A4XX_TEX_CONST_0_FMT(enum a4xx_tex_fmt val)
2122 {
2123 return ((val) << A4XX_TEX_CONST_0_FMT__SHIFT) & A4XX_TEX_CONST_0_FMT__MASK;
2124 }
2125 #define A4XX_TEX_CONST_0_TYPE__MASK 0x60000000
2126 #define A4XX_TEX_CONST_0_TYPE__SHIFT 29
2127 static inline uint32_t A4XX_TEX_CONST_0_TYPE(enum a4xx_tex_type val)
2128 {
2129 return ((val) << A4XX_TEX_CONST_0_TYPE__SHIFT) & A4XX_TEX_CONST_0_TYPE__MASK;
2130 }
2131
2132 #define REG_A4XX_TEX_CONST_1 0x00000001
2133 #define A4XX_TEX_CONST_1_HEIGHT__MASK 0x00007fff
2134 #define A4XX_TEX_CONST_1_HEIGHT__SHIFT 0
2135 static inline uint32_t A4XX_TEX_CONST_1_HEIGHT(uint32_t val)
2136 {
2137 return ((val) << A4XX_TEX_CONST_1_HEIGHT__SHIFT) & A4XX_TEX_CONST_1_HEIGHT__MASK;
2138 }
2139 #define A4XX_TEX_CONST_1_WIDTH__MASK 0x1fff8000
2140 #define A4XX_TEX_CONST_1_WIDTH__SHIFT 15
2141 static inline uint32_t A4XX_TEX_CONST_1_WIDTH(uint32_t val)
2142 {
2143 return ((val) << A4XX_TEX_CONST_1_WIDTH__SHIFT) & A4XX_TEX_CONST_1_WIDTH__MASK;
2144 }
2145
2146 #define REG_A4XX_TEX_CONST_2 0x00000002
2147 #define A4XX_TEX_CONST_2_FETCHSIZE__MASK 0x0000000f
2148 #define A4XX_TEX_CONST_2_FETCHSIZE__SHIFT 0
2149 static inline uint32_t A4XX_TEX_CONST_2_FETCHSIZE(enum a4xx_tex_fetchsize val)
2150 {
2151 return ((val) << A4XX_TEX_CONST_2_FETCHSIZE__SHIFT) & A4XX_TEX_CONST_2_FETCHSIZE__MASK;
2152 }
2153 #define A4XX_TEX_CONST_2_PITCH__MASK 0x3ffffe00
2154 #define A4XX_TEX_CONST_2_PITCH__SHIFT 9
2155 static inline uint32_t A4XX_TEX_CONST_2_PITCH(uint32_t val)
2156 {
2157 return ((val) << A4XX_TEX_CONST_2_PITCH__SHIFT) & A4XX_TEX_CONST_2_PITCH__MASK;
2158 }
2159 #define A4XX_TEX_CONST_2_SWAP__MASK 0xc0000000
2160 #define A4XX_TEX_CONST_2_SWAP__SHIFT 30
2161 static inline uint32_t A4XX_TEX_CONST_2_SWAP(enum a3xx_color_swap val)
2162 {
2163 return ((val) << A4XX_TEX_CONST_2_SWAP__SHIFT) & A4XX_TEX_CONST_2_SWAP__MASK;
2164 }
2165
2166 #define REG_A4XX_TEX_CONST_3 0x00000003
2167 #define A4XX_TEX_CONST_3_LAYERSZ__MASK 0x00003fff
2168 #define A4XX_TEX_CONST_3_LAYERSZ__SHIFT 0
2169 static inline uint32_t A4XX_TEX_CONST_3_LAYERSZ(uint32_t val)
2170 {
2171 return ((val >> 12) << A4XX_TEX_CONST_3_LAYERSZ__SHIFT) & A4XX_TEX_CONST_3_LAYERSZ__MASK;
2172 }
2173 #define A4XX_TEX_CONST_3_DEPTH__MASK 0x7ffc0000
2174 #define A4XX_TEX_CONST_3_DEPTH__SHIFT 18
2175 static inline uint32_t A4XX_TEX_CONST_3_DEPTH(uint32_t val)
2176 {
2177 return ((val) << A4XX_TEX_CONST_3_DEPTH__SHIFT) & A4XX_TEX_CONST_3_DEPTH__MASK;
2178 }
2179
2180 #define REG_A4XX_TEX_CONST_4 0x00000004
2181 #define A4XX_TEX_CONST_4_LAYERSZ__MASK 0x0000000f
2182 #define A4XX_TEX_CONST_4_LAYERSZ__SHIFT 0
2183 static inline uint32_t A4XX_TEX_CONST_4_LAYERSZ(uint32_t val)
2184 {
2185 return ((val >> 12) << A4XX_TEX_CONST_4_LAYERSZ__SHIFT) & A4XX_TEX_CONST_4_LAYERSZ__MASK;
2186 }
2187 #define A4XX_TEX_CONST_4_BASE__MASK 0xffffffe0
2188 #define A4XX_TEX_CONST_4_BASE__SHIFT 5
2189 static inline uint32_t A4XX_TEX_CONST_4_BASE(uint32_t val)
2190 {
2191 return ((val >> 5) << A4XX_TEX_CONST_4_BASE__SHIFT) & A4XX_TEX_CONST_4_BASE__MASK;
2192 }
2193
2194 #define REG_A4XX_TEX_CONST_5 0x00000005
2195
2196 #define REG_A4XX_TEX_CONST_6 0x00000006
2197
2198 #define REG_A4XX_TEX_CONST_7 0x00000007
2199
2200
2201 #endif /* A4XX_XML */