freedreno: update generated headers
[mesa.git] / src / gallium / drivers / freedreno / a5xx / a5xx.xml.h
1 #ifndef A5XX_XML
2 #define A5XX_XML
3
4 /* Autogenerated file, DO NOT EDIT manually!
5
6 This file was generated by the rules-ng-ng headergen tool in this git repository:
7 http://github.com/freedreno/envytools/
8 git clone https://github.com/freedreno/envytools.git
9
10 The rules-ng-ng source files this header was generated from are:
11 - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 431 bytes, from 2016-04-26 17:56:44)
12 - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1572 bytes, from 2016-02-10 17:07:21)
13 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32907 bytes, from 2016-11-26 23:01:08)
14 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 12025 bytes, from 2016-11-26 23:01:08)
15 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 23277 bytes, from 2016-12-24 05:01:47)
16 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 83840 bytes, from 2016-11-26 23:01:08)
17 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 110757 bytes, from 2016-12-26 17:51:07)
18 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a5xx.xml ( 99436 bytes, from 2017-01-10 16:36:25)
19 - /home/robclark/src/freedreno/envytools/rnndb/adreno/ocmem.xml ( 1773 bytes, from 2015-09-24 17:30:00)
20
21 Copyright (C) 2013-2017 by the following authors:
22 - Rob Clark <robdclark@gmail.com> (robclark)
23 - Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
24
25 Permission is hereby granted, free of charge, to any person obtaining
26 a copy of this software and associated documentation files (the
27 "Software"), to deal in the Software without restriction, including
28 without limitation the rights to use, copy, modify, merge, publish,
29 distribute, sublicense, and/or sell copies of the Software, and to
30 permit persons to whom the Software is furnished to do so, subject to
31 the following conditions:
32
33 The above copyright notice and this permission notice (including the
34 next paragraph) shall be included in all copies or substantial
35 portions of the Software.
36
37 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
38 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
39 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
40 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
41 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
42 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
43 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
44 */
45
46
47 enum a5xx_color_fmt {
48 RB5_R8_UNORM = 3,
49 RB5_R8_UINT = 5,
50 RB5_R8_SINT = 6,
51 RB5_R4G4B4A4_UNORM = 8,
52 RB5_R5G5B5A1_UNORM = 10,
53 RB5_R5G6B5_UNORM = 14,
54 RB5_R8G8_UNORM = 15,
55 RB5_R8G8_SNORM = 16,
56 RB5_R8G8_UINT = 17,
57 RB5_R8G8_SINT = 18,
58 RB5_R16_UNORM = 21,
59 RB5_R16_SNORM = 22,
60 RB5_R16_FLOAT = 23,
61 RB5_R16_UINT = 24,
62 RB5_R16_SINT = 25,
63 RB5_R8G8B8A8_UNORM = 48,
64 RB5_R8G8B8_UNORM = 49,
65 RB5_R8G8B8A8_UINT = 51,
66 RB5_R8G8B8A8_SINT = 52,
67 RB5_R10G10B10A2_UNORM = 55,
68 RB5_R10G10B10A2_UINT = 58,
69 RB5_R11G11B10_FLOAT = 66,
70 RB5_R16G16_UNORM = 67,
71 RB5_R16G16_SNORM = 68,
72 RB5_R16G16_FLOAT = 69,
73 RB5_R16G16_UINT = 70,
74 RB5_R16G16_SINT = 71,
75 RB5_R32_FLOAT = 74,
76 RB5_R32_UINT = 75,
77 RB5_R32_SINT = 76,
78 RB5_R16G16B16A16_FLOAT = 98,
79 RB5_R16G16B16A16_UINT = 99,
80 RB5_R16G16B16A16_SINT = 100,
81 RB5_R32G32_FLOAT = 103,
82 RB5_R32G32_UINT = 104,
83 RB5_R32G32_SINT = 105,
84 RB5_R32G32B32A32_FLOAT = 130,
85 RB5_R32G32B32A32_UINT = 131,
86 RB5_R32G32B32A32_SINT = 132,
87 };
88
89 enum a5xx_tile_mode {
90 TILE5_LINEAR = 0,
91 TILE5_2 = 2,
92 TILE5_3 = 3,
93 };
94
95 enum a5xx_vtx_fmt {
96 VFMT5_8_UNORM = 3,
97 VFMT5_8_SNORM = 4,
98 VFMT5_8_UINT = 5,
99 VFMT5_8_SINT = 6,
100 VFMT5_8_8_UNORM = 15,
101 VFMT5_8_8_SNORM = 16,
102 VFMT5_8_8_UINT = 17,
103 VFMT5_8_8_SINT = 18,
104 VFMT5_16_UNORM = 21,
105 VFMT5_16_SNORM = 22,
106 VFMT5_16_FLOAT = 23,
107 VFMT5_16_UINT = 24,
108 VFMT5_16_SINT = 25,
109 VFMT5_8_8_8_UNORM = 33,
110 VFMT5_8_8_8_SNORM = 34,
111 VFMT5_8_8_8_UINT = 35,
112 VFMT5_8_8_8_SINT = 36,
113 VFMT5_8_8_8_8_UNORM = 48,
114 VFMT5_8_8_8_8_SNORM = 50,
115 VFMT5_8_8_8_8_UINT = 51,
116 VFMT5_8_8_8_8_SINT = 52,
117 VFMT5_16_16_UNORM = 67,
118 VFMT5_16_16_SNORM = 68,
119 VFMT5_16_16_FLOAT = 69,
120 VFMT5_16_16_UINT = 70,
121 VFMT5_16_16_SINT = 71,
122 VFMT5_32_UNORM = 72,
123 VFMT5_32_SNORM = 73,
124 VFMT5_32_FLOAT = 74,
125 VFMT5_32_UINT = 75,
126 VFMT5_32_SINT = 76,
127 VFMT5_32_FIXED = 77,
128 VFMT5_16_16_16_UNORM = 88,
129 VFMT5_16_16_16_SNORM = 89,
130 VFMT5_16_16_16_FLOAT = 90,
131 VFMT5_16_16_16_UINT = 91,
132 VFMT5_16_16_16_SINT = 92,
133 VFMT5_16_16_16_16_UNORM = 96,
134 VFMT5_16_16_16_16_SNORM = 97,
135 VFMT5_16_16_16_16_FLOAT = 98,
136 VFMT5_16_16_16_16_UINT = 99,
137 VFMT5_16_16_16_16_SINT = 100,
138 VFMT5_32_32_UNORM = 101,
139 VFMT5_32_32_SNORM = 102,
140 VFMT5_32_32_FLOAT = 103,
141 VFMT5_32_32_UINT = 104,
142 VFMT5_32_32_SINT = 105,
143 VFMT5_32_32_FIXED = 106,
144 VFMT5_32_32_32_UNORM = 112,
145 VFMT5_32_32_32_SNORM = 113,
146 VFMT5_32_32_32_UINT = 114,
147 VFMT5_32_32_32_SINT = 115,
148 VFMT5_32_32_32_FLOAT = 116,
149 VFMT5_32_32_32_FIXED = 117,
150 VFMT5_32_32_32_32_UNORM = 128,
151 VFMT5_32_32_32_32_SNORM = 129,
152 VFMT5_32_32_32_32_FLOAT = 130,
153 VFMT5_32_32_32_32_UINT = 131,
154 VFMT5_32_32_32_32_SINT = 132,
155 VFMT5_32_32_32_32_FIXED = 133,
156 };
157
158 enum a5xx_tex_fmt {
159 TFMT5_A8_UNORM = 2,
160 TFMT5_8_UNORM = 3,
161 TFMT5_8_UINT = 5,
162 TFMT5_8_SINT = 6,
163 TFMT5_4_4_4_4_UNORM = 8,
164 TFMT5_5_5_5_1_UNORM = 10,
165 TFMT5_5_6_5_UNORM = 14,
166 TFMT5_8_8_UNORM = 15,
167 TFMT5_8_8_SNORM = 16,
168 TFMT5_8_8_UINT = 17,
169 TFMT5_8_8_SINT = 18,
170 TFMT5_L8_A8_UNORM = 19,
171 TFMT5_16_UNORM = 21,
172 TFMT5_16_SNORM = 22,
173 TFMT5_16_FLOAT = 23,
174 TFMT5_16_UINT = 24,
175 TFMT5_16_SINT = 25,
176 TFMT5_8_8_8_8_UNORM = 48,
177 TFMT5_8_8_8_UNORM = 49,
178 TFMT5_8_8_8_SNORM = 50,
179 TFMT5_8_8_8_8_UINT = 51,
180 TFMT5_8_8_8_8_SINT = 52,
181 TFMT5_9_9_9_E5_FLOAT = 53,
182 TFMT5_10_10_10_2_UNORM = 54,
183 TFMT5_10_10_10_2_UINT = 58,
184 TFMT5_11_11_10_FLOAT = 66,
185 TFMT5_16_16_UNORM = 67,
186 TFMT5_16_16_SNORM = 68,
187 TFMT5_16_16_FLOAT = 69,
188 TFMT5_16_16_UINT = 70,
189 TFMT5_16_16_SINT = 71,
190 TFMT5_32_FLOAT = 74,
191 TFMT5_32_UINT = 75,
192 TFMT5_32_SINT = 76,
193 TFMT5_16_16_16_16_FLOAT = 98,
194 TFMT5_16_16_16_16_UINT = 99,
195 TFMT5_16_16_16_16_SINT = 100,
196 TFMT5_32_32_FLOAT = 103,
197 TFMT5_32_32_UINT = 104,
198 TFMT5_32_32_SINT = 105,
199 TFMT5_32_32_32_32_FLOAT = 130,
200 TFMT5_32_32_32_32_UINT = 131,
201 TFMT5_32_32_32_32_SINT = 132,
202 TFMT5_X8Z24_UNORM = 160,
203 };
204
205 enum a5xx_tex_fetchsize {
206 TFETCH5_1_BYTE = 0,
207 TFETCH5_2_BYTE = 1,
208 TFETCH5_4_BYTE = 2,
209 TFETCH5_8_BYTE = 3,
210 TFETCH5_16_BYTE = 4,
211 };
212
213 enum a5xx_depth_format {
214 DEPTH5_NONE = 0,
215 DEPTH5_16 = 1,
216 DEPTH5_24_8 = 2,
217 DEPTH5_32 = 4,
218 };
219
220 enum a5xx_blit_buf {
221 BLIT_MRT0 = 0,
222 BLIT_MRT1 = 1,
223 BLIT_MRT2 = 2,
224 BLIT_MRT3 = 3,
225 BLIT_MRT4 = 4,
226 BLIT_MRT5 = 5,
227 BLIT_MRT6 = 6,
228 BLIT_MRT7 = 7,
229 BLIT_ZS = 8,
230 BLIT_Z32 = 9,
231 };
232
233 enum a5xx_tex_filter {
234 A5XX_TEX_NEAREST = 0,
235 A5XX_TEX_LINEAR = 1,
236 A5XX_TEX_ANISO = 2,
237 };
238
239 enum a5xx_tex_clamp {
240 A5XX_TEX_REPEAT = 0,
241 A5XX_TEX_CLAMP_TO_EDGE = 1,
242 A5XX_TEX_MIRROR_REPEAT = 2,
243 A5XX_TEX_CLAMP_TO_BORDER = 3,
244 A5XX_TEX_MIRROR_CLAMP = 4,
245 };
246
247 enum a5xx_tex_aniso {
248 A5XX_TEX_ANISO_1 = 0,
249 A5XX_TEX_ANISO_2 = 1,
250 A5XX_TEX_ANISO_4 = 2,
251 A5XX_TEX_ANISO_8 = 3,
252 A5XX_TEX_ANISO_16 = 4,
253 };
254
255 enum a5xx_tex_swiz {
256 A5XX_TEX_X = 0,
257 A5XX_TEX_Y = 1,
258 A5XX_TEX_Z = 2,
259 A5XX_TEX_W = 3,
260 A5XX_TEX_ZERO = 4,
261 A5XX_TEX_ONE = 5,
262 };
263
264 enum a5xx_tex_type {
265 A5XX_TEX_1D = 0,
266 A5XX_TEX_2D = 1,
267 A5XX_TEX_CUBE = 2,
268 A5XX_TEX_3D = 3,
269 };
270
271 #define A5XX_INT0_RBBM_GPU_IDLE 0x00000001
272 #define A5XX_INT0_RBBM_AHB_ERROR 0x00000002
273 #define A5XX_INT0_RBBM_TRANSFER_TIMEOUT 0x00000004
274 #define A5XX_INT0_RBBM_ME_MS_TIMEOUT 0x00000008
275 #define A5XX_INT0_RBBM_PFP_MS_TIMEOUT 0x00000010
276 #define A5XX_INT0_RBBM_ETS_MS_TIMEOUT 0x00000020
277 #define A5XX_INT0_RBBM_ATB_ASYNC_OVERFLOW 0x00000040
278 #define A5XX_INT0_RBBM_GPC_ERROR 0x00000080
279 #define A5XX_INT0_CP_SW 0x00000100
280 #define A5XX_INT0_CP_HW_ERROR 0x00000200
281 #define A5XX_INT0_CP_CCU_FLUSH_DEPTH_TS 0x00000400
282 #define A5XX_INT0_CP_CCU_FLUSH_COLOR_TS 0x00000800
283 #define A5XX_INT0_CP_CCU_RESOLVE_TS 0x00001000
284 #define A5XX_INT0_CP_IB2 0x00002000
285 #define A5XX_INT0_CP_IB1 0x00004000
286 #define A5XX_INT0_CP_RB 0x00008000
287 #define A5XX_INT0_CP_UNUSED_1 0x00010000
288 #define A5XX_INT0_CP_RB_DONE_TS 0x00020000
289 #define A5XX_INT0_CP_WT_DONE_TS 0x00040000
290 #define A5XX_INT0_UNKNOWN_1 0x00080000
291 #define A5XX_INT0_CP_CACHE_FLUSH_TS 0x00100000
292 #define A5XX_INT0_UNUSED_2 0x00200000
293 #define A5XX_INT0_RBBM_ATB_BUS_OVERFLOW 0x00400000
294 #define A5XX_INT0_MISC_HANG_DETECT 0x00800000
295 #define A5XX_INT0_UCHE_OOB_ACCESS 0x01000000
296 #define A5XX_INT0_UCHE_TRAP_INTR 0x02000000
297 #define A5XX_INT0_DEBBUS_INTR_0 0x04000000
298 #define A5XX_INT0_DEBBUS_INTR_1 0x08000000
299 #define A5XX_INT0_GPMU_VOLTAGE_DROOP 0x10000000
300 #define A5XX_INT0_GPMU_FIRMWARE 0x20000000
301 #define A5XX_INT0_ISDB_CPU_IRQ 0x40000000
302 #define A5XX_INT0_ISDB_UNDER_DEBUG 0x80000000
303 #define A5XX_CP_INT_CP_OPCODE_ERROR 0x00000001
304 #define A5XX_CP_INT_CP_RESERVED_BIT_ERROR 0x00000002
305 #define A5XX_CP_INT_CP_HW_FAULT_ERROR 0x00000004
306 #define A5XX_CP_INT_CP_DMA_ERROR 0x00000008
307 #define A5XX_CP_INT_CP_REGISTER_PROTECTION_ERROR 0x00000010
308 #define A5XX_CP_INT_CP_AHB_ERROR 0x00000020
309 #define REG_A5XX_CP_RB_BASE 0x00000800
310
311 #define REG_A5XX_CP_RB_BASE_HI 0x00000801
312
313 #define REG_A5XX_CP_RB_CNTL 0x00000802
314
315 #define REG_A5XX_CP_RB_RPTR_ADDR 0x00000804
316
317 #define REG_A5XX_CP_RB_RPTR_ADDR_HI 0x00000805
318
319 #define REG_A5XX_CP_RB_RPTR 0x00000806
320
321 #define REG_A5XX_CP_RB_WPTR 0x00000807
322
323 #define REG_A5XX_CP_PFP_STAT_ADDR 0x00000808
324
325 #define REG_A5XX_CP_PFP_STAT_DATA 0x00000809
326
327 #define REG_A5XX_CP_DRAW_STATE_ADDR 0x0000080b
328
329 #define REG_A5XX_CP_DRAW_STATE_DATA 0x0000080c
330
331 #define REG_A5XX_CP_CRASH_SCRIPT_BASE_LO 0x00000817
332
333 #define REG_A5XX_CP_CRASH_SCRIPT_BASE_HI 0x00000818
334
335 #define REG_A5XX_CP_CRASH_DUMP_CNTL 0x00000819
336
337 #define REG_A5XX_CP_ME_STAT_ADDR 0x0000081a
338
339 #define REG_A5XX_CP_ROQ_THRESHOLDS_1 0x0000081f
340
341 #define REG_A5XX_CP_ROQ_THRESHOLDS_2 0x00000820
342
343 #define REG_A5XX_CP_ROQ_DBG_ADDR 0x00000821
344
345 #define REG_A5XX_CP_ROQ_DBG_DATA 0x00000822
346
347 #define REG_A5XX_CP_MEQ_DBG_ADDR 0x00000823
348
349 #define REG_A5XX_CP_MEQ_DBG_DATA 0x00000824
350
351 #define REG_A5XX_CP_MEQ_THRESHOLDS 0x00000825
352
353 #define REG_A5XX_CP_MERCIU_SIZE 0x00000826
354
355 #define REG_A5XX_CP_MERCIU_DBG_ADDR 0x00000827
356
357 #define REG_A5XX_CP_MERCIU_DBG_DATA_1 0x00000828
358
359 #define REG_A5XX_CP_MERCIU_DBG_DATA_2 0x00000829
360
361 #define REG_A5XX_CP_PFP_UCODE_DBG_ADDR 0x0000082a
362
363 #define REG_A5XX_CP_PFP_UCODE_DBG_DATA 0x0000082b
364
365 #define REG_A5XX_CP_ME_UCODE_DBG_ADDR 0x0000082f
366
367 #define REG_A5XX_CP_ME_UCODE_DBG_DATA 0x00000830
368
369 #define REG_A5XX_CP_CNTL 0x00000831
370
371 #define REG_A5XX_CP_PFP_ME_CNTL 0x00000832
372
373 #define REG_A5XX_CP_CHICKEN_DBG 0x00000833
374
375 #define REG_A5XX_CP_PFP_INSTR_BASE_LO 0x00000835
376
377 #define REG_A5XX_CP_PFP_INSTR_BASE_HI 0x00000836
378
379 #define REG_A5XX_CP_ME_INSTR_BASE_LO 0x00000838
380
381 #define REG_A5XX_CP_ME_INSTR_BASE_HI 0x00000839
382
383 #define REG_A5XX_CP_CONTEXT_SWITCH_CNTL 0x0000083b
384
385 #define REG_A5XX_CP_CONTEXT_SWITCH_RESTORE_ADDR_LO 0x0000083c
386
387 #define REG_A5XX_CP_CONTEXT_SWITCH_RESTORE_ADDR_HI 0x0000083d
388
389 #define REG_A5XX_CP_CONTEXT_SWITCH_SAVE_ADDR_LO 0x0000083e
390
391 #define REG_A5XX_CP_CONTEXT_SWITCH_SAVE_ADDR_HI 0x0000083f
392
393 #define REG_A5XX_CP_CONTEXT_SWITCH_SMMU_INFO_LO 0x00000840
394
395 #define REG_A5XX_CP_CONTEXT_SWITCH_SMMU_INFO_HI 0x00000841
396
397 #define REG_A5XX_CP_ADDR_MODE_CNTL 0x00000860
398
399 #define REG_A5XX_CP_ME_STAT_DATA 0x00000b14
400
401 #define REG_A5XX_CP_WFI_PEND_CTR 0x00000b15
402
403 #define REG_A5XX_CP_INTERRUPT_STATUS 0x00000b18
404
405 #define REG_A5XX_CP_HW_FAULT 0x00000b1a
406
407 #define REG_A5XX_CP_PROTECT_STATUS 0x00000b1c
408
409 #define REG_A5XX_CP_IB1_BASE 0x00000b1f
410
411 #define REG_A5XX_CP_IB1_BASE_HI 0x00000b20
412
413 #define REG_A5XX_CP_IB1_BUFSZ 0x00000b21
414
415 #define REG_A5XX_CP_IB2_BASE 0x00000b22
416
417 #define REG_A5XX_CP_IB2_BASE_HI 0x00000b23
418
419 #define REG_A5XX_CP_IB2_BUFSZ 0x00000b24
420
421 static inline uint32_t REG_A5XX_CP_SCRATCH(uint32_t i0) { return 0x00000b78 + 0x1*i0; }
422
423 static inline uint32_t REG_A5XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000b78 + 0x1*i0; }
424
425 static inline uint32_t REG_A5XX_CP_PROTECT(uint32_t i0) { return 0x00000880 + 0x1*i0; }
426
427 static inline uint32_t REG_A5XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000880 + 0x1*i0; }
428 #define A5XX_CP_PROTECT_REG_BASE_ADDR__MASK 0x0001ffff
429 #define A5XX_CP_PROTECT_REG_BASE_ADDR__SHIFT 0
430 static inline uint32_t A5XX_CP_PROTECT_REG_BASE_ADDR(uint32_t val)
431 {
432 return ((val) << A5XX_CP_PROTECT_REG_BASE_ADDR__SHIFT) & A5XX_CP_PROTECT_REG_BASE_ADDR__MASK;
433 }
434 #define A5XX_CP_PROTECT_REG_MASK_LEN__MASK 0x1f000000
435 #define A5XX_CP_PROTECT_REG_MASK_LEN__SHIFT 24
436 static inline uint32_t A5XX_CP_PROTECT_REG_MASK_LEN(uint32_t val)
437 {
438 return ((val) << A5XX_CP_PROTECT_REG_MASK_LEN__SHIFT) & A5XX_CP_PROTECT_REG_MASK_LEN__MASK;
439 }
440 #define A5XX_CP_PROTECT_REG_TRAP_WRITE 0x20000000
441 #define A5XX_CP_PROTECT_REG_TRAP_READ 0x40000000
442
443 #define REG_A5XX_CP_PROTECT_CNTL 0x000008a0
444
445 #define REG_A5XX_CP_AHB_FAULT 0x00000b1b
446
447 #define REG_A5XX_CP_PERFCTR_CP_SEL_0 0x00000bb0
448
449 #define REG_A5XX_CP_PERFCTR_CP_SEL_1 0x00000bb1
450
451 #define REG_A5XX_CP_PERFCTR_CP_SEL_2 0x00000bb2
452
453 #define REG_A5XX_CP_PERFCTR_CP_SEL_3 0x00000bb3
454
455 #define REG_A5XX_CP_PERFCTR_CP_SEL_4 0x00000bb4
456
457 #define REG_A5XX_CP_PERFCTR_CP_SEL_5 0x00000bb5
458
459 #define REG_A5XX_CP_PERFCTR_CP_SEL_6 0x00000bb6
460
461 #define REG_A5XX_CP_PERFCTR_CP_SEL_7 0x00000bb7
462
463 #define REG_A5XX_VSC_ADDR_MODE_CNTL 0x00000bc1
464
465 #define REG_A5XX_CP_POWERCTR_CP_SEL_0 0x00000bba
466
467 #define REG_A5XX_CP_POWERCTR_CP_SEL_1 0x00000bbb
468
469 #define REG_A5XX_CP_POWERCTR_CP_SEL_2 0x00000bbc
470
471 #define REG_A5XX_CP_POWERCTR_CP_SEL_3 0x00000bbd
472
473 #define REG_A5XX_RBBM_CFG_DBGBUS_SEL_A 0x00000004
474
475 #define REG_A5XX_RBBM_CFG_DBGBUS_SEL_B 0x00000005
476
477 #define REG_A5XX_RBBM_CFG_DBGBUS_SEL_C 0x00000006
478
479 #define REG_A5XX_RBBM_CFG_DBGBUS_SEL_D 0x00000007
480
481 #define REG_A5XX_RBBM_CFG_DBGBUS_CNTLT 0x00000008
482
483 #define REG_A5XX_RBBM_CFG_DBGBUS_CNTLM 0x00000009
484
485 #define REG_A5XX_RBBM_CFG_DEBBUS_CTLTM_ENABLE_SHIFT 0x00000018
486
487 #define REG_A5XX_RBBM_CFG_DBGBUS_OPL 0x0000000a
488
489 #define REG_A5XX_RBBM_CFG_DBGBUS_OPE 0x0000000b
490
491 #define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_0 0x0000000c
492
493 #define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_1 0x0000000d
494
495 #define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_2 0x0000000e
496
497 #define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_3 0x0000000f
498
499 #define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_0 0x00000010
500
501 #define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_1 0x00000011
502
503 #define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_2 0x00000012
504
505 #define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_3 0x00000013
506
507 #define REG_A5XX_RBBM_CFG_DBGBUS_BYTEL_0 0x00000014
508
509 #define REG_A5XX_RBBM_CFG_DBGBUS_BYTEL_1 0x00000015
510
511 #define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_0 0x00000016
512
513 #define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_1 0x00000017
514
515 #define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_2 0x00000018
516
517 #define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_3 0x00000019
518
519 #define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_0 0x0000001a
520
521 #define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_1 0x0000001b
522
523 #define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_2 0x0000001c
524
525 #define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_3 0x0000001d
526
527 #define REG_A5XX_RBBM_CFG_DBGBUS_NIBBLEE 0x0000001e
528
529 #define REG_A5XX_RBBM_CFG_DBGBUS_PTRC0 0x0000001f
530
531 #define REG_A5XX_RBBM_CFG_DBGBUS_PTRC1 0x00000020
532
533 #define REG_A5XX_RBBM_CFG_DBGBUS_LOADREG 0x00000021
534
535 #define REG_A5XX_RBBM_CFG_DBGBUS_IDX 0x00000022
536
537 #define REG_A5XX_RBBM_CFG_DBGBUS_CLRC 0x00000023
538
539 #define REG_A5XX_RBBM_CFG_DBGBUS_LOADIVT 0x00000024
540
541 #define REG_A5XX_RBBM_INTERFACE_HANG_INT_CNTL 0x0000002f
542
543 #define REG_A5XX_RBBM_INT_CLEAR_CMD 0x00000037
544
545 #define REG_A5XX_RBBM_INT_0_MASK 0x00000038
546 #define A5XX_RBBM_INT_0_MASK_RBBM_GPU_IDLE 0x00000001
547 #define A5XX_RBBM_INT_0_MASK_RBBM_AHB_ERROR 0x00000002
548 #define A5XX_RBBM_INT_0_MASK_RBBM_TRANSFER_TIMEOUT 0x00000004
549 #define A5XX_RBBM_INT_0_MASK_RBBM_ME_MS_TIMEOUT 0x00000008
550 #define A5XX_RBBM_INT_0_MASK_RBBM_PFP_MS_TIMEOUT 0x00000010
551 #define A5XX_RBBM_INT_0_MASK_RBBM_ETS_MS_TIMEOUT 0x00000020
552 #define A5XX_RBBM_INT_0_MASK_RBBM_ATB_ASYNC_OVERFLOW 0x00000040
553 #define A5XX_RBBM_INT_0_MASK_RBBM_GPC_ERROR 0x00000080
554 #define A5XX_RBBM_INT_0_MASK_CP_SW 0x00000100
555 #define A5XX_RBBM_INT_0_MASK_CP_HW_ERROR 0x00000200
556 #define A5XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_DEPTH_TS 0x00000400
557 #define A5XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_COLOR_TS 0x00000800
558 #define A5XX_RBBM_INT_0_MASK_CP_CCU_RESOLVE_TS 0x00001000
559 #define A5XX_RBBM_INT_0_MASK_CP_IB2 0x00002000
560 #define A5XX_RBBM_INT_0_MASK_CP_IB1 0x00004000
561 #define A5XX_RBBM_INT_0_MASK_CP_RB 0x00008000
562 #define A5XX_RBBM_INT_0_MASK_CP_RB_DONE_TS 0x00020000
563 #define A5XX_RBBM_INT_0_MASK_CP_WT_DONE_TS 0x00040000
564 #define A5XX_RBBM_INT_0_MASK_CP_CACHE_FLUSH_TS 0x00100000
565 #define A5XX_RBBM_INT_0_MASK_RBBM_ATB_BUS_OVERFLOW 0x00400000
566 #define A5XX_RBBM_INT_0_MASK_MISC_HANG_DETECT 0x00800000
567 #define A5XX_RBBM_INT_0_MASK_UCHE_OOB_ACCESS 0x01000000
568 #define A5XX_RBBM_INT_0_MASK_UCHE_TRAP_INTR 0x02000000
569 #define A5XX_RBBM_INT_0_MASK_DEBBUS_INTR_0 0x04000000
570 #define A5XX_RBBM_INT_0_MASK_DEBBUS_INTR_1 0x08000000
571 #define A5XX_RBBM_INT_0_MASK_GPMU_VOLTAGE_DROOP 0x10000000
572 #define A5XX_RBBM_INT_0_MASK_GPMU_FIRMWARE 0x20000000
573 #define A5XX_RBBM_INT_0_MASK_ISDB_CPU_IRQ 0x40000000
574 #define A5XX_RBBM_INT_0_MASK_ISDB_UNDER_DEBUG 0x80000000
575
576 #define REG_A5XX_RBBM_AHB_DBG_CNTL 0x0000003f
577
578 #define REG_A5XX_RBBM_EXT_VBIF_DBG_CNTL 0x00000041
579
580 #define REG_A5XX_RBBM_SW_RESET_CMD 0x00000043
581
582 #define REG_A5XX_RBBM_BLOCK_SW_RESET_CMD 0x00000045
583
584 #define REG_A5XX_RBBM_BLOCK_SW_RESET_CMD2 0x00000046
585
586 #define REG_A5XX_RBBM_DBG_LO_HI_GPIO 0x00000048
587
588 #define REG_A5XX_RBBM_EXT_TRACE_BUS_CNTL 0x00000049
589
590 #define REG_A5XX_RBBM_CLOCK_CNTL_TP0 0x0000004a
591
592 #define REG_A5XX_RBBM_CLOCK_CNTL_TP1 0x0000004b
593
594 #define REG_A5XX_RBBM_CLOCK_CNTL_TP2 0x0000004c
595
596 #define REG_A5XX_RBBM_CLOCK_CNTL_TP3 0x0000004d
597
598 #define REG_A5XX_RBBM_CLOCK_CNTL2_TP0 0x0000004e
599
600 #define REG_A5XX_RBBM_CLOCK_CNTL2_TP1 0x0000004f
601
602 #define REG_A5XX_RBBM_CLOCK_CNTL2_TP2 0x00000050
603
604 #define REG_A5XX_RBBM_CLOCK_CNTL2_TP3 0x00000051
605
606 #define REG_A5XX_RBBM_CLOCK_CNTL3_TP0 0x00000052
607
608 #define REG_A5XX_RBBM_CLOCK_CNTL3_TP1 0x00000053
609
610 #define REG_A5XX_RBBM_CLOCK_CNTL3_TP2 0x00000054
611
612 #define REG_A5XX_RBBM_CLOCK_CNTL3_TP3 0x00000055
613
614 #define REG_A5XX_RBBM_READ_AHB_THROUGH_DBG 0x00000059
615
616 #define REG_A5XX_RBBM_CLOCK_CNTL_UCHE 0x0000005a
617
618 #define REG_A5XX_RBBM_CLOCK_CNTL2_UCHE 0x0000005b
619
620 #define REG_A5XX_RBBM_CLOCK_CNTL3_UCHE 0x0000005c
621
622 #define REG_A5XX_RBBM_CLOCK_CNTL4_UCHE 0x0000005d
623
624 #define REG_A5XX_RBBM_CLOCK_HYST_UCHE 0x0000005e
625
626 #define REG_A5XX_RBBM_CLOCK_DELAY_UCHE 0x0000005f
627
628 #define REG_A5XX_RBBM_CLOCK_MODE_GPC 0x00000060
629
630 #define REG_A5XX_RBBM_CLOCK_DELAY_GPC 0x00000061
631
632 #define REG_A5XX_RBBM_CLOCK_HYST_GPC 0x00000062
633
634 #define REG_A5XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM 0x00000063
635
636 #define REG_A5XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM 0x00000064
637
638 #define REG_A5XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM 0x00000065
639
640 #define REG_A5XX_RBBM_CLOCK_DELAY_HLSQ 0x00000066
641
642 #define REG_A5XX_RBBM_CLOCK_CNTL 0x00000067
643
644 #define REG_A5XX_RBBM_CLOCK_CNTL_SP0 0x00000068
645
646 #define REG_A5XX_RBBM_CLOCK_CNTL_SP1 0x00000069
647
648 #define REG_A5XX_RBBM_CLOCK_CNTL_SP2 0x0000006a
649
650 #define REG_A5XX_RBBM_CLOCK_CNTL_SP3 0x0000006b
651
652 #define REG_A5XX_RBBM_CLOCK_CNTL2_SP0 0x0000006c
653
654 #define REG_A5XX_RBBM_CLOCK_CNTL2_SP1 0x0000006d
655
656 #define REG_A5XX_RBBM_CLOCK_CNTL2_SP2 0x0000006e
657
658 #define REG_A5XX_RBBM_CLOCK_CNTL2_SP3 0x0000006f
659
660 #define REG_A5XX_RBBM_CLOCK_HYST_SP0 0x00000070
661
662 #define REG_A5XX_RBBM_CLOCK_HYST_SP1 0x00000071
663
664 #define REG_A5XX_RBBM_CLOCK_HYST_SP2 0x00000072
665
666 #define REG_A5XX_RBBM_CLOCK_HYST_SP3 0x00000073
667
668 #define REG_A5XX_RBBM_CLOCK_DELAY_SP0 0x00000074
669
670 #define REG_A5XX_RBBM_CLOCK_DELAY_SP1 0x00000075
671
672 #define REG_A5XX_RBBM_CLOCK_DELAY_SP2 0x00000076
673
674 #define REG_A5XX_RBBM_CLOCK_DELAY_SP3 0x00000077
675
676 #define REG_A5XX_RBBM_CLOCK_CNTL_RB0 0x00000078
677
678 #define REG_A5XX_RBBM_CLOCK_CNTL_RB1 0x00000079
679
680 #define REG_A5XX_RBBM_CLOCK_CNTL_RB2 0x0000007a
681
682 #define REG_A5XX_RBBM_CLOCK_CNTL_RB3 0x0000007b
683
684 #define REG_A5XX_RBBM_CLOCK_CNTL2_RB0 0x0000007c
685
686 #define REG_A5XX_RBBM_CLOCK_CNTL2_RB1 0x0000007d
687
688 #define REG_A5XX_RBBM_CLOCK_CNTL2_RB2 0x0000007e
689
690 #define REG_A5XX_RBBM_CLOCK_CNTL2_RB3 0x0000007f
691
692 #define REG_A5XX_RBBM_CLOCK_HYST_RAC 0x00000080
693
694 #define REG_A5XX_RBBM_CLOCK_DELAY_RAC 0x00000081
695
696 #define REG_A5XX_RBBM_CLOCK_CNTL_CCU0 0x00000082
697
698 #define REG_A5XX_RBBM_CLOCK_CNTL_CCU1 0x00000083
699
700 #define REG_A5XX_RBBM_CLOCK_CNTL_CCU2 0x00000084
701
702 #define REG_A5XX_RBBM_CLOCK_CNTL_CCU3 0x00000085
703
704 #define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU0 0x00000086
705
706 #define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU1 0x00000087
707
708 #define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU2 0x00000088
709
710 #define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU3 0x00000089
711
712 #define REG_A5XX_RBBM_CLOCK_CNTL_RAC 0x0000008a
713
714 #define REG_A5XX_RBBM_CLOCK_CNTL2_RAC 0x0000008b
715
716 #define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_0 0x0000008c
717
718 #define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_1 0x0000008d
719
720 #define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_2 0x0000008e
721
722 #define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_3 0x0000008f
723
724 #define REG_A5XX_RBBM_CLOCK_HYST_VFD 0x00000090
725
726 #define REG_A5XX_RBBM_CLOCK_MODE_VFD 0x00000091
727
728 #define REG_A5XX_RBBM_CLOCK_DELAY_VFD 0x00000092
729
730 #define REG_A5XX_RBBM_AHB_CNTL0 0x00000093
731
732 #define REG_A5XX_RBBM_AHB_CNTL1 0x00000094
733
734 #define REG_A5XX_RBBM_AHB_CNTL2 0x00000095
735
736 #define REG_A5XX_RBBM_AHB_CMD 0x00000096
737
738 #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL11 0x0000009c
739
740 #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL12 0x0000009d
741
742 #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL13 0x0000009e
743
744 #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL14 0x0000009f
745
746 #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL15 0x000000a0
747
748 #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL16 0x000000a1
749
750 #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL17 0x000000a2
751
752 #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL18 0x000000a3
753
754 #define REG_A5XX_RBBM_CLOCK_DELAY_TP0 0x000000a4
755
756 #define REG_A5XX_RBBM_CLOCK_DELAY_TP1 0x000000a5
757
758 #define REG_A5XX_RBBM_CLOCK_DELAY_TP2 0x000000a6
759
760 #define REG_A5XX_RBBM_CLOCK_DELAY_TP3 0x000000a7
761
762 #define REG_A5XX_RBBM_CLOCK_DELAY2_TP0 0x000000a8
763
764 #define REG_A5XX_RBBM_CLOCK_DELAY2_TP1 0x000000a9
765
766 #define REG_A5XX_RBBM_CLOCK_DELAY2_TP2 0x000000aa
767
768 #define REG_A5XX_RBBM_CLOCK_DELAY2_TP3 0x000000ab
769
770 #define REG_A5XX_RBBM_CLOCK_DELAY3_TP0 0x000000ac
771
772 #define REG_A5XX_RBBM_CLOCK_DELAY3_TP1 0x000000ad
773
774 #define REG_A5XX_RBBM_CLOCK_DELAY3_TP2 0x000000ae
775
776 #define REG_A5XX_RBBM_CLOCK_DELAY3_TP3 0x000000af
777
778 #define REG_A5XX_RBBM_CLOCK_HYST_TP0 0x000000b0
779
780 #define REG_A5XX_RBBM_CLOCK_HYST_TP1 0x000000b1
781
782 #define REG_A5XX_RBBM_CLOCK_HYST_TP2 0x000000b2
783
784 #define REG_A5XX_RBBM_CLOCK_HYST_TP3 0x000000b3
785
786 #define REG_A5XX_RBBM_CLOCK_HYST2_TP0 0x000000b4
787
788 #define REG_A5XX_RBBM_CLOCK_HYST2_TP1 0x000000b5
789
790 #define REG_A5XX_RBBM_CLOCK_HYST2_TP2 0x000000b6
791
792 #define REG_A5XX_RBBM_CLOCK_HYST2_TP3 0x000000b7
793
794 #define REG_A5XX_RBBM_CLOCK_HYST3_TP0 0x000000b8
795
796 #define REG_A5XX_RBBM_CLOCK_HYST3_TP1 0x000000b9
797
798 #define REG_A5XX_RBBM_CLOCK_HYST3_TP2 0x000000ba
799
800 #define REG_A5XX_RBBM_CLOCK_HYST3_TP3 0x000000bb
801
802 #define REG_A5XX_RBBM_CLOCK_CNTL_GPMU 0x000000c8
803
804 #define REG_A5XX_RBBM_CLOCK_DELAY_GPMU 0x000000c9
805
806 #define REG_A5XX_RBBM_CLOCK_HYST_GPMU 0x000000ca
807
808 #define REG_A5XX_RBBM_PERFCTR_CP_0_LO 0x000003a0
809
810 #define REG_A5XX_RBBM_PERFCTR_CP_0_HI 0x000003a1
811
812 #define REG_A5XX_RBBM_PERFCTR_CP_1_LO 0x000003a2
813
814 #define REG_A5XX_RBBM_PERFCTR_CP_1_HI 0x000003a3
815
816 #define REG_A5XX_RBBM_PERFCTR_CP_2_LO 0x000003a4
817
818 #define REG_A5XX_RBBM_PERFCTR_CP_2_HI 0x000003a5
819
820 #define REG_A5XX_RBBM_PERFCTR_CP_3_LO 0x000003a6
821
822 #define REG_A5XX_RBBM_PERFCTR_CP_3_HI 0x000003a7
823
824 #define REG_A5XX_RBBM_PERFCTR_CP_4_LO 0x000003a8
825
826 #define REG_A5XX_RBBM_PERFCTR_CP_4_HI 0x000003a9
827
828 #define REG_A5XX_RBBM_PERFCTR_CP_5_LO 0x000003aa
829
830 #define REG_A5XX_RBBM_PERFCTR_CP_5_HI 0x000003ab
831
832 #define REG_A5XX_RBBM_PERFCTR_CP_6_LO 0x000003ac
833
834 #define REG_A5XX_RBBM_PERFCTR_CP_6_HI 0x000003ad
835
836 #define REG_A5XX_RBBM_PERFCTR_CP_7_LO 0x000003ae
837
838 #define REG_A5XX_RBBM_PERFCTR_CP_7_HI 0x000003af
839
840 #define REG_A5XX_RBBM_PERFCTR_RBBM_0_LO 0x000003b0
841
842 #define REG_A5XX_RBBM_PERFCTR_RBBM_0_HI 0x000003b1
843
844 #define REG_A5XX_RBBM_PERFCTR_RBBM_1_LO 0x000003b2
845
846 #define REG_A5XX_RBBM_PERFCTR_RBBM_1_HI 0x000003b3
847
848 #define REG_A5XX_RBBM_PERFCTR_RBBM_2_LO 0x000003b4
849
850 #define REG_A5XX_RBBM_PERFCTR_RBBM_2_HI 0x000003b5
851
852 #define REG_A5XX_RBBM_PERFCTR_RBBM_3_LO 0x000003b6
853
854 #define REG_A5XX_RBBM_PERFCTR_RBBM_3_HI 0x000003b7
855
856 #define REG_A5XX_RBBM_PERFCTR_PC_0_LO 0x000003b8
857
858 #define REG_A5XX_RBBM_PERFCTR_PC_0_HI 0x000003b9
859
860 #define REG_A5XX_RBBM_PERFCTR_PC_1_LO 0x000003ba
861
862 #define REG_A5XX_RBBM_PERFCTR_PC_1_HI 0x000003bb
863
864 #define REG_A5XX_RBBM_PERFCTR_PC_2_LO 0x000003bc
865
866 #define REG_A5XX_RBBM_PERFCTR_PC_2_HI 0x000003bd
867
868 #define REG_A5XX_RBBM_PERFCTR_PC_3_LO 0x000003be
869
870 #define REG_A5XX_RBBM_PERFCTR_PC_3_HI 0x000003bf
871
872 #define REG_A5XX_RBBM_PERFCTR_PC_4_LO 0x000003c0
873
874 #define REG_A5XX_RBBM_PERFCTR_PC_4_HI 0x000003c1
875
876 #define REG_A5XX_RBBM_PERFCTR_PC_5_LO 0x000003c2
877
878 #define REG_A5XX_RBBM_PERFCTR_PC_5_HI 0x000003c3
879
880 #define REG_A5XX_RBBM_PERFCTR_PC_6_LO 0x000003c4
881
882 #define REG_A5XX_RBBM_PERFCTR_PC_6_HI 0x000003c5
883
884 #define REG_A5XX_RBBM_PERFCTR_PC_7_LO 0x000003c6
885
886 #define REG_A5XX_RBBM_PERFCTR_PC_7_HI 0x000003c7
887
888 #define REG_A5XX_RBBM_PERFCTR_VFD_0_LO 0x000003c8
889
890 #define REG_A5XX_RBBM_PERFCTR_VFD_0_HI 0x000003c9
891
892 #define REG_A5XX_RBBM_PERFCTR_VFD_1_LO 0x000003ca
893
894 #define REG_A5XX_RBBM_PERFCTR_VFD_1_HI 0x000003cb
895
896 #define REG_A5XX_RBBM_PERFCTR_VFD_2_LO 0x000003cc
897
898 #define REG_A5XX_RBBM_PERFCTR_VFD_2_HI 0x000003cd
899
900 #define REG_A5XX_RBBM_PERFCTR_VFD_3_LO 0x000003ce
901
902 #define REG_A5XX_RBBM_PERFCTR_VFD_3_HI 0x000003cf
903
904 #define REG_A5XX_RBBM_PERFCTR_VFD_4_LO 0x000003d0
905
906 #define REG_A5XX_RBBM_PERFCTR_VFD_4_HI 0x000003d1
907
908 #define REG_A5XX_RBBM_PERFCTR_VFD_5_LO 0x000003d2
909
910 #define REG_A5XX_RBBM_PERFCTR_VFD_5_HI 0x000003d3
911
912 #define REG_A5XX_RBBM_PERFCTR_VFD_6_LO 0x000003d4
913
914 #define REG_A5XX_RBBM_PERFCTR_VFD_6_HI 0x000003d5
915
916 #define REG_A5XX_RBBM_PERFCTR_VFD_7_LO 0x000003d6
917
918 #define REG_A5XX_RBBM_PERFCTR_VFD_7_HI 0x000003d7
919
920 #define REG_A5XX_RBBM_PERFCTR_HLSQ_0_LO 0x000003d8
921
922 #define REG_A5XX_RBBM_PERFCTR_HLSQ_0_HI 0x000003d9
923
924 #define REG_A5XX_RBBM_PERFCTR_HLSQ_1_LO 0x000003da
925
926 #define REG_A5XX_RBBM_PERFCTR_HLSQ_1_HI 0x000003db
927
928 #define REG_A5XX_RBBM_PERFCTR_HLSQ_2_LO 0x000003dc
929
930 #define REG_A5XX_RBBM_PERFCTR_HLSQ_2_HI 0x000003dd
931
932 #define REG_A5XX_RBBM_PERFCTR_HLSQ_3_LO 0x000003de
933
934 #define REG_A5XX_RBBM_PERFCTR_HLSQ_3_HI 0x000003df
935
936 #define REG_A5XX_RBBM_PERFCTR_HLSQ_4_LO 0x000003e0
937
938 #define REG_A5XX_RBBM_PERFCTR_HLSQ_4_HI 0x000003e1
939
940 #define REG_A5XX_RBBM_PERFCTR_HLSQ_5_LO 0x000003e2
941
942 #define REG_A5XX_RBBM_PERFCTR_HLSQ_5_HI 0x000003e3
943
944 #define REG_A5XX_RBBM_PERFCTR_HLSQ_6_LO 0x000003e4
945
946 #define REG_A5XX_RBBM_PERFCTR_HLSQ_6_HI 0x000003e5
947
948 #define REG_A5XX_RBBM_PERFCTR_HLSQ_7_LO 0x000003e6
949
950 #define REG_A5XX_RBBM_PERFCTR_HLSQ_7_HI 0x000003e7
951
952 #define REG_A5XX_RBBM_PERFCTR_VPC_0_LO 0x000003e8
953
954 #define REG_A5XX_RBBM_PERFCTR_VPC_0_HI 0x000003e9
955
956 #define REG_A5XX_RBBM_PERFCTR_VPC_1_LO 0x000003ea
957
958 #define REG_A5XX_RBBM_PERFCTR_VPC_1_HI 0x000003eb
959
960 #define REG_A5XX_RBBM_PERFCTR_VPC_2_LO 0x000003ec
961
962 #define REG_A5XX_RBBM_PERFCTR_VPC_2_HI 0x000003ed
963
964 #define REG_A5XX_RBBM_PERFCTR_VPC_3_LO 0x000003ee
965
966 #define REG_A5XX_RBBM_PERFCTR_VPC_3_HI 0x000003ef
967
968 #define REG_A5XX_RBBM_PERFCTR_CCU_0_LO 0x000003f0
969
970 #define REG_A5XX_RBBM_PERFCTR_CCU_0_HI 0x000003f1
971
972 #define REG_A5XX_RBBM_PERFCTR_CCU_1_LO 0x000003f2
973
974 #define REG_A5XX_RBBM_PERFCTR_CCU_1_HI 0x000003f3
975
976 #define REG_A5XX_RBBM_PERFCTR_CCU_2_LO 0x000003f4
977
978 #define REG_A5XX_RBBM_PERFCTR_CCU_2_HI 0x000003f5
979
980 #define REG_A5XX_RBBM_PERFCTR_CCU_3_LO 0x000003f6
981
982 #define REG_A5XX_RBBM_PERFCTR_CCU_3_HI 0x000003f7
983
984 #define REG_A5XX_RBBM_PERFCTR_TSE_0_LO 0x000003f8
985
986 #define REG_A5XX_RBBM_PERFCTR_TSE_0_HI 0x000003f9
987
988 #define REG_A5XX_RBBM_PERFCTR_TSE_1_LO 0x000003fa
989
990 #define REG_A5XX_RBBM_PERFCTR_TSE_1_HI 0x000003fb
991
992 #define REG_A5XX_RBBM_PERFCTR_TSE_2_LO 0x000003fc
993
994 #define REG_A5XX_RBBM_PERFCTR_TSE_2_HI 0x000003fd
995
996 #define REG_A5XX_RBBM_PERFCTR_TSE_3_LO 0x000003fe
997
998 #define REG_A5XX_RBBM_PERFCTR_TSE_3_HI 0x000003ff
999
1000 #define REG_A5XX_RBBM_PERFCTR_RAS_0_LO 0x00000400
1001
1002 #define REG_A5XX_RBBM_PERFCTR_RAS_0_HI 0x00000401
1003
1004 #define REG_A5XX_RBBM_PERFCTR_RAS_1_LO 0x00000402
1005
1006 #define REG_A5XX_RBBM_PERFCTR_RAS_1_HI 0x00000403
1007
1008 #define REG_A5XX_RBBM_PERFCTR_RAS_2_LO 0x00000404
1009
1010 #define REG_A5XX_RBBM_PERFCTR_RAS_2_HI 0x00000405
1011
1012 #define REG_A5XX_RBBM_PERFCTR_RAS_3_LO 0x00000406
1013
1014 #define REG_A5XX_RBBM_PERFCTR_RAS_3_HI 0x00000407
1015
1016 #define REG_A5XX_RBBM_PERFCTR_UCHE_0_LO 0x00000408
1017
1018 #define REG_A5XX_RBBM_PERFCTR_UCHE_0_HI 0x00000409
1019
1020 #define REG_A5XX_RBBM_PERFCTR_UCHE_1_LO 0x0000040a
1021
1022 #define REG_A5XX_RBBM_PERFCTR_UCHE_1_HI 0x0000040b
1023
1024 #define REG_A5XX_RBBM_PERFCTR_UCHE_2_LO 0x0000040c
1025
1026 #define REG_A5XX_RBBM_PERFCTR_UCHE_2_HI 0x0000040d
1027
1028 #define REG_A5XX_RBBM_PERFCTR_UCHE_3_LO 0x0000040e
1029
1030 #define REG_A5XX_RBBM_PERFCTR_UCHE_3_HI 0x0000040f
1031
1032 #define REG_A5XX_RBBM_PERFCTR_UCHE_4_LO 0x00000410
1033
1034 #define REG_A5XX_RBBM_PERFCTR_UCHE_4_HI 0x00000411
1035
1036 #define REG_A5XX_RBBM_PERFCTR_UCHE_5_LO 0x00000412
1037
1038 #define REG_A5XX_RBBM_PERFCTR_UCHE_5_HI 0x00000413
1039
1040 #define REG_A5XX_RBBM_PERFCTR_UCHE_6_LO 0x00000414
1041
1042 #define REG_A5XX_RBBM_PERFCTR_UCHE_6_HI 0x00000415
1043
1044 #define REG_A5XX_RBBM_PERFCTR_UCHE_7_LO 0x00000416
1045
1046 #define REG_A5XX_RBBM_PERFCTR_UCHE_7_HI 0x00000417
1047
1048 #define REG_A5XX_RBBM_PERFCTR_TP_0_LO 0x00000418
1049
1050 #define REG_A5XX_RBBM_PERFCTR_TP_0_HI 0x00000419
1051
1052 #define REG_A5XX_RBBM_PERFCTR_TP_1_LO 0x0000041a
1053
1054 #define REG_A5XX_RBBM_PERFCTR_TP_1_HI 0x0000041b
1055
1056 #define REG_A5XX_RBBM_PERFCTR_TP_2_LO 0x0000041c
1057
1058 #define REG_A5XX_RBBM_PERFCTR_TP_2_HI 0x0000041d
1059
1060 #define REG_A5XX_RBBM_PERFCTR_TP_3_LO 0x0000041e
1061
1062 #define REG_A5XX_RBBM_PERFCTR_TP_3_HI 0x0000041f
1063
1064 #define REG_A5XX_RBBM_PERFCTR_TP_4_LO 0x00000420
1065
1066 #define REG_A5XX_RBBM_PERFCTR_TP_4_HI 0x00000421
1067
1068 #define REG_A5XX_RBBM_PERFCTR_TP_5_LO 0x00000422
1069
1070 #define REG_A5XX_RBBM_PERFCTR_TP_5_HI 0x00000423
1071
1072 #define REG_A5XX_RBBM_PERFCTR_TP_6_LO 0x00000424
1073
1074 #define REG_A5XX_RBBM_PERFCTR_TP_6_HI 0x00000425
1075
1076 #define REG_A5XX_RBBM_PERFCTR_TP_7_LO 0x00000426
1077
1078 #define REG_A5XX_RBBM_PERFCTR_TP_7_HI 0x00000427
1079
1080 #define REG_A5XX_RBBM_PERFCTR_SP_0_LO 0x00000428
1081
1082 #define REG_A5XX_RBBM_PERFCTR_SP_0_HI 0x00000429
1083
1084 #define REG_A5XX_RBBM_PERFCTR_SP_1_LO 0x0000042a
1085
1086 #define REG_A5XX_RBBM_PERFCTR_SP_1_HI 0x0000042b
1087
1088 #define REG_A5XX_RBBM_PERFCTR_SP_2_LO 0x0000042c
1089
1090 #define REG_A5XX_RBBM_PERFCTR_SP_2_HI 0x0000042d
1091
1092 #define REG_A5XX_RBBM_PERFCTR_SP_3_LO 0x0000042e
1093
1094 #define REG_A5XX_RBBM_PERFCTR_SP_3_HI 0x0000042f
1095
1096 #define REG_A5XX_RBBM_PERFCTR_SP_4_LO 0x00000430
1097
1098 #define REG_A5XX_RBBM_PERFCTR_SP_4_HI 0x00000431
1099
1100 #define REG_A5XX_RBBM_PERFCTR_SP_5_LO 0x00000432
1101
1102 #define REG_A5XX_RBBM_PERFCTR_SP_5_HI 0x00000433
1103
1104 #define REG_A5XX_RBBM_PERFCTR_SP_6_LO 0x00000434
1105
1106 #define REG_A5XX_RBBM_PERFCTR_SP_6_HI 0x00000435
1107
1108 #define REG_A5XX_RBBM_PERFCTR_SP_7_LO 0x00000436
1109
1110 #define REG_A5XX_RBBM_PERFCTR_SP_7_HI 0x00000437
1111
1112 #define REG_A5XX_RBBM_PERFCTR_SP_8_LO 0x00000438
1113
1114 #define REG_A5XX_RBBM_PERFCTR_SP_8_HI 0x00000439
1115
1116 #define REG_A5XX_RBBM_PERFCTR_SP_9_LO 0x0000043a
1117
1118 #define REG_A5XX_RBBM_PERFCTR_SP_9_HI 0x0000043b
1119
1120 #define REG_A5XX_RBBM_PERFCTR_SP_10_LO 0x0000043c
1121
1122 #define REG_A5XX_RBBM_PERFCTR_SP_10_HI 0x0000043d
1123
1124 #define REG_A5XX_RBBM_PERFCTR_SP_11_LO 0x0000043e
1125
1126 #define REG_A5XX_RBBM_PERFCTR_SP_11_HI 0x0000043f
1127
1128 #define REG_A5XX_RBBM_PERFCTR_RB_0_LO 0x00000440
1129
1130 #define REG_A5XX_RBBM_PERFCTR_RB_0_HI 0x00000441
1131
1132 #define REG_A5XX_RBBM_PERFCTR_RB_1_LO 0x00000442
1133
1134 #define REG_A5XX_RBBM_PERFCTR_RB_1_HI 0x00000443
1135
1136 #define REG_A5XX_RBBM_PERFCTR_RB_2_LO 0x00000444
1137
1138 #define REG_A5XX_RBBM_PERFCTR_RB_2_HI 0x00000445
1139
1140 #define REG_A5XX_RBBM_PERFCTR_RB_3_LO 0x00000446
1141
1142 #define REG_A5XX_RBBM_PERFCTR_RB_3_HI 0x00000447
1143
1144 #define REG_A5XX_RBBM_PERFCTR_RB_4_LO 0x00000448
1145
1146 #define REG_A5XX_RBBM_PERFCTR_RB_4_HI 0x00000449
1147
1148 #define REG_A5XX_RBBM_PERFCTR_RB_5_LO 0x0000044a
1149
1150 #define REG_A5XX_RBBM_PERFCTR_RB_5_HI 0x0000044b
1151
1152 #define REG_A5XX_RBBM_PERFCTR_RB_6_LO 0x0000044c
1153
1154 #define REG_A5XX_RBBM_PERFCTR_RB_6_HI 0x0000044d
1155
1156 #define REG_A5XX_RBBM_PERFCTR_RB_7_LO 0x0000044e
1157
1158 #define REG_A5XX_RBBM_PERFCTR_RB_7_HI 0x0000044f
1159
1160 #define REG_A5XX_RBBM_PERFCTR_VSC_0_LO 0x00000450
1161
1162 #define REG_A5XX_RBBM_PERFCTR_VSC_0_HI 0x00000451
1163
1164 #define REG_A5XX_RBBM_PERFCTR_VSC_1_LO 0x00000452
1165
1166 #define REG_A5XX_RBBM_PERFCTR_VSC_1_HI 0x00000453
1167
1168 #define REG_A5XX_RBBM_PERFCTR_LRZ_0_LO 0x00000454
1169
1170 #define REG_A5XX_RBBM_PERFCTR_LRZ_0_HI 0x00000455
1171
1172 #define REG_A5XX_RBBM_PERFCTR_LRZ_1_LO 0x00000456
1173
1174 #define REG_A5XX_RBBM_PERFCTR_LRZ_1_HI 0x00000457
1175
1176 #define REG_A5XX_RBBM_PERFCTR_LRZ_2_LO 0x00000458
1177
1178 #define REG_A5XX_RBBM_PERFCTR_LRZ_2_HI 0x00000459
1179
1180 #define REG_A5XX_RBBM_PERFCTR_LRZ_3_LO 0x0000045a
1181
1182 #define REG_A5XX_RBBM_PERFCTR_LRZ_3_HI 0x0000045b
1183
1184 #define REG_A5XX_RBBM_PERFCTR_CMP_0_LO 0x0000045c
1185
1186 #define REG_A5XX_RBBM_PERFCTR_CMP_0_HI 0x0000045d
1187
1188 #define REG_A5XX_RBBM_PERFCTR_CMP_1_LO 0x0000045e
1189
1190 #define REG_A5XX_RBBM_PERFCTR_CMP_1_HI 0x0000045f
1191
1192 #define REG_A5XX_RBBM_PERFCTR_CMP_2_LO 0x00000460
1193
1194 #define REG_A5XX_RBBM_PERFCTR_CMP_2_HI 0x00000461
1195
1196 #define REG_A5XX_RBBM_PERFCTR_CMP_3_LO 0x00000462
1197
1198 #define REG_A5XX_RBBM_PERFCTR_CMP_3_HI 0x00000463
1199
1200 #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_0 0x0000046b
1201
1202 #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_1 0x0000046c
1203
1204 #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_2 0x0000046d
1205
1206 #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_3 0x0000046e
1207
1208 #define REG_A5XX_RBBM_ALWAYSON_COUNTER_LO 0x000004d2
1209
1210 #define REG_A5XX_RBBM_ALWAYSON_COUNTER_HI 0x000004d3
1211
1212 #define REG_A5XX_RBBM_STATUS 0x000004f5
1213 #define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB 0x80000000
1214 #define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_CP 0x40000000
1215 #define A5XX_RBBM_STATUS_HLSQ_BUSY 0x20000000
1216 #define A5XX_RBBM_STATUS_VSC_BUSY 0x10000000
1217 #define A5XX_RBBM_STATUS_TPL1_BUSY 0x08000000
1218 #define A5XX_RBBM_STATUS_SP_BUSY 0x04000000
1219 #define A5XX_RBBM_STATUS_UCHE_BUSY 0x02000000
1220 #define A5XX_RBBM_STATUS_VPC_BUSY 0x01000000
1221 #define A5XX_RBBM_STATUS_VFDP_BUSY 0x00800000
1222 #define A5XX_RBBM_STATUS_VFD_BUSY 0x00400000
1223 #define A5XX_RBBM_STATUS_TESS_BUSY 0x00200000
1224 #define A5XX_RBBM_STATUS_PC_VSD_BUSY 0x00100000
1225 #define A5XX_RBBM_STATUS_PC_DCALL_BUSY 0x00080000
1226 #define A5XX_RBBM_STATUS_GPMU_SLAVE_BUSY 0x00040000
1227 #define A5XX_RBBM_STATUS_DCOM_BUSY 0x00020000
1228 #define A5XX_RBBM_STATUS_COM_BUSY 0x00010000
1229 #define A5XX_RBBM_STATUS_LRZ_BUZY 0x00008000
1230 #define A5XX_RBBM_STATUS_A2D_DSP_BUSY 0x00004000
1231 #define A5XX_RBBM_STATUS_CCUFCHE_BUSY 0x00002000
1232 #define A5XX_RBBM_STATUS_RB_BUSY 0x00001000
1233 #define A5XX_RBBM_STATUS_RAS_BUSY 0x00000800
1234 #define A5XX_RBBM_STATUS_TSE_BUSY 0x00000400
1235 #define A5XX_RBBM_STATUS_VBIF_BUSY 0x00000200
1236 #define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_HYST 0x00000100
1237 #define A5XX_RBBM_STATUS_CP_BUSY_IGN_HYST 0x00000080
1238 #define A5XX_RBBM_STATUS_CP_BUSY 0x00000040
1239 #define A5XX_RBBM_STATUS_GPMU_MASTER_BUSY 0x00000020
1240 #define A5XX_RBBM_STATUS_CP_CRASH_BUSY 0x00000010
1241 #define A5XX_RBBM_STATUS_CP_ETS_BUSY 0x00000008
1242 #define A5XX_RBBM_STATUS_CP_PFP_BUSY 0x00000004
1243 #define A5XX_RBBM_STATUS_CP_ME_BUSY 0x00000002
1244 #define A5XX_RBBM_STATUS_HI_BUSY 0x00000001
1245
1246 #define REG_A5XX_RBBM_STATUS3 0x00000530
1247
1248 #define REG_A5XX_RBBM_INT_0_STATUS 0x000004e1
1249
1250 #define REG_A5XX_RBBM_AHB_ME_SPLIT_STATUS 0x000004f0
1251
1252 #define REG_A5XX_RBBM_AHB_PFP_SPLIT_STATUS 0x000004f1
1253
1254 #define REG_A5XX_RBBM_AHB_ETS_SPLIT_STATUS 0x000004f3
1255
1256 #define REG_A5XX_RBBM_AHB_ERROR_STATUS 0x000004f4
1257
1258 #define REG_A5XX_RBBM_PERFCTR_CNTL 0x00000464
1259
1260 #define REG_A5XX_RBBM_PERFCTR_LOAD_CMD0 0x00000465
1261
1262 #define REG_A5XX_RBBM_PERFCTR_LOAD_CMD1 0x00000466
1263
1264 #define REG_A5XX_RBBM_PERFCTR_LOAD_CMD2 0x00000467
1265
1266 #define REG_A5XX_RBBM_PERFCTR_LOAD_CMD3 0x00000468
1267
1268 #define REG_A5XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000469
1269
1270 #define REG_A5XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x0000046a
1271
1272 #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_0 0x0000046b
1273
1274 #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_1 0x0000046c
1275
1276 #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_2 0x0000046d
1277
1278 #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_3 0x0000046e
1279
1280 #define REG_A5XX_RBBM_PERFCTR_GPU_BUSY_MASKED 0x0000046f
1281
1282 #define REG_A5XX_RBBM_AHB_ERROR 0x000004ed
1283
1284 #define REG_A5XX_RBBM_CFG_DBGBUS_EVENT_LOGIC 0x00000504
1285
1286 #define REG_A5XX_RBBM_CFG_DBGBUS_OVER 0x00000505
1287
1288 #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT0 0x00000506
1289
1290 #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT1 0x00000507
1291
1292 #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT2 0x00000508
1293
1294 #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT3 0x00000509
1295
1296 #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT4 0x0000050a
1297
1298 #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT5 0x0000050b
1299
1300 #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_ADDR 0x0000050c
1301
1302 #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF0 0x0000050d
1303
1304 #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF1 0x0000050e
1305
1306 #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF2 0x0000050f
1307
1308 #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF3 0x00000510
1309
1310 #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF4 0x00000511
1311
1312 #define REG_A5XX_RBBM_CFG_DBGBUS_MISR0 0x00000512
1313
1314 #define REG_A5XX_RBBM_CFG_DBGBUS_MISR1 0x00000513
1315
1316 #define REG_A5XX_RBBM_ISDB_CNT 0x00000533
1317
1318 #define REG_A5XX_RBBM_SECVID_TRUST_CONFIG 0x0000f000
1319
1320 #define REG_A5XX_RBBM_SECVID_TRUST_CNTL 0x0000f400
1321
1322 #define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_BASE_LO 0x0000f800
1323
1324 #define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_BASE_HI 0x0000f801
1325
1326 #define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_SIZE 0x0000f802
1327
1328 #define REG_A5XX_RBBM_SECVID_TSB_CNTL 0x0000f803
1329
1330 #define REG_A5XX_RBBM_SECVID_TSB_COMP_STATUS_LO 0x0000f804
1331
1332 #define REG_A5XX_RBBM_SECVID_TSB_COMP_STATUS_HI 0x0000f805
1333
1334 #define REG_A5XX_RBBM_SECVID_TSB_UCHE_STATUS_LO 0x0000f806
1335
1336 #define REG_A5XX_RBBM_SECVID_TSB_UCHE_STATUS_HI 0x0000f807
1337
1338 #define REG_A5XX_RBBM_SECVID_TSB_ADDR_MODE_CNTL 0x0000f810
1339
1340 #define REG_A5XX_VSC_PIPE_DATA_LENGTH_0 0x00000c00
1341
1342 #define REG_A5XX_VSC_PERFCTR_VSC_SEL_0 0x00000c60
1343
1344 #define REG_A5XX_VSC_PERFCTR_VSC_SEL_1 0x00000c61
1345
1346 #define REG_A5XX_VSC_BIN_SIZE 0x00000cdd
1347 #define A5XX_VSC_BIN_SIZE_WINDOW_OFFSET_DISABLE 0x80000000
1348 #define A5XX_VSC_BIN_SIZE_X__MASK 0x00007fff
1349 #define A5XX_VSC_BIN_SIZE_X__SHIFT 0
1350 static inline uint32_t A5XX_VSC_BIN_SIZE_X(uint32_t val)
1351 {
1352 return ((val) << A5XX_VSC_BIN_SIZE_X__SHIFT) & A5XX_VSC_BIN_SIZE_X__MASK;
1353 }
1354 #define A5XX_VSC_BIN_SIZE_Y__MASK 0x7fff0000
1355 #define A5XX_VSC_BIN_SIZE_Y__SHIFT 16
1356 static inline uint32_t A5XX_VSC_BIN_SIZE_Y(uint32_t val)
1357 {
1358 return ((val) << A5XX_VSC_BIN_SIZE_Y__SHIFT) & A5XX_VSC_BIN_SIZE_Y__MASK;
1359 }
1360
1361 #define REG_A5XX_GRAS_ADDR_MODE_CNTL 0x00000c81
1362
1363 #define REG_A5XX_GRAS_PERFCTR_TSE_SEL_0 0x00000c90
1364
1365 #define REG_A5XX_GRAS_PERFCTR_TSE_SEL_1 0x00000c91
1366
1367 #define REG_A5XX_GRAS_PERFCTR_TSE_SEL_2 0x00000c92
1368
1369 #define REG_A5XX_GRAS_PERFCTR_TSE_SEL_3 0x00000c93
1370
1371 #define REG_A5XX_GRAS_PERFCTR_RAS_SEL_0 0x00000c94
1372
1373 #define REG_A5XX_GRAS_PERFCTR_RAS_SEL_1 0x00000c95
1374
1375 #define REG_A5XX_GRAS_PERFCTR_RAS_SEL_2 0x00000c96
1376
1377 #define REG_A5XX_GRAS_PERFCTR_RAS_SEL_3 0x00000c97
1378
1379 #define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_0 0x00000c98
1380
1381 #define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_1 0x00000c99
1382
1383 #define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_2 0x00000c9a
1384
1385 #define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_3 0x00000c9b
1386
1387 #define REG_A5XX_RB_DBG_ECO_CNTL 0x00000cc4
1388
1389 #define REG_A5XX_RB_ADDR_MODE_CNTL 0x00000cc5
1390
1391 #define REG_A5XX_RB_MODE_CNTL 0x00000cc6
1392
1393 #define REG_A5XX_RB_CCU_CNTL 0x00000cc7
1394
1395 #define REG_A5XX_RB_PERFCTR_RB_SEL_0 0x00000cd0
1396
1397 #define REG_A5XX_RB_PERFCTR_RB_SEL_1 0x00000cd1
1398
1399 #define REG_A5XX_RB_PERFCTR_RB_SEL_2 0x00000cd2
1400
1401 #define REG_A5XX_RB_PERFCTR_RB_SEL_3 0x00000cd3
1402
1403 #define REG_A5XX_RB_PERFCTR_RB_SEL_4 0x00000cd4
1404
1405 #define REG_A5XX_RB_PERFCTR_RB_SEL_5 0x00000cd5
1406
1407 #define REG_A5XX_RB_PERFCTR_RB_SEL_6 0x00000cd6
1408
1409 #define REG_A5XX_RB_PERFCTR_RB_SEL_7 0x00000cd7
1410
1411 #define REG_A5XX_RB_PERFCTR_CCU_SEL_0 0x00000cd8
1412
1413 #define REG_A5XX_RB_PERFCTR_CCU_SEL_1 0x00000cd9
1414
1415 #define REG_A5XX_RB_PERFCTR_CCU_SEL_2 0x00000cda
1416
1417 #define REG_A5XX_RB_PERFCTR_CCU_SEL_3 0x00000cdb
1418
1419 #define REG_A5XX_RB_POWERCTR_RB_SEL_0 0x00000ce0
1420
1421 #define REG_A5XX_RB_POWERCTR_RB_SEL_1 0x00000ce1
1422
1423 #define REG_A5XX_RB_POWERCTR_RB_SEL_2 0x00000ce2
1424
1425 #define REG_A5XX_RB_POWERCTR_RB_SEL_3 0x00000ce3
1426
1427 #define REG_A5XX_RB_POWERCTR_CCU_SEL_0 0x00000ce4
1428
1429 #define REG_A5XX_RB_POWERCTR_CCU_SEL_1 0x00000ce5
1430
1431 #define REG_A5XX_RB_PERFCTR_CMP_SEL_0 0x00000cec
1432
1433 #define REG_A5XX_RB_PERFCTR_CMP_SEL_1 0x00000ced
1434
1435 #define REG_A5XX_RB_PERFCTR_CMP_SEL_2 0x00000cee
1436
1437 #define REG_A5XX_RB_PERFCTR_CMP_SEL_3 0x00000cef
1438
1439 #define REG_A5XX_PC_DBG_ECO_CNTL 0x00000d00
1440 #define A5XX_PC_DBG_ECO_CNTL_TWOPASSUSEWFI 0x00000100
1441
1442 #define REG_A5XX_PC_ADDR_MODE_CNTL 0x00000d01
1443
1444 #define REG_A5XX_PC_MODE_CNTL 0x00000d02
1445
1446 #define REG_A5XX_UNKNOWN_0D08 0x00000d08
1447
1448 #define REG_A5XX_UNKNOWN_0D09 0x00000d09
1449
1450 #define REG_A5XX_PC_PERFCTR_PC_SEL_0 0x00000d10
1451
1452 #define REG_A5XX_PC_PERFCTR_PC_SEL_1 0x00000d11
1453
1454 #define REG_A5XX_PC_PERFCTR_PC_SEL_2 0x00000d12
1455
1456 #define REG_A5XX_PC_PERFCTR_PC_SEL_3 0x00000d13
1457
1458 #define REG_A5XX_PC_PERFCTR_PC_SEL_4 0x00000d14
1459
1460 #define REG_A5XX_PC_PERFCTR_PC_SEL_5 0x00000d15
1461
1462 #define REG_A5XX_PC_PERFCTR_PC_SEL_6 0x00000d16
1463
1464 #define REG_A5XX_PC_PERFCTR_PC_SEL_7 0x00000d17
1465
1466 #define REG_A5XX_HLSQ_TIMEOUT_THRESHOLD_0 0x00000e00
1467
1468 #define REG_A5XX_HLSQ_TIMEOUT_THRESHOLD_1 0x00000e01
1469
1470 #define REG_A5XX_HLSQ_ADDR_MODE_CNTL 0x00000e05
1471
1472 #define REG_A5XX_HLSQ_MODE_CNTL 0x00000e06
1473
1474 #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_0 0x00000e10
1475
1476 #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_1 0x00000e11
1477
1478 #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_2 0x00000e12
1479
1480 #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_3 0x00000e13
1481
1482 #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_4 0x00000e14
1483
1484 #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_5 0x00000e15
1485
1486 #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_6 0x00000e16
1487
1488 #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_7 0x00000e17
1489
1490 #define REG_A5XX_HLSQ_SPTP_RDSEL 0x00000f08
1491
1492 #define REG_A5XX_HLSQ_DBG_READ_SEL 0x0000bc00
1493
1494 #define REG_A5XX_HLSQ_DBG_AHB_READ_APERTURE 0x0000a000
1495
1496 #define REG_A5XX_VFD_ADDR_MODE_CNTL 0x00000e41
1497
1498 #define REG_A5XX_VFD_MODE_CNTL 0x00000e42
1499
1500 #define REG_A5XX_VFD_PERFCTR_VFD_SEL_0 0x00000e50
1501
1502 #define REG_A5XX_VFD_PERFCTR_VFD_SEL_1 0x00000e51
1503
1504 #define REG_A5XX_VFD_PERFCTR_VFD_SEL_2 0x00000e52
1505
1506 #define REG_A5XX_VFD_PERFCTR_VFD_SEL_3 0x00000e53
1507
1508 #define REG_A5XX_VFD_PERFCTR_VFD_SEL_4 0x00000e54
1509
1510 #define REG_A5XX_VFD_PERFCTR_VFD_SEL_5 0x00000e55
1511
1512 #define REG_A5XX_VFD_PERFCTR_VFD_SEL_6 0x00000e56
1513
1514 #define REG_A5XX_VFD_PERFCTR_VFD_SEL_7 0x00000e57
1515
1516 #define REG_A5XX_VPC_DBG_ECO_CNTL 0x00000e60
1517
1518 #define REG_A5XX_VPC_ADDR_MODE_CNTL 0x00000e61
1519
1520 #define REG_A5XX_VPC_MODE_CNTL 0x00000e62
1521
1522 #define REG_A5XX_VPC_PERFCTR_VPC_SEL_0 0x00000e64
1523
1524 #define REG_A5XX_VPC_PERFCTR_VPC_SEL_1 0x00000e65
1525
1526 #define REG_A5XX_VPC_PERFCTR_VPC_SEL_2 0x00000e66
1527
1528 #define REG_A5XX_VPC_PERFCTR_VPC_SEL_3 0x00000e67
1529
1530 #define REG_A5XX_UCHE_ADDR_MODE_CNTL 0x00000e80
1531
1532 #define REG_A5XX_UCHE_SVM_CNTL 0x00000e82
1533
1534 #define REG_A5XX_UCHE_WRITE_THRU_BASE_LO 0x00000e87
1535
1536 #define REG_A5XX_UCHE_WRITE_THRU_BASE_HI 0x00000e88
1537
1538 #define REG_A5XX_UCHE_TRAP_BASE_LO 0x00000e89
1539
1540 #define REG_A5XX_UCHE_TRAP_BASE_HI 0x00000e8a
1541
1542 #define REG_A5XX_UCHE_GMEM_RANGE_MIN_LO 0x00000e8b
1543
1544 #define REG_A5XX_UCHE_GMEM_RANGE_MIN_HI 0x00000e8c
1545
1546 #define REG_A5XX_UCHE_GMEM_RANGE_MAX_LO 0x00000e8d
1547
1548 #define REG_A5XX_UCHE_GMEM_RANGE_MAX_HI 0x00000e8e
1549
1550 #define REG_A5XX_UCHE_DBG_ECO_CNTL_2 0x00000e8f
1551
1552 #define REG_A5XX_UCHE_DBG_ECO_CNTL 0x00000e90
1553
1554 #define REG_A5XX_UCHE_CACHE_INVALIDATE_MIN_LO 0x00000e91
1555
1556 #define REG_A5XX_UCHE_CACHE_INVALIDATE_MIN_HI 0x00000e92
1557
1558 #define REG_A5XX_UCHE_CACHE_INVALIDATE_MAX_LO 0x00000e93
1559
1560 #define REG_A5XX_UCHE_CACHE_INVALIDATE_MAX_HI 0x00000e94
1561
1562 #define REG_A5XX_UCHE_CACHE_INVALIDATE 0x00000e95
1563
1564 #define REG_A5XX_UCHE_CACHE_WAYS 0x00000e96
1565
1566 #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_0 0x00000ea0
1567
1568 #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_1 0x00000ea1
1569
1570 #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_2 0x00000ea2
1571
1572 #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_3 0x00000ea3
1573
1574 #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_4 0x00000ea4
1575
1576 #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_5 0x00000ea5
1577
1578 #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_6 0x00000ea6
1579
1580 #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_7 0x00000ea7
1581
1582 #define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_0 0x00000ea8
1583
1584 #define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_1 0x00000ea9
1585
1586 #define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_2 0x00000eaa
1587
1588 #define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_3 0x00000eab
1589
1590 #define REG_A5XX_UCHE_TRAP_LOG_LO 0x00000eb1
1591
1592 #define REG_A5XX_UCHE_TRAP_LOG_HI 0x00000eb2
1593
1594 #define REG_A5XX_SP_DBG_ECO_CNTL 0x00000ec0
1595
1596 #define REG_A5XX_SP_ADDR_MODE_CNTL 0x00000ec1
1597
1598 #define REG_A5XX_SP_MODE_CNTL 0x00000ec2
1599
1600 #define REG_A5XX_SP_PERFCTR_SP_SEL_0 0x00000ed0
1601
1602 #define REG_A5XX_SP_PERFCTR_SP_SEL_1 0x00000ed1
1603
1604 #define REG_A5XX_SP_PERFCTR_SP_SEL_2 0x00000ed2
1605
1606 #define REG_A5XX_SP_PERFCTR_SP_SEL_3 0x00000ed3
1607
1608 #define REG_A5XX_SP_PERFCTR_SP_SEL_4 0x00000ed4
1609
1610 #define REG_A5XX_SP_PERFCTR_SP_SEL_5 0x00000ed5
1611
1612 #define REG_A5XX_SP_PERFCTR_SP_SEL_6 0x00000ed6
1613
1614 #define REG_A5XX_SP_PERFCTR_SP_SEL_7 0x00000ed7
1615
1616 #define REG_A5XX_SP_PERFCTR_SP_SEL_8 0x00000ed8
1617
1618 #define REG_A5XX_SP_PERFCTR_SP_SEL_9 0x00000ed9
1619
1620 #define REG_A5XX_SP_PERFCTR_SP_SEL_10 0x00000eda
1621
1622 #define REG_A5XX_SP_PERFCTR_SP_SEL_11 0x00000edb
1623
1624 #define REG_A5XX_SP_POWERCTR_SP_SEL_0 0x00000edc
1625
1626 #define REG_A5XX_SP_POWERCTR_SP_SEL_1 0x00000edd
1627
1628 #define REG_A5XX_SP_POWERCTR_SP_SEL_2 0x00000ede
1629
1630 #define REG_A5XX_SP_POWERCTR_SP_SEL_3 0x00000edf
1631
1632 #define REG_A5XX_TPL1_ADDR_MODE_CNTL 0x00000f01
1633
1634 #define REG_A5XX_TPL1_MODE_CNTL 0x00000f02
1635
1636 #define REG_A5XX_TPL1_PERFCTR_TP_SEL_0 0x00000f10
1637
1638 #define REG_A5XX_TPL1_PERFCTR_TP_SEL_1 0x00000f11
1639
1640 #define REG_A5XX_TPL1_PERFCTR_TP_SEL_2 0x00000f12
1641
1642 #define REG_A5XX_TPL1_PERFCTR_TP_SEL_3 0x00000f13
1643
1644 #define REG_A5XX_TPL1_PERFCTR_TP_SEL_4 0x00000f14
1645
1646 #define REG_A5XX_TPL1_PERFCTR_TP_SEL_5 0x00000f15
1647
1648 #define REG_A5XX_TPL1_PERFCTR_TP_SEL_6 0x00000f16
1649
1650 #define REG_A5XX_TPL1_PERFCTR_TP_SEL_7 0x00000f17
1651
1652 #define REG_A5XX_TPL1_POWERCTR_TP_SEL_0 0x00000f18
1653
1654 #define REG_A5XX_TPL1_POWERCTR_TP_SEL_1 0x00000f19
1655
1656 #define REG_A5XX_TPL1_POWERCTR_TP_SEL_2 0x00000f1a
1657
1658 #define REG_A5XX_TPL1_POWERCTR_TP_SEL_3 0x00000f1b
1659
1660 #define REG_A5XX_VBIF_VERSION 0x00003000
1661
1662 #define REG_A5XX_VBIF_CLKON 0x00003001
1663
1664 #define REG_A5XX_VBIF_ABIT_SORT 0x00003028
1665
1666 #define REG_A5XX_VBIF_ABIT_SORT_CONF 0x00003029
1667
1668 #define REG_A5XX_VBIF_ROUND_ROBIN_QOS_ARB 0x00003049
1669
1670 #define REG_A5XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
1671
1672 #define REG_A5XX_VBIF_IN_RD_LIM_CONF0 0x0000302c
1673
1674 #define REG_A5XX_VBIF_IN_RD_LIM_CONF1 0x0000302d
1675
1676 #define REG_A5XX_VBIF_XIN_HALT_CTRL0 0x00003080
1677
1678 #define REG_A5XX_VBIF_XIN_HALT_CTRL1 0x00003081
1679
1680 #define REG_A5XX_VBIF_TEST_BUS_OUT_CTRL 0x00003084
1681
1682 #define REG_A5XX_VBIF_TEST_BUS1_CTRL0 0x00003085
1683
1684 #define REG_A5XX_VBIF_TEST_BUS1_CTRL1 0x00003086
1685
1686 #define REG_A5XX_VBIF_TEST_BUS2_CTRL0 0x00003087
1687
1688 #define REG_A5XX_VBIF_TEST_BUS2_CTRL1 0x00003088
1689
1690 #define REG_A5XX_VBIF_TEST_BUS_OUT 0x0000308c
1691
1692 #define REG_A5XX_VBIF_PERF_CNT_SEL0 0x000030d0
1693
1694 #define REG_A5XX_VBIF_PERF_CNT_SEL1 0x000030d1
1695
1696 #define REG_A5XX_VBIF_PERF_CNT_SEL2 0x000030d2
1697
1698 #define REG_A5XX_VBIF_PERF_CNT_SEL3 0x000030d3
1699
1700 #define REG_A5XX_VBIF_PERF_CNT_LOW0 0x000030d8
1701
1702 #define REG_A5XX_VBIF_PERF_CNT_LOW1 0x000030d9
1703
1704 #define REG_A5XX_VBIF_PERF_CNT_LOW2 0x000030da
1705
1706 #define REG_A5XX_VBIF_PERF_CNT_LOW3 0x000030db
1707
1708 #define REG_A5XX_VBIF_PERF_CNT_HIGH0 0x000030e0
1709
1710 #define REG_A5XX_VBIF_PERF_CNT_HIGH1 0x000030e1
1711
1712 #define REG_A5XX_VBIF_PERF_CNT_HIGH2 0x000030e2
1713
1714 #define REG_A5XX_VBIF_PERF_CNT_HIGH3 0x000030e3
1715
1716 #define REG_A5XX_VBIF_PERF_PWR_CNT_EN0 0x00003100
1717
1718 #define REG_A5XX_VBIF_PERF_PWR_CNT_EN1 0x00003101
1719
1720 #define REG_A5XX_VBIF_PERF_PWR_CNT_EN2 0x00003102
1721
1722 #define REG_A5XX_VBIF_PERF_PWR_CNT_LOW0 0x00003110
1723
1724 #define REG_A5XX_VBIF_PERF_PWR_CNT_LOW1 0x00003111
1725
1726 #define REG_A5XX_VBIF_PERF_PWR_CNT_LOW2 0x00003112
1727
1728 #define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH0 0x00003118
1729
1730 #define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH1 0x00003119
1731
1732 #define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH2 0x0000311a
1733
1734 #define REG_A5XX_GPMU_INST_RAM_BASE 0x00008800
1735
1736 #define REG_A5XX_GPMU_DATA_RAM_BASE 0x00009800
1737
1738 #define REG_A5XX_GPMU_SP_POWER_CNTL 0x0000a881
1739
1740 #define REG_A5XX_GPMU_RBCCU_CLOCK_CNTL 0x0000a886
1741
1742 #define REG_A5XX_GPMU_RBCCU_POWER_CNTL 0x0000a887
1743
1744 #define REG_A5XX_GPMU_SP_PWR_CLK_STATUS 0x0000a88b
1745 #define A5XX_GPMU_SP_PWR_CLK_STATUS_PWR_ON 0x00100000
1746
1747 #define REG_A5XX_GPMU_RBCCU_PWR_CLK_STATUS 0x0000a88d
1748 #define A5XX_GPMU_RBCCU_PWR_CLK_STATUS_PWR_ON 0x00100000
1749
1750 #define REG_A5XX_GPMU_PWR_COL_STAGGER_DELAY 0x0000a891
1751
1752 #define REG_A5XX_GPMU_PWR_COL_INTER_FRAME_CTRL 0x0000a892
1753
1754 #define REG_A5XX_GPMU_PWR_COL_INTER_FRAME_HYST 0x0000a893
1755
1756 #define REG_A5XX_GPMU_PWR_COL_BINNING_CTRL 0x0000a894
1757
1758 #define REG_A5XX_GPMU_CLOCK_THROTTLE_CTRL 0x0000a8a3
1759
1760 #define REG_A5XX_GPMU_WFI_CONFIG 0x0000a8c1
1761
1762 #define REG_A5XX_GPMU_RBBM_INTR_INFO 0x0000a8d6
1763
1764 #define REG_A5XX_GPMU_CM3_SYSRESET 0x0000a8d8
1765
1766 #define REG_A5XX_GPMU_GENERAL_0 0x0000a8e0
1767
1768 #define REG_A5XX_GPMU_GENERAL_1 0x0000a8e1
1769
1770 #define REG_A5XX_SP_POWER_COUNTER_0_LO 0x0000a840
1771
1772 #define REG_A5XX_SP_POWER_COUNTER_0_HI 0x0000a841
1773
1774 #define REG_A5XX_SP_POWER_COUNTER_1_LO 0x0000a842
1775
1776 #define REG_A5XX_SP_POWER_COUNTER_1_HI 0x0000a843
1777
1778 #define REG_A5XX_SP_POWER_COUNTER_2_LO 0x0000a844
1779
1780 #define REG_A5XX_SP_POWER_COUNTER_2_HI 0x0000a845
1781
1782 #define REG_A5XX_SP_POWER_COUNTER_3_LO 0x0000a846
1783
1784 #define REG_A5XX_SP_POWER_COUNTER_3_HI 0x0000a847
1785
1786 #define REG_A5XX_TP_POWER_COUNTER_0_LO 0x0000a848
1787
1788 #define REG_A5XX_TP_POWER_COUNTER_0_HI 0x0000a849
1789
1790 #define REG_A5XX_TP_POWER_COUNTER_1_LO 0x0000a84a
1791
1792 #define REG_A5XX_TP_POWER_COUNTER_1_HI 0x0000a84b
1793
1794 #define REG_A5XX_TP_POWER_COUNTER_2_LO 0x0000a84c
1795
1796 #define REG_A5XX_TP_POWER_COUNTER_2_HI 0x0000a84d
1797
1798 #define REG_A5XX_TP_POWER_COUNTER_3_LO 0x0000a84e
1799
1800 #define REG_A5XX_TP_POWER_COUNTER_3_HI 0x0000a84f
1801
1802 #define REG_A5XX_RB_POWER_COUNTER_0_LO 0x0000a850
1803
1804 #define REG_A5XX_RB_POWER_COUNTER_0_HI 0x0000a851
1805
1806 #define REG_A5XX_RB_POWER_COUNTER_1_LO 0x0000a852
1807
1808 #define REG_A5XX_RB_POWER_COUNTER_1_HI 0x0000a853
1809
1810 #define REG_A5XX_RB_POWER_COUNTER_2_LO 0x0000a854
1811
1812 #define REG_A5XX_RB_POWER_COUNTER_2_HI 0x0000a855
1813
1814 #define REG_A5XX_RB_POWER_COUNTER_3_LO 0x0000a856
1815
1816 #define REG_A5XX_RB_POWER_COUNTER_3_HI 0x0000a857
1817
1818 #define REG_A5XX_CCU_POWER_COUNTER_0_LO 0x0000a858
1819
1820 #define REG_A5XX_CCU_POWER_COUNTER_0_HI 0x0000a859
1821
1822 #define REG_A5XX_CCU_POWER_COUNTER_1_LO 0x0000a85a
1823
1824 #define REG_A5XX_CCU_POWER_COUNTER_1_HI 0x0000a85b
1825
1826 #define REG_A5XX_UCHE_POWER_COUNTER_0_LO 0x0000a85c
1827
1828 #define REG_A5XX_UCHE_POWER_COUNTER_0_HI 0x0000a85d
1829
1830 #define REG_A5XX_UCHE_POWER_COUNTER_1_LO 0x0000a85e
1831
1832 #define REG_A5XX_UCHE_POWER_COUNTER_1_HI 0x0000a85f
1833
1834 #define REG_A5XX_UCHE_POWER_COUNTER_2_LO 0x0000a860
1835
1836 #define REG_A5XX_UCHE_POWER_COUNTER_2_HI 0x0000a861
1837
1838 #define REG_A5XX_UCHE_POWER_COUNTER_3_LO 0x0000a862
1839
1840 #define REG_A5XX_UCHE_POWER_COUNTER_3_HI 0x0000a863
1841
1842 #define REG_A5XX_CP_POWER_COUNTER_0_LO 0x0000a864
1843
1844 #define REG_A5XX_CP_POWER_COUNTER_0_HI 0x0000a865
1845
1846 #define REG_A5XX_CP_POWER_COUNTER_1_LO 0x0000a866
1847
1848 #define REG_A5XX_CP_POWER_COUNTER_1_HI 0x0000a867
1849
1850 #define REG_A5XX_CP_POWER_COUNTER_2_LO 0x0000a868
1851
1852 #define REG_A5XX_CP_POWER_COUNTER_2_HI 0x0000a869
1853
1854 #define REG_A5XX_CP_POWER_COUNTER_3_LO 0x0000a86a
1855
1856 #define REG_A5XX_CP_POWER_COUNTER_3_HI 0x0000a86b
1857
1858 #define REG_A5XX_GPMU_POWER_COUNTER_0_LO 0x0000a86c
1859
1860 #define REG_A5XX_GPMU_POWER_COUNTER_0_HI 0x0000a86d
1861
1862 #define REG_A5XX_GPMU_POWER_COUNTER_1_LO 0x0000a86e
1863
1864 #define REG_A5XX_GPMU_POWER_COUNTER_1_HI 0x0000a86f
1865
1866 #define REG_A5XX_GPMU_POWER_COUNTER_2_LO 0x0000a870
1867
1868 #define REG_A5XX_GPMU_POWER_COUNTER_2_HI 0x0000a871
1869
1870 #define REG_A5XX_GPMU_POWER_COUNTER_3_LO 0x0000a872
1871
1872 #define REG_A5XX_GPMU_POWER_COUNTER_3_HI 0x0000a873
1873
1874 #define REG_A5XX_GPMU_POWER_COUNTER_4_LO 0x0000a874
1875
1876 #define REG_A5XX_GPMU_POWER_COUNTER_4_HI 0x0000a875
1877
1878 #define REG_A5XX_GPMU_POWER_COUNTER_5_LO 0x0000a876
1879
1880 #define REG_A5XX_GPMU_POWER_COUNTER_5_HI 0x0000a877
1881
1882 #define REG_A5XX_GPMU_POWER_COUNTER_ENABLE 0x0000a878
1883
1884 #define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_LO 0x0000a879
1885
1886 #define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_HI 0x0000a87a
1887
1888 #define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_RESET 0x0000a87b
1889
1890 #define REG_A5XX_GPMU_POWER_COUNTER_SELECT_0 0x0000a87c
1891
1892 #define REG_A5XX_GPMU_POWER_COUNTER_SELECT_1 0x0000a87d
1893
1894 #define REG_A5XX_GPMU_CLOCK_THROTTLE_CTRL 0x0000a8a3
1895
1896 #define REG_A5XX_GPMU_THROTTLE_UNMASK_FORCE_CTRL 0x0000a8a8
1897
1898 #define REG_A5XX_GPMU_TEMP_SENSOR_ID 0x0000ac00
1899
1900 #define REG_A5XX_GPMU_TEMP_SENSOR_CONFIG 0x0000ac01
1901
1902 #define REG_A5XX_GPMU_TEMP_VAL 0x0000ac02
1903
1904 #define REG_A5XX_GPMU_DELTA_TEMP_THRESHOLD 0x0000ac03
1905
1906 #define REG_A5XX_GPMU_TEMP_THRESHOLD_INTR_STATUS 0x0000ac05
1907
1908 #define REG_A5XX_GPMU_TEMP_THRESHOLD_INTR_EN_MASK 0x0000ac06
1909
1910 #define REG_A5XX_GPMU_LEAKAGE_TEMP_COEFF_0_1 0x0000ac40
1911
1912 #define REG_A5XX_GPMU_LEAKAGE_TEMP_COEFF_2_3 0x0000ac41
1913
1914 #define REG_A5XX_GPMU_LEAKAGE_VTG_COEFF_0_1 0x0000ac42
1915
1916 #define REG_A5XX_GPMU_LEAKAGE_VTG_COEFF_2_3 0x0000ac43
1917
1918 #define REG_A5XX_GPMU_BASE_LEAKAGE 0x0000ac46
1919
1920 #define REG_A5XX_GPMU_GPMU_VOLTAGE 0x0000ac60
1921
1922 #define REG_A5XX_GPMU_GPMU_VOLTAGE_INTR_STATUS 0x0000ac61
1923
1924 #define REG_A5XX_GPMU_GPMU_VOLTAGE_INTR_EN_MASK 0x0000ac62
1925
1926 #define REG_A5XX_GPMU_GPMU_PWR_THRESHOLD 0x0000ac80
1927
1928 #define REG_A5XX_GPMU_GPMU_LLM_GLM_SLEEP_CTRL 0x0000acc4
1929
1930 #define REG_A5XX_GPMU_GPMU_LLM_GLM_SLEEP_STATUS 0x0000acc5
1931
1932 #define REG_A5XX_GDPM_CONFIG1 0x0000b80c
1933
1934 #define REG_A5XX_GDPM_CONFIG2 0x0000b80d
1935
1936 #define REG_A5XX_GDPM_INT_EN 0x0000b80f
1937
1938 #define REG_A5XX_GDPM_INT_MASK 0x0000b811
1939
1940 #define REG_A5XX_GPMU_BEC_ENABLE 0x0000b9a0
1941
1942 #define REG_A5XX_GPU_CS_SENSOR_GENERAL_STATUS 0x0000c41a
1943
1944 #define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_0 0x0000c41d
1945
1946 #define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_2 0x0000c41f
1947
1948 #define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_4 0x0000c421
1949
1950 #define REG_A5XX_GPU_CS_ENABLE_REG 0x0000c520
1951
1952 #define REG_A5XX_GPU_CS_AMP_CALIBRATION_CONTROL1 0x0000c557
1953
1954 #define REG_A5XX_GRAS_CL_CNTL 0x0000e000
1955
1956 #define REG_A5XX_UNKNOWN_E001 0x0000e001
1957
1958 #define REG_A5XX_UNKNOWN_E004 0x0000e004
1959
1960 #define REG_A5XX_GRAS_CNTL 0x0000e005
1961 #define A5XX_GRAS_CNTL_VARYING 0x00000001
1962 #define A5XX_GRAS_CNTL_UNK3 0x00000008
1963 #define A5XX_GRAS_CNTL_XCOORD 0x00000040
1964 #define A5XX_GRAS_CNTL_YCOORD 0x00000080
1965 #define A5XX_GRAS_CNTL_ZCOORD 0x00000100
1966 #define A5XX_GRAS_CNTL_WCOORD 0x00000200
1967
1968 #define REG_A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ 0x0000e006
1969 #define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK 0x000003ff
1970 #define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT 0
1971 static inline uint32_t A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ(uint32_t val)
1972 {
1973 return ((val) << A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT) & A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK;
1974 }
1975 #define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK 0x000ffc00
1976 #define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT 10
1977 static inline uint32_t A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT(uint32_t val)
1978 {
1979 return ((val) << A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT) & A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK;
1980 }
1981
1982 #define REG_A5XX_GRAS_CL_VPORT_XOFFSET_0 0x0000e010
1983 #define A5XX_GRAS_CL_VPORT_XOFFSET_0__MASK 0xffffffff
1984 #define A5XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT 0
1985 static inline uint32_t A5XX_GRAS_CL_VPORT_XOFFSET_0(float val)
1986 {
1987 return ((fui(val)) << A5XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_XOFFSET_0__MASK;
1988 }
1989
1990 #define REG_A5XX_GRAS_CL_VPORT_XSCALE_0 0x0000e011
1991 #define A5XX_GRAS_CL_VPORT_XSCALE_0__MASK 0xffffffff
1992 #define A5XX_GRAS_CL_VPORT_XSCALE_0__SHIFT 0
1993 static inline uint32_t A5XX_GRAS_CL_VPORT_XSCALE_0(float val)
1994 {
1995 return ((fui(val)) << A5XX_GRAS_CL_VPORT_XSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_XSCALE_0__MASK;
1996 }
1997
1998 #define REG_A5XX_GRAS_CL_VPORT_YOFFSET_0 0x0000e012
1999 #define A5XX_GRAS_CL_VPORT_YOFFSET_0__MASK 0xffffffff
2000 #define A5XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT 0
2001 static inline uint32_t A5XX_GRAS_CL_VPORT_YOFFSET_0(float val)
2002 {
2003 return ((fui(val)) << A5XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_YOFFSET_0__MASK;
2004 }
2005
2006 #define REG_A5XX_GRAS_CL_VPORT_YSCALE_0 0x0000e013
2007 #define A5XX_GRAS_CL_VPORT_YSCALE_0__MASK 0xffffffff
2008 #define A5XX_GRAS_CL_VPORT_YSCALE_0__SHIFT 0
2009 static inline uint32_t A5XX_GRAS_CL_VPORT_YSCALE_0(float val)
2010 {
2011 return ((fui(val)) << A5XX_GRAS_CL_VPORT_YSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_YSCALE_0__MASK;
2012 }
2013
2014 #define REG_A5XX_GRAS_CL_VPORT_ZOFFSET_0 0x0000e014
2015 #define A5XX_GRAS_CL_VPORT_ZOFFSET_0__MASK 0xffffffff
2016 #define A5XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT 0
2017 static inline uint32_t A5XX_GRAS_CL_VPORT_ZOFFSET_0(float val)
2018 {
2019 return ((fui(val)) << A5XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_ZOFFSET_0__MASK;
2020 }
2021
2022 #define REG_A5XX_GRAS_CL_VPORT_ZSCALE_0 0x0000e015
2023 #define A5XX_GRAS_CL_VPORT_ZSCALE_0__MASK 0xffffffff
2024 #define A5XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT 0
2025 static inline uint32_t A5XX_GRAS_CL_VPORT_ZSCALE_0(float val)
2026 {
2027 return ((fui(val)) << A5XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_ZSCALE_0__MASK;
2028 }
2029
2030 #define REG_A5XX_GRAS_SU_CNTL 0x0000e090
2031 #define A5XX_GRAS_SU_CNTL_FRONT_CW 0x00000004
2032 #define A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK 0x000007f8
2033 #define A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT 3
2034 static inline uint32_t A5XX_GRAS_SU_CNTL_LINEHALFWIDTH(float val)
2035 {
2036 return ((((int32_t)(val * 4.0))) << A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT) & A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK;
2037 }
2038 #define A5XX_GRAS_SU_CNTL_POLY_OFFSET 0x00000800
2039 #define A5XX_GRAS_SU_CNTL_MSAA_ENABLE 0x00002000
2040
2041 #define REG_A5XX_GRAS_SU_POINT_MINMAX 0x0000e091
2042 #define A5XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
2043 #define A5XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
2044 static inline uint32_t A5XX_GRAS_SU_POINT_MINMAX_MIN(float val)
2045 {
2046 return ((((uint32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A5XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
2047 }
2048 #define A5XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
2049 #define A5XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
2050 static inline uint32_t A5XX_GRAS_SU_POINT_MINMAX_MAX(float val)
2051 {
2052 return ((((uint32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A5XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
2053 }
2054
2055 #define REG_A5XX_GRAS_SU_POINT_SIZE 0x0000e092
2056 #define A5XX_GRAS_SU_POINT_SIZE__MASK 0xffffffff
2057 #define A5XX_GRAS_SU_POINT_SIZE__SHIFT 0
2058 static inline uint32_t A5XX_GRAS_SU_POINT_SIZE(float val)
2059 {
2060 return ((((int32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_SIZE__SHIFT) & A5XX_GRAS_SU_POINT_SIZE__MASK;
2061 }
2062
2063 #define REG_A5XX_UNKNOWN_E093 0x0000e093
2064
2065 #define REG_A5XX_GRAS_SU_DEPTH_PLANE_CNTL 0x0000e094
2066 #define A5XX_GRAS_SU_DEPTH_PLANE_CNTL_FRAG_WRITES_Z 0x00000001
2067 #define A5XX_GRAS_SU_DEPTH_PLANE_CNTL_UNK1 0x00000002
2068
2069 #define REG_A5XX_GRAS_SU_POLY_OFFSET_SCALE 0x0000e095
2070 #define A5XX_GRAS_SU_POLY_OFFSET_SCALE__MASK 0xffffffff
2071 #define A5XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT 0
2072 static inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_SCALE(float val)
2073 {
2074 return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_SCALE__MASK;
2075 }
2076
2077 #define REG_A5XX_GRAS_SU_POLY_OFFSET_OFFSET 0x0000e096
2078 #define A5XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
2079 #define A5XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
2080 static inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
2081 {
2082 return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
2083 }
2084
2085 #define REG_A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP 0x0000e097
2086 #define A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK 0xffffffff
2087 #define A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT 0
2088 static inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP(float val)
2089 {
2090 return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK;
2091 }
2092
2093 #define REG_A5XX_GRAS_SU_DEPTH_BUFFER_INFO 0x0000e098
2094 #define A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK 0x00000007
2095 #define A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT 0
2096 static inline uint32_t A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a5xx_depth_format val)
2097 {
2098 return ((val) << A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
2099 }
2100
2101 #define REG_A5XX_GRAS_SU_CONSERVATIVE_RAS_CNTL 0x0000e099
2102
2103 #define REG_A5XX_GRAS_SC_CNTL 0x0000e0a0
2104 #define A5XX_GRAS_SC_CNTL_SAMPLES_PASSED 0x00008000
2105
2106 #define REG_A5XX_GRAS_SC_BIN_CNTL 0x0000e0a1
2107
2108 #define REG_A5XX_GRAS_SC_RAS_MSAA_CNTL 0x0000e0a2
2109 #define A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
2110 #define A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
2111 static inline uint32_t A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
2112 {
2113 return ((val) << A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__MASK;
2114 }
2115
2116 #define REG_A5XX_GRAS_SC_DEST_MSAA_CNTL 0x0000e0a3
2117 #define A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
2118 #define A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
2119 static inline uint32_t A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
2120 {
2121 return ((val) << A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__MASK;
2122 }
2123 #define A5XX_GRAS_SC_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
2124
2125 #define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_CNTL 0x0000e0a4
2126
2127 #define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0 0x0000e0aa
2128 #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE 0x80000000
2129 #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK 0x00007fff
2130 #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT 0
2131 static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X(uint32_t val)
2132 {
2133 return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK;
2134 }
2135 #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK 0x7fff0000
2136 #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT 16
2137 static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y(uint32_t val)
2138 {
2139 return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK;
2140 }
2141
2142 #define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0 0x0000e0ab
2143 #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE 0x80000000
2144 #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK 0x00007fff
2145 #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT 0
2146 static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X(uint32_t val)
2147 {
2148 return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK;
2149 }
2150 #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK 0x7fff0000
2151 #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT 16
2152 static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y(uint32_t val)
2153 {
2154 return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK;
2155 }
2156
2157 #define REG_A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0 0x0000e0ca
2158 #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE 0x80000000
2159 #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK 0x00007fff
2160 #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT 0
2161 static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X(uint32_t val)
2162 {
2163 return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK;
2164 }
2165 #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK 0x7fff0000
2166 #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT 16
2167 static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y(uint32_t val)
2168 {
2169 return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK;
2170 }
2171
2172 #define REG_A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0 0x0000e0cb
2173 #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE 0x80000000
2174 #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK 0x00007fff
2175 #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT 0
2176 static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X(uint32_t val)
2177 {
2178 return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK;
2179 }
2180 #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK 0x7fff0000
2181 #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT 16
2182 static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y(uint32_t val)
2183 {
2184 return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK;
2185 }
2186
2187 #define REG_A5XX_GRAS_SC_WINDOW_SCISSOR_TL 0x0000e0ea
2188 #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
2189 #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
2190 #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
2191 static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
2192 {
2193 return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
2194 }
2195 #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
2196 #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
2197 static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
2198 {
2199 return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
2200 }
2201
2202 #define REG_A5XX_GRAS_SC_WINDOW_SCISSOR_BR 0x0000e0eb
2203 #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
2204 #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
2205 #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
2206 static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
2207 {
2208 return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
2209 }
2210 #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
2211 #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
2212 static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
2213 {
2214 return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
2215 }
2216
2217 #define REG_A5XX_GRAS_LRZ_CNTL 0x0000e100
2218
2219 #define REG_A5XX_GRAS_LRZ_BUFFER_BASE_LO 0x0000e101
2220
2221 #define REG_A5XX_GRAS_LRZ_BUFFER_BASE_HI 0x0000e102
2222
2223 #define REG_A5XX_GRAS_LRZ_BUFFER_PITCH 0x0000e103
2224
2225 #define REG_A5XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_LO 0x0000e104
2226
2227 #define REG_A5XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_HI 0x0000e105
2228
2229 #define REG_A5XX_RB_CNTL 0x0000e140
2230 #define A5XX_RB_CNTL_WIDTH__MASK 0x000000ff
2231 #define A5XX_RB_CNTL_WIDTH__SHIFT 0
2232 static inline uint32_t A5XX_RB_CNTL_WIDTH(uint32_t val)
2233 {
2234 assert(!(val & 0x1f));
2235 return ((val >> 5) << A5XX_RB_CNTL_WIDTH__SHIFT) & A5XX_RB_CNTL_WIDTH__MASK;
2236 }
2237 #define A5XX_RB_CNTL_HEIGHT__MASK 0x0001fe00
2238 #define A5XX_RB_CNTL_HEIGHT__SHIFT 9
2239 static inline uint32_t A5XX_RB_CNTL_HEIGHT(uint32_t val)
2240 {
2241 assert(!(val & 0x1f));
2242 return ((val >> 5) << A5XX_RB_CNTL_HEIGHT__SHIFT) & A5XX_RB_CNTL_HEIGHT__MASK;
2243 }
2244 #define A5XX_RB_CNTL_BYPASS 0x00020000
2245
2246 #define REG_A5XX_RB_RENDER_CNTL 0x0000e141
2247 #define A5XX_RB_RENDER_CNTL_SAMPLES_PASSED 0x00000040
2248 #define A5XX_RB_RENDER_CNTL_FLAG_DEPTH 0x00004000
2249 #define A5XX_RB_RENDER_CNTL_FLAG_DEPTH2 0x00008000
2250 #define A5XX_RB_RENDER_CNTL_FLAG_MRTS__MASK 0x00ff0000
2251 #define A5XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT 16
2252 static inline uint32_t A5XX_RB_RENDER_CNTL_FLAG_MRTS(uint32_t val)
2253 {
2254 return ((val) << A5XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT) & A5XX_RB_RENDER_CNTL_FLAG_MRTS__MASK;
2255 }
2256 #define A5XX_RB_RENDER_CNTL_FLAG_MRTS2__MASK 0xff000000
2257 #define A5XX_RB_RENDER_CNTL_FLAG_MRTS2__SHIFT 24
2258 static inline uint32_t A5XX_RB_RENDER_CNTL_FLAG_MRTS2(uint32_t val)
2259 {
2260 return ((val) << A5XX_RB_RENDER_CNTL_FLAG_MRTS2__SHIFT) & A5XX_RB_RENDER_CNTL_FLAG_MRTS2__MASK;
2261 }
2262
2263 #define REG_A5XX_RB_RAS_MSAA_CNTL 0x0000e142
2264 #define A5XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
2265 #define A5XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
2266 static inline uint32_t A5XX_RB_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
2267 {
2268 return ((val) << A5XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK;
2269 }
2270
2271 #define REG_A5XX_RB_DEST_MSAA_CNTL 0x0000e143
2272 #define A5XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
2273 #define A5XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
2274 static inline uint32_t A5XX_RB_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
2275 {
2276 return ((val) << A5XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK;
2277 }
2278 #define A5XX_RB_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
2279
2280 #define REG_A5XX_RB_RENDER_CONTROL0 0x0000e144
2281 #define A5XX_RB_RENDER_CONTROL0_VARYING 0x00000001
2282 #define A5XX_RB_RENDER_CONTROL0_UNK3 0x00000008
2283 #define A5XX_RB_RENDER_CONTROL0_XCOORD 0x00000040
2284 #define A5XX_RB_RENDER_CONTROL0_YCOORD 0x00000080
2285 #define A5XX_RB_RENDER_CONTROL0_ZCOORD 0x00000100
2286 #define A5XX_RB_RENDER_CONTROL0_WCOORD 0x00000200
2287
2288 #define REG_A5XX_RB_RENDER_CONTROL1 0x0000e145
2289 #define A5XX_RB_RENDER_CONTROL1_FACENESS 0x00000002
2290
2291 #define REG_A5XX_RB_FS_OUTPUT_CNTL 0x0000e146
2292 #define A5XX_RB_FS_OUTPUT_CNTL_MRT__MASK 0x0000000f
2293 #define A5XX_RB_FS_OUTPUT_CNTL_MRT__SHIFT 0
2294 static inline uint32_t A5XX_RB_FS_OUTPUT_CNTL_MRT(uint32_t val)
2295 {
2296 return ((val) << A5XX_RB_FS_OUTPUT_CNTL_MRT__SHIFT) & A5XX_RB_FS_OUTPUT_CNTL_MRT__MASK;
2297 }
2298 #define A5XX_RB_FS_OUTPUT_CNTL_FRAG_WRITES_Z 0x00000020
2299
2300 #define REG_A5XX_RB_RENDER_COMPONENTS 0x0000e147
2301 #define A5XX_RB_RENDER_COMPONENTS_RT0__MASK 0x0000000f
2302 #define A5XX_RB_RENDER_COMPONENTS_RT0__SHIFT 0
2303 static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT0(uint32_t val)
2304 {
2305 return ((val) << A5XX_RB_RENDER_COMPONENTS_RT0__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT0__MASK;
2306 }
2307 #define A5XX_RB_RENDER_COMPONENTS_RT1__MASK 0x000000f0
2308 #define A5XX_RB_RENDER_COMPONENTS_RT1__SHIFT 4
2309 static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT1(uint32_t val)
2310 {
2311 return ((val) << A5XX_RB_RENDER_COMPONENTS_RT1__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT1__MASK;
2312 }
2313 #define A5XX_RB_RENDER_COMPONENTS_RT2__MASK 0x00000f00
2314 #define A5XX_RB_RENDER_COMPONENTS_RT2__SHIFT 8
2315 static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT2(uint32_t val)
2316 {
2317 return ((val) << A5XX_RB_RENDER_COMPONENTS_RT2__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT2__MASK;
2318 }
2319 #define A5XX_RB_RENDER_COMPONENTS_RT3__MASK 0x0000f000
2320 #define A5XX_RB_RENDER_COMPONENTS_RT3__SHIFT 12
2321 static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT3(uint32_t val)
2322 {
2323 return ((val) << A5XX_RB_RENDER_COMPONENTS_RT3__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT3__MASK;
2324 }
2325 #define A5XX_RB_RENDER_COMPONENTS_RT4__MASK 0x000f0000
2326 #define A5XX_RB_RENDER_COMPONENTS_RT4__SHIFT 16
2327 static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT4(uint32_t val)
2328 {
2329 return ((val) << A5XX_RB_RENDER_COMPONENTS_RT4__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT4__MASK;
2330 }
2331 #define A5XX_RB_RENDER_COMPONENTS_RT5__MASK 0x00f00000
2332 #define A5XX_RB_RENDER_COMPONENTS_RT5__SHIFT 20
2333 static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT5(uint32_t val)
2334 {
2335 return ((val) << A5XX_RB_RENDER_COMPONENTS_RT5__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT5__MASK;
2336 }
2337 #define A5XX_RB_RENDER_COMPONENTS_RT6__MASK 0x0f000000
2338 #define A5XX_RB_RENDER_COMPONENTS_RT6__SHIFT 24
2339 static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT6(uint32_t val)
2340 {
2341 return ((val) << A5XX_RB_RENDER_COMPONENTS_RT6__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT6__MASK;
2342 }
2343 #define A5XX_RB_RENDER_COMPONENTS_RT7__MASK 0xf0000000
2344 #define A5XX_RB_RENDER_COMPONENTS_RT7__SHIFT 28
2345 static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT7(uint32_t val)
2346 {
2347 return ((val) << A5XX_RB_RENDER_COMPONENTS_RT7__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT7__MASK;
2348 }
2349
2350 static inline uint32_t REG_A5XX_RB_MRT(uint32_t i0) { return 0x0000e150 + 0x7*i0; }
2351
2352 static inline uint32_t REG_A5XX_RB_MRT_CONTROL(uint32_t i0) { return 0x0000e150 + 0x7*i0; }
2353 #define A5XX_RB_MRT_CONTROL_BLEND 0x00000001
2354 #define A5XX_RB_MRT_CONTROL_BLEND2 0x00000002
2355 #define A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x00000780
2356 #define A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 7
2357 static inline uint32_t A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
2358 {
2359 return ((val) << A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
2360 }
2361
2362 static inline uint32_t REG_A5XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x0000e151 + 0x7*i0; }
2363 #define A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
2364 #define A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
2365 static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
2366 {
2367 return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
2368 }
2369 #define A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
2370 #define A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
2371 static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
2372 {
2373 return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
2374 }
2375 #define A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
2376 #define A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
2377 static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
2378 {
2379 return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
2380 }
2381 #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
2382 #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
2383 static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
2384 {
2385 return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
2386 }
2387 #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
2388 #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
2389 static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
2390 {
2391 return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
2392 }
2393 #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
2394 #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
2395 static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
2396 {
2397 return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
2398 }
2399
2400 static inline uint32_t REG_A5XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x0000e152 + 0x7*i0; }
2401 #define A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x000000ff
2402 #define A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
2403 static inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
2404 {
2405 return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
2406 }
2407 #define A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x00000300
2408 #define A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 8
2409 static inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a5xx_tile_mode val)
2410 {
2411 return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
2412 }
2413 #define A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00006000
2414 #define A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 13
2415 static inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
2416 {
2417 return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
2418 }
2419 #define A5XX_RB_MRT_BUF_INFO_COLOR_SRGB 0x00008000
2420
2421 static inline uint32_t REG_A5XX_RB_MRT_PITCH(uint32_t i0) { return 0x0000e153 + 0x7*i0; }
2422 #define A5XX_RB_MRT_PITCH__MASK 0xffffffff
2423 #define A5XX_RB_MRT_PITCH__SHIFT 0
2424 static inline uint32_t A5XX_RB_MRT_PITCH(uint32_t val)
2425 {
2426 assert(!(val & 0x3f));
2427 return ((val >> 6) << A5XX_RB_MRT_PITCH__SHIFT) & A5XX_RB_MRT_PITCH__MASK;
2428 }
2429
2430 static inline uint32_t REG_A5XX_RB_MRT_ARRAY_PITCH(uint32_t i0) { return 0x0000e154 + 0x7*i0; }
2431 #define A5XX_RB_MRT_ARRAY_PITCH__MASK 0xffffffff
2432 #define A5XX_RB_MRT_ARRAY_PITCH__SHIFT 0
2433 static inline uint32_t A5XX_RB_MRT_ARRAY_PITCH(uint32_t val)
2434 {
2435 assert(!(val & 0x3f));
2436 return ((val >> 6) << A5XX_RB_MRT_ARRAY_PITCH__SHIFT) & A5XX_RB_MRT_ARRAY_PITCH__MASK;
2437 }
2438
2439 static inline uint32_t REG_A5XX_RB_MRT_BASE_LO(uint32_t i0) { return 0x0000e155 + 0x7*i0; }
2440
2441 static inline uint32_t REG_A5XX_RB_MRT_BASE_HI(uint32_t i0) { return 0x0000e156 + 0x7*i0; }
2442
2443 #define REG_A5XX_RB_BLEND_RED 0x0000e1a0
2444 #define A5XX_RB_BLEND_RED_UINT__MASK 0x000000ff
2445 #define A5XX_RB_BLEND_RED_UINT__SHIFT 0
2446 static inline uint32_t A5XX_RB_BLEND_RED_UINT(uint32_t val)
2447 {
2448 return ((val) << A5XX_RB_BLEND_RED_UINT__SHIFT) & A5XX_RB_BLEND_RED_UINT__MASK;
2449 }
2450 #define A5XX_RB_BLEND_RED_SINT__MASK 0x0000ff00
2451 #define A5XX_RB_BLEND_RED_SINT__SHIFT 8
2452 static inline uint32_t A5XX_RB_BLEND_RED_SINT(uint32_t val)
2453 {
2454 return ((val) << A5XX_RB_BLEND_RED_SINT__SHIFT) & A5XX_RB_BLEND_RED_SINT__MASK;
2455 }
2456 #define A5XX_RB_BLEND_RED_FLOAT__MASK 0xffff0000
2457 #define A5XX_RB_BLEND_RED_FLOAT__SHIFT 16
2458 static inline uint32_t A5XX_RB_BLEND_RED_FLOAT(float val)
2459 {
2460 return ((util_float_to_half(val)) << A5XX_RB_BLEND_RED_FLOAT__SHIFT) & A5XX_RB_BLEND_RED_FLOAT__MASK;
2461 }
2462
2463 #define REG_A5XX_RB_BLEND_RED_F32 0x0000e1a1
2464 #define A5XX_RB_BLEND_RED_F32__MASK 0xffffffff
2465 #define A5XX_RB_BLEND_RED_F32__SHIFT 0
2466 static inline uint32_t A5XX_RB_BLEND_RED_F32(float val)
2467 {
2468 return ((fui(val)) << A5XX_RB_BLEND_RED_F32__SHIFT) & A5XX_RB_BLEND_RED_F32__MASK;
2469 }
2470
2471 #define REG_A5XX_RB_BLEND_GREEN 0x0000e1a2
2472 #define A5XX_RB_BLEND_GREEN_UINT__MASK 0x000000ff
2473 #define A5XX_RB_BLEND_GREEN_UINT__SHIFT 0
2474 static inline uint32_t A5XX_RB_BLEND_GREEN_UINT(uint32_t val)
2475 {
2476 return ((val) << A5XX_RB_BLEND_GREEN_UINT__SHIFT) & A5XX_RB_BLEND_GREEN_UINT__MASK;
2477 }
2478 #define A5XX_RB_BLEND_GREEN_SINT__MASK 0x0000ff00
2479 #define A5XX_RB_BLEND_GREEN_SINT__SHIFT 8
2480 static inline uint32_t A5XX_RB_BLEND_GREEN_SINT(uint32_t val)
2481 {
2482 return ((val) << A5XX_RB_BLEND_GREEN_SINT__SHIFT) & A5XX_RB_BLEND_GREEN_SINT__MASK;
2483 }
2484 #define A5XX_RB_BLEND_GREEN_FLOAT__MASK 0xffff0000
2485 #define A5XX_RB_BLEND_GREEN_FLOAT__SHIFT 16
2486 static inline uint32_t A5XX_RB_BLEND_GREEN_FLOAT(float val)
2487 {
2488 return ((util_float_to_half(val)) << A5XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A5XX_RB_BLEND_GREEN_FLOAT__MASK;
2489 }
2490
2491 #define REG_A5XX_RB_BLEND_GREEN_F32 0x0000e1a3
2492 #define A5XX_RB_BLEND_GREEN_F32__MASK 0xffffffff
2493 #define A5XX_RB_BLEND_GREEN_F32__SHIFT 0
2494 static inline uint32_t A5XX_RB_BLEND_GREEN_F32(float val)
2495 {
2496 return ((fui(val)) << A5XX_RB_BLEND_GREEN_F32__SHIFT) & A5XX_RB_BLEND_GREEN_F32__MASK;
2497 }
2498
2499 #define REG_A5XX_RB_BLEND_BLUE 0x0000e1a4
2500 #define A5XX_RB_BLEND_BLUE_UINT__MASK 0x000000ff
2501 #define A5XX_RB_BLEND_BLUE_UINT__SHIFT 0
2502 static inline uint32_t A5XX_RB_BLEND_BLUE_UINT(uint32_t val)
2503 {
2504 return ((val) << A5XX_RB_BLEND_BLUE_UINT__SHIFT) & A5XX_RB_BLEND_BLUE_UINT__MASK;
2505 }
2506 #define A5XX_RB_BLEND_BLUE_SINT__MASK 0x0000ff00
2507 #define A5XX_RB_BLEND_BLUE_SINT__SHIFT 8
2508 static inline uint32_t A5XX_RB_BLEND_BLUE_SINT(uint32_t val)
2509 {
2510 return ((val) << A5XX_RB_BLEND_BLUE_SINT__SHIFT) & A5XX_RB_BLEND_BLUE_SINT__MASK;
2511 }
2512 #define A5XX_RB_BLEND_BLUE_FLOAT__MASK 0xffff0000
2513 #define A5XX_RB_BLEND_BLUE_FLOAT__SHIFT 16
2514 static inline uint32_t A5XX_RB_BLEND_BLUE_FLOAT(float val)
2515 {
2516 return ((util_float_to_half(val)) << A5XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A5XX_RB_BLEND_BLUE_FLOAT__MASK;
2517 }
2518
2519 #define REG_A5XX_RB_BLEND_BLUE_F32 0x0000e1a5
2520 #define A5XX_RB_BLEND_BLUE_F32__MASK 0xffffffff
2521 #define A5XX_RB_BLEND_BLUE_F32__SHIFT 0
2522 static inline uint32_t A5XX_RB_BLEND_BLUE_F32(float val)
2523 {
2524 return ((fui(val)) << A5XX_RB_BLEND_BLUE_F32__SHIFT) & A5XX_RB_BLEND_BLUE_F32__MASK;
2525 }
2526
2527 #define REG_A5XX_RB_BLEND_ALPHA 0x0000e1a6
2528 #define A5XX_RB_BLEND_ALPHA_UINT__MASK 0x000000ff
2529 #define A5XX_RB_BLEND_ALPHA_UINT__SHIFT 0
2530 static inline uint32_t A5XX_RB_BLEND_ALPHA_UINT(uint32_t val)
2531 {
2532 return ((val) << A5XX_RB_BLEND_ALPHA_UINT__SHIFT) & A5XX_RB_BLEND_ALPHA_UINT__MASK;
2533 }
2534 #define A5XX_RB_BLEND_ALPHA_SINT__MASK 0x0000ff00
2535 #define A5XX_RB_BLEND_ALPHA_SINT__SHIFT 8
2536 static inline uint32_t A5XX_RB_BLEND_ALPHA_SINT(uint32_t val)
2537 {
2538 return ((val) << A5XX_RB_BLEND_ALPHA_SINT__SHIFT) & A5XX_RB_BLEND_ALPHA_SINT__MASK;
2539 }
2540 #define A5XX_RB_BLEND_ALPHA_FLOAT__MASK 0xffff0000
2541 #define A5XX_RB_BLEND_ALPHA_FLOAT__SHIFT 16
2542 static inline uint32_t A5XX_RB_BLEND_ALPHA_FLOAT(float val)
2543 {
2544 return ((util_float_to_half(val)) << A5XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A5XX_RB_BLEND_ALPHA_FLOAT__MASK;
2545 }
2546
2547 #define REG_A5XX_RB_BLEND_ALPHA_F32 0x0000e1a7
2548 #define A5XX_RB_BLEND_ALPHA_F32__MASK 0xffffffff
2549 #define A5XX_RB_BLEND_ALPHA_F32__SHIFT 0
2550 static inline uint32_t A5XX_RB_BLEND_ALPHA_F32(float val)
2551 {
2552 return ((fui(val)) << A5XX_RB_BLEND_ALPHA_F32__SHIFT) & A5XX_RB_BLEND_ALPHA_F32__MASK;
2553 }
2554
2555 #define REG_A5XX_RB_ALPHA_CONTROL 0x0000e1a8
2556 #define A5XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK 0x000000ff
2557 #define A5XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT 0
2558 static inline uint32_t A5XX_RB_ALPHA_CONTROL_ALPHA_REF(uint32_t val)
2559 {
2560 return ((val) << A5XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT) & A5XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK;
2561 }
2562 #define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST 0x00000100
2563 #define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK 0x00000e00
2564 #define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT 9
2565 static inline uint32_t A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
2566 {
2567 return ((val) << A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK;
2568 }
2569
2570 #define REG_A5XX_RB_BLEND_CNTL 0x0000e1a9
2571 #define A5XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK 0x000000ff
2572 #define A5XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT 0
2573 static inline uint32_t A5XX_RB_BLEND_CNTL_ENABLE_BLEND(uint32_t val)
2574 {
2575 return ((val) << A5XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT) & A5XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK;
2576 }
2577 #define A5XX_RB_BLEND_CNTL_INDEPENDENT_BLEND 0x00000100
2578 #define A5XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK 0xffff0000
2579 #define A5XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT 16
2580 static inline uint32_t A5XX_RB_BLEND_CNTL_SAMPLE_MASK(uint32_t val)
2581 {
2582 return ((val) << A5XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT) & A5XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK;
2583 }
2584
2585 #define REG_A5XX_RB_DEPTH_PLANE_CNTL 0x0000e1b0
2586 #define A5XX_RB_DEPTH_PLANE_CNTL_FRAG_WRITES_Z 0x00000001
2587 #define A5XX_RB_DEPTH_PLANE_CNTL_UNK1 0x00000002
2588
2589 #define REG_A5XX_RB_DEPTH_CNTL 0x0000e1b1
2590 #define A5XX_RB_DEPTH_CNTL_Z_ENABLE 0x00000001
2591 #define A5XX_RB_DEPTH_CNTL_Z_WRITE_ENABLE 0x00000002
2592 #define A5XX_RB_DEPTH_CNTL_ZFUNC__MASK 0x0000001c
2593 #define A5XX_RB_DEPTH_CNTL_ZFUNC__SHIFT 2
2594 static inline uint32_t A5XX_RB_DEPTH_CNTL_ZFUNC(enum adreno_compare_func val)
2595 {
2596 return ((val) << A5XX_RB_DEPTH_CNTL_ZFUNC__SHIFT) & A5XX_RB_DEPTH_CNTL_ZFUNC__MASK;
2597 }
2598 #define A5XX_RB_DEPTH_CNTL_Z_TEST_ENABLE 0x00000040
2599
2600 #define REG_A5XX_RB_DEPTH_BUFFER_INFO 0x0000e1b2
2601 #define A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK 0x00000007
2602 #define A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT 0
2603 static inline uint32_t A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a5xx_depth_format val)
2604 {
2605 return ((val) << A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
2606 }
2607
2608 #define REG_A5XX_RB_DEPTH_BUFFER_BASE_LO 0x0000e1b3
2609
2610 #define REG_A5XX_RB_DEPTH_BUFFER_BASE_HI 0x0000e1b4
2611
2612 #define REG_A5XX_RB_DEPTH_BUFFER_PITCH 0x0000e1b5
2613 #define A5XX_RB_DEPTH_BUFFER_PITCH__MASK 0xffffffff
2614 #define A5XX_RB_DEPTH_BUFFER_PITCH__SHIFT 0
2615 static inline uint32_t A5XX_RB_DEPTH_BUFFER_PITCH(uint32_t val)
2616 {
2617 assert(!(val & 0x3f));
2618 return ((val >> 6) << A5XX_RB_DEPTH_BUFFER_PITCH__SHIFT) & A5XX_RB_DEPTH_BUFFER_PITCH__MASK;
2619 }
2620
2621 #define REG_A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH 0x0000e1b6
2622 #define A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK 0xffffffff
2623 #define A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT 0
2624 static inline uint32_t A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH(uint32_t val)
2625 {
2626 assert(!(val & 0x3f));
2627 return ((val >> 6) << A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT) & A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK;
2628 }
2629
2630 #define REG_A5XX_RB_STENCIL_CONTROL 0x0000e1c0
2631 #define A5XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
2632 #define A5XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
2633 #define A5XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
2634 #define A5XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
2635 #define A5XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
2636 static inline uint32_t A5XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
2637 {
2638 return ((val) << A5XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A5XX_RB_STENCIL_CONTROL_FUNC__MASK;
2639 }
2640 #define A5XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
2641 #define A5XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
2642 static inline uint32_t A5XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
2643 {
2644 return ((val) << A5XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A5XX_RB_STENCIL_CONTROL_FAIL__MASK;
2645 }
2646 #define A5XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
2647 #define A5XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
2648 static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
2649 {
2650 return ((val) << A5XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZPASS__MASK;
2651 }
2652 #define A5XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
2653 #define A5XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
2654 static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
2655 {
2656 return ((val) << A5XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
2657 }
2658 #define A5XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
2659 #define A5XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
2660 static inline uint32_t A5XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
2661 {
2662 return ((val) << A5XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
2663 }
2664 #define A5XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
2665 #define A5XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
2666 static inline uint32_t A5XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
2667 {
2668 return ((val) << A5XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
2669 }
2670 #define A5XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
2671 #define A5XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
2672 static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
2673 {
2674 return ((val) << A5XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
2675 }
2676 #define A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
2677 #define A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
2678 static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
2679 {
2680 return ((val) << A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
2681 }
2682
2683 #define REG_A5XX_RB_STENCIL_INFO 0x0000e1c1
2684 #define A5XX_RB_STENCIL_INFO_SEPARATE_STENCIL 0x00000001
2685
2686 #define REG_A5XX_RB_STENCIL_BASE_LO 0x0000e1c2
2687
2688 #define REG_A5XX_RB_STENCIL_BASE_HI 0x0000e1c3
2689
2690 #define REG_A5XX_RB_STENCIL_PITCH 0x0000e1c4
2691 #define A5XX_RB_STENCIL_PITCH__MASK 0xffffffff
2692 #define A5XX_RB_STENCIL_PITCH__SHIFT 0
2693 static inline uint32_t A5XX_RB_STENCIL_PITCH(uint32_t val)
2694 {
2695 assert(!(val & 0x3f));
2696 return ((val >> 6) << A5XX_RB_STENCIL_PITCH__SHIFT) & A5XX_RB_STENCIL_PITCH__MASK;
2697 }
2698
2699 #define REG_A5XX_RB_STENCIL_ARRAY_PITCH 0x0000e1c5
2700 #define A5XX_RB_STENCIL_ARRAY_PITCH__MASK 0xffffffff
2701 #define A5XX_RB_STENCIL_ARRAY_PITCH__SHIFT 0
2702 static inline uint32_t A5XX_RB_STENCIL_ARRAY_PITCH(uint32_t val)
2703 {
2704 assert(!(val & 0x3f));
2705 return ((val >> 6) << A5XX_RB_STENCIL_ARRAY_PITCH__SHIFT) & A5XX_RB_STENCIL_ARRAY_PITCH__MASK;
2706 }
2707
2708 #define REG_A5XX_RB_STENCILREFMASK 0x0000e1c6
2709 #define A5XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
2710 #define A5XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
2711 static inline uint32_t A5XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
2712 {
2713 return ((val) << A5XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILREF__MASK;
2714 }
2715 #define A5XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
2716 #define A5XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
2717 static inline uint32_t A5XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
2718 {
2719 return ((val) << A5XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILMASK__MASK;
2720 }
2721 #define A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
2722 #define A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
2723 static inline uint32_t A5XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
2724 {
2725 return ((val) << A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
2726 }
2727
2728 #define REG_A5XX_UNKNOWN_E1C7 0x0000e1c7
2729
2730 #define REG_A5XX_RB_WINDOW_OFFSET 0x0000e1d0
2731 #define A5XX_RB_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE 0x80000000
2732 #define A5XX_RB_WINDOW_OFFSET_X__MASK 0x00007fff
2733 #define A5XX_RB_WINDOW_OFFSET_X__SHIFT 0
2734 static inline uint32_t A5XX_RB_WINDOW_OFFSET_X(uint32_t val)
2735 {
2736 return ((val) << A5XX_RB_WINDOW_OFFSET_X__SHIFT) & A5XX_RB_WINDOW_OFFSET_X__MASK;
2737 }
2738 #define A5XX_RB_WINDOW_OFFSET_Y__MASK 0x7fff0000
2739 #define A5XX_RB_WINDOW_OFFSET_Y__SHIFT 16
2740 static inline uint32_t A5XX_RB_WINDOW_OFFSET_Y(uint32_t val)
2741 {
2742 return ((val) << A5XX_RB_WINDOW_OFFSET_Y__SHIFT) & A5XX_RB_WINDOW_OFFSET_Y__MASK;
2743 }
2744
2745 #define REG_A5XX_RB_BLIT_CNTL 0x0000e210
2746 #define A5XX_RB_BLIT_CNTL_BUF__MASK 0x0000000f
2747 #define A5XX_RB_BLIT_CNTL_BUF__SHIFT 0
2748 static inline uint32_t A5XX_RB_BLIT_CNTL_BUF(enum a5xx_blit_buf val)
2749 {
2750 return ((val) << A5XX_RB_BLIT_CNTL_BUF__SHIFT) & A5XX_RB_BLIT_CNTL_BUF__MASK;
2751 }
2752
2753 #define REG_A5XX_RB_RESOLVE_CNTL_1 0x0000e211
2754 #define A5XX_RB_RESOLVE_CNTL_1_WINDOW_OFFSET_DISABLE 0x80000000
2755 #define A5XX_RB_RESOLVE_CNTL_1_X__MASK 0x00007fff
2756 #define A5XX_RB_RESOLVE_CNTL_1_X__SHIFT 0
2757 static inline uint32_t A5XX_RB_RESOLVE_CNTL_1_X(uint32_t val)
2758 {
2759 return ((val) << A5XX_RB_RESOLVE_CNTL_1_X__SHIFT) & A5XX_RB_RESOLVE_CNTL_1_X__MASK;
2760 }
2761 #define A5XX_RB_RESOLVE_CNTL_1_Y__MASK 0x7fff0000
2762 #define A5XX_RB_RESOLVE_CNTL_1_Y__SHIFT 16
2763 static inline uint32_t A5XX_RB_RESOLVE_CNTL_1_Y(uint32_t val)
2764 {
2765 return ((val) << A5XX_RB_RESOLVE_CNTL_1_Y__SHIFT) & A5XX_RB_RESOLVE_CNTL_1_Y__MASK;
2766 }
2767
2768 #define REG_A5XX_RB_RESOLVE_CNTL_2 0x0000e212
2769 #define A5XX_RB_RESOLVE_CNTL_2_WINDOW_OFFSET_DISABLE 0x80000000
2770 #define A5XX_RB_RESOLVE_CNTL_2_X__MASK 0x00007fff
2771 #define A5XX_RB_RESOLVE_CNTL_2_X__SHIFT 0
2772 static inline uint32_t A5XX_RB_RESOLVE_CNTL_2_X(uint32_t val)
2773 {
2774 return ((val) << A5XX_RB_RESOLVE_CNTL_2_X__SHIFT) & A5XX_RB_RESOLVE_CNTL_2_X__MASK;
2775 }
2776 #define A5XX_RB_RESOLVE_CNTL_2_Y__MASK 0x7fff0000
2777 #define A5XX_RB_RESOLVE_CNTL_2_Y__SHIFT 16
2778 static inline uint32_t A5XX_RB_RESOLVE_CNTL_2_Y(uint32_t val)
2779 {
2780 return ((val) << A5XX_RB_RESOLVE_CNTL_2_Y__SHIFT) & A5XX_RB_RESOLVE_CNTL_2_Y__MASK;
2781 }
2782
2783 #define REG_A5XX_RB_RESOLVE_CNTL_3 0x0000e213
2784
2785 #define REG_A5XX_RB_BLIT_DST_LO 0x0000e214
2786
2787 #define REG_A5XX_RB_BLIT_DST_HI 0x0000e215
2788
2789 #define REG_A5XX_RB_BLIT_DST_PITCH 0x0000e216
2790 #define A5XX_RB_BLIT_DST_PITCH__MASK 0xffffffff
2791 #define A5XX_RB_BLIT_DST_PITCH__SHIFT 0
2792 static inline uint32_t A5XX_RB_BLIT_DST_PITCH(uint32_t val)
2793 {
2794 assert(!(val & 0x3f));
2795 return ((val >> 6) << A5XX_RB_BLIT_DST_PITCH__SHIFT) & A5XX_RB_BLIT_DST_PITCH__MASK;
2796 }
2797
2798 #define REG_A5XX_RB_BLIT_DST_ARRAY_PITCH 0x0000e217
2799 #define A5XX_RB_BLIT_DST_ARRAY_PITCH__MASK 0xffffffff
2800 #define A5XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT 0
2801 static inline uint32_t A5XX_RB_BLIT_DST_ARRAY_PITCH(uint32_t val)
2802 {
2803 assert(!(val & 0x3f));
2804 return ((val >> 6) << A5XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT) & A5XX_RB_BLIT_DST_ARRAY_PITCH__MASK;
2805 }
2806
2807 #define REG_A5XX_RB_CLEAR_COLOR_DW0 0x0000e218
2808
2809 #define REG_A5XX_RB_CLEAR_COLOR_DW1 0x0000e219
2810
2811 #define REG_A5XX_RB_CLEAR_COLOR_DW2 0x0000e21a
2812
2813 #define REG_A5XX_RB_CLEAR_COLOR_DW3 0x0000e21b
2814
2815 #define REG_A5XX_RB_CLEAR_CNTL 0x0000e21c
2816 #define A5XX_RB_CLEAR_CNTL_FAST_CLEAR 0x00000002
2817 #define A5XX_RB_CLEAR_CNTL_MASK__MASK 0x000000f0
2818 #define A5XX_RB_CLEAR_CNTL_MASK__SHIFT 4
2819 static inline uint32_t A5XX_RB_CLEAR_CNTL_MASK(uint32_t val)
2820 {
2821 return ((val) << A5XX_RB_CLEAR_CNTL_MASK__SHIFT) & A5XX_RB_CLEAR_CNTL_MASK__MASK;
2822 }
2823
2824 #define REG_A5XX_RB_DEPTH_FLAG_BUFFER_BASE_LO 0x0000e240
2825
2826 #define REG_A5XX_RB_DEPTH_FLAG_BUFFER_BASE_HI 0x0000e241
2827
2828 #define REG_A5XX_RB_DEPTH_FLAG_BUFFER_PITCH 0x0000e242
2829
2830 static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER(uint32_t i0) { return 0x0000e243 + 0x4*i0; }
2831
2832 static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ADDR_LO(uint32_t i0) { return 0x0000e243 + 0x4*i0; }
2833
2834 static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ADDR_HI(uint32_t i0) { return 0x0000e244 + 0x4*i0; }
2835
2836 static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t i0) { return 0x0000e245 + 0x4*i0; }
2837 #define A5XX_RB_MRT_FLAG_BUFFER_PITCH__MASK 0xffffffff
2838 #define A5XX_RB_MRT_FLAG_BUFFER_PITCH__SHIFT 0
2839 static inline uint32_t A5XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t val)
2840 {
2841 assert(!(val & 0x3f));
2842 return ((val >> 6) << A5XX_RB_MRT_FLAG_BUFFER_PITCH__SHIFT) & A5XX_RB_MRT_FLAG_BUFFER_PITCH__MASK;
2843 }
2844
2845 static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH(uint32_t i0) { return 0x0000e246 + 0x4*i0; }
2846 #define A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__MASK 0xffffffff
2847 #define A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__SHIFT 0
2848 static inline uint32_t A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH(uint32_t val)
2849 {
2850 assert(!(val & 0x3f));
2851 return ((val >> 6) << A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__SHIFT) & A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__MASK;
2852 }
2853
2854 #define REG_A5XX_RB_BLIT_FLAG_DST_LO 0x0000e263
2855
2856 #define REG_A5XX_RB_BLIT_FLAG_DST_HI 0x0000e264
2857
2858 #define REG_A5XX_RB_BLIT_FLAG_DST_PITCH 0x0000e265
2859 #define A5XX_RB_BLIT_FLAG_DST_PITCH__MASK 0xffffffff
2860 #define A5XX_RB_BLIT_FLAG_DST_PITCH__SHIFT 0
2861 static inline uint32_t A5XX_RB_BLIT_FLAG_DST_PITCH(uint32_t val)
2862 {
2863 assert(!(val & 0x3f));
2864 return ((val >> 6) << A5XX_RB_BLIT_FLAG_DST_PITCH__SHIFT) & A5XX_RB_BLIT_FLAG_DST_PITCH__MASK;
2865 }
2866
2867 #define REG_A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH 0x0000e266
2868 #define A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__MASK 0xffffffff
2869 #define A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__SHIFT 0
2870 static inline uint32_t A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH(uint32_t val)
2871 {
2872 assert(!(val & 0x3f));
2873 return ((val >> 6) << A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__SHIFT) & A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__MASK;
2874 }
2875
2876 #define REG_A5XX_VPC_CNTL_0 0x0000e280
2877 #define A5XX_VPC_CNTL_0_STRIDE_IN_VPC__MASK 0x0000007f
2878 #define A5XX_VPC_CNTL_0_STRIDE_IN_VPC__SHIFT 0
2879 static inline uint32_t A5XX_VPC_CNTL_0_STRIDE_IN_VPC(uint32_t val)
2880 {
2881 return ((val) << A5XX_VPC_CNTL_0_STRIDE_IN_VPC__SHIFT) & A5XX_VPC_CNTL_0_STRIDE_IN_VPC__MASK;
2882 }
2883 #define A5XX_VPC_CNTL_0_VARYING 0x00000800
2884
2885 static inline uint32_t REG_A5XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x0000e282 + 0x1*i0; }
2886
2887 static inline uint32_t REG_A5XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x0000e282 + 0x1*i0; }
2888
2889 static inline uint32_t REG_A5XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x0000e28a + 0x1*i0; }
2890
2891 static inline uint32_t REG_A5XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x0000e28a + 0x1*i0; }
2892
2893 #define REG_A5XX_UNKNOWN_E292 0x0000e292
2894
2895 #define REG_A5XX_UNKNOWN_E293 0x0000e293
2896
2897 static inline uint32_t REG_A5XX_VPC_VAR(uint32_t i0) { return 0x0000e294 + 0x1*i0; }
2898
2899 static inline uint32_t REG_A5XX_VPC_VAR_DISABLE(uint32_t i0) { return 0x0000e294 + 0x1*i0; }
2900
2901 #define REG_A5XX_VPC_GS_SIV_CNTL 0x0000e298
2902
2903 #define REG_A5XX_UNKNOWN_E29A 0x0000e29a
2904
2905 #define REG_A5XX_VPC_PACK 0x0000e29d
2906 #define A5XX_VPC_PACK_NUMNONPOSVAR__MASK 0x000000ff
2907 #define A5XX_VPC_PACK_NUMNONPOSVAR__SHIFT 0
2908 static inline uint32_t A5XX_VPC_PACK_NUMNONPOSVAR(uint32_t val)
2909 {
2910 return ((val) << A5XX_VPC_PACK_NUMNONPOSVAR__SHIFT) & A5XX_VPC_PACK_NUMNONPOSVAR__MASK;
2911 }
2912
2913 #define REG_A5XX_VPC_FS_PRIMITIVEID_CNTL 0x0000e2a0
2914
2915 #define REG_A5XX_VPC_SO_BUF_CNTL 0x0000e2a1
2916 #define A5XX_VPC_SO_BUF_CNTL_BUF0 0x00000001
2917 #define A5XX_VPC_SO_BUF_CNTL_BUF1 0x00000008
2918 #define A5XX_VPC_SO_BUF_CNTL_BUF2 0x00000040
2919 #define A5XX_VPC_SO_BUF_CNTL_BUF3 0x00000200
2920 #define A5XX_VPC_SO_BUF_CNTL_ENABLE 0x00008000
2921
2922 #define REG_A5XX_VPC_SO_OVERRIDE 0x0000e2a2
2923 #define A5XX_VPC_SO_OVERRIDE_SO_DISABLE 0x00000001
2924
2925 #define REG_A5XX_VPC_SO_CNTL 0x0000e2a3
2926 #define A5XX_VPC_SO_CNTL_ENABLE 0x00010000
2927
2928 #define REG_A5XX_VPC_SO_PROG 0x0000e2a4
2929 #define A5XX_VPC_SO_PROG_A_BUF__MASK 0x00000003
2930 #define A5XX_VPC_SO_PROG_A_BUF__SHIFT 0
2931 static inline uint32_t A5XX_VPC_SO_PROG_A_BUF(uint32_t val)
2932 {
2933 return ((val) << A5XX_VPC_SO_PROG_A_BUF__SHIFT) & A5XX_VPC_SO_PROG_A_BUF__MASK;
2934 }
2935 #define A5XX_VPC_SO_PROG_A_OFF__MASK 0x000007fc
2936 #define A5XX_VPC_SO_PROG_A_OFF__SHIFT 2
2937 static inline uint32_t A5XX_VPC_SO_PROG_A_OFF(uint32_t val)
2938 {
2939 assert(!(val & 0x3));
2940 return ((val >> 2) << A5XX_VPC_SO_PROG_A_OFF__SHIFT) & A5XX_VPC_SO_PROG_A_OFF__MASK;
2941 }
2942 #define A5XX_VPC_SO_PROG_A_EN 0x00000800
2943 #define A5XX_VPC_SO_PROG_B_BUF__MASK 0x00003000
2944 #define A5XX_VPC_SO_PROG_B_BUF__SHIFT 12
2945 static inline uint32_t A5XX_VPC_SO_PROG_B_BUF(uint32_t val)
2946 {
2947 return ((val) << A5XX_VPC_SO_PROG_B_BUF__SHIFT) & A5XX_VPC_SO_PROG_B_BUF__MASK;
2948 }
2949 #define A5XX_VPC_SO_PROG_B_OFF__MASK 0x007fc000
2950 #define A5XX_VPC_SO_PROG_B_OFF__SHIFT 14
2951 static inline uint32_t A5XX_VPC_SO_PROG_B_OFF(uint32_t val)
2952 {
2953 assert(!(val & 0x3));
2954 return ((val >> 2) << A5XX_VPC_SO_PROG_B_OFF__SHIFT) & A5XX_VPC_SO_PROG_B_OFF__MASK;
2955 }
2956 #define A5XX_VPC_SO_PROG_B_EN 0x00800000
2957
2958 static inline uint32_t REG_A5XX_VPC_SO(uint32_t i0) { return 0x0000e2a7 + 0x7*i0; }
2959
2960 static inline uint32_t REG_A5XX_VPC_SO_BUFFER_BASE_LO(uint32_t i0) { return 0x0000e2a7 + 0x7*i0; }
2961
2962 static inline uint32_t REG_A5XX_VPC_SO_BUFFER_BASE_HI(uint32_t i0) { return 0x0000e2a8 + 0x7*i0; }
2963
2964 static inline uint32_t REG_A5XX_VPC_SO_BUFFER_SIZE(uint32_t i0) { return 0x0000e2a9 + 0x7*i0; }
2965
2966 static inline uint32_t REG_A5XX_VPC_SO_NCOMP(uint32_t i0) { return 0x0000e2aa + 0x7*i0; }
2967
2968 static inline uint32_t REG_A5XX_VPC_SO_BUFFER_OFFSET(uint32_t i0) { return 0x0000e2ab + 0x7*i0; }
2969
2970 static inline uint32_t REG_A5XX_VPC_SO_FLUSH_BASE_LO(uint32_t i0) { return 0x0000e2ac + 0x7*i0; }
2971
2972 static inline uint32_t REG_A5XX_VPC_SO_FLUSH_BASE_HI(uint32_t i0) { return 0x0000e2ad + 0x7*i0; }
2973
2974 #define REG_A5XX_PC_PRIMITIVE_CNTL 0x0000e384
2975 #define A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__MASK 0x0000007f
2976 #define A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__SHIFT 0
2977 static inline uint32_t A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC(uint32_t val)
2978 {
2979 return ((val) << A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__SHIFT) & A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__MASK;
2980 }
2981
2982 #define REG_A5XX_PC_PRIM_VTX_CNTL 0x0000e385
2983 #define A5XX_PC_PRIM_VTX_CNTL_PSIZE 0x00000800
2984
2985 #define REG_A5XX_PC_RASTER_CNTL 0x0000e388
2986
2987 #define REG_A5XX_UNKNOWN_E389 0x0000e389
2988
2989 #define REG_A5XX_PC_RESTART_INDEX 0x0000e38c
2990
2991 #define REG_A5XX_UNKNOWN_E38D 0x0000e38d
2992
2993 #define REG_A5XX_PC_GS_PARAM 0x0000e38e
2994
2995 #define REG_A5XX_PC_HS_PARAM 0x0000e38f
2996
2997 #define REG_A5XX_PC_POWER_CNTL 0x0000e3b0
2998
2999 #define REG_A5XX_VFD_CONTROL_0 0x0000e400
3000 #define A5XX_VFD_CONTROL_0_VTXCNT__MASK 0x0000003f
3001 #define A5XX_VFD_CONTROL_0_VTXCNT__SHIFT 0
3002 static inline uint32_t A5XX_VFD_CONTROL_0_VTXCNT(uint32_t val)
3003 {
3004 return ((val) << A5XX_VFD_CONTROL_0_VTXCNT__SHIFT) & A5XX_VFD_CONTROL_0_VTXCNT__MASK;
3005 }
3006
3007 #define REG_A5XX_VFD_CONTROL_1 0x0000e401
3008 #define A5XX_VFD_CONTROL_1_REGID4VTX__MASK 0x000000ff
3009 #define A5XX_VFD_CONTROL_1_REGID4VTX__SHIFT 0
3010 static inline uint32_t A5XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
3011 {
3012 return ((val) << A5XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A5XX_VFD_CONTROL_1_REGID4VTX__MASK;
3013 }
3014 #define A5XX_VFD_CONTROL_1_REGID4INST__MASK 0x0000ff00
3015 #define A5XX_VFD_CONTROL_1_REGID4INST__SHIFT 8
3016 static inline uint32_t A5XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
3017 {
3018 return ((val) << A5XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A5XX_VFD_CONTROL_1_REGID4INST__MASK;
3019 }
3020
3021 #define REG_A5XX_VFD_CONTROL_2 0x0000e402
3022
3023 #define REG_A5XX_VFD_CONTROL_3 0x0000e403
3024
3025 #define REG_A5XX_VFD_CONTROL_4 0x0000e404
3026
3027 #define REG_A5XX_VFD_CONTROL_5 0x0000e405
3028
3029 #define REG_A5XX_VFD_INDEX_OFFSET 0x0000e408
3030
3031 #define REG_A5XX_VFD_INSTANCE_START_OFFSET 0x0000e409
3032
3033 static inline uint32_t REG_A5XX_VFD_FETCH(uint32_t i0) { return 0x0000e40a + 0x4*i0; }
3034
3035 static inline uint32_t REG_A5XX_VFD_FETCH_BASE_LO(uint32_t i0) { return 0x0000e40a + 0x4*i0; }
3036
3037 static inline uint32_t REG_A5XX_VFD_FETCH_BASE_HI(uint32_t i0) { return 0x0000e40b + 0x4*i0; }
3038
3039 static inline uint32_t REG_A5XX_VFD_FETCH_SIZE(uint32_t i0) { return 0x0000e40c + 0x4*i0; }
3040
3041 static inline uint32_t REG_A5XX_VFD_FETCH_STRIDE(uint32_t i0) { return 0x0000e40d + 0x4*i0; }
3042
3043 static inline uint32_t REG_A5XX_VFD_DECODE(uint32_t i0) { return 0x0000e48a + 0x2*i0; }
3044
3045 static inline uint32_t REG_A5XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000e48a + 0x2*i0; }
3046 #define A5XX_VFD_DECODE_INSTR_IDX__MASK 0x0000001f
3047 #define A5XX_VFD_DECODE_INSTR_IDX__SHIFT 0
3048 static inline uint32_t A5XX_VFD_DECODE_INSTR_IDX(uint32_t val)
3049 {
3050 return ((val) << A5XX_VFD_DECODE_INSTR_IDX__SHIFT) & A5XX_VFD_DECODE_INSTR_IDX__MASK;
3051 }
3052 #define A5XX_VFD_DECODE_INSTR_FORMAT__MASK 0x3ff00000
3053 #define A5XX_VFD_DECODE_INSTR_FORMAT__SHIFT 20
3054 static inline uint32_t A5XX_VFD_DECODE_INSTR_FORMAT(enum a5xx_vtx_fmt val)
3055 {
3056 return ((val) << A5XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A5XX_VFD_DECODE_INSTR_FORMAT__MASK;
3057 }
3058 #define A5XX_VFD_DECODE_INSTR_SWAP__MASK 0xc0000000
3059 #define A5XX_VFD_DECODE_INSTR_SWAP__SHIFT 30
3060 static inline uint32_t A5XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
3061 {
3062 return ((val) << A5XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A5XX_VFD_DECODE_INSTR_SWAP__MASK;
3063 }
3064 #define A5XX_VFD_DECODE_INSTR_INSTANCED 0x00020000
3065
3066 static inline uint32_t REG_A5XX_VFD_DECODE_STEP_RATE(uint32_t i0) { return 0x0000e48b + 0x2*i0; }
3067
3068 static inline uint32_t REG_A5XX_VFD_DEST_CNTL(uint32_t i0) { return 0x0000e4ca + 0x1*i0; }
3069
3070 static inline uint32_t REG_A5XX_VFD_DEST_CNTL_INSTR(uint32_t i0) { return 0x0000e4ca + 0x1*i0; }
3071 #define A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK 0x0000000f
3072 #define A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT 0
3073 static inline uint32_t A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK(uint32_t val)
3074 {
3075 return ((val) << A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT) & A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK;
3076 }
3077 #define A5XX_VFD_DEST_CNTL_INSTR_REGID__MASK 0x00000ff0
3078 #define A5XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT 4
3079 static inline uint32_t A5XX_VFD_DEST_CNTL_INSTR_REGID(uint32_t val)
3080 {
3081 return ((val) << A5XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT) & A5XX_VFD_DEST_CNTL_INSTR_REGID__MASK;
3082 }
3083
3084 #define REG_A5XX_VFD_POWER_CNTL 0x0000e4f0
3085
3086 #define REG_A5XX_SP_SP_CNTL 0x0000e580
3087
3088 #define REG_A5XX_SP_VS_CONTROL_REG 0x0000e584
3089 #define A5XX_SP_VS_CONTROL_REG_ENABLED 0x00000001
3090 #define A5XX_SP_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
3091 #define A5XX_SP_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
3092 static inline uint32_t A5XX_SP_VS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
3093 {
3094 return ((val) << A5XX_SP_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
3095 }
3096 #define A5XX_SP_VS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
3097 #define A5XX_SP_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
3098 static inline uint32_t A5XX_SP_VS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
3099 {
3100 return ((val) << A5XX_SP_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_VS_CONTROL_REG_SHADEROBJOFFSET__MASK;
3101 }
3102
3103 #define REG_A5XX_SP_FS_CONTROL_REG 0x0000e585
3104 #define A5XX_SP_FS_CONTROL_REG_ENABLED 0x00000001
3105 #define A5XX_SP_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
3106 #define A5XX_SP_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
3107 static inline uint32_t A5XX_SP_FS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
3108 {
3109 return ((val) << A5XX_SP_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
3110 }
3111 #define A5XX_SP_FS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
3112 #define A5XX_SP_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
3113 static inline uint32_t A5XX_SP_FS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
3114 {
3115 return ((val) << A5XX_SP_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_FS_CONTROL_REG_SHADEROBJOFFSET__MASK;
3116 }
3117
3118 #define REG_A5XX_SP_HS_CONTROL_REG 0x0000e586
3119 #define A5XX_SP_HS_CONTROL_REG_ENABLED 0x00000001
3120 #define A5XX_SP_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
3121 #define A5XX_SP_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
3122 static inline uint32_t A5XX_SP_HS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
3123 {
3124 return ((val) << A5XX_SP_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
3125 }
3126 #define A5XX_SP_HS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
3127 #define A5XX_SP_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
3128 static inline uint32_t A5XX_SP_HS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
3129 {
3130 return ((val) << A5XX_SP_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_HS_CONTROL_REG_SHADEROBJOFFSET__MASK;
3131 }
3132
3133 #define REG_A5XX_SP_DS_CONTROL_REG 0x0000e587
3134 #define A5XX_SP_DS_CONTROL_REG_ENABLED 0x00000001
3135 #define A5XX_SP_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
3136 #define A5XX_SP_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
3137 static inline uint32_t A5XX_SP_DS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
3138 {
3139 return ((val) << A5XX_SP_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
3140 }
3141 #define A5XX_SP_DS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
3142 #define A5XX_SP_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
3143 static inline uint32_t A5XX_SP_DS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
3144 {
3145 return ((val) << A5XX_SP_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_DS_CONTROL_REG_SHADEROBJOFFSET__MASK;
3146 }
3147
3148 #define REG_A5XX_SP_GS_CONTROL_REG 0x0000e588
3149 #define A5XX_SP_GS_CONTROL_REG_ENABLED 0x00000001
3150 #define A5XX_SP_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
3151 #define A5XX_SP_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
3152 static inline uint32_t A5XX_SP_GS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
3153 {
3154 return ((val) << A5XX_SP_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
3155 }
3156 #define A5XX_SP_GS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
3157 #define A5XX_SP_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
3158 static inline uint32_t A5XX_SP_GS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
3159 {
3160 return ((val) << A5XX_SP_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_GS_CONTROL_REG_SHADEROBJOFFSET__MASK;
3161 }
3162
3163 #define REG_A5XX_SP_CS_CONFIG 0x0000e589
3164
3165 #define REG_A5XX_SP_VS_CONFIG_MAX_CONST 0x0000e58a
3166
3167 #define REG_A5XX_SP_FS_CONFIG_MAX_CONST 0x0000e58b
3168
3169 #define REG_A5XX_SP_VS_CTRL_REG0 0x0000e590
3170 #define A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
3171 #define A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
3172 static inline uint32_t A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
3173 {
3174 return ((val) << A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
3175 }
3176 #define A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0000fc00
3177 #define A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
3178 static inline uint32_t A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
3179 {
3180 return ((val) << A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
3181 }
3182 #define A5XX_SP_VS_CTRL_REG0_VARYING 0x00010000
3183 #define A5XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x00100000
3184 #define A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK 0xfe000000
3185 #define A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT 25
3186 static inline uint32_t A5XX_SP_VS_CTRL_REG0_BRANCHSTACK(uint32_t val)
3187 {
3188 return ((val) << A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK;
3189 }
3190
3191 #define REG_A5XX_SP_PRIMITIVE_CNTL 0x0000e592
3192 #define A5XX_SP_PRIMITIVE_CNTL_VSOUT__MASK 0x0000001f
3193 #define A5XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT 0
3194 static inline uint32_t A5XX_SP_PRIMITIVE_CNTL_VSOUT(uint32_t val)
3195 {
3196 return ((val) << A5XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT) & A5XX_SP_PRIMITIVE_CNTL_VSOUT__MASK;
3197 }
3198
3199 static inline uint32_t REG_A5XX_SP_VS_OUT(uint32_t i0) { return 0x0000e593 + 0x1*i0; }
3200
3201 static inline uint32_t REG_A5XX_SP_VS_OUT_REG(uint32_t i0) { return 0x0000e593 + 0x1*i0; }
3202 #define A5XX_SP_VS_OUT_REG_A_REGID__MASK 0x000000ff
3203 #define A5XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
3204 static inline uint32_t A5XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
3205 {
3206 return ((val) << A5XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A5XX_SP_VS_OUT_REG_A_REGID__MASK;
3207 }
3208 #define A5XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00000f00
3209 #define A5XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 8
3210 static inline uint32_t A5XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
3211 {
3212 return ((val) << A5XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A5XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
3213 }
3214 #define A5XX_SP_VS_OUT_REG_B_REGID__MASK 0x00ff0000
3215 #define A5XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
3216 static inline uint32_t A5XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
3217 {
3218 return ((val) << A5XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A5XX_SP_VS_OUT_REG_B_REGID__MASK;
3219 }
3220 #define A5XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x0f000000
3221 #define A5XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 24
3222 static inline uint32_t A5XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
3223 {
3224 return ((val) << A5XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A5XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
3225 }
3226
3227 static inline uint32_t REG_A5XX_SP_VS_VPC_DST(uint32_t i0) { return 0x0000e5a3 + 0x1*i0; }
3228
3229 static inline uint32_t REG_A5XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x0000e5a3 + 0x1*i0; }
3230 #define A5XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
3231 #define A5XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
3232 static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
3233 {
3234 return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
3235 }
3236 #define A5XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
3237 #define A5XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
3238 static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
3239 {
3240 return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
3241 }
3242 #define A5XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
3243 #define A5XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
3244 static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
3245 {
3246 return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
3247 }
3248 #define A5XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
3249 #define A5XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
3250 static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
3251 {
3252 return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
3253 }
3254
3255 #define REG_A5XX_UNKNOWN_E5AB 0x0000e5ab
3256
3257 #define REG_A5XX_SP_VS_OBJ_START_LO 0x0000e5ac
3258
3259 #define REG_A5XX_SP_VS_OBJ_START_HI 0x0000e5ad
3260
3261 #define REG_A5XX_SP_FS_CTRL_REG0 0x0000e5c0
3262 #define A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
3263 #define A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
3264 static inline uint32_t A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
3265 {
3266 return ((val) << A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
3267 }
3268 #define A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0000fc00
3269 #define A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
3270 static inline uint32_t A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
3271 {
3272 return ((val) << A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
3273 }
3274 #define A5XX_SP_FS_CTRL_REG0_VARYING 0x00010000
3275 #define A5XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x00100000
3276 #define A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK 0xfe000000
3277 #define A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT 25
3278 static inline uint32_t A5XX_SP_FS_CTRL_REG0_BRANCHSTACK(uint32_t val)
3279 {
3280 return ((val) << A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK;
3281 }
3282
3283 #define REG_A5XX_UNKNOWN_E5C2 0x0000e5c2
3284
3285 #define REG_A5XX_SP_FS_OBJ_START_LO 0x0000e5c3
3286
3287 #define REG_A5XX_SP_FS_OBJ_START_HI 0x0000e5c4
3288
3289 #define REG_A5XX_SP_BLEND_CNTL 0x0000e5c9
3290
3291 #define REG_A5XX_SP_FS_OUTPUT_CNTL 0x0000e5ca
3292 #define A5XX_SP_FS_OUTPUT_CNTL_MRT__MASK 0x0000000f
3293 #define A5XX_SP_FS_OUTPUT_CNTL_MRT__SHIFT 0
3294 static inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_MRT(uint32_t val)
3295 {
3296 return ((val) << A5XX_SP_FS_OUTPUT_CNTL_MRT__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_MRT__MASK;
3297 }
3298 #define A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__MASK 0x00001fe0
3299 #define A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__SHIFT 5
3300 static inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID(uint32_t val)
3301 {
3302 return ((val) << A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__MASK;
3303 }
3304 #define A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__MASK 0x001fe000
3305 #define A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__SHIFT 13
3306 static inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID(uint32_t val)
3307 {
3308 return ((val) << A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__MASK;
3309 }
3310
3311 static inline uint32_t REG_A5XX_SP_FS_OUTPUT(uint32_t i0) { return 0x0000e5cb + 0x1*i0; }
3312
3313 static inline uint32_t REG_A5XX_SP_FS_OUTPUT_REG(uint32_t i0) { return 0x0000e5cb + 0x1*i0; }
3314 #define A5XX_SP_FS_OUTPUT_REG_REGID__MASK 0x000000ff
3315 #define A5XX_SP_FS_OUTPUT_REG_REGID__SHIFT 0
3316 static inline uint32_t A5XX_SP_FS_OUTPUT_REG_REGID(uint32_t val)
3317 {
3318 return ((val) << A5XX_SP_FS_OUTPUT_REG_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_REG_REGID__MASK;
3319 }
3320 #define A5XX_SP_FS_OUTPUT_REG_HALF_PRECISION 0x00000100
3321
3322 static inline uint32_t REG_A5XX_SP_FS_MRT(uint32_t i0) { return 0x0000e5d3 + 0x1*i0; }
3323
3324 static inline uint32_t REG_A5XX_SP_FS_MRT_REG(uint32_t i0) { return 0x0000e5d3 + 0x1*i0; }
3325 #define A5XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK 0x000000ff
3326 #define A5XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT 0
3327 static inline uint32_t A5XX_SP_FS_MRT_REG_COLOR_FORMAT(enum a5xx_color_fmt val)
3328 {
3329 return ((val) << A5XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT) & A5XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK;
3330 }
3331
3332 #define REG_A5XX_UNKNOWN_E5DB 0x0000e5db
3333
3334 #define REG_A5XX_SP_CS_CNTL_0 0x0000e5f0
3335
3336 #define REG_A5XX_UNKNOWN_E600 0x0000e600
3337
3338 #define REG_A5XX_UNKNOWN_E640 0x0000e640
3339
3340 #define REG_A5XX_TPL1_TP_RAS_MSAA_CNTL 0x0000e704
3341 #define A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
3342 #define A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
3343 static inline uint32_t A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
3344 {
3345 return ((val) << A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__MASK;
3346 }
3347
3348 #define REG_A5XX_TPL1_TP_DEST_MSAA_CNTL 0x0000e705
3349 #define A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
3350 #define A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
3351 static inline uint32_t A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
3352 {
3353 return ((val) << A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__MASK;
3354 }
3355 #define A5XX_TPL1_TP_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
3356
3357 #define REG_A5XX_TPL1_TP_BORDER_COLOR_BASE_ADDR_LO 0x0000e706
3358
3359 #define REG_A5XX_TPL1_TP_BORDER_COLOR_BASE_ADDR_HI 0x0000e707
3360
3361 #define REG_A5XX_TPL1_VS_TEX_COUNT 0x0000e700
3362
3363 #define REG_A5XX_TPL1_VS_TEX_SAMP_LO 0x0000e722
3364
3365 #define REG_A5XX_TPL1_VS_TEX_SAMP_HI 0x0000e723
3366
3367 #define REG_A5XX_TPL1_VS_TEX_CONST_LO 0x0000e72a
3368
3369 #define REG_A5XX_TPL1_VS_TEX_CONST_HI 0x0000e72b
3370
3371 #define REG_A5XX_TPL1_FS_TEX_COUNT 0x0000e750
3372
3373 #define REG_A5XX_TPL1_FS_TEX_SAMP_LO 0x0000e75a
3374
3375 #define REG_A5XX_TPL1_FS_TEX_SAMP_HI 0x0000e75b
3376
3377 #define REG_A5XX_TPL1_FS_TEX_CONST_LO 0x0000e75e
3378
3379 #define REG_A5XX_TPL1_FS_TEX_CONST_HI 0x0000e75f
3380
3381 #define REG_A5XX_TPL1_TP_FS_ROTATION_CNTL 0x0000e764
3382
3383 #define REG_A5XX_HLSQ_CONTROL_0_REG 0x0000e784
3384
3385 #define REG_A5XX_HLSQ_CONTROL_1_REG 0x0000e785
3386 #define A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__MASK 0x0000003f
3387 #define A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__SHIFT 0
3388 static inline uint32_t A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD(uint32_t val)
3389 {
3390 return ((val) << A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__SHIFT) & A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__MASK;
3391 }
3392
3393 #define REG_A5XX_HLSQ_CONTROL_2_REG 0x0000e786
3394 #define A5XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK 0x000000ff
3395 #define A5XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT 0
3396 static inline uint32_t A5XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val)
3397 {
3398 return ((val) << A5XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT) & A5XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK;
3399 }
3400
3401 #define REG_A5XX_HLSQ_CONTROL_3_REG 0x0000e787
3402 #define A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK 0x000000ff
3403 #define A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT 0
3404 static inline uint32_t A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID(uint32_t val)
3405 {
3406 return ((val) << A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT) & A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK;
3407 }
3408
3409 #define REG_A5XX_HLSQ_CONTROL_4_REG 0x0000e788
3410 #define A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK 0x00ff0000
3411 #define A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT 16
3412 static inline uint32_t A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID(uint32_t val)
3413 {
3414 return ((val) << A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT) & A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK;
3415 }
3416 #define A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK 0xff000000
3417 #define A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT 24
3418 static inline uint32_t A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID(uint32_t val)
3419 {
3420 return ((val) << A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT) & A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK;
3421 }
3422
3423 #define REG_A5XX_HLSQ_UPDATE_CNTL 0x0000e78a
3424
3425 #define REG_A5XX_HLSQ_VS_CONTROL_REG 0x0000e78b
3426 #define A5XX_HLSQ_VS_CONTROL_REG_ENABLED 0x00000001
3427 #define A5XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
3428 #define A5XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
3429 static inline uint32_t A5XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
3430 {
3431 return ((val) << A5XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
3432 }
3433 #define A5XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
3434 #define A5XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
3435 static inline uint32_t A5XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
3436 {
3437 return ((val) << A5XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK;
3438 }
3439
3440 #define REG_A5XX_HLSQ_FS_CONTROL_REG 0x0000e78c
3441 #define A5XX_HLSQ_FS_CONTROL_REG_ENABLED 0x00000001
3442 #define A5XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
3443 #define A5XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
3444 static inline uint32_t A5XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
3445 {
3446 return ((val) << A5XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
3447 }
3448 #define A5XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
3449 #define A5XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
3450 static inline uint32_t A5XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
3451 {
3452 return ((val) << A5XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK;
3453 }
3454
3455 #define REG_A5XX_HLSQ_HS_CONTROL_REG 0x0000e78d
3456 #define A5XX_HLSQ_HS_CONTROL_REG_ENABLED 0x00000001
3457 #define A5XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
3458 #define A5XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
3459 static inline uint32_t A5XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
3460 {
3461 return ((val) << A5XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
3462 }
3463 #define A5XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
3464 #define A5XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
3465 static inline uint32_t A5XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
3466 {
3467 return ((val) << A5XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK;
3468 }
3469
3470 #define REG_A5XX_HLSQ_DS_CONTROL_REG 0x0000e78e
3471 #define A5XX_HLSQ_DS_CONTROL_REG_ENABLED 0x00000001
3472 #define A5XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
3473 #define A5XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
3474 static inline uint32_t A5XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
3475 {
3476 return ((val) << A5XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
3477 }
3478 #define A5XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
3479 #define A5XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
3480 static inline uint32_t A5XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
3481 {
3482 return ((val) << A5XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK;
3483 }
3484
3485 #define REG_A5XX_HLSQ_GS_CONTROL_REG 0x0000e78f
3486 #define A5XX_HLSQ_GS_CONTROL_REG_ENABLED 0x00000001
3487 #define A5XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
3488 #define A5XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
3489 static inline uint32_t A5XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
3490 {
3491 return ((val) << A5XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
3492 }
3493 #define A5XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
3494 #define A5XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
3495 static inline uint32_t A5XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
3496 {
3497 return ((val) << A5XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK;
3498 }
3499
3500 #define REG_A5XX_HLSQ_CS_CONFIG 0x0000e790
3501
3502 #define REG_A5XX_HLSQ_VS_CNTL 0x0000e791
3503 #define A5XX_HLSQ_VS_CNTL_INSTRLEN__MASK 0xfffffffe
3504 #define A5XX_HLSQ_VS_CNTL_INSTRLEN__SHIFT 1
3505 static inline uint32_t A5XX_HLSQ_VS_CNTL_INSTRLEN(uint32_t val)
3506 {
3507 return ((val) << A5XX_HLSQ_VS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_VS_CNTL_INSTRLEN__MASK;
3508 }
3509
3510 #define REG_A5XX_HLSQ_FS_CNTL 0x0000e792
3511 #define A5XX_HLSQ_FS_CNTL_INSTRLEN__MASK 0xfffffffe
3512 #define A5XX_HLSQ_FS_CNTL_INSTRLEN__SHIFT 1
3513 static inline uint32_t A5XX_HLSQ_FS_CNTL_INSTRLEN(uint32_t val)
3514 {
3515 return ((val) << A5XX_HLSQ_FS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_FS_CNTL_INSTRLEN__MASK;
3516 }
3517
3518 #define REG_A5XX_HLSQ_HS_CNTL 0x0000e793
3519 #define A5XX_HLSQ_HS_CNTL_INSTRLEN__MASK 0xfffffffe
3520 #define A5XX_HLSQ_HS_CNTL_INSTRLEN__SHIFT 1
3521 static inline uint32_t A5XX_HLSQ_HS_CNTL_INSTRLEN(uint32_t val)
3522 {
3523 return ((val) << A5XX_HLSQ_HS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_HS_CNTL_INSTRLEN__MASK;
3524 }
3525
3526 #define REG_A5XX_HLSQ_DS_CNTL 0x0000e794
3527 #define A5XX_HLSQ_DS_CNTL_INSTRLEN__MASK 0xfffffffe
3528 #define A5XX_HLSQ_DS_CNTL_INSTRLEN__SHIFT 1
3529 static inline uint32_t A5XX_HLSQ_DS_CNTL_INSTRLEN(uint32_t val)
3530 {
3531 return ((val) << A5XX_HLSQ_DS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_DS_CNTL_INSTRLEN__MASK;
3532 }
3533
3534 #define REG_A5XX_HLSQ_GS_CNTL 0x0000e795
3535 #define A5XX_HLSQ_GS_CNTL_INSTRLEN__MASK 0xfffffffe
3536 #define A5XX_HLSQ_GS_CNTL_INSTRLEN__SHIFT 1
3537 static inline uint32_t A5XX_HLSQ_GS_CNTL_INSTRLEN(uint32_t val)
3538 {
3539 return ((val) << A5XX_HLSQ_GS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_GS_CNTL_INSTRLEN__MASK;
3540 }
3541
3542 #define REG_A5XX_HLSQ_CS_CNTL 0x0000e796
3543 #define A5XX_HLSQ_CS_CNTL_INSTRLEN__MASK 0xfffffffe
3544 #define A5XX_HLSQ_CS_CNTL_INSTRLEN__SHIFT 1
3545 static inline uint32_t A5XX_HLSQ_CS_CNTL_INSTRLEN(uint32_t val)
3546 {
3547 return ((val) << A5XX_HLSQ_CS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_CS_CNTL_INSTRLEN__MASK;
3548 }
3549
3550 #define REG_A5XX_HLSQ_CS_KERNEL_GROUP_X 0x0000e7b9
3551
3552 #define REG_A5XX_HLSQ_CS_KERNEL_GROUP_Y 0x0000e7ba
3553
3554 #define REG_A5XX_HLSQ_CS_KERNEL_GROUP_Z 0x0000e7bb
3555
3556 #define REG_A5XX_HLSQ_CS_NDRANGE_0 0x0000e7b0
3557
3558 #define REG_A5XX_HLSQ_CS_NDRANGE_1 0x0000e7b1
3559
3560 #define REG_A5XX_HLSQ_CS_NDRANGE_2 0x0000e7b2
3561
3562 #define REG_A5XX_HLSQ_CS_NDRANGE_3 0x0000e7b3
3563
3564 #define REG_A5XX_HLSQ_CS_NDRANGE_4 0x0000e7b4
3565
3566 #define REG_A5XX_HLSQ_CS_NDRANGE_5 0x0000e7b5
3567
3568 #define REG_A5XX_HLSQ_CS_NDRANGE_6 0x0000e7b6
3569
3570 #define REG_A5XX_HLSQ_CS_CNTL_0 0x0000e7b7
3571
3572 #define REG_A5XX_HLSQ_CS_CNTL_1 0x0000e7b8
3573
3574 #define REG_A5XX_UNKNOWN_E7C0 0x0000e7c0
3575
3576 #define REG_A5XX_HLSQ_VS_CONSTLEN 0x0000e7c3
3577
3578 #define REG_A5XX_HLSQ_VS_INSTRLEN 0x0000e7c4
3579
3580 #define REG_A5XX_UNKNOWN_E7C5 0x0000e7c5
3581
3582 #define REG_A5XX_UNKNOWN_E7CA 0x0000e7ca
3583
3584 #define REG_A5XX_HLSQ_FS_CONSTLEN 0x0000e7d7
3585
3586 #define REG_A5XX_HLSQ_FS_INSTRLEN 0x0000e7d8
3587
3588 #define REG_A5XX_HLSQ_HS_CONSTLEN 0x0000e7c8
3589
3590 #define REG_A5XX_HLSQ_HS_INSTRLEN 0x0000e7c9
3591
3592 #define REG_A5XX_HLSQ_DS_CONSTLEN 0x0000e7cd
3593
3594 #define REG_A5XX_HLSQ_DS_INSTRLEN 0x0000e7ce
3595
3596 #define REG_A5XX_UNKNOWN_E7CF 0x0000e7cf
3597
3598 #define REG_A5XX_HLSQ_GS_CONSTLEN 0x0000e7d2
3599
3600 #define REG_A5XX_HLSQ_GS_INSTRLEN 0x0000e7d3
3601
3602 #define REG_A5XX_UNKNOWN_E7D4 0x0000e7d4
3603
3604 #define REG_A5XX_UNKNOWN_E7D9 0x0000e7d9
3605
3606 #define REG_A5XX_HLSQ_CONTEXT_SWITCH_CS_SW_3 0x0000e7dc
3607
3608 #define REG_A5XX_HLSQ_CONTEXT_SWITCH_CS_SW_4 0x0000e7dd
3609
3610 #define REG_A5XX_RB_2D_SRC_SOLID_DW0 0x00002101
3611
3612 #define REG_A5XX_RB_2D_SRC_SOLID_DW1 0x00002102
3613
3614 #define REG_A5XX_RB_2D_SRC_SOLID_DW2 0x00002103
3615
3616 #define REG_A5XX_RB_2D_SRC_SOLID_DW3 0x00002104
3617
3618 #define REG_A5XX_RB_2D_SRC_INFO 0x00002107
3619 #define A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__MASK 0x000000ff
3620 #define A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__SHIFT 0
3621 static inline uint32_t A5XX_RB_2D_SRC_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
3622 {
3623 return ((val) << A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__MASK;
3624 }
3625 #define A5XX_RB_2D_SRC_INFO_COLOR_SWAP__MASK 0x00000c00
3626 #define A5XX_RB_2D_SRC_INFO_COLOR_SWAP__SHIFT 10
3627 static inline uint32_t A5XX_RB_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val)
3628 {
3629 return ((val) << A5XX_RB_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_2D_SRC_INFO_COLOR_SWAP__MASK;
3630 }
3631
3632 #define REG_A5XX_RB_2D_SRC_LO 0x00002108
3633
3634 #define REG_A5XX_RB_2D_SRC_HI 0x00002109
3635
3636 #define REG_A5XX_RB_2D_SRC_SIZE 0x0000210a
3637 #define A5XX_RB_2D_SRC_SIZE_PITCH__MASK 0x0000ffff
3638 #define A5XX_RB_2D_SRC_SIZE_PITCH__SHIFT 0
3639 static inline uint32_t A5XX_RB_2D_SRC_SIZE_PITCH(uint32_t val)
3640 {
3641 assert(!(val & 0x3f));
3642 return ((val >> 6) << A5XX_RB_2D_SRC_SIZE_PITCH__SHIFT) & A5XX_RB_2D_SRC_SIZE_PITCH__MASK;
3643 }
3644 #define A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__MASK 0xffff0000
3645 #define A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__SHIFT 16
3646 static inline uint32_t A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH(uint32_t val)
3647 {
3648 assert(!(val & 0x3f));
3649 return ((val >> 6) << A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__SHIFT) & A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__MASK;
3650 }
3651
3652 #define REG_A5XX_RB_2D_DST_INFO 0x00002110
3653 #define A5XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK 0x000000ff
3654 #define A5XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT 0
3655 static inline uint32_t A5XX_RB_2D_DST_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
3656 {
3657 return ((val) << A5XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK;
3658 }
3659 #define A5XX_RB_2D_DST_INFO_COLOR_SWAP__MASK 0x00000c00
3660 #define A5XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT 10
3661 static inline uint32_t A5XX_RB_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
3662 {
3663 return ((val) << A5XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_2D_DST_INFO_COLOR_SWAP__MASK;
3664 }
3665
3666 #define REG_A5XX_RB_2D_DST_LO 0x00002111
3667
3668 #define REG_A5XX_RB_2D_DST_HI 0x00002112
3669
3670 #define REG_A5XX_RB_2D_DST_SIZE 0x00002113
3671 #define A5XX_RB_2D_DST_SIZE_PITCH__MASK 0x0000ffff
3672 #define A5XX_RB_2D_DST_SIZE_PITCH__SHIFT 0
3673 static inline uint32_t A5XX_RB_2D_DST_SIZE_PITCH(uint32_t val)
3674 {
3675 assert(!(val & 0x3f));
3676 return ((val >> 6) << A5XX_RB_2D_DST_SIZE_PITCH__SHIFT) & A5XX_RB_2D_DST_SIZE_PITCH__MASK;
3677 }
3678 #define A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__MASK 0xffff0000
3679 #define A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__SHIFT 16
3680 static inline uint32_t A5XX_RB_2D_DST_SIZE_ARRAY_PITCH(uint32_t val)
3681 {
3682 assert(!(val & 0x3f));
3683 return ((val >> 6) << A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__SHIFT) & A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__MASK;
3684 }
3685
3686 #define REG_A5XX_RB_2D_SRC_FLAGS_LO 0x00002140
3687
3688 #define REG_A5XX_RB_2D_SRC_FLAGS_HI 0x00002141
3689
3690 #define REG_A5XX_RB_2D_DST_FLAGS_LO 0x00002143
3691
3692 #define REG_A5XX_RB_2D_DST_FLAGS_HI 0x00002144
3693
3694 #define REG_A5XX_GRAS_2D_SRC_INFO 0x00002181
3695 #define A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__MASK 0x000000ff
3696 #define A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__SHIFT 0
3697 static inline uint32_t A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
3698 {
3699 return ((val) << A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__MASK;
3700 }
3701 #define A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__MASK 0x00000c00
3702 #define A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__SHIFT 10
3703 static inline uint32_t A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val)
3704 {
3705 return ((val) << A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__MASK;
3706 }
3707
3708 #define REG_A5XX_GRAS_2D_DST_INFO 0x00002182
3709 #define A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__MASK 0x000000ff
3710 #define A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__SHIFT 0
3711 static inline uint32_t A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
3712 {
3713 return ((val) << A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__MASK;
3714 }
3715 #define A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__MASK 0x00000c00
3716 #define A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__SHIFT 10
3717 static inline uint32_t A5XX_GRAS_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
3718 {
3719 return ((val) << A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__SHIFT) & A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__MASK;
3720 }
3721
3722 #define REG_A5XX_UNKNOWN_2100 0x00002100
3723
3724 #define REG_A5XX_UNKNOWN_2180 0x00002180
3725
3726 #define REG_A5XX_UNKNOWN_2184 0x00002184
3727
3728 #define REG_A5XX_TEX_SAMP_0 0x00000000
3729 #define A5XX_TEX_SAMP_0_MIPFILTER_LINEAR_NEAR 0x00000001
3730 #define A5XX_TEX_SAMP_0_XY_MAG__MASK 0x00000006
3731 #define A5XX_TEX_SAMP_0_XY_MAG__SHIFT 1
3732 static inline uint32_t A5XX_TEX_SAMP_0_XY_MAG(enum a5xx_tex_filter val)
3733 {
3734 return ((val) << A5XX_TEX_SAMP_0_XY_MAG__SHIFT) & A5XX_TEX_SAMP_0_XY_MAG__MASK;
3735 }
3736 #define A5XX_TEX_SAMP_0_XY_MIN__MASK 0x00000018
3737 #define A5XX_TEX_SAMP_0_XY_MIN__SHIFT 3
3738 static inline uint32_t A5XX_TEX_SAMP_0_XY_MIN(enum a5xx_tex_filter val)
3739 {
3740 return ((val) << A5XX_TEX_SAMP_0_XY_MIN__SHIFT) & A5XX_TEX_SAMP_0_XY_MIN__MASK;
3741 }
3742 #define A5XX_TEX_SAMP_0_WRAP_S__MASK 0x000000e0
3743 #define A5XX_TEX_SAMP_0_WRAP_S__SHIFT 5
3744 static inline uint32_t A5XX_TEX_SAMP_0_WRAP_S(enum a5xx_tex_clamp val)
3745 {
3746 return ((val) << A5XX_TEX_SAMP_0_WRAP_S__SHIFT) & A5XX_TEX_SAMP_0_WRAP_S__MASK;
3747 }
3748 #define A5XX_TEX_SAMP_0_WRAP_T__MASK 0x00000700
3749 #define A5XX_TEX_SAMP_0_WRAP_T__SHIFT 8
3750 static inline uint32_t A5XX_TEX_SAMP_0_WRAP_T(enum a5xx_tex_clamp val)
3751 {
3752 return ((val) << A5XX_TEX_SAMP_0_WRAP_T__SHIFT) & A5XX_TEX_SAMP_0_WRAP_T__MASK;
3753 }
3754 #define A5XX_TEX_SAMP_0_WRAP_R__MASK 0x00003800
3755 #define A5XX_TEX_SAMP_0_WRAP_R__SHIFT 11
3756 static inline uint32_t A5XX_TEX_SAMP_0_WRAP_R(enum a5xx_tex_clamp val)
3757 {
3758 return ((val) << A5XX_TEX_SAMP_0_WRAP_R__SHIFT) & A5XX_TEX_SAMP_0_WRAP_R__MASK;
3759 }
3760 #define A5XX_TEX_SAMP_0_ANISO__MASK 0x0001c000
3761 #define A5XX_TEX_SAMP_0_ANISO__SHIFT 14
3762 static inline uint32_t A5XX_TEX_SAMP_0_ANISO(enum a5xx_tex_aniso val)
3763 {
3764 return ((val) << A5XX_TEX_SAMP_0_ANISO__SHIFT) & A5XX_TEX_SAMP_0_ANISO__MASK;
3765 }
3766 #define A5XX_TEX_SAMP_0_LOD_BIAS__MASK 0xfff80000
3767 #define A5XX_TEX_SAMP_0_LOD_BIAS__SHIFT 19
3768 static inline uint32_t A5XX_TEX_SAMP_0_LOD_BIAS(float val)
3769 {
3770 return ((((int32_t)(val * 256.0))) << A5XX_TEX_SAMP_0_LOD_BIAS__SHIFT) & A5XX_TEX_SAMP_0_LOD_BIAS__MASK;
3771 }
3772
3773 #define REG_A5XX_TEX_SAMP_1 0x00000001
3774 #define A5XX_TEX_SAMP_1_COMPARE_FUNC__MASK 0x0000000e
3775 #define A5XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT 1
3776 static inline uint32_t A5XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val)
3777 {
3778 return ((val) << A5XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A5XX_TEX_SAMP_1_COMPARE_FUNC__MASK;
3779 }
3780 #define A5XX_TEX_SAMP_1_CUBEMAPSEAMLESSFILTOFF 0x00000010
3781 #define A5XX_TEX_SAMP_1_UNNORM_COORDS 0x00000020
3782 #define A5XX_TEX_SAMP_1_MIPFILTER_LINEAR_FAR 0x00000040
3783 #define A5XX_TEX_SAMP_1_MAX_LOD__MASK 0x000fff00
3784 #define A5XX_TEX_SAMP_1_MAX_LOD__SHIFT 8
3785 static inline uint32_t A5XX_TEX_SAMP_1_MAX_LOD(float val)
3786 {
3787 return ((((uint32_t)(val * 256.0))) << A5XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A5XX_TEX_SAMP_1_MAX_LOD__MASK;
3788 }
3789 #define A5XX_TEX_SAMP_1_MIN_LOD__MASK 0xfff00000
3790 #define A5XX_TEX_SAMP_1_MIN_LOD__SHIFT 20
3791 static inline uint32_t A5XX_TEX_SAMP_1_MIN_LOD(float val)
3792 {
3793 return ((((uint32_t)(val * 256.0))) << A5XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A5XX_TEX_SAMP_1_MIN_LOD__MASK;
3794 }
3795
3796 #define REG_A5XX_TEX_SAMP_2 0x00000002
3797 #define A5XX_TEX_SAMP_2_BCOLOR_OFFSET__MASK 0xfffffff0
3798 #define A5XX_TEX_SAMP_2_BCOLOR_OFFSET__SHIFT 4
3799 static inline uint32_t A5XX_TEX_SAMP_2_BCOLOR_OFFSET(uint32_t val)
3800 {
3801 return ((val) << A5XX_TEX_SAMP_2_BCOLOR_OFFSET__SHIFT) & A5XX_TEX_SAMP_2_BCOLOR_OFFSET__MASK;
3802 }
3803
3804 #define REG_A5XX_TEX_SAMP_3 0x00000003
3805
3806 #define REG_A5XX_TEX_CONST_0 0x00000000
3807 #define A5XX_TEX_CONST_0_TILE_MODE__MASK 0x00000003
3808 #define A5XX_TEX_CONST_0_TILE_MODE__SHIFT 0
3809 static inline uint32_t A5XX_TEX_CONST_0_TILE_MODE(enum a5xx_tile_mode val)
3810 {
3811 return ((val) << A5XX_TEX_CONST_0_TILE_MODE__SHIFT) & A5XX_TEX_CONST_0_TILE_MODE__MASK;
3812 }
3813 #define A5XX_TEX_CONST_0_SRGB 0x00000004
3814 #define A5XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
3815 #define A5XX_TEX_CONST_0_SWIZ_X__SHIFT 4
3816 static inline uint32_t A5XX_TEX_CONST_0_SWIZ_X(enum a5xx_tex_swiz val)
3817 {
3818 return ((val) << A5XX_TEX_CONST_0_SWIZ_X__SHIFT) & A5XX_TEX_CONST_0_SWIZ_X__MASK;
3819 }
3820 #define A5XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
3821 #define A5XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
3822 static inline uint32_t A5XX_TEX_CONST_0_SWIZ_Y(enum a5xx_tex_swiz val)
3823 {
3824 return ((val) << A5XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A5XX_TEX_CONST_0_SWIZ_Y__MASK;
3825 }
3826 #define A5XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
3827 #define A5XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
3828 static inline uint32_t A5XX_TEX_CONST_0_SWIZ_Z(enum a5xx_tex_swiz val)
3829 {
3830 return ((val) << A5XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A5XX_TEX_CONST_0_SWIZ_Z__MASK;
3831 }
3832 #define A5XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
3833 #define A5XX_TEX_CONST_0_SWIZ_W__SHIFT 13
3834 static inline uint32_t A5XX_TEX_CONST_0_SWIZ_W(enum a5xx_tex_swiz val)
3835 {
3836 return ((val) << A5XX_TEX_CONST_0_SWIZ_W__SHIFT) & A5XX_TEX_CONST_0_SWIZ_W__MASK;
3837 }
3838 #define A5XX_TEX_CONST_0_MIPLVLS__MASK 0x000f0000
3839 #define A5XX_TEX_CONST_0_MIPLVLS__SHIFT 16
3840 static inline uint32_t A5XX_TEX_CONST_0_MIPLVLS(uint32_t val)
3841 {
3842 return ((val) << A5XX_TEX_CONST_0_MIPLVLS__SHIFT) & A5XX_TEX_CONST_0_MIPLVLS__MASK;
3843 }
3844 #define A5XX_TEX_CONST_0_FMT__MASK 0x3fc00000
3845 #define A5XX_TEX_CONST_0_FMT__SHIFT 22
3846 static inline uint32_t A5XX_TEX_CONST_0_FMT(enum a5xx_tex_fmt val)
3847 {
3848 return ((val) << A5XX_TEX_CONST_0_FMT__SHIFT) & A5XX_TEX_CONST_0_FMT__MASK;
3849 }
3850 #define A5XX_TEX_CONST_0_SWAP__MASK 0xc0000000
3851 #define A5XX_TEX_CONST_0_SWAP__SHIFT 30
3852 static inline uint32_t A5XX_TEX_CONST_0_SWAP(enum a3xx_color_swap val)
3853 {
3854 return ((val) << A5XX_TEX_CONST_0_SWAP__SHIFT) & A5XX_TEX_CONST_0_SWAP__MASK;
3855 }
3856
3857 #define REG_A5XX_TEX_CONST_1 0x00000001
3858 #define A5XX_TEX_CONST_1_WIDTH__MASK 0x00007fff
3859 #define A5XX_TEX_CONST_1_WIDTH__SHIFT 0
3860 static inline uint32_t A5XX_TEX_CONST_1_WIDTH(uint32_t val)
3861 {
3862 return ((val) << A5XX_TEX_CONST_1_WIDTH__SHIFT) & A5XX_TEX_CONST_1_WIDTH__MASK;
3863 }
3864 #define A5XX_TEX_CONST_1_HEIGHT__MASK 0x3fff8000
3865 #define A5XX_TEX_CONST_1_HEIGHT__SHIFT 15
3866 static inline uint32_t A5XX_TEX_CONST_1_HEIGHT(uint32_t val)
3867 {
3868 return ((val) << A5XX_TEX_CONST_1_HEIGHT__SHIFT) & A5XX_TEX_CONST_1_HEIGHT__MASK;
3869 }
3870
3871 #define REG_A5XX_TEX_CONST_2 0x00000002
3872 #define A5XX_TEX_CONST_2_FETCHSIZE__MASK 0x0000000f
3873 #define A5XX_TEX_CONST_2_FETCHSIZE__SHIFT 0
3874 static inline uint32_t A5XX_TEX_CONST_2_FETCHSIZE(enum a5xx_tex_fetchsize val)
3875 {
3876 return ((val) << A5XX_TEX_CONST_2_FETCHSIZE__SHIFT) & A5XX_TEX_CONST_2_FETCHSIZE__MASK;
3877 }
3878 #define A5XX_TEX_CONST_2_PITCH__MASK 0x1fffff80
3879 #define A5XX_TEX_CONST_2_PITCH__SHIFT 7
3880 static inline uint32_t A5XX_TEX_CONST_2_PITCH(uint32_t val)
3881 {
3882 return ((val) << A5XX_TEX_CONST_2_PITCH__SHIFT) & A5XX_TEX_CONST_2_PITCH__MASK;
3883 }
3884 #define A5XX_TEX_CONST_2_TYPE__MASK 0x60000000
3885 #define A5XX_TEX_CONST_2_TYPE__SHIFT 29
3886 static inline uint32_t A5XX_TEX_CONST_2_TYPE(enum a5xx_tex_type val)
3887 {
3888 return ((val) << A5XX_TEX_CONST_2_TYPE__SHIFT) & A5XX_TEX_CONST_2_TYPE__MASK;
3889 }
3890
3891 #define REG_A5XX_TEX_CONST_3 0x00000003
3892 #define A5XX_TEX_CONST_3_ARRAY_PITCH__MASK 0x00003fff
3893 #define A5XX_TEX_CONST_3_ARRAY_PITCH__SHIFT 0
3894 static inline uint32_t A5XX_TEX_CONST_3_ARRAY_PITCH(uint32_t val)
3895 {
3896 assert(!(val & 0xfff));
3897 return ((val >> 12) << A5XX_TEX_CONST_3_ARRAY_PITCH__SHIFT) & A5XX_TEX_CONST_3_ARRAY_PITCH__MASK;
3898 }
3899 #define A5XX_TEX_CONST_3_FLAG 0x10000000
3900
3901 #define REG_A5XX_TEX_CONST_4 0x00000004
3902 #define A5XX_TEX_CONST_4_BASE_LO__MASK 0xffffffe0
3903 #define A5XX_TEX_CONST_4_BASE_LO__SHIFT 5
3904 static inline uint32_t A5XX_TEX_CONST_4_BASE_LO(uint32_t val)
3905 {
3906 assert(!(val & 0x1f));
3907 return ((val >> 5) << A5XX_TEX_CONST_4_BASE_LO__SHIFT) & A5XX_TEX_CONST_4_BASE_LO__MASK;
3908 }
3909
3910 #define REG_A5XX_TEX_CONST_5 0x00000005
3911 #define A5XX_TEX_CONST_5_BASE_HI__MASK 0x0001ffff
3912 #define A5XX_TEX_CONST_5_BASE_HI__SHIFT 0
3913 static inline uint32_t A5XX_TEX_CONST_5_BASE_HI(uint32_t val)
3914 {
3915 return ((val) << A5XX_TEX_CONST_5_BASE_HI__SHIFT) & A5XX_TEX_CONST_5_BASE_HI__MASK;
3916 }
3917 #define A5XX_TEX_CONST_5_DEPTH__MASK 0x3ffe0000
3918 #define A5XX_TEX_CONST_5_DEPTH__SHIFT 17
3919 static inline uint32_t A5XX_TEX_CONST_5_DEPTH(uint32_t val)
3920 {
3921 return ((val) << A5XX_TEX_CONST_5_DEPTH__SHIFT) & A5XX_TEX_CONST_5_DEPTH__MASK;
3922 }
3923
3924 #define REG_A5XX_TEX_CONST_6 0x00000006
3925
3926 #define REG_A5XX_TEX_CONST_7 0x00000007
3927
3928 #define REG_A5XX_TEX_CONST_8 0x00000008
3929
3930 #define REG_A5XX_TEX_CONST_9 0x00000009
3931
3932 #define REG_A5XX_TEX_CONST_10 0x0000000a
3933
3934 #define REG_A5XX_TEX_CONST_11 0x0000000b
3935
3936
3937 #endif /* A5XX_XML */