freedreno: update generated headers
[mesa.git] / src / gallium / drivers / freedreno / a5xx / a5xx.xml.h
1 #ifndef A5XX_XML
2 #define A5XX_XML
3
4 /* Autogenerated file, DO NOT EDIT manually!
5
6 This file was generated by the rules-ng-ng headergen tool in this git repository:
7 http://github.com/freedreno/envytools/
8 git clone https://github.com/freedreno/envytools.git
9
10 The rules-ng-ng source files this header was generated from are:
11 - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 431 bytes, from 2016-04-26 17:56:44)
12 - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1572 bytes, from 2016-02-10 17:07:21)
13 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32907 bytes, from 2016-11-26 23:01:08)
14 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 12025 bytes, from 2016-11-26 23:01:08)
15 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 22544 bytes, from 2016-12-05 13:03:25)
16 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 83840 bytes, from 2016-11-26 23:01:08)
17 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 110765 bytes, from 2016-11-26 23:01:48)
18 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a5xx.xml ( 92389 bytes, from 2016-12-06 22:06:14)
19 - /home/robclark/src/freedreno/envytools/rnndb/adreno/ocmem.xml ( 1773 bytes, from 2015-09-24 17:30:00)
20
21 Copyright (C) 2013-2016 by the following authors:
22 - Rob Clark <robdclark@gmail.com> (robclark)
23 - Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
24
25 Permission is hereby granted, free of charge, to any person obtaining
26 a copy of this software and associated documentation files (the
27 "Software"), to deal in the Software without restriction, including
28 without limitation the rights to use, copy, modify, merge, publish,
29 distribute, sublicense, and/or sell copies of the Software, and to
30 permit persons to whom the Software is furnished to do so, subject to
31 the following conditions:
32
33 The above copyright notice and this permission notice (including the
34 next paragraph) shall be included in all copies or substantial
35 portions of the Software.
36
37 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
38 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
39 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
40 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
41 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
42 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
43 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
44 */
45
46
47 enum a5xx_color_fmt {
48 RB5_R8_UNORM = 3,
49 RB5_R4G4B4A4_UNORM = 8,
50 RB5_R5G5B5A1_UNORM = 10,
51 RB5_R5G6B5_UNORM = 14,
52 RB5_R8G8_UNORM = 15,
53 RB5_R16_FLOAT = 23,
54 RB5_R8G8B8A8_UNORM = 48,
55 RB5_R8G8B8_UNORM = 49,
56 RB5_R8G8B8A8_UINT = 51,
57 RB5_R10G10B10A2_UINT = 58,
58 RB5_R16G16_FLOAT = 69,
59 RB5_R32_FLOAT = 74,
60 RB5_R16G16B16A16_FLOAT = 98,
61 RB5_R32G32_FLOAT = 103,
62 RB5_R32G32B32A32_FLOAT = 130,
63 };
64
65 enum a5xx_tile_mode {
66 TILE5_LINEAR = 0,
67 TILE5_2 = 2,
68 TILE5_3 = 3,
69 };
70
71 enum a5xx_vtx_fmt {
72 VFMT5_8_UNORM = 3,
73 VFMT5_8_SNORM = 4,
74 VFMT5_8_UINT = 5,
75 VFMT5_8_SINT = 6,
76 VFMT5_8_8_UNORM = 15,
77 VFMT5_8_8_SNORM = 16,
78 VFMT5_8_8_UINT = 17,
79 VFMT5_8_8_SINT = 18,
80 VFMT5_16_UNORM = 21,
81 VFMT5_16_SNORM = 22,
82 VFMT5_16_FLOAT = 23,
83 VFMT5_16_UINT = 24,
84 VFMT5_16_SINT = 25,
85 VFMT5_8_8_8_UNORM = 33,
86 VFMT5_8_8_8_SNORM = 34,
87 VFMT5_8_8_8_UINT = 35,
88 VFMT5_8_8_8_SINT = 36,
89 VFMT5_8_8_8_8_UNORM = 48,
90 VFMT5_8_8_8_8_SNORM = 50,
91 VFMT5_8_8_8_8_UINT = 51,
92 VFMT5_8_8_8_8_SINT = 52,
93 VFMT5_16_16_UNORM = 67,
94 VFMT5_16_16_SNORM = 68,
95 VFMT5_16_16_FLOAT = 69,
96 VFMT5_16_16_UINT = 70,
97 VFMT5_16_16_SINT = 71,
98 VFMT5_32_UNORM = 72,
99 VFMT5_32_SNORM = 73,
100 VFMT5_32_FLOAT = 74,
101 VFMT5_32_UINT = 75,
102 VFMT5_32_SINT = 76,
103 VFMT5_32_FIXED = 77,
104 VFMT5_16_16_16_UNORM = 88,
105 VFMT5_16_16_16_SNORM = 89,
106 VFMT5_16_16_16_FLOAT = 90,
107 VFMT5_16_16_16_UINT = 91,
108 VFMT5_16_16_16_SINT = 92,
109 VFMT5_16_16_16_16_UNORM = 96,
110 VFMT5_16_16_16_16_SNORM = 97,
111 VFMT5_16_16_16_16_FLOAT = 98,
112 VFMT5_16_16_16_16_UINT = 99,
113 VFMT5_16_16_16_16_SINT = 100,
114 VFMT5_32_32_UNORM = 101,
115 VFMT5_32_32_SNORM = 102,
116 VFMT5_32_32_FLOAT = 103,
117 VFMT5_32_32_UINT = 104,
118 VFMT5_32_32_SINT = 105,
119 VFMT5_32_32_FIXED = 106,
120 VFMT5_32_32_32_UNORM = 112,
121 VFMT5_32_32_32_SNORM = 113,
122 VFMT5_32_32_32_UINT = 114,
123 VFMT5_32_32_32_SINT = 115,
124 VFMT5_32_32_32_FLOAT = 116,
125 VFMT5_32_32_32_FIXED = 117,
126 VFMT5_32_32_32_32_UNORM = 128,
127 VFMT5_32_32_32_32_SNORM = 129,
128 VFMT5_32_32_32_32_FLOAT = 130,
129 VFMT5_32_32_32_32_UINT = 131,
130 VFMT5_32_32_32_32_SINT = 132,
131 VFMT5_32_32_32_32_FIXED = 133,
132 };
133
134 enum a5xx_tex_fmt {
135 TFMT5_A8_UNORM = 2,
136 TFMT5_8_UNORM = 3,
137 TFMT5_4_4_4_4_UNORM = 8,
138 TFMT5_5_5_5_1_UNORM = 10,
139 TFMT5_5_6_5_UNORM = 14,
140 TFMT5_8_8_UNORM = 15,
141 TFMT5_8_8_SNORM = 16,
142 TFMT5_L8_A8_UNORM = 19,
143 TFMT5_16_FLOAT = 23,
144 TFMT5_8_8_8_8_UNORM = 48,
145 TFMT5_8_8_8_UNORM = 49,
146 TFMT5_8_8_8_SNORM = 50,
147 TFMT5_9_9_9_E5_FLOAT = 53,
148 TFMT5_10_10_10_2_UNORM = 54,
149 TFMT5_11_11_10_FLOAT = 66,
150 TFMT5_16_16_FLOAT = 69,
151 TFMT5_32_FLOAT = 74,
152 TFMT5_16_16_16_16_FLOAT = 98,
153 TFMT5_32_32_FLOAT = 103,
154 TFMT5_32_32_32_32_FLOAT = 130,
155 TFMT5_X8Z24_UNORM = 160,
156 };
157
158 enum a5xx_tex_fetchsize {
159 TFETCH5_1_BYTE = 0,
160 TFETCH5_2_BYTE = 1,
161 TFETCH5_4_BYTE = 2,
162 TFETCH5_8_BYTE = 3,
163 TFETCH5_16_BYTE = 4,
164 };
165
166 enum a5xx_depth_format {
167 DEPTH5_NONE = 0,
168 DEPTH5_16 = 1,
169 DEPTH5_24_8 = 2,
170 DEPTH5_32 = 4,
171 };
172
173 enum a5xx_blit_buf {
174 BLIT_MRT0 = 0,
175 BLIT_MRT1 = 1,
176 BLIT_MRT2 = 2,
177 BLIT_MRT3 = 3,
178 BLIT_MRT4 = 4,
179 BLIT_MRT5 = 5,
180 BLIT_MRT6 = 6,
181 BLIT_MRT7 = 7,
182 BLIT_ZS = 8,
183 BLIT_Z32 = 9,
184 };
185
186 enum a5xx_tex_filter {
187 A5XX_TEX_NEAREST = 0,
188 A5XX_TEX_LINEAR = 1,
189 A5XX_TEX_ANISO = 2,
190 };
191
192 enum a5xx_tex_clamp {
193 A5XX_TEX_REPEAT = 0,
194 A5XX_TEX_CLAMP_TO_EDGE = 1,
195 A5XX_TEX_MIRROR_REPEAT = 2,
196 A5XX_TEX_CLAMP_TO_BORDER = 3,
197 A5XX_TEX_MIRROR_CLAMP = 4,
198 };
199
200 enum a5xx_tex_aniso {
201 A5XX_TEX_ANISO_1 = 0,
202 A5XX_TEX_ANISO_2 = 1,
203 A5XX_TEX_ANISO_4 = 2,
204 A5XX_TEX_ANISO_8 = 3,
205 A5XX_TEX_ANISO_16 = 4,
206 };
207
208 enum a5xx_tex_swiz {
209 A5XX_TEX_X = 0,
210 A5XX_TEX_Y = 1,
211 A5XX_TEX_Z = 2,
212 A5XX_TEX_W = 3,
213 A5XX_TEX_ZERO = 4,
214 A5XX_TEX_ONE = 5,
215 };
216
217 enum a5xx_tex_type {
218 A5XX_TEX_1D = 0,
219 A5XX_TEX_2D = 1,
220 A5XX_TEX_CUBE = 2,
221 A5XX_TEX_3D = 3,
222 };
223
224 #define A5XX_INT0_RBBM_GPU_IDLE 0x00000001
225 #define A5XX_INT0_RBBM_AHB_ERROR 0x00000002
226 #define A5XX_INT0_RBBM_TRANSFER_TIMEOUT 0x00000004
227 #define A5XX_INT0_RBBM_ME_MS_TIMEOUT 0x00000008
228 #define A5XX_INT0_RBBM_PFP_MS_TIMEOUT 0x00000010
229 #define A5XX_INT0_RBBM_ETS_MS_TIMEOUT 0x00000020
230 #define A5XX_INT0_RBBM_ATB_ASYNC_OVERFLOW 0x00000040
231 #define A5XX_INT0_RBBM_GPC_ERROR 0x00000080
232 #define A5XX_INT0_CP_SW 0x00000100
233 #define A5XX_INT0_CP_HW_ERROR 0x00000200
234 #define A5XX_INT0_CP_CCU_FLUSH_DEPTH_TS 0x00000400
235 #define A5XX_INT0_CP_CCU_FLUSH_COLOR_TS 0x00000800
236 #define A5XX_INT0_CP_CCU_RESOLVE_TS 0x00001000
237 #define A5XX_INT0_CP_IB2 0x00002000
238 #define A5XX_INT0_CP_IB1 0x00004000
239 #define A5XX_INT0_CP_RB 0x00008000
240 #define A5XX_INT0_CP_UNUSED_1 0x00010000
241 #define A5XX_INT0_CP_RB_DONE_TS 0x00020000
242 #define A5XX_INT0_CP_WT_DONE_TS 0x00040000
243 #define A5XX_INT0_UNKNOWN_1 0x00080000
244 #define A5XX_INT0_CP_CACHE_FLUSH_TS 0x00100000
245 #define A5XX_INT0_UNUSED_2 0x00200000
246 #define A5XX_INT0_RBBM_ATB_BUS_OVERFLOW 0x00400000
247 #define A5XX_INT0_MISC_HANG_DETECT 0x00800000
248 #define A5XX_INT0_UCHE_OOB_ACCESS 0x01000000
249 #define A5XX_INT0_UCHE_TRAP_INTR 0x02000000
250 #define A5XX_INT0_DEBBUS_INTR_0 0x04000000
251 #define A5XX_INT0_DEBBUS_INTR_1 0x08000000
252 #define A5XX_INT0_GPMU_VOLTAGE_DROOP 0x10000000
253 #define A5XX_INT0_GPMU_FIRMWARE 0x20000000
254 #define A5XX_INT0_ISDB_CPU_IRQ 0x40000000
255 #define A5XX_INT0_ISDB_UNDER_DEBUG 0x80000000
256 #define A5XX_CP_INT_CP_OPCODE_ERROR 0x00000001
257 #define A5XX_CP_INT_CP_RESERVED_BIT_ERROR 0x00000002
258 #define A5XX_CP_INT_CP_HW_FAULT_ERROR 0x00000004
259 #define A5XX_CP_INT_CP_DMA_ERROR 0x00000008
260 #define A5XX_CP_INT_CP_REGISTER_PROTECTION_ERROR 0x00000010
261 #define A5XX_CP_INT_CP_AHB_ERROR 0x00000020
262 #define REG_A5XX_CP_RB_BASE 0x00000800
263
264 #define REG_A5XX_CP_RB_BASE_HI 0x00000801
265
266 #define REG_A5XX_CP_RB_CNTL 0x00000802
267
268 #define REG_A5XX_CP_RB_RPTR_ADDR 0x00000804
269
270 #define REG_A5XX_CP_RB_RPTR_ADDR_HI 0x00000805
271
272 #define REG_A5XX_CP_RB_RPTR 0x00000806
273
274 #define REG_A5XX_CP_RB_WPTR 0x00000807
275
276 #define REG_A5XX_CP_PFP_STAT_ADDR 0x00000808
277
278 #define REG_A5XX_CP_PFP_STAT_DATA 0x00000809
279
280 #define REG_A5XX_CP_DRAW_STATE_ADDR 0x0000080b
281
282 #define REG_A5XX_CP_DRAW_STATE_DATA 0x0000080c
283
284 #define REG_A5XX_CP_CRASH_SCRIPT_BASE_LO 0x00000817
285
286 #define REG_A5XX_CP_CRASH_SCRIPT_BASE_HI 0x00000818
287
288 #define REG_A5XX_CP_CRASH_DUMP_CNTL 0x00000819
289
290 #define REG_A5XX_CP_ME_STAT_ADDR 0x0000081a
291
292 #define REG_A5XX_CP_ROQ_THRESHOLDS_1 0x0000081f
293
294 #define REG_A5XX_CP_ROQ_THRESHOLDS_2 0x00000820
295
296 #define REG_A5XX_CP_ROQ_DBG_ADDR 0x00000821
297
298 #define REG_A5XX_CP_ROQ_DBG_DATA 0x00000822
299
300 #define REG_A5XX_CP_MEQ_DBG_ADDR 0x00000823
301
302 #define REG_A5XX_CP_MEQ_DBG_DATA 0x00000824
303
304 #define REG_A5XX_CP_MEQ_THRESHOLDS 0x00000825
305
306 #define REG_A5XX_CP_MERCIU_SIZE 0x00000826
307
308 #define REG_A5XX_CP_MERCIU_DBG_ADDR 0x00000827
309
310 #define REG_A5XX_CP_MERCIU_DBG_DATA_1 0x00000828
311
312 #define REG_A5XX_CP_MERCIU_DBG_DATA_2 0x00000829
313
314 #define REG_A5XX_CP_PFP_UCODE_DBG_ADDR 0x0000082a
315
316 #define REG_A5XX_CP_PFP_UCODE_DBG_DATA 0x0000082b
317
318 #define REG_A5XX_CP_ME_UCODE_DBG_ADDR 0x0000082f
319
320 #define REG_A5XX_CP_ME_UCODE_DBG_DATA 0x00000830
321
322 #define REG_A5XX_CP_CNTL 0x00000831
323
324 #define REG_A5XX_CP_PFP_ME_CNTL 0x00000832
325
326 #define REG_A5XX_CP_CHICKEN_DBG 0x00000833
327
328 #define REG_A5XX_CP_PFP_INSTR_BASE_LO 0x00000835
329
330 #define REG_A5XX_CP_PFP_INSTR_BASE_HI 0x00000836
331
332 #define REG_A5XX_CP_ME_INSTR_BASE_LO 0x00000838
333
334 #define REG_A5XX_CP_ME_INSTR_BASE_HI 0x00000839
335
336 #define REG_A5XX_CP_CONTEXT_SWITCH_CNTL 0x0000083b
337
338 #define REG_A5XX_CP_CONTEXT_SWITCH_RESTORE_ADDR_LO 0x0000083c
339
340 #define REG_A5XX_CP_CONTEXT_SWITCH_RESTORE_ADDR_HI 0x0000083d
341
342 #define REG_A5XX_CP_CONTEXT_SWITCH_SAVE_ADDR_LO 0x0000083e
343
344 #define REG_A5XX_CP_CONTEXT_SWITCH_SAVE_ADDR_HI 0x0000083f
345
346 #define REG_A5XX_CP_CONTEXT_SWITCH_SMMU_INFO_LO 0x00000840
347
348 #define REG_A5XX_CP_CONTEXT_SWITCH_SMMU_INFO_HI 0x00000841
349
350 #define REG_A5XX_CP_ADDR_MODE_CNTL 0x00000860
351
352 #define REG_A5XX_CP_ME_STAT_DATA 0x00000b14
353
354 #define REG_A5XX_CP_WFI_PEND_CTR 0x00000b15
355
356 #define REG_A5XX_CP_INTERRUPT_STATUS 0x00000b18
357
358 #define REG_A5XX_CP_HW_FAULT 0x00000b1a
359
360 #define REG_A5XX_CP_PROTECT_STATUS 0x00000b1c
361
362 #define REG_A5XX_CP_IB1_BASE 0x00000b1f
363
364 #define REG_A5XX_CP_IB1_BASE_HI 0x00000b20
365
366 #define REG_A5XX_CP_IB1_BUFSZ 0x00000b21
367
368 #define REG_A5XX_CP_IB2_BASE 0x00000b22
369
370 #define REG_A5XX_CP_IB2_BASE_HI 0x00000b23
371
372 #define REG_A5XX_CP_IB2_BUFSZ 0x00000b24
373
374 static inline uint32_t REG_A5XX_CP_SCRATCH(uint32_t i0) { return 0x00000b78 + 0x1*i0; }
375
376 static inline uint32_t REG_A5XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000b78 + 0x1*i0; }
377
378 static inline uint32_t REG_A5XX_CP_PROTECT(uint32_t i0) { return 0x00000880 + 0x1*i0; }
379
380 static inline uint32_t REG_A5XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000880 + 0x1*i0; }
381 #define A5XX_CP_PROTECT_REG_BASE_ADDR__MASK 0x0001ffff
382 #define A5XX_CP_PROTECT_REG_BASE_ADDR__SHIFT 0
383 static inline uint32_t A5XX_CP_PROTECT_REG_BASE_ADDR(uint32_t val)
384 {
385 return ((val) << A5XX_CP_PROTECT_REG_BASE_ADDR__SHIFT) & A5XX_CP_PROTECT_REG_BASE_ADDR__MASK;
386 }
387 #define A5XX_CP_PROTECT_REG_MASK_LEN__MASK 0x1f000000
388 #define A5XX_CP_PROTECT_REG_MASK_LEN__SHIFT 24
389 static inline uint32_t A5XX_CP_PROTECT_REG_MASK_LEN(uint32_t val)
390 {
391 return ((val) << A5XX_CP_PROTECT_REG_MASK_LEN__SHIFT) & A5XX_CP_PROTECT_REG_MASK_LEN__MASK;
392 }
393 #define A5XX_CP_PROTECT_REG_TRAP_WRITE 0x20000000
394 #define A5XX_CP_PROTECT_REG_TRAP_READ 0x40000000
395
396 #define REG_A5XX_CP_PROTECT_CNTL 0x000008a0
397
398 #define REG_A5XX_CP_AHB_FAULT 0x00000b1b
399
400 #define REG_A5XX_CP_PERFCTR_CP_SEL_0 0x00000bb0
401
402 #define REG_A5XX_CP_PERFCTR_CP_SEL_1 0x00000bb1
403
404 #define REG_A5XX_CP_PERFCTR_CP_SEL_2 0x00000bb2
405
406 #define REG_A5XX_CP_PERFCTR_CP_SEL_3 0x00000bb3
407
408 #define REG_A5XX_CP_PERFCTR_CP_SEL_4 0x00000bb4
409
410 #define REG_A5XX_CP_PERFCTR_CP_SEL_5 0x00000bb5
411
412 #define REG_A5XX_CP_PERFCTR_CP_SEL_6 0x00000bb6
413
414 #define REG_A5XX_CP_PERFCTR_CP_SEL_7 0x00000bb7
415
416 #define REG_A5XX_VSC_ADDR_MODE_CNTL 0x00000bc1
417
418 #define REG_A5XX_CP_POWERCTR_CP_SEL_0 0x00000bba
419
420 #define REG_A5XX_CP_POWERCTR_CP_SEL_1 0x00000bbb
421
422 #define REG_A5XX_CP_POWERCTR_CP_SEL_2 0x00000bbc
423
424 #define REG_A5XX_CP_POWERCTR_CP_SEL_3 0x00000bbd
425
426 #define REG_A5XX_RBBM_CFG_DBGBUS_SEL_A 0x00000004
427
428 #define REG_A5XX_RBBM_CFG_DBGBUS_SEL_B 0x00000005
429
430 #define REG_A5XX_RBBM_CFG_DBGBUS_SEL_C 0x00000006
431
432 #define REG_A5XX_RBBM_CFG_DBGBUS_SEL_D 0x00000007
433
434 #define REG_A5XX_RBBM_CFG_DBGBUS_CNTLT 0x00000008
435
436 #define REG_A5XX_RBBM_CFG_DBGBUS_CNTLM 0x00000009
437
438 #define REG_A5XX_RBBM_CFG_DEBBUS_CTLTM_ENABLE_SHIFT 0x00000018
439
440 #define REG_A5XX_RBBM_CFG_DBGBUS_OPL 0x0000000a
441
442 #define REG_A5XX_RBBM_CFG_DBGBUS_OPE 0x0000000b
443
444 #define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_0 0x0000000c
445
446 #define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_1 0x0000000d
447
448 #define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_2 0x0000000e
449
450 #define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_3 0x0000000f
451
452 #define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_0 0x00000010
453
454 #define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_1 0x00000011
455
456 #define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_2 0x00000012
457
458 #define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_3 0x00000013
459
460 #define REG_A5XX_RBBM_CFG_DBGBUS_BYTEL_0 0x00000014
461
462 #define REG_A5XX_RBBM_CFG_DBGBUS_BYTEL_1 0x00000015
463
464 #define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_0 0x00000016
465
466 #define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_1 0x00000017
467
468 #define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_2 0x00000018
469
470 #define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_3 0x00000019
471
472 #define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_0 0x0000001a
473
474 #define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_1 0x0000001b
475
476 #define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_2 0x0000001c
477
478 #define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_3 0x0000001d
479
480 #define REG_A5XX_RBBM_CFG_DBGBUS_NIBBLEE 0x0000001e
481
482 #define REG_A5XX_RBBM_CFG_DBGBUS_PTRC0 0x0000001f
483
484 #define REG_A5XX_RBBM_CFG_DBGBUS_PTRC1 0x00000020
485
486 #define REG_A5XX_RBBM_CFG_DBGBUS_LOADREG 0x00000021
487
488 #define REG_A5XX_RBBM_CFG_DBGBUS_IDX 0x00000022
489
490 #define REG_A5XX_RBBM_CFG_DBGBUS_CLRC 0x00000023
491
492 #define REG_A5XX_RBBM_CFG_DBGBUS_LOADIVT 0x00000024
493
494 #define REG_A5XX_RBBM_INTERFACE_HANG_INT_CNTL 0x0000002f
495
496 #define REG_A5XX_RBBM_INT_CLEAR_CMD 0x00000037
497
498 #define REG_A5XX_RBBM_INT_0_MASK 0x00000038
499 #define A5XX_RBBM_INT_0_MASK_RBBM_GPU_IDLE 0x00000001
500 #define A5XX_RBBM_INT_0_MASK_RBBM_AHB_ERROR 0x00000002
501 #define A5XX_RBBM_INT_0_MASK_RBBM_TRANSFER_TIMEOUT 0x00000004
502 #define A5XX_RBBM_INT_0_MASK_RBBM_ME_MS_TIMEOUT 0x00000008
503 #define A5XX_RBBM_INT_0_MASK_RBBM_PFP_MS_TIMEOUT 0x00000010
504 #define A5XX_RBBM_INT_0_MASK_RBBM_ETS_MS_TIMEOUT 0x00000020
505 #define A5XX_RBBM_INT_0_MASK_RBBM_ATB_ASYNC_OVERFLOW 0x00000040
506 #define A5XX_RBBM_INT_0_MASK_RBBM_GPC_ERROR 0x00000080
507 #define A5XX_RBBM_INT_0_MASK_CP_SW 0x00000100
508 #define A5XX_RBBM_INT_0_MASK_CP_HW_ERROR 0x00000200
509 #define A5XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_DEPTH_TS 0x00000400
510 #define A5XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_COLOR_TS 0x00000800
511 #define A5XX_RBBM_INT_0_MASK_CP_CCU_RESOLVE_TS 0x00001000
512 #define A5XX_RBBM_INT_0_MASK_CP_IB2 0x00002000
513 #define A5XX_RBBM_INT_0_MASK_CP_IB1 0x00004000
514 #define A5XX_RBBM_INT_0_MASK_CP_RB 0x00008000
515 #define A5XX_RBBM_INT_0_MASK_CP_RB_DONE_TS 0x00020000
516 #define A5XX_RBBM_INT_0_MASK_CP_WT_DONE_TS 0x00040000
517 #define A5XX_RBBM_INT_0_MASK_CP_CACHE_FLUSH_TS 0x00100000
518 #define A5XX_RBBM_INT_0_MASK_RBBM_ATB_BUS_OVERFLOW 0x00400000
519 #define A5XX_RBBM_INT_0_MASK_MISC_HANG_DETECT 0x00800000
520 #define A5XX_RBBM_INT_0_MASK_UCHE_OOB_ACCESS 0x01000000
521 #define A5XX_RBBM_INT_0_MASK_UCHE_TRAP_INTR 0x02000000
522 #define A5XX_RBBM_INT_0_MASK_DEBBUS_INTR_0 0x04000000
523 #define A5XX_RBBM_INT_0_MASK_DEBBUS_INTR_1 0x08000000
524 #define A5XX_RBBM_INT_0_MASK_GPMU_VOLTAGE_DROOP 0x10000000
525 #define A5XX_RBBM_INT_0_MASK_GPMU_FIRMWARE 0x20000000
526 #define A5XX_RBBM_INT_0_MASK_ISDB_CPU_IRQ 0x40000000
527 #define A5XX_RBBM_INT_0_MASK_ISDB_UNDER_DEBUG 0x80000000
528
529 #define REG_A5XX_RBBM_AHB_DBG_CNTL 0x0000003f
530
531 #define REG_A5XX_RBBM_EXT_VBIF_DBG_CNTL 0x00000041
532
533 #define REG_A5XX_RBBM_SW_RESET_CMD 0x00000043
534
535 #define REG_A5XX_RBBM_BLOCK_SW_RESET_CMD 0x00000045
536
537 #define REG_A5XX_RBBM_BLOCK_SW_RESET_CMD2 0x00000046
538
539 #define REG_A5XX_RBBM_DBG_LO_HI_GPIO 0x00000048
540
541 #define REG_A5XX_RBBM_EXT_TRACE_BUS_CNTL 0x00000049
542
543 #define REG_A5XX_RBBM_CLOCK_CNTL_TP0 0x0000004a
544
545 #define REG_A5XX_RBBM_CLOCK_CNTL_TP1 0x0000004b
546
547 #define REG_A5XX_RBBM_CLOCK_CNTL_TP2 0x0000004c
548
549 #define REG_A5XX_RBBM_CLOCK_CNTL_TP3 0x0000004d
550
551 #define REG_A5XX_RBBM_CLOCK_CNTL2_TP0 0x0000004e
552
553 #define REG_A5XX_RBBM_CLOCK_CNTL2_TP1 0x0000004f
554
555 #define REG_A5XX_RBBM_CLOCK_CNTL2_TP2 0x00000050
556
557 #define REG_A5XX_RBBM_CLOCK_CNTL2_TP3 0x00000051
558
559 #define REG_A5XX_RBBM_CLOCK_CNTL3_TP0 0x00000052
560
561 #define REG_A5XX_RBBM_CLOCK_CNTL3_TP1 0x00000053
562
563 #define REG_A5XX_RBBM_CLOCK_CNTL3_TP2 0x00000054
564
565 #define REG_A5XX_RBBM_CLOCK_CNTL3_TP3 0x00000055
566
567 #define REG_A5XX_RBBM_READ_AHB_THROUGH_DBG 0x00000059
568
569 #define REG_A5XX_RBBM_CLOCK_CNTL_UCHE 0x0000005a
570
571 #define REG_A5XX_RBBM_CLOCK_CNTL2_UCHE 0x0000005b
572
573 #define REG_A5XX_RBBM_CLOCK_CNTL3_UCHE 0x0000005c
574
575 #define REG_A5XX_RBBM_CLOCK_CNTL4_UCHE 0x0000005d
576
577 #define REG_A5XX_RBBM_CLOCK_HYST_UCHE 0x0000005e
578
579 #define REG_A5XX_RBBM_CLOCK_DELAY_UCHE 0x0000005f
580
581 #define REG_A5XX_RBBM_CLOCK_MODE_GPC 0x00000060
582
583 #define REG_A5XX_RBBM_CLOCK_DELAY_GPC 0x00000061
584
585 #define REG_A5XX_RBBM_CLOCK_HYST_GPC 0x00000062
586
587 #define REG_A5XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM 0x00000063
588
589 #define REG_A5XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM 0x00000064
590
591 #define REG_A5XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM 0x00000065
592
593 #define REG_A5XX_RBBM_CLOCK_DELAY_HLSQ 0x00000066
594
595 #define REG_A5XX_RBBM_CLOCK_CNTL 0x00000067
596
597 #define REG_A5XX_RBBM_CLOCK_CNTL_SP0 0x00000068
598
599 #define REG_A5XX_RBBM_CLOCK_CNTL_SP1 0x00000069
600
601 #define REG_A5XX_RBBM_CLOCK_CNTL_SP2 0x0000006a
602
603 #define REG_A5XX_RBBM_CLOCK_CNTL_SP3 0x0000006b
604
605 #define REG_A5XX_RBBM_CLOCK_CNTL2_SP0 0x0000006c
606
607 #define REG_A5XX_RBBM_CLOCK_CNTL2_SP1 0x0000006d
608
609 #define REG_A5XX_RBBM_CLOCK_CNTL2_SP2 0x0000006e
610
611 #define REG_A5XX_RBBM_CLOCK_CNTL2_SP3 0x0000006f
612
613 #define REG_A5XX_RBBM_CLOCK_HYST_SP0 0x00000070
614
615 #define REG_A5XX_RBBM_CLOCK_HYST_SP1 0x00000071
616
617 #define REG_A5XX_RBBM_CLOCK_HYST_SP2 0x00000072
618
619 #define REG_A5XX_RBBM_CLOCK_HYST_SP3 0x00000073
620
621 #define REG_A5XX_RBBM_CLOCK_DELAY_SP0 0x00000074
622
623 #define REG_A5XX_RBBM_CLOCK_DELAY_SP1 0x00000075
624
625 #define REG_A5XX_RBBM_CLOCK_DELAY_SP2 0x00000076
626
627 #define REG_A5XX_RBBM_CLOCK_DELAY_SP3 0x00000077
628
629 #define REG_A5XX_RBBM_CLOCK_CNTL_RB0 0x00000078
630
631 #define REG_A5XX_RBBM_CLOCK_CNTL_RB1 0x00000079
632
633 #define REG_A5XX_RBBM_CLOCK_CNTL_RB2 0x0000007a
634
635 #define REG_A5XX_RBBM_CLOCK_CNTL_RB3 0x0000007b
636
637 #define REG_A5XX_RBBM_CLOCK_CNTL2_RB0 0x0000007c
638
639 #define REG_A5XX_RBBM_CLOCK_CNTL2_RB1 0x0000007d
640
641 #define REG_A5XX_RBBM_CLOCK_CNTL2_RB2 0x0000007e
642
643 #define REG_A5XX_RBBM_CLOCK_CNTL2_RB3 0x0000007f
644
645 #define REG_A5XX_RBBM_CLOCK_HYST_RAC 0x00000080
646
647 #define REG_A5XX_RBBM_CLOCK_DELAY_RAC 0x00000081
648
649 #define REG_A5XX_RBBM_CLOCK_CNTL_CCU0 0x00000082
650
651 #define REG_A5XX_RBBM_CLOCK_CNTL_CCU1 0x00000083
652
653 #define REG_A5XX_RBBM_CLOCK_CNTL_CCU2 0x00000084
654
655 #define REG_A5XX_RBBM_CLOCK_CNTL_CCU3 0x00000085
656
657 #define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU0 0x00000086
658
659 #define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU1 0x00000087
660
661 #define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU2 0x00000088
662
663 #define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU3 0x00000089
664
665 #define REG_A5XX_RBBM_CLOCK_CNTL_RAC 0x0000008a
666
667 #define REG_A5XX_RBBM_CLOCK_CNTL2_RAC 0x0000008b
668
669 #define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_0 0x0000008c
670
671 #define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_1 0x0000008d
672
673 #define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_2 0x0000008e
674
675 #define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_3 0x0000008f
676
677 #define REG_A5XX_RBBM_CLOCK_HYST_VFD 0x00000090
678
679 #define REG_A5XX_RBBM_CLOCK_MODE_VFD 0x00000091
680
681 #define REG_A5XX_RBBM_CLOCK_DELAY_VFD 0x00000092
682
683 #define REG_A5XX_RBBM_AHB_CNTL0 0x00000093
684
685 #define REG_A5XX_RBBM_AHB_CNTL1 0x00000094
686
687 #define REG_A5XX_RBBM_AHB_CNTL2 0x00000095
688
689 #define REG_A5XX_RBBM_AHB_CMD 0x00000096
690
691 #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL11 0x0000009c
692
693 #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL12 0x0000009d
694
695 #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL13 0x0000009e
696
697 #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL14 0x0000009f
698
699 #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL15 0x000000a0
700
701 #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL16 0x000000a1
702
703 #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL17 0x000000a2
704
705 #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL18 0x000000a3
706
707 #define REG_A5XX_RBBM_CLOCK_DELAY_TP0 0x000000a4
708
709 #define REG_A5XX_RBBM_CLOCK_DELAY_TP1 0x000000a5
710
711 #define REG_A5XX_RBBM_CLOCK_DELAY_TP2 0x000000a6
712
713 #define REG_A5XX_RBBM_CLOCK_DELAY_TP3 0x000000a7
714
715 #define REG_A5XX_RBBM_CLOCK_DELAY2_TP0 0x000000a8
716
717 #define REG_A5XX_RBBM_CLOCK_DELAY2_TP1 0x000000a9
718
719 #define REG_A5XX_RBBM_CLOCK_DELAY2_TP2 0x000000aa
720
721 #define REG_A5XX_RBBM_CLOCK_DELAY2_TP3 0x000000ab
722
723 #define REG_A5XX_RBBM_CLOCK_DELAY3_TP0 0x000000ac
724
725 #define REG_A5XX_RBBM_CLOCK_DELAY3_TP1 0x000000ad
726
727 #define REG_A5XX_RBBM_CLOCK_DELAY3_TP2 0x000000ae
728
729 #define REG_A5XX_RBBM_CLOCK_DELAY3_TP3 0x000000af
730
731 #define REG_A5XX_RBBM_CLOCK_HYST_TP0 0x000000b0
732
733 #define REG_A5XX_RBBM_CLOCK_HYST_TP1 0x000000b1
734
735 #define REG_A5XX_RBBM_CLOCK_HYST_TP2 0x000000b2
736
737 #define REG_A5XX_RBBM_CLOCK_HYST_TP3 0x000000b3
738
739 #define REG_A5XX_RBBM_CLOCK_HYST2_TP0 0x000000b4
740
741 #define REG_A5XX_RBBM_CLOCK_HYST2_TP1 0x000000b5
742
743 #define REG_A5XX_RBBM_CLOCK_HYST2_TP2 0x000000b6
744
745 #define REG_A5XX_RBBM_CLOCK_HYST2_TP3 0x000000b7
746
747 #define REG_A5XX_RBBM_CLOCK_HYST3_TP0 0x000000b8
748
749 #define REG_A5XX_RBBM_CLOCK_HYST3_TP1 0x000000b9
750
751 #define REG_A5XX_RBBM_CLOCK_HYST3_TP2 0x000000ba
752
753 #define REG_A5XX_RBBM_CLOCK_HYST3_TP3 0x000000bb
754
755 #define REG_A5XX_RBBM_CLOCK_CNTL_GPMU 0x000000c8
756
757 #define REG_A5XX_RBBM_CLOCK_DELAY_GPMU 0x000000c9
758
759 #define REG_A5XX_RBBM_CLOCK_HYST_GPMU 0x000000ca
760
761 #define REG_A5XX_RBBM_PERFCTR_CP_0_LO 0x000003a0
762
763 #define REG_A5XX_RBBM_PERFCTR_CP_0_HI 0x000003a1
764
765 #define REG_A5XX_RBBM_PERFCTR_CP_1_LO 0x000003a2
766
767 #define REG_A5XX_RBBM_PERFCTR_CP_1_HI 0x000003a3
768
769 #define REG_A5XX_RBBM_PERFCTR_CP_2_LO 0x000003a4
770
771 #define REG_A5XX_RBBM_PERFCTR_CP_2_HI 0x000003a5
772
773 #define REG_A5XX_RBBM_PERFCTR_CP_3_LO 0x000003a6
774
775 #define REG_A5XX_RBBM_PERFCTR_CP_3_HI 0x000003a7
776
777 #define REG_A5XX_RBBM_PERFCTR_CP_4_LO 0x000003a8
778
779 #define REG_A5XX_RBBM_PERFCTR_CP_4_HI 0x000003a9
780
781 #define REG_A5XX_RBBM_PERFCTR_CP_5_LO 0x000003aa
782
783 #define REG_A5XX_RBBM_PERFCTR_CP_5_HI 0x000003ab
784
785 #define REG_A5XX_RBBM_PERFCTR_CP_6_LO 0x000003ac
786
787 #define REG_A5XX_RBBM_PERFCTR_CP_6_HI 0x000003ad
788
789 #define REG_A5XX_RBBM_PERFCTR_CP_7_LO 0x000003ae
790
791 #define REG_A5XX_RBBM_PERFCTR_CP_7_HI 0x000003af
792
793 #define REG_A5XX_RBBM_PERFCTR_RBBM_0_LO 0x000003b0
794
795 #define REG_A5XX_RBBM_PERFCTR_RBBM_0_HI 0x000003b1
796
797 #define REG_A5XX_RBBM_PERFCTR_RBBM_1_LO 0x000003b2
798
799 #define REG_A5XX_RBBM_PERFCTR_RBBM_1_HI 0x000003b3
800
801 #define REG_A5XX_RBBM_PERFCTR_RBBM_2_LO 0x000003b4
802
803 #define REG_A5XX_RBBM_PERFCTR_RBBM_2_HI 0x000003b5
804
805 #define REG_A5XX_RBBM_PERFCTR_RBBM_3_LO 0x000003b6
806
807 #define REG_A5XX_RBBM_PERFCTR_RBBM_3_HI 0x000003b7
808
809 #define REG_A5XX_RBBM_PERFCTR_PC_0_LO 0x000003b8
810
811 #define REG_A5XX_RBBM_PERFCTR_PC_0_HI 0x000003b9
812
813 #define REG_A5XX_RBBM_PERFCTR_PC_1_LO 0x000003ba
814
815 #define REG_A5XX_RBBM_PERFCTR_PC_1_HI 0x000003bb
816
817 #define REG_A5XX_RBBM_PERFCTR_PC_2_LO 0x000003bc
818
819 #define REG_A5XX_RBBM_PERFCTR_PC_2_HI 0x000003bd
820
821 #define REG_A5XX_RBBM_PERFCTR_PC_3_LO 0x000003be
822
823 #define REG_A5XX_RBBM_PERFCTR_PC_3_HI 0x000003bf
824
825 #define REG_A5XX_RBBM_PERFCTR_PC_4_LO 0x000003c0
826
827 #define REG_A5XX_RBBM_PERFCTR_PC_4_HI 0x000003c1
828
829 #define REG_A5XX_RBBM_PERFCTR_PC_5_LO 0x000003c2
830
831 #define REG_A5XX_RBBM_PERFCTR_PC_5_HI 0x000003c3
832
833 #define REG_A5XX_RBBM_PERFCTR_PC_6_LO 0x000003c4
834
835 #define REG_A5XX_RBBM_PERFCTR_PC_6_HI 0x000003c5
836
837 #define REG_A5XX_RBBM_PERFCTR_PC_7_LO 0x000003c6
838
839 #define REG_A5XX_RBBM_PERFCTR_PC_7_HI 0x000003c7
840
841 #define REG_A5XX_RBBM_PERFCTR_VFD_0_LO 0x000003c8
842
843 #define REG_A5XX_RBBM_PERFCTR_VFD_0_HI 0x000003c9
844
845 #define REG_A5XX_RBBM_PERFCTR_VFD_1_LO 0x000003ca
846
847 #define REG_A5XX_RBBM_PERFCTR_VFD_1_HI 0x000003cb
848
849 #define REG_A5XX_RBBM_PERFCTR_VFD_2_LO 0x000003cc
850
851 #define REG_A5XX_RBBM_PERFCTR_VFD_2_HI 0x000003cd
852
853 #define REG_A5XX_RBBM_PERFCTR_VFD_3_LO 0x000003ce
854
855 #define REG_A5XX_RBBM_PERFCTR_VFD_3_HI 0x000003cf
856
857 #define REG_A5XX_RBBM_PERFCTR_VFD_4_LO 0x000003d0
858
859 #define REG_A5XX_RBBM_PERFCTR_VFD_4_HI 0x000003d1
860
861 #define REG_A5XX_RBBM_PERFCTR_VFD_5_LO 0x000003d2
862
863 #define REG_A5XX_RBBM_PERFCTR_VFD_5_HI 0x000003d3
864
865 #define REG_A5XX_RBBM_PERFCTR_VFD_6_LO 0x000003d4
866
867 #define REG_A5XX_RBBM_PERFCTR_VFD_6_HI 0x000003d5
868
869 #define REG_A5XX_RBBM_PERFCTR_VFD_7_LO 0x000003d6
870
871 #define REG_A5XX_RBBM_PERFCTR_VFD_7_HI 0x000003d7
872
873 #define REG_A5XX_RBBM_PERFCTR_HLSQ_0_LO 0x000003d8
874
875 #define REG_A5XX_RBBM_PERFCTR_HLSQ_0_HI 0x000003d9
876
877 #define REG_A5XX_RBBM_PERFCTR_HLSQ_1_LO 0x000003da
878
879 #define REG_A5XX_RBBM_PERFCTR_HLSQ_1_HI 0x000003db
880
881 #define REG_A5XX_RBBM_PERFCTR_HLSQ_2_LO 0x000003dc
882
883 #define REG_A5XX_RBBM_PERFCTR_HLSQ_2_HI 0x000003dd
884
885 #define REG_A5XX_RBBM_PERFCTR_HLSQ_3_LO 0x000003de
886
887 #define REG_A5XX_RBBM_PERFCTR_HLSQ_3_HI 0x000003df
888
889 #define REG_A5XX_RBBM_PERFCTR_HLSQ_4_LO 0x000003e0
890
891 #define REG_A5XX_RBBM_PERFCTR_HLSQ_4_HI 0x000003e1
892
893 #define REG_A5XX_RBBM_PERFCTR_HLSQ_5_LO 0x000003e2
894
895 #define REG_A5XX_RBBM_PERFCTR_HLSQ_5_HI 0x000003e3
896
897 #define REG_A5XX_RBBM_PERFCTR_HLSQ_6_LO 0x000003e4
898
899 #define REG_A5XX_RBBM_PERFCTR_HLSQ_6_HI 0x000003e5
900
901 #define REG_A5XX_RBBM_PERFCTR_HLSQ_7_LO 0x000003e6
902
903 #define REG_A5XX_RBBM_PERFCTR_HLSQ_7_HI 0x000003e7
904
905 #define REG_A5XX_RBBM_PERFCTR_VPC_0_LO 0x000003e8
906
907 #define REG_A5XX_RBBM_PERFCTR_VPC_0_HI 0x000003e9
908
909 #define REG_A5XX_RBBM_PERFCTR_VPC_1_LO 0x000003ea
910
911 #define REG_A5XX_RBBM_PERFCTR_VPC_1_HI 0x000003eb
912
913 #define REG_A5XX_RBBM_PERFCTR_VPC_2_LO 0x000003ec
914
915 #define REG_A5XX_RBBM_PERFCTR_VPC_2_HI 0x000003ed
916
917 #define REG_A5XX_RBBM_PERFCTR_VPC_3_LO 0x000003ee
918
919 #define REG_A5XX_RBBM_PERFCTR_VPC_3_HI 0x000003ef
920
921 #define REG_A5XX_RBBM_PERFCTR_CCU_0_LO 0x000003f0
922
923 #define REG_A5XX_RBBM_PERFCTR_CCU_0_HI 0x000003f1
924
925 #define REG_A5XX_RBBM_PERFCTR_CCU_1_LO 0x000003f2
926
927 #define REG_A5XX_RBBM_PERFCTR_CCU_1_HI 0x000003f3
928
929 #define REG_A5XX_RBBM_PERFCTR_CCU_2_LO 0x000003f4
930
931 #define REG_A5XX_RBBM_PERFCTR_CCU_2_HI 0x000003f5
932
933 #define REG_A5XX_RBBM_PERFCTR_CCU_3_LO 0x000003f6
934
935 #define REG_A5XX_RBBM_PERFCTR_CCU_3_HI 0x000003f7
936
937 #define REG_A5XX_RBBM_PERFCTR_TSE_0_LO 0x000003f8
938
939 #define REG_A5XX_RBBM_PERFCTR_TSE_0_HI 0x000003f9
940
941 #define REG_A5XX_RBBM_PERFCTR_TSE_1_LO 0x000003fa
942
943 #define REG_A5XX_RBBM_PERFCTR_TSE_1_HI 0x000003fb
944
945 #define REG_A5XX_RBBM_PERFCTR_TSE_2_LO 0x000003fc
946
947 #define REG_A5XX_RBBM_PERFCTR_TSE_2_HI 0x000003fd
948
949 #define REG_A5XX_RBBM_PERFCTR_TSE_3_LO 0x000003fe
950
951 #define REG_A5XX_RBBM_PERFCTR_TSE_3_HI 0x000003ff
952
953 #define REG_A5XX_RBBM_PERFCTR_RAS_0_LO 0x00000400
954
955 #define REG_A5XX_RBBM_PERFCTR_RAS_0_HI 0x00000401
956
957 #define REG_A5XX_RBBM_PERFCTR_RAS_1_LO 0x00000402
958
959 #define REG_A5XX_RBBM_PERFCTR_RAS_1_HI 0x00000403
960
961 #define REG_A5XX_RBBM_PERFCTR_RAS_2_LO 0x00000404
962
963 #define REG_A5XX_RBBM_PERFCTR_RAS_2_HI 0x00000405
964
965 #define REG_A5XX_RBBM_PERFCTR_RAS_3_LO 0x00000406
966
967 #define REG_A5XX_RBBM_PERFCTR_RAS_3_HI 0x00000407
968
969 #define REG_A5XX_RBBM_PERFCTR_UCHE_0_LO 0x00000408
970
971 #define REG_A5XX_RBBM_PERFCTR_UCHE_0_HI 0x00000409
972
973 #define REG_A5XX_RBBM_PERFCTR_UCHE_1_LO 0x0000040a
974
975 #define REG_A5XX_RBBM_PERFCTR_UCHE_1_HI 0x0000040b
976
977 #define REG_A5XX_RBBM_PERFCTR_UCHE_2_LO 0x0000040c
978
979 #define REG_A5XX_RBBM_PERFCTR_UCHE_2_HI 0x0000040d
980
981 #define REG_A5XX_RBBM_PERFCTR_UCHE_3_LO 0x0000040e
982
983 #define REG_A5XX_RBBM_PERFCTR_UCHE_3_HI 0x0000040f
984
985 #define REG_A5XX_RBBM_PERFCTR_UCHE_4_LO 0x00000410
986
987 #define REG_A5XX_RBBM_PERFCTR_UCHE_4_HI 0x00000411
988
989 #define REG_A5XX_RBBM_PERFCTR_UCHE_5_LO 0x00000412
990
991 #define REG_A5XX_RBBM_PERFCTR_UCHE_5_HI 0x00000413
992
993 #define REG_A5XX_RBBM_PERFCTR_UCHE_6_LO 0x00000414
994
995 #define REG_A5XX_RBBM_PERFCTR_UCHE_6_HI 0x00000415
996
997 #define REG_A5XX_RBBM_PERFCTR_UCHE_7_LO 0x00000416
998
999 #define REG_A5XX_RBBM_PERFCTR_UCHE_7_HI 0x00000417
1000
1001 #define REG_A5XX_RBBM_PERFCTR_TP_0_LO 0x00000418
1002
1003 #define REG_A5XX_RBBM_PERFCTR_TP_0_HI 0x00000419
1004
1005 #define REG_A5XX_RBBM_PERFCTR_TP_1_LO 0x0000041a
1006
1007 #define REG_A5XX_RBBM_PERFCTR_TP_1_HI 0x0000041b
1008
1009 #define REG_A5XX_RBBM_PERFCTR_TP_2_LO 0x0000041c
1010
1011 #define REG_A5XX_RBBM_PERFCTR_TP_2_HI 0x0000041d
1012
1013 #define REG_A5XX_RBBM_PERFCTR_TP_3_LO 0x0000041e
1014
1015 #define REG_A5XX_RBBM_PERFCTR_TP_3_HI 0x0000041f
1016
1017 #define REG_A5XX_RBBM_PERFCTR_TP_4_LO 0x00000420
1018
1019 #define REG_A5XX_RBBM_PERFCTR_TP_4_HI 0x00000421
1020
1021 #define REG_A5XX_RBBM_PERFCTR_TP_5_LO 0x00000422
1022
1023 #define REG_A5XX_RBBM_PERFCTR_TP_5_HI 0x00000423
1024
1025 #define REG_A5XX_RBBM_PERFCTR_TP_6_LO 0x00000424
1026
1027 #define REG_A5XX_RBBM_PERFCTR_TP_6_HI 0x00000425
1028
1029 #define REG_A5XX_RBBM_PERFCTR_TP_7_LO 0x00000426
1030
1031 #define REG_A5XX_RBBM_PERFCTR_TP_7_HI 0x00000427
1032
1033 #define REG_A5XX_RBBM_PERFCTR_SP_0_LO 0x00000428
1034
1035 #define REG_A5XX_RBBM_PERFCTR_SP_0_HI 0x00000429
1036
1037 #define REG_A5XX_RBBM_PERFCTR_SP_1_LO 0x0000042a
1038
1039 #define REG_A5XX_RBBM_PERFCTR_SP_1_HI 0x0000042b
1040
1041 #define REG_A5XX_RBBM_PERFCTR_SP_2_LO 0x0000042c
1042
1043 #define REG_A5XX_RBBM_PERFCTR_SP_2_HI 0x0000042d
1044
1045 #define REG_A5XX_RBBM_PERFCTR_SP_3_LO 0x0000042e
1046
1047 #define REG_A5XX_RBBM_PERFCTR_SP_3_HI 0x0000042f
1048
1049 #define REG_A5XX_RBBM_PERFCTR_SP_4_LO 0x00000430
1050
1051 #define REG_A5XX_RBBM_PERFCTR_SP_4_HI 0x00000431
1052
1053 #define REG_A5XX_RBBM_PERFCTR_SP_5_LO 0x00000432
1054
1055 #define REG_A5XX_RBBM_PERFCTR_SP_5_HI 0x00000433
1056
1057 #define REG_A5XX_RBBM_PERFCTR_SP_6_LO 0x00000434
1058
1059 #define REG_A5XX_RBBM_PERFCTR_SP_6_HI 0x00000435
1060
1061 #define REG_A5XX_RBBM_PERFCTR_SP_7_LO 0x00000436
1062
1063 #define REG_A5XX_RBBM_PERFCTR_SP_7_HI 0x00000437
1064
1065 #define REG_A5XX_RBBM_PERFCTR_SP_8_LO 0x00000438
1066
1067 #define REG_A5XX_RBBM_PERFCTR_SP_8_HI 0x00000439
1068
1069 #define REG_A5XX_RBBM_PERFCTR_SP_9_LO 0x0000043a
1070
1071 #define REG_A5XX_RBBM_PERFCTR_SP_9_HI 0x0000043b
1072
1073 #define REG_A5XX_RBBM_PERFCTR_SP_10_LO 0x0000043c
1074
1075 #define REG_A5XX_RBBM_PERFCTR_SP_10_HI 0x0000043d
1076
1077 #define REG_A5XX_RBBM_PERFCTR_SP_11_LO 0x0000043e
1078
1079 #define REG_A5XX_RBBM_PERFCTR_SP_11_HI 0x0000043f
1080
1081 #define REG_A5XX_RBBM_PERFCTR_RB_0_LO 0x00000440
1082
1083 #define REG_A5XX_RBBM_PERFCTR_RB_0_HI 0x00000441
1084
1085 #define REG_A5XX_RBBM_PERFCTR_RB_1_LO 0x00000442
1086
1087 #define REG_A5XX_RBBM_PERFCTR_RB_1_HI 0x00000443
1088
1089 #define REG_A5XX_RBBM_PERFCTR_RB_2_LO 0x00000444
1090
1091 #define REG_A5XX_RBBM_PERFCTR_RB_2_HI 0x00000445
1092
1093 #define REG_A5XX_RBBM_PERFCTR_RB_3_LO 0x00000446
1094
1095 #define REG_A5XX_RBBM_PERFCTR_RB_3_HI 0x00000447
1096
1097 #define REG_A5XX_RBBM_PERFCTR_RB_4_LO 0x00000448
1098
1099 #define REG_A5XX_RBBM_PERFCTR_RB_4_HI 0x00000449
1100
1101 #define REG_A5XX_RBBM_PERFCTR_RB_5_LO 0x0000044a
1102
1103 #define REG_A5XX_RBBM_PERFCTR_RB_5_HI 0x0000044b
1104
1105 #define REG_A5XX_RBBM_PERFCTR_RB_6_LO 0x0000044c
1106
1107 #define REG_A5XX_RBBM_PERFCTR_RB_6_HI 0x0000044d
1108
1109 #define REG_A5XX_RBBM_PERFCTR_RB_7_LO 0x0000044e
1110
1111 #define REG_A5XX_RBBM_PERFCTR_RB_7_HI 0x0000044f
1112
1113 #define REG_A5XX_RBBM_PERFCTR_VSC_0_LO 0x00000450
1114
1115 #define REG_A5XX_RBBM_PERFCTR_VSC_0_HI 0x00000451
1116
1117 #define REG_A5XX_RBBM_PERFCTR_VSC_1_LO 0x00000452
1118
1119 #define REG_A5XX_RBBM_PERFCTR_VSC_1_HI 0x00000453
1120
1121 #define REG_A5XX_RBBM_PERFCTR_LRZ_0_LO 0x00000454
1122
1123 #define REG_A5XX_RBBM_PERFCTR_LRZ_0_HI 0x00000455
1124
1125 #define REG_A5XX_RBBM_PERFCTR_LRZ_1_LO 0x00000456
1126
1127 #define REG_A5XX_RBBM_PERFCTR_LRZ_1_HI 0x00000457
1128
1129 #define REG_A5XX_RBBM_PERFCTR_LRZ_2_LO 0x00000458
1130
1131 #define REG_A5XX_RBBM_PERFCTR_LRZ_2_HI 0x00000459
1132
1133 #define REG_A5XX_RBBM_PERFCTR_LRZ_3_LO 0x0000045a
1134
1135 #define REG_A5XX_RBBM_PERFCTR_LRZ_3_HI 0x0000045b
1136
1137 #define REG_A5XX_RBBM_PERFCTR_CMP_0_LO 0x0000045c
1138
1139 #define REG_A5XX_RBBM_PERFCTR_CMP_0_HI 0x0000045d
1140
1141 #define REG_A5XX_RBBM_PERFCTR_CMP_1_LO 0x0000045e
1142
1143 #define REG_A5XX_RBBM_PERFCTR_CMP_1_HI 0x0000045f
1144
1145 #define REG_A5XX_RBBM_PERFCTR_CMP_2_LO 0x00000460
1146
1147 #define REG_A5XX_RBBM_PERFCTR_CMP_2_HI 0x00000461
1148
1149 #define REG_A5XX_RBBM_PERFCTR_CMP_3_LO 0x00000462
1150
1151 #define REG_A5XX_RBBM_PERFCTR_CMP_3_HI 0x00000463
1152
1153 #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_0 0x0000046b
1154
1155 #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_1 0x0000046c
1156
1157 #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_2 0x0000046d
1158
1159 #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_3 0x0000046e
1160
1161 #define REG_A5XX_RBBM_ALWAYSON_COUNTER_LO 0x000004d2
1162
1163 #define REG_A5XX_RBBM_ALWAYSON_COUNTER_HI 0x000004d3
1164
1165 #define REG_A5XX_RBBM_STATUS 0x000004f5
1166 #define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB 0x80000000
1167 #define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_CP 0x40000000
1168 #define A5XX_RBBM_STATUS_HLSQ_BUSY 0x20000000
1169 #define A5XX_RBBM_STATUS_VSC_BUSY 0x10000000
1170 #define A5XX_RBBM_STATUS_TPL1_BUSY 0x08000000
1171 #define A5XX_RBBM_STATUS_SP_BUSY 0x04000000
1172 #define A5XX_RBBM_STATUS_UCHE_BUSY 0x02000000
1173 #define A5XX_RBBM_STATUS_VPC_BUSY 0x01000000
1174 #define A5XX_RBBM_STATUS_VFDP_BUSY 0x00800000
1175 #define A5XX_RBBM_STATUS_VFD_BUSY 0x00400000
1176 #define A5XX_RBBM_STATUS_TESS_BUSY 0x00200000
1177 #define A5XX_RBBM_STATUS_PC_VSD_BUSY 0x00100000
1178 #define A5XX_RBBM_STATUS_PC_DCALL_BUSY 0x00080000
1179 #define A5XX_RBBM_STATUS_GPMU_SLAVE_BUSY 0x00040000
1180 #define A5XX_RBBM_STATUS_DCOM_BUSY 0x00020000
1181 #define A5XX_RBBM_STATUS_COM_BUSY 0x00010000
1182 #define A5XX_RBBM_STATUS_LRZ_BUZY 0x00008000
1183 #define A5XX_RBBM_STATUS_A2D_DSP_BUSY 0x00004000
1184 #define A5XX_RBBM_STATUS_CCUFCHE_BUSY 0x00002000
1185 #define A5XX_RBBM_STATUS_RB_BUSY 0x00001000
1186 #define A5XX_RBBM_STATUS_RAS_BUSY 0x00000800
1187 #define A5XX_RBBM_STATUS_TSE_BUSY 0x00000400
1188 #define A5XX_RBBM_STATUS_VBIF_BUSY 0x00000200
1189 #define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_HYST 0x00000100
1190 #define A5XX_RBBM_STATUS_CP_BUSY_IGN_HYST 0x00000080
1191 #define A5XX_RBBM_STATUS_CP_BUSY 0x00000040
1192 #define A5XX_RBBM_STATUS_GPMU_MASTER_BUSY 0x00000020
1193 #define A5XX_RBBM_STATUS_CP_CRASH_BUSY 0x00000010
1194 #define A5XX_RBBM_STATUS_CP_ETS_BUSY 0x00000008
1195 #define A5XX_RBBM_STATUS_CP_PFP_BUSY 0x00000004
1196 #define A5XX_RBBM_STATUS_CP_ME_BUSY 0x00000002
1197 #define A5XX_RBBM_STATUS_HI_BUSY 0x00000001
1198
1199 #define REG_A5XX_RBBM_STATUS3 0x00000530
1200
1201 #define REG_A5XX_RBBM_INT_0_STATUS 0x000004e1
1202
1203 #define REG_A5XX_RBBM_AHB_ME_SPLIT_STATUS 0x000004f0
1204
1205 #define REG_A5XX_RBBM_AHB_PFP_SPLIT_STATUS 0x000004f1
1206
1207 #define REG_A5XX_RBBM_AHB_ETS_SPLIT_STATUS 0x000004f3
1208
1209 #define REG_A5XX_RBBM_AHB_ERROR_STATUS 0x000004f4
1210
1211 #define REG_A5XX_RBBM_PERFCTR_CNTL 0x00000464
1212
1213 #define REG_A5XX_RBBM_PERFCTR_LOAD_CMD0 0x00000465
1214
1215 #define REG_A5XX_RBBM_PERFCTR_LOAD_CMD1 0x00000466
1216
1217 #define REG_A5XX_RBBM_PERFCTR_LOAD_CMD2 0x00000467
1218
1219 #define REG_A5XX_RBBM_PERFCTR_LOAD_CMD3 0x00000468
1220
1221 #define REG_A5XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000469
1222
1223 #define REG_A5XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x0000046a
1224
1225 #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_0 0x0000046b
1226
1227 #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_1 0x0000046c
1228
1229 #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_2 0x0000046d
1230
1231 #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_3 0x0000046e
1232
1233 #define REG_A5XX_RBBM_PERFCTR_GPU_BUSY_MASKED 0x0000046f
1234
1235 #define REG_A5XX_RBBM_AHB_ERROR 0x000004ed
1236
1237 #define REG_A5XX_RBBM_CFG_DBGBUS_EVENT_LOGIC 0x00000504
1238
1239 #define REG_A5XX_RBBM_CFG_DBGBUS_OVER 0x00000505
1240
1241 #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT0 0x00000506
1242
1243 #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT1 0x00000507
1244
1245 #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT2 0x00000508
1246
1247 #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT3 0x00000509
1248
1249 #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT4 0x0000050a
1250
1251 #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT5 0x0000050b
1252
1253 #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_ADDR 0x0000050c
1254
1255 #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF0 0x0000050d
1256
1257 #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF1 0x0000050e
1258
1259 #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF2 0x0000050f
1260
1261 #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF3 0x00000510
1262
1263 #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF4 0x00000511
1264
1265 #define REG_A5XX_RBBM_CFG_DBGBUS_MISR0 0x00000512
1266
1267 #define REG_A5XX_RBBM_CFG_DBGBUS_MISR1 0x00000513
1268
1269 #define REG_A5XX_RBBM_ISDB_CNT 0x00000533
1270
1271 #define REG_A5XX_RBBM_SECVID_TRUST_CONFIG 0x0000f000
1272
1273 #define REG_A5XX_RBBM_SECVID_TRUST_CNTL 0x0000f400
1274
1275 #define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_BASE_LO 0x0000f800
1276
1277 #define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_BASE_HI 0x0000f801
1278
1279 #define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_SIZE 0x0000f802
1280
1281 #define REG_A5XX_RBBM_SECVID_TSB_CNTL 0x0000f803
1282
1283 #define REG_A5XX_RBBM_SECVID_TSB_COMP_STATUS_LO 0x0000f804
1284
1285 #define REG_A5XX_RBBM_SECVID_TSB_COMP_STATUS_HI 0x0000f805
1286
1287 #define REG_A5XX_RBBM_SECVID_TSB_UCHE_STATUS_LO 0x0000f806
1288
1289 #define REG_A5XX_RBBM_SECVID_TSB_UCHE_STATUS_HI 0x0000f807
1290
1291 #define REG_A5XX_RBBM_SECVID_TSB_ADDR_MODE_CNTL 0x0000f810
1292
1293 #define REG_A5XX_VSC_PIPE_DATA_LENGTH_0 0x00000c00
1294
1295 #define REG_A5XX_VSC_PERFCTR_VSC_SEL_0 0x00000c60
1296
1297 #define REG_A5XX_VSC_PERFCTR_VSC_SEL_1 0x00000c61
1298
1299 #define REG_A5XX_VSC_BIN_SIZE 0x00000cdd
1300 #define A5XX_VSC_BIN_SIZE_WINDOW_OFFSET_DISABLE 0x80000000
1301 #define A5XX_VSC_BIN_SIZE_X__MASK 0x00007fff
1302 #define A5XX_VSC_BIN_SIZE_X__SHIFT 0
1303 static inline uint32_t A5XX_VSC_BIN_SIZE_X(uint32_t val)
1304 {
1305 return ((val) << A5XX_VSC_BIN_SIZE_X__SHIFT) & A5XX_VSC_BIN_SIZE_X__MASK;
1306 }
1307 #define A5XX_VSC_BIN_SIZE_Y__MASK 0x7fff0000
1308 #define A5XX_VSC_BIN_SIZE_Y__SHIFT 16
1309 static inline uint32_t A5XX_VSC_BIN_SIZE_Y(uint32_t val)
1310 {
1311 return ((val) << A5XX_VSC_BIN_SIZE_Y__SHIFT) & A5XX_VSC_BIN_SIZE_Y__MASK;
1312 }
1313
1314 #define REG_A5XX_GRAS_ADDR_MODE_CNTL 0x00000c81
1315
1316 #define REG_A5XX_GRAS_PERFCTR_TSE_SEL_0 0x00000c90
1317
1318 #define REG_A5XX_GRAS_PERFCTR_TSE_SEL_1 0x00000c91
1319
1320 #define REG_A5XX_GRAS_PERFCTR_TSE_SEL_2 0x00000c92
1321
1322 #define REG_A5XX_GRAS_PERFCTR_TSE_SEL_3 0x00000c93
1323
1324 #define REG_A5XX_GRAS_PERFCTR_RAS_SEL_0 0x00000c94
1325
1326 #define REG_A5XX_GRAS_PERFCTR_RAS_SEL_1 0x00000c95
1327
1328 #define REG_A5XX_GRAS_PERFCTR_RAS_SEL_2 0x00000c96
1329
1330 #define REG_A5XX_GRAS_PERFCTR_RAS_SEL_3 0x00000c97
1331
1332 #define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_0 0x00000c98
1333
1334 #define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_1 0x00000c99
1335
1336 #define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_2 0x00000c9a
1337
1338 #define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_3 0x00000c9b
1339
1340 #define REG_A5XX_RB_DBG_ECO_CNTL 0x00000cc4
1341
1342 #define REG_A5XX_RB_ADDR_MODE_CNTL 0x00000cc5
1343
1344 #define REG_A5XX_RB_MODE_CNTL 0x00000cc6
1345
1346 #define REG_A5XX_RB_CCU_CNTL 0x00000cc7
1347
1348 #define REG_A5XX_RB_PERFCTR_RB_SEL_0 0x00000cd0
1349
1350 #define REG_A5XX_RB_PERFCTR_RB_SEL_1 0x00000cd1
1351
1352 #define REG_A5XX_RB_PERFCTR_RB_SEL_2 0x00000cd2
1353
1354 #define REG_A5XX_RB_PERFCTR_RB_SEL_3 0x00000cd3
1355
1356 #define REG_A5XX_RB_PERFCTR_RB_SEL_4 0x00000cd4
1357
1358 #define REG_A5XX_RB_PERFCTR_RB_SEL_5 0x00000cd5
1359
1360 #define REG_A5XX_RB_PERFCTR_RB_SEL_6 0x00000cd6
1361
1362 #define REG_A5XX_RB_PERFCTR_RB_SEL_7 0x00000cd7
1363
1364 #define REG_A5XX_RB_PERFCTR_CCU_SEL_0 0x00000cd8
1365
1366 #define REG_A5XX_RB_PERFCTR_CCU_SEL_1 0x00000cd9
1367
1368 #define REG_A5XX_RB_PERFCTR_CCU_SEL_2 0x00000cda
1369
1370 #define REG_A5XX_RB_PERFCTR_CCU_SEL_3 0x00000cdb
1371
1372 #define REG_A5XX_RB_POWERCTR_RB_SEL_0 0x00000ce0
1373
1374 #define REG_A5XX_RB_POWERCTR_RB_SEL_1 0x00000ce1
1375
1376 #define REG_A5XX_RB_POWERCTR_RB_SEL_2 0x00000ce2
1377
1378 #define REG_A5XX_RB_POWERCTR_RB_SEL_3 0x00000ce3
1379
1380 #define REG_A5XX_RB_POWERCTR_CCU_SEL_0 0x00000ce4
1381
1382 #define REG_A5XX_RB_POWERCTR_CCU_SEL_1 0x00000ce5
1383
1384 #define REG_A5XX_RB_PERFCTR_CMP_SEL_0 0x00000cec
1385
1386 #define REG_A5XX_RB_PERFCTR_CMP_SEL_1 0x00000ced
1387
1388 #define REG_A5XX_RB_PERFCTR_CMP_SEL_2 0x00000cee
1389
1390 #define REG_A5XX_RB_PERFCTR_CMP_SEL_3 0x00000cef
1391
1392 #define REG_A5XX_PC_DBG_ECO_CNTL 0x00000d00
1393 #define A5XX_PC_DBG_ECO_CNTL_TWOPASSUSEWFI 0x00000100
1394
1395 #define REG_A5XX_PC_ADDR_MODE_CNTL 0x00000d01
1396
1397 #define REG_A5XX_PC_MODE_CNTL 0x00000d02
1398
1399 #define REG_A5XX_UNKNOWN_0D08 0x00000d08
1400
1401 #define REG_A5XX_UNKNOWN_0D09 0x00000d09
1402
1403 #define REG_A5XX_PC_PERFCTR_PC_SEL_0 0x00000d10
1404
1405 #define REG_A5XX_PC_PERFCTR_PC_SEL_1 0x00000d11
1406
1407 #define REG_A5XX_PC_PERFCTR_PC_SEL_2 0x00000d12
1408
1409 #define REG_A5XX_PC_PERFCTR_PC_SEL_3 0x00000d13
1410
1411 #define REG_A5XX_PC_PERFCTR_PC_SEL_4 0x00000d14
1412
1413 #define REG_A5XX_PC_PERFCTR_PC_SEL_5 0x00000d15
1414
1415 #define REG_A5XX_PC_PERFCTR_PC_SEL_6 0x00000d16
1416
1417 #define REG_A5XX_PC_PERFCTR_PC_SEL_7 0x00000d17
1418
1419 #define REG_A5XX_HLSQ_TIMEOUT_THRESHOLD_0 0x00000e00
1420
1421 #define REG_A5XX_HLSQ_TIMEOUT_THRESHOLD_1 0x00000e01
1422
1423 #define REG_A5XX_HLSQ_ADDR_MODE_CNTL 0x00000e05
1424
1425 #define REG_A5XX_HLSQ_MODE_CNTL 0x00000e06
1426
1427 #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_0 0x00000e10
1428
1429 #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_1 0x00000e11
1430
1431 #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_2 0x00000e12
1432
1433 #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_3 0x00000e13
1434
1435 #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_4 0x00000e14
1436
1437 #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_5 0x00000e15
1438
1439 #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_6 0x00000e16
1440
1441 #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_7 0x00000e17
1442
1443 #define REG_A5XX_HLSQ_SPTP_RDSEL 0x00000f08
1444
1445 #define REG_A5XX_HLSQ_DBG_READ_SEL 0x0000bc00
1446
1447 #define REG_A5XX_HLSQ_DBG_AHB_READ_APERTURE 0x0000a000
1448
1449 #define REG_A5XX_VFD_ADDR_MODE_CNTL 0x00000e41
1450
1451 #define REG_A5XX_VFD_MODE_CNTL 0x00000e42
1452
1453 #define REG_A5XX_VFD_PERFCTR_VFD_SEL_0 0x00000e50
1454
1455 #define REG_A5XX_VFD_PERFCTR_VFD_SEL_1 0x00000e51
1456
1457 #define REG_A5XX_VFD_PERFCTR_VFD_SEL_2 0x00000e52
1458
1459 #define REG_A5XX_VFD_PERFCTR_VFD_SEL_3 0x00000e53
1460
1461 #define REG_A5XX_VFD_PERFCTR_VFD_SEL_4 0x00000e54
1462
1463 #define REG_A5XX_VFD_PERFCTR_VFD_SEL_5 0x00000e55
1464
1465 #define REG_A5XX_VFD_PERFCTR_VFD_SEL_6 0x00000e56
1466
1467 #define REG_A5XX_VFD_PERFCTR_VFD_SEL_7 0x00000e57
1468
1469 #define REG_A5XX_VPC_DBG_ECO_CNTL 0x00000e60
1470
1471 #define REG_A5XX_VPC_ADDR_MODE_CNTL 0x00000e61
1472
1473 #define REG_A5XX_VPC_MODE_CNTL 0x00000e62
1474
1475 #define REG_A5XX_VPC_PERFCTR_VPC_SEL_0 0x00000e64
1476
1477 #define REG_A5XX_VPC_PERFCTR_VPC_SEL_1 0x00000e65
1478
1479 #define REG_A5XX_VPC_PERFCTR_VPC_SEL_2 0x00000e66
1480
1481 #define REG_A5XX_VPC_PERFCTR_VPC_SEL_3 0x00000e67
1482
1483 #define REG_A5XX_UCHE_ADDR_MODE_CNTL 0x00000e80
1484
1485 #define REG_A5XX_UCHE_SVM_CNTL 0x00000e82
1486
1487 #define REG_A5XX_UCHE_WRITE_THRU_BASE_LO 0x00000e87
1488
1489 #define REG_A5XX_UCHE_WRITE_THRU_BASE_HI 0x00000e88
1490
1491 #define REG_A5XX_UCHE_TRAP_BASE_LO 0x00000e89
1492
1493 #define REG_A5XX_UCHE_TRAP_BASE_HI 0x00000e8a
1494
1495 #define REG_A5XX_UCHE_GMEM_RANGE_MIN_LO 0x00000e8b
1496
1497 #define REG_A5XX_UCHE_GMEM_RANGE_MIN_HI 0x00000e8c
1498
1499 #define REG_A5XX_UCHE_GMEM_RANGE_MAX_LO 0x00000e8d
1500
1501 #define REG_A5XX_UCHE_GMEM_RANGE_MAX_HI 0x00000e8e
1502
1503 #define REG_A5XX_UCHE_DBG_ECO_CNTL_2 0x00000e8f
1504
1505 #define REG_A5XX_UCHE_DBG_ECO_CNTL 0x00000e90
1506
1507 #define REG_A5XX_UCHE_CACHE_INVALIDATE_MIN_LO 0x00000e91
1508
1509 #define REG_A5XX_UCHE_CACHE_INVALIDATE_MIN_HI 0x00000e92
1510
1511 #define REG_A5XX_UCHE_CACHE_INVALIDATE_MAX_LO 0x00000e93
1512
1513 #define REG_A5XX_UCHE_CACHE_INVALIDATE_MAX_HI 0x00000e94
1514
1515 #define REG_A5XX_UCHE_CACHE_INVALIDATE 0x00000e95
1516
1517 #define REG_A5XX_UCHE_CACHE_WAYS 0x00000e96
1518
1519 #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_0 0x00000ea0
1520
1521 #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_1 0x00000ea1
1522
1523 #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_2 0x00000ea2
1524
1525 #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_3 0x00000ea3
1526
1527 #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_4 0x00000ea4
1528
1529 #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_5 0x00000ea5
1530
1531 #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_6 0x00000ea6
1532
1533 #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_7 0x00000ea7
1534
1535 #define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_0 0x00000ea8
1536
1537 #define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_1 0x00000ea9
1538
1539 #define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_2 0x00000eaa
1540
1541 #define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_3 0x00000eab
1542
1543 #define REG_A5XX_UCHE_TRAP_LOG_LO 0x00000eb1
1544
1545 #define REG_A5XX_UCHE_TRAP_LOG_HI 0x00000eb2
1546
1547 #define REG_A5XX_SP_DBG_ECO_CNTL 0x00000ec0
1548
1549 #define REG_A5XX_SP_ADDR_MODE_CNTL 0x00000ec1
1550
1551 #define REG_A5XX_SP_MODE_CNTL 0x00000ec2
1552
1553 #define REG_A5XX_SP_PERFCTR_SP_SEL_0 0x00000ed0
1554
1555 #define REG_A5XX_SP_PERFCTR_SP_SEL_1 0x00000ed1
1556
1557 #define REG_A5XX_SP_PERFCTR_SP_SEL_2 0x00000ed2
1558
1559 #define REG_A5XX_SP_PERFCTR_SP_SEL_3 0x00000ed3
1560
1561 #define REG_A5XX_SP_PERFCTR_SP_SEL_4 0x00000ed4
1562
1563 #define REG_A5XX_SP_PERFCTR_SP_SEL_5 0x00000ed5
1564
1565 #define REG_A5XX_SP_PERFCTR_SP_SEL_6 0x00000ed6
1566
1567 #define REG_A5XX_SP_PERFCTR_SP_SEL_7 0x00000ed7
1568
1569 #define REG_A5XX_SP_PERFCTR_SP_SEL_8 0x00000ed8
1570
1571 #define REG_A5XX_SP_PERFCTR_SP_SEL_9 0x00000ed9
1572
1573 #define REG_A5XX_SP_PERFCTR_SP_SEL_10 0x00000eda
1574
1575 #define REG_A5XX_SP_PERFCTR_SP_SEL_11 0x00000edb
1576
1577 #define REG_A5XX_SP_POWERCTR_SP_SEL_0 0x00000edc
1578
1579 #define REG_A5XX_SP_POWERCTR_SP_SEL_1 0x00000edd
1580
1581 #define REG_A5XX_SP_POWERCTR_SP_SEL_2 0x00000ede
1582
1583 #define REG_A5XX_SP_POWERCTR_SP_SEL_3 0x00000edf
1584
1585 #define REG_A5XX_TPL1_ADDR_MODE_CNTL 0x00000f01
1586
1587 #define REG_A5XX_TPL1_MODE_CNTL 0x00000f02
1588
1589 #define REG_A5XX_TPL1_PERFCTR_TP_SEL_0 0x00000f10
1590
1591 #define REG_A5XX_TPL1_PERFCTR_TP_SEL_1 0x00000f11
1592
1593 #define REG_A5XX_TPL1_PERFCTR_TP_SEL_2 0x00000f12
1594
1595 #define REG_A5XX_TPL1_PERFCTR_TP_SEL_3 0x00000f13
1596
1597 #define REG_A5XX_TPL1_PERFCTR_TP_SEL_4 0x00000f14
1598
1599 #define REG_A5XX_TPL1_PERFCTR_TP_SEL_5 0x00000f15
1600
1601 #define REG_A5XX_TPL1_PERFCTR_TP_SEL_6 0x00000f16
1602
1603 #define REG_A5XX_TPL1_PERFCTR_TP_SEL_7 0x00000f17
1604
1605 #define REG_A5XX_TPL1_POWERCTR_TP_SEL_0 0x00000f18
1606
1607 #define REG_A5XX_TPL1_POWERCTR_TP_SEL_1 0x00000f19
1608
1609 #define REG_A5XX_TPL1_POWERCTR_TP_SEL_2 0x00000f1a
1610
1611 #define REG_A5XX_TPL1_POWERCTR_TP_SEL_3 0x00000f1b
1612
1613 #define REG_A5XX_VBIF_VERSION 0x00003000
1614
1615 #define REG_A5XX_VBIF_CLKON 0x00003001
1616
1617 #define REG_A5XX_VBIF_ABIT_SORT 0x00003028
1618
1619 #define REG_A5XX_VBIF_ABIT_SORT_CONF 0x00003029
1620
1621 #define REG_A5XX_VBIF_ROUND_ROBIN_QOS_ARB 0x00003049
1622
1623 #define REG_A5XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
1624
1625 #define REG_A5XX_VBIF_IN_RD_LIM_CONF0 0x0000302c
1626
1627 #define REG_A5XX_VBIF_IN_RD_LIM_CONF1 0x0000302d
1628
1629 #define REG_A5XX_VBIF_XIN_HALT_CTRL0 0x00003080
1630
1631 #define REG_A5XX_VBIF_XIN_HALT_CTRL1 0x00003081
1632
1633 #define REG_A5XX_VBIF_TEST_BUS_OUT_CTRL 0x00003084
1634
1635 #define REG_A5XX_VBIF_TEST_BUS1_CTRL0 0x00003085
1636
1637 #define REG_A5XX_VBIF_TEST_BUS1_CTRL1 0x00003086
1638
1639 #define REG_A5XX_VBIF_TEST_BUS2_CTRL0 0x00003087
1640
1641 #define REG_A5XX_VBIF_TEST_BUS2_CTRL1 0x00003088
1642
1643 #define REG_A5XX_VBIF_TEST_BUS_OUT 0x0000308c
1644
1645 #define REG_A5XX_VBIF_PERF_CNT_SEL0 0x000030d0
1646
1647 #define REG_A5XX_VBIF_PERF_CNT_SEL1 0x000030d1
1648
1649 #define REG_A5XX_VBIF_PERF_CNT_SEL2 0x000030d2
1650
1651 #define REG_A5XX_VBIF_PERF_CNT_SEL3 0x000030d3
1652
1653 #define REG_A5XX_VBIF_PERF_CNT_LOW0 0x000030d8
1654
1655 #define REG_A5XX_VBIF_PERF_CNT_LOW1 0x000030d9
1656
1657 #define REG_A5XX_VBIF_PERF_CNT_LOW2 0x000030da
1658
1659 #define REG_A5XX_VBIF_PERF_CNT_LOW3 0x000030db
1660
1661 #define REG_A5XX_VBIF_PERF_CNT_HIGH0 0x000030e0
1662
1663 #define REG_A5XX_VBIF_PERF_CNT_HIGH1 0x000030e1
1664
1665 #define REG_A5XX_VBIF_PERF_CNT_HIGH2 0x000030e2
1666
1667 #define REG_A5XX_VBIF_PERF_CNT_HIGH3 0x000030e3
1668
1669 #define REG_A5XX_VBIF_PERF_PWR_CNT_EN0 0x00003100
1670
1671 #define REG_A5XX_VBIF_PERF_PWR_CNT_EN1 0x00003101
1672
1673 #define REG_A5XX_VBIF_PERF_PWR_CNT_EN2 0x00003102
1674
1675 #define REG_A5XX_VBIF_PERF_PWR_CNT_LOW0 0x00003110
1676
1677 #define REG_A5XX_VBIF_PERF_PWR_CNT_LOW1 0x00003111
1678
1679 #define REG_A5XX_VBIF_PERF_PWR_CNT_LOW2 0x00003112
1680
1681 #define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH0 0x00003118
1682
1683 #define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH1 0x00003119
1684
1685 #define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH2 0x0000311a
1686
1687 #define REG_A5XX_GPMU_INST_RAM_BASE 0x00008800
1688
1689 #define REG_A5XX_GPMU_DATA_RAM_BASE 0x00009800
1690
1691 #define REG_A5XX_GPMU_SP_POWER_CNTL 0x0000a881
1692
1693 #define REG_A5XX_GPMU_RBCCU_CLOCK_CNTL 0x0000a886
1694
1695 #define REG_A5XX_GPMU_RBCCU_POWER_CNTL 0x0000a887
1696
1697 #define REG_A5XX_GPMU_SP_PWR_CLK_STATUS 0x0000a88b
1698 #define A5XX_GPMU_SP_PWR_CLK_STATUS_PWR_ON 0x00100000
1699
1700 #define REG_A5XX_GPMU_RBCCU_PWR_CLK_STATUS 0x0000a88d
1701 #define A5XX_GPMU_RBCCU_PWR_CLK_STATUS_PWR_ON 0x00100000
1702
1703 #define REG_A5XX_GPMU_PWR_COL_STAGGER_DELAY 0x0000a891
1704
1705 #define REG_A5XX_GPMU_PWR_COL_INTER_FRAME_CTRL 0x0000a892
1706
1707 #define REG_A5XX_GPMU_PWR_COL_INTER_FRAME_HYST 0x0000a893
1708
1709 #define REG_A5XX_GPMU_PWR_COL_BINNING_CTRL 0x0000a894
1710
1711 #define REG_A5XX_GPMU_CLOCK_THROTTLE_CTRL 0x0000a8a3
1712
1713 #define REG_A5XX_GPMU_WFI_CONFIG 0x0000a8c1
1714
1715 #define REG_A5XX_GPMU_RBBM_INTR_INFO 0x0000a8d6
1716
1717 #define REG_A5XX_GPMU_CM3_SYSRESET 0x0000a8d8
1718
1719 #define REG_A5XX_GPMU_GENERAL_0 0x0000a8e0
1720
1721 #define REG_A5XX_GPMU_GENERAL_1 0x0000a8e1
1722
1723 #define REG_A5XX_SP_POWER_COUNTER_0_LO 0x0000a840
1724
1725 #define REG_A5XX_SP_POWER_COUNTER_0_HI 0x0000a841
1726
1727 #define REG_A5XX_SP_POWER_COUNTER_1_LO 0x0000a842
1728
1729 #define REG_A5XX_SP_POWER_COUNTER_1_HI 0x0000a843
1730
1731 #define REG_A5XX_SP_POWER_COUNTER_2_LO 0x0000a844
1732
1733 #define REG_A5XX_SP_POWER_COUNTER_2_HI 0x0000a845
1734
1735 #define REG_A5XX_SP_POWER_COUNTER_3_LO 0x0000a846
1736
1737 #define REG_A5XX_SP_POWER_COUNTER_3_HI 0x0000a847
1738
1739 #define REG_A5XX_TP_POWER_COUNTER_0_LO 0x0000a848
1740
1741 #define REG_A5XX_TP_POWER_COUNTER_0_HI 0x0000a849
1742
1743 #define REG_A5XX_TP_POWER_COUNTER_1_LO 0x0000a84a
1744
1745 #define REG_A5XX_TP_POWER_COUNTER_1_HI 0x0000a84b
1746
1747 #define REG_A5XX_TP_POWER_COUNTER_2_LO 0x0000a84c
1748
1749 #define REG_A5XX_TP_POWER_COUNTER_2_HI 0x0000a84d
1750
1751 #define REG_A5XX_TP_POWER_COUNTER_3_LO 0x0000a84e
1752
1753 #define REG_A5XX_TP_POWER_COUNTER_3_HI 0x0000a84f
1754
1755 #define REG_A5XX_RB_POWER_COUNTER_0_LO 0x0000a850
1756
1757 #define REG_A5XX_RB_POWER_COUNTER_0_HI 0x0000a851
1758
1759 #define REG_A5XX_RB_POWER_COUNTER_1_LO 0x0000a852
1760
1761 #define REG_A5XX_RB_POWER_COUNTER_1_HI 0x0000a853
1762
1763 #define REG_A5XX_RB_POWER_COUNTER_2_LO 0x0000a854
1764
1765 #define REG_A5XX_RB_POWER_COUNTER_2_HI 0x0000a855
1766
1767 #define REG_A5XX_RB_POWER_COUNTER_3_LO 0x0000a856
1768
1769 #define REG_A5XX_RB_POWER_COUNTER_3_HI 0x0000a857
1770
1771 #define REG_A5XX_CCU_POWER_COUNTER_0_LO 0x0000a858
1772
1773 #define REG_A5XX_CCU_POWER_COUNTER_0_HI 0x0000a859
1774
1775 #define REG_A5XX_CCU_POWER_COUNTER_1_LO 0x0000a85a
1776
1777 #define REG_A5XX_CCU_POWER_COUNTER_1_HI 0x0000a85b
1778
1779 #define REG_A5XX_UCHE_POWER_COUNTER_0_LO 0x0000a85c
1780
1781 #define REG_A5XX_UCHE_POWER_COUNTER_0_HI 0x0000a85d
1782
1783 #define REG_A5XX_UCHE_POWER_COUNTER_1_LO 0x0000a85e
1784
1785 #define REG_A5XX_UCHE_POWER_COUNTER_1_HI 0x0000a85f
1786
1787 #define REG_A5XX_UCHE_POWER_COUNTER_2_LO 0x0000a860
1788
1789 #define REG_A5XX_UCHE_POWER_COUNTER_2_HI 0x0000a861
1790
1791 #define REG_A5XX_UCHE_POWER_COUNTER_3_LO 0x0000a862
1792
1793 #define REG_A5XX_UCHE_POWER_COUNTER_3_HI 0x0000a863
1794
1795 #define REG_A5XX_CP_POWER_COUNTER_0_LO 0x0000a864
1796
1797 #define REG_A5XX_CP_POWER_COUNTER_0_HI 0x0000a865
1798
1799 #define REG_A5XX_CP_POWER_COUNTER_1_LO 0x0000a866
1800
1801 #define REG_A5XX_CP_POWER_COUNTER_1_HI 0x0000a867
1802
1803 #define REG_A5XX_CP_POWER_COUNTER_2_LO 0x0000a868
1804
1805 #define REG_A5XX_CP_POWER_COUNTER_2_HI 0x0000a869
1806
1807 #define REG_A5XX_CP_POWER_COUNTER_3_LO 0x0000a86a
1808
1809 #define REG_A5XX_CP_POWER_COUNTER_3_HI 0x0000a86b
1810
1811 #define REG_A5XX_GPMU_POWER_COUNTER_0_LO 0x0000a86c
1812
1813 #define REG_A5XX_GPMU_POWER_COUNTER_0_HI 0x0000a86d
1814
1815 #define REG_A5XX_GPMU_POWER_COUNTER_1_LO 0x0000a86e
1816
1817 #define REG_A5XX_GPMU_POWER_COUNTER_1_HI 0x0000a86f
1818
1819 #define REG_A5XX_GPMU_POWER_COUNTER_2_LO 0x0000a870
1820
1821 #define REG_A5XX_GPMU_POWER_COUNTER_2_HI 0x0000a871
1822
1823 #define REG_A5XX_GPMU_POWER_COUNTER_3_LO 0x0000a872
1824
1825 #define REG_A5XX_GPMU_POWER_COUNTER_3_HI 0x0000a873
1826
1827 #define REG_A5XX_GPMU_POWER_COUNTER_4_LO 0x0000a874
1828
1829 #define REG_A5XX_GPMU_POWER_COUNTER_4_HI 0x0000a875
1830
1831 #define REG_A5XX_GPMU_POWER_COUNTER_5_LO 0x0000a876
1832
1833 #define REG_A5XX_GPMU_POWER_COUNTER_5_HI 0x0000a877
1834
1835 #define REG_A5XX_GPMU_POWER_COUNTER_ENABLE 0x0000a878
1836
1837 #define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_LO 0x0000a879
1838
1839 #define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_HI 0x0000a87a
1840
1841 #define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_RESET 0x0000a87b
1842
1843 #define REG_A5XX_GPMU_POWER_COUNTER_SELECT_0 0x0000a87c
1844
1845 #define REG_A5XX_GPMU_POWER_COUNTER_SELECT_1 0x0000a87d
1846
1847 #define REG_A5XX_GPMU_CLOCK_THROTTLE_CTRL 0x0000a8a3
1848
1849 #define REG_A5XX_GPMU_THROTTLE_UNMASK_FORCE_CTRL 0x0000a8a8
1850
1851 #define REG_A5XX_GPMU_TEMP_SENSOR_ID 0x0000ac00
1852
1853 #define REG_A5XX_GPMU_TEMP_SENSOR_CONFIG 0x0000ac01
1854
1855 #define REG_A5XX_GPMU_TEMP_VAL 0x0000ac02
1856
1857 #define REG_A5XX_GPMU_DELTA_TEMP_THRESHOLD 0x0000ac03
1858
1859 #define REG_A5XX_GPMU_TEMP_THRESHOLD_INTR_STATUS 0x0000ac05
1860
1861 #define REG_A5XX_GPMU_TEMP_THRESHOLD_INTR_EN_MASK 0x0000ac06
1862
1863 #define REG_A5XX_GPMU_LEAKAGE_TEMP_COEFF_0_1 0x0000ac40
1864
1865 #define REG_A5XX_GPMU_LEAKAGE_TEMP_COEFF_2_3 0x0000ac41
1866
1867 #define REG_A5XX_GPMU_LEAKAGE_VTG_COEFF_0_1 0x0000ac42
1868
1869 #define REG_A5XX_GPMU_LEAKAGE_VTG_COEFF_2_3 0x0000ac43
1870
1871 #define REG_A5XX_GPMU_BASE_LEAKAGE 0x0000ac46
1872
1873 #define REG_A5XX_GPMU_GPMU_VOLTAGE 0x0000ac60
1874
1875 #define REG_A5XX_GPMU_GPMU_VOLTAGE_INTR_STATUS 0x0000ac61
1876
1877 #define REG_A5XX_GPMU_GPMU_VOLTAGE_INTR_EN_MASK 0x0000ac62
1878
1879 #define REG_A5XX_GPMU_GPMU_PWR_THRESHOLD 0x0000ac80
1880
1881 #define REG_A5XX_GPMU_GPMU_LLM_GLM_SLEEP_CTRL 0x0000acc4
1882
1883 #define REG_A5XX_GPMU_GPMU_LLM_GLM_SLEEP_STATUS 0x0000acc5
1884
1885 #define REG_A5XX_GDPM_CONFIG1 0x0000b80c
1886
1887 #define REG_A5XX_GDPM_CONFIG2 0x0000b80d
1888
1889 #define REG_A5XX_GDPM_INT_EN 0x0000b80f
1890
1891 #define REG_A5XX_GDPM_INT_MASK 0x0000b811
1892
1893 #define REG_A5XX_GPMU_BEC_ENABLE 0x0000b9a0
1894
1895 #define REG_A5XX_GPU_CS_SENSOR_GENERAL_STATUS 0x0000c41a
1896
1897 #define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_0 0x0000c41d
1898
1899 #define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_2 0x0000c41f
1900
1901 #define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_4 0x0000c421
1902
1903 #define REG_A5XX_GPU_CS_ENABLE_REG 0x0000c520
1904
1905 #define REG_A5XX_GPU_CS_AMP_CALIBRATION_CONTROL1 0x0000c557
1906
1907 #define REG_A5XX_GRAS_CL_CNTL 0x0000e000
1908
1909 #define REG_A5XX_UNKNOWN_E001 0x0000e001
1910
1911 #define REG_A5XX_UNKNOWN_E004 0x0000e004
1912
1913 #define REG_A5XX_GRAS_CNTL 0x0000e005
1914 #define A5XX_GRAS_CNTL_VARYING 0x00000001
1915 #define A5XX_GRAS_CNTL_UNK3 0x00000008
1916 #define A5XX_GRAS_CNTL_XCOORD 0x00000040
1917 #define A5XX_GRAS_CNTL_YCOORD 0x00000080
1918 #define A5XX_GRAS_CNTL_ZCOORD 0x00000100
1919 #define A5XX_GRAS_CNTL_WCOORD 0x00000200
1920
1921 #define REG_A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ 0x0000e006
1922 #define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK 0x000003ff
1923 #define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT 0
1924 static inline uint32_t A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ(uint32_t val)
1925 {
1926 return ((val) << A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT) & A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK;
1927 }
1928 #define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK 0x000ffc00
1929 #define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT 10
1930 static inline uint32_t A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT(uint32_t val)
1931 {
1932 return ((val) << A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT) & A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK;
1933 }
1934
1935 #define REG_A5XX_GRAS_CL_VPORT_XOFFSET_0 0x0000e010
1936 #define A5XX_GRAS_CL_VPORT_XOFFSET_0__MASK 0xffffffff
1937 #define A5XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT 0
1938 static inline uint32_t A5XX_GRAS_CL_VPORT_XOFFSET_0(float val)
1939 {
1940 return ((fui(val)) << A5XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_XOFFSET_0__MASK;
1941 }
1942
1943 #define REG_A5XX_GRAS_CL_VPORT_XSCALE_0 0x0000e011
1944 #define A5XX_GRAS_CL_VPORT_XSCALE_0__MASK 0xffffffff
1945 #define A5XX_GRAS_CL_VPORT_XSCALE_0__SHIFT 0
1946 static inline uint32_t A5XX_GRAS_CL_VPORT_XSCALE_0(float val)
1947 {
1948 return ((fui(val)) << A5XX_GRAS_CL_VPORT_XSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_XSCALE_0__MASK;
1949 }
1950
1951 #define REG_A5XX_GRAS_CL_VPORT_YOFFSET_0 0x0000e012
1952 #define A5XX_GRAS_CL_VPORT_YOFFSET_0__MASK 0xffffffff
1953 #define A5XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT 0
1954 static inline uint32_t A5XX_GRAS_CL_VPORT_YOFFSET_0(float val)
1955 {
1956 return ((fui(val)) << A5XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_YOFFSET_0__MASK;
1957 }
1958
1959 #define REG_A5XX_GRAS_CL_VPORT_YSCALE_0 0x0000e013
1960 #define A5XX_GRAS_CL_VPORT_YSCALE_0__MASK 0xffffffff
1961 #define A5XX_GRAS_CL_VPORT_YSCALE_0__SHIFT 0
1962 static inline uint32_t A5XX_GRAS_CL_VPORT_YSCALE_0(float val)
1963 {
1964 return ((fui(val)) << A5XX_GRAS_CL_VPORT_YSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_YSCALE_0__MASK;
1965 }
1966
1967 #define REG_A5XX_GRAS_CL_VPORT_ZOFFSET_0 0x0000e014
1968 #define A5XX_GRAS_CL_VPORT_ZOFFSET_0__MASK 0xffffffff
1969 #define A5XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT 0
1970 static inline uint32_t A5XX_GRAS_CL_VPORT_ZOFFSET_0(float val)
1971 {
1972 return ((fui(val)) << A5XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_ZOFFSET_0__MASK;
1973 }
1974
1975 #define REG_A5XX_GRAS_CL_VPORT_ZSCALE_0 0x0000e015
1976 #define A5XX_GRAS_CL_VPORT_ZSCALE_0__MASK 0xffffffff
1977 #define A5XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT 0
1978 static inline uint32_t A5XX_GRAS_CL_VPORT_ZSCALE_0(float val)
1979 {
1980 return ((fui(val)) << A5XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_ZSCALE_0__MASK;
1981 }
1982
1983 #define REG_A5XX_GRAS_SU_CNTL 0x0000e090
1984 #define A5XX_GRAS_SU_CNTL_FRONT_CW 0x00000004
1985 #define A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK 0x000007f8
1986 #define A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT 3
1987 static inline uint32_t A5XX_GRAS_SU_CNTL_LINEHALFWIDTH(float val)
1988 {
1989 return ((((int32_t)(val * 4.0))) << A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT) & A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK;
1990 }
1991 #define A5XX_GRAS_SU_CNTL_POLY_OFFSET 0x00000800
1992 #define A5XX_GRAS_SU_CNTL_MSAA_ENABLE 0x00002000
1993
1994 #define REG_A5XX_GRAS_SU_POINT_MINMAX 0x0000e091
1995 #define A5XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
1996 #define A5XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
1997 static inline uint32_t A5XX_GRAS_SU_POINT_MINMAX_MIN(float val)
1998 {
1999 return ((((uint32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A5XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
2000 }
2001 #define A5XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
2002 #define A5XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
2003 static inline uint32_t A5XX_GRAS_SU_POINT_MINMAX_MAX(float val)
2004 {
2005 return ((((uint32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A5XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
2006 }
2007
2008 #define REG_A5XX_GRAS_SU_POINT_SIZE 0x0000e092
2009 #define A5XX_GRAS_SU_POINT_SIZE__MASK 0xffffffff
2010 #define A5XX_GRAS_SU_POINT_SIZE__SHIFT 0
2011 static inline uint32_t A5XX_GRAS_SU_POINT_SIZE(float val)
2012 {
2013 return ((((int32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_SIZE__SHIFT) & A5XX_GRAS_SU_POINT_SIZE__MASK;
2014 }
2015
2016 #define REG_A5XX_UNKNOWN_E093 0x0000e093
2017
2018 #define REG_A5XX_GRAS_SU_DEPTH_PLANE_CNTL 0x0000e094
2019 #define A5XX_GRAS_SU_DEPTH_PLANE_CNTL_FRAG_WRITES_Z 0x00000001
2020
2021 #define REG_A5XX_GRAS_SU_POLY_OFFSET_SCALE 0x0000e095
2022 #define A5XX_GRAS_SU_POLY_OFFSET_SCALE__MASK 0xffffffff
2023 #define A5XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT 0
2024 static inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_SCALE(float val)
2025 {
2026 return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_SCALE__MASK;
2027 }
2028
2029 #define REG_A5XX_GRAS_SU_POLY_OFFSET_OFFSET 0x0000e096
2030 #define A5XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
2031 #define A5XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
2032 static inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
2033 {
2034 return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
2035 }
2036
2037 #define REG_A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP 0x0000e097
2038 #define A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK 0xffffffff
2039 #define A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT 0
2040 static inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP(float val)
2041 {
2042 return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK;
2043 }
2044
2045 #define REG_A5XX_GRAS_SU_DEPTH_BUFFER_INFO 0x0000e098
2046 #define A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK 0x00000007
2047 #define A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT 0
2048 static inline uint32_t A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a5xx_depth_format val)
2049 {
2050 return ((val) << A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
2051 }
2052
2053 #define REG_A5XX_GRAS_SU_CONSERVATIVE_RAS_CNTL 0x0000e099
2054
2055 #define REG_A5XX_GRAS_SC_CNTL 0x0000e0a0
2056 #define A5XX_GRAS_SC_CNTL_SAMPLES_PASSED 0x00008000
2057
2058 #define REG_A5XX_GRAS_SC_BIN_CNTL 0x0000e0a1
2059
2060 #define REG_A5XX_GRAS_SC_RAS_MSAA_CNTL 0x0000e0a2
2061 #define A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
2062 #define A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
2063 static inline uint32_t A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
2064 {
2065 return ((val) << A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__MASK;
2066 }
2067
2068 #define REG_A5XX_GRAS_SC_DEST_MSAA_CNTL 0x0000e0a3
2069 #define A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
2070 #define A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
2071 static inline uint32_t A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
2072 {
2073 return ((val) << A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__MASK;
2074 }
2075 #define A5XX_GRAS_SC_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
2076
2077 #define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_CNTL 0x0000e0a4
2078
2079 #define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0 0x0000e0aa
2080 #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE 0x80000000
2081 #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK 0x00007fff
2082 #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT 0
2083 static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X(uint32_t val)
2084 {
2085 return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK;
2086 }
2087 #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK 0x7fff0000
2088 #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT 16
2089 static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y(uint32_t val)
2090 {
2091 return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK;
2092 }
2093
2094 #define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0 0x0000e0ab
2095 #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE 0x80000000
2096 #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK 0x00007fff
2097 #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT 0
2098 static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X(uint32_t val)
2099 {
2100 return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK;
2101 }
2102 #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK 0x7fff0000
2103 #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT 16
2104 static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y(uint32_t val)
2105 {
2106 return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK;
2107 }
2108
2109 #define REG_A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0 0x0000e0ca
2110 #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE 0x80000000
2111 #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK 0x00007fff
2112 #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT 0
2113 static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X(uint32_t val)
2114 {
2115 return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK;
2116 }
2117 #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK 0x7fff0000
2118 #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT 16
2119 static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y(uint32_t val)
2120 {
2121 return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK;
2122 }
2123
2124 #define REG_A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0 0x0000e0cb
2125 #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE 0x80000000
2126 #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK 0x00007fff
2127 #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT 0
2128 static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X(uint32_t val)
2129 {
2130 return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK;
2131 }
2132 #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK 0x7fff0000
2133 #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT 16
2134 static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y(uint32_t val)
2135 {
2136 return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK;
2137 }
2138
2139 #define REG_A5XX_GRAS_SC_WINDOW_SCISSOR_TL 0x0000e0ea
2140 #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
2141 #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
2142 #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
2143 static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
2144 {
2145 return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
2146 }
2147 #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
2148 #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
2149 static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
2150 {
2151 return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
2152 }
2153
2154 #define REG_A5XX_GRAS_SC_WINDOW_SCISSOR_BR 0x0000e0eb
2155 #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
2156 #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
2157 #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
2158 static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
2159 {
2160 return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
2161 }
2162 #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
2163 #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
2164 static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
2165 {
2166 return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
2167 }
2168
2169 #define REG_A5XX_GRAS_LRZ_CNTL 0x0000e100
2170
2171 #define REG_A5XX_GRAS_LRZ_BUFFER_BASE_LO 0x0000e101
2172
2173 #define REG_A5XX_GRAS_LRZ_BUFFER_BASE_HI 0x0000e102
2174
2175 #define REG_A5XX_GRAS_LRZ_BUFFER_PITCH 0x0000e103
2176
2177 #define REG_A5XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_LO 0x0000e104
2178
2179 #define REG_A5XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_HI 0x0000e105
2180
2181 #define REG_A5XX_RB_CNTL 0x0000e140
2182 #define A5XX_RB_CNTL_WIDTH__MASK 0x000000ff
2183 #define A5XX_RB_CNTL_WIDTH__SHIFT 0
2184 static inline uint32_t A5XX_RB_CNTL_WIDTH(uint32_t val)
2185 {
2186 assert(!(val & 0x1f));
2187 return ((val >> 5) << A5XX_RB_CNTL_WIDTH__SHIFT) & A5XX_RB_CNTL_WIDTH__MASK;
2188 }
2189 #define A5XX_RB_CNTL_HEIGHT__MASK 0x0001fe00
2190 #define A5XX_RB_CNTL_HEIGHT__SHIFT 9
2191 static inline uint32_t A5XX_RB_CNTL_HEIGHT(uint32_t val)
2192 {
2193 assert(!(val & 0x1f));
2194 return ((val >> 5) << A5XX_RB_CNTL_HEIGHT__SHIFT) & A5XX_RB_CNTL_HEIGHT__MASK;
2195 }
2196 #define A5XX_RB_CNTL_BYPASS 0x00020000
2197
2198 #define REG_A5XX_RB_RENDER_CNTL 0x0000e141
2199 #define A5XX_RB_RENDER_CNTL_SAMPLES_PASSED 0x00000040
2200 #define A5XX_RB_RENDER_CNTL_FLAG_DEPTH 0x00004000
2201 #define A5XX_RB_RENDER_CNTL_FLAG_DEPTH2 0x00008000
2202 #define A5XX_RB_RENDER_CNTL_FLAG_MRTS__MASK 0x00ff0000
2203 #define A5XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT 16
2204 static inline uint32_t A5XX_RB_RENDER_CNTL_FLAG_MRTS(uint32_t val)
2205 {
2206 return ((val) << A5XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT) & A5XX_RB_RENDER_CNTL_FLAG_MRTS__MASK;
2207 }
2208 #define A5XX_RB_RENDER_CNTL_FLAG_MRTS2__MASK 0xff000000
2209 #define A5XX_RB_RENDER_CNTL_FLAG_MRTS2__SHIFT 24
2210 static inline uint32_t A5XX_RB_RENDER_CNTL_FLAG_MRTS2(uint32_t val)
2211 {
2212 return ((val) << A5XX_RB_RENDER_CNTL_FLAG_MRTS2__SHIFT) & A5XX_RB_RENDER_CNTL_FLAG_MRTS2__MASK;
2213 }
2214
2215 #define REG_A5XX_RB_RAS_MSAA_CNTL 0x0000e142
2216 #define A5XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
2217 #define A5XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
2218 static inline uint32_t A5XX_RB_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
2219 {
2220 return ((val) << A5XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK;
2221 }
2222
2223 #define REG_A5XX_RB_DEST_MSAA_CNTL 0x0000e143
2224 #define A5XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
2225 #define A5XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
2226 static inline uint32_t A5XX_RB_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
2227 {
2228 return ((val) << A5XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK;
2229 }
2230 #define A5XX_RB_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
2231
2232 #define REG_A5XX_RB_RENDER_CONTROL0 0x0000e144
2233 #define A5XX_RB_RENDER_CONTROL0_VARYING 0x00000001
2234 #define A5XX_RB_RENDER_CONTROL0_UNK3 0x00000008
2235 #define A5XX_RB_RENDER_CONTROL0_XCOORD 0x00000040
2236 #define A5XX_RB_RENDER_CONTROL0_YCOORD 0x00000080
2237 #define A5XX_RB_RENDER_CONTROL0_ZCOORD 0x00000100
2238 #define A5XX_RB_RENDER_CONTROL0_WCOORD 0x00000200
2239
2240 #define REG_A5XX_RB_RENDER_CONTROL1 0x0000e145
2241 #define A5XX_RB_RENDER_CONTROL1_FACENESS 0x00000002
2242
2243 #define REG_A5XX_RB_FS_OUTPUT_CNTL 0x0000e146
2244 #define A5XX_RB_FS_OUTPUT_CNTL_MRT__MASK 0x0000000f
2245 #define A5XX_RB_FS_OUTPUT_CNTL_MRT__SHIFT 0
2246 static inline uint32_t A5XX_RB_FS_OUTPUT_CNTL_MRT(uint32_t val)
2247 {
2248 return ((val) << A5XX_RB_FS_OUTPUT_CNTL_MRT__SHIFT) & A5XX_RB_FS_OUTPUT_CNTL_MRT__MASK;
2249 }
2250 #define A5XX_RB_FS_OUTPUT_CNTL_FRAG_WRITES_Z 0x00000020
2251
2252 #define REG_A5XX_RB_RENDER_COMPONENTS 0x0000e147
2253 #define A5XX_RB_RENDER_COMPONENTS_RT0__MASK 0x0000000f
2254 #define A5XX_RB_RENDER_COMPONENTS_RT0__SHIFT 0
2255 static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT0(uint32_t val)
2256 {
2257 return ((val) << A5XX_RB_RENDER_COMPONENTS_RT0__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT0__MASK;
2258 }
2259 #define A5XX_RB_RENDER_COMPONENTS_RT1__MASK 0x000000f0
2260 #define A5XX_RB_RENDER_COMPONENTS_RT1__SHIFT 4
2261 static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT1(uint32_t val)
2262 {
2263 return ((val) << A5XX_RB_RENDER_COMPONENTS_RT1__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT1__MASK;
2264 }
2265 #define A5XX_RB_RENDER_COMPONENTS_RT2__MASK 0x00000f00
2266 #define A5XX_RB_RENDER_COMPONENTS_RT2__SHIFT 8
2267 static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT2(uint32_t val)
2268 {
2269 return ((val) << A5XX_RB_RENDER_COMPONENTS_RT2__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT2__MASK;
2270 }
2271 #define A5XX_RB_RENDER_COMPONENTS_RT3__MASK 0x0000f000
2272 #define A5XX_RB_RENDER_COMPONENTS_RT3__SHIFT 12
2273 static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT3(uint32_t val)
2274 {
2275 return ((val) << A5XX_RB_RENDER_COMPONENTS_RT3__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT3__MASK;
2276 }
2277 #define A5XX_RB_RENDER_COMPONENTS_RT4__MASK 0x000f0000
2278 #define A5XX_RB_RENDER_COMPONENTS_RT4__SHIFT 16
2279 static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT4(uint32_t val)
2280 {
2281 return ((val) << A5XX_RB_RENDER_COMPONENTS_RT4__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT4__MASK;
2282 }
2283 #define A5XX_RB_RENDER_COMPONENTS_RT5__MASK 0x00f00000
2284 #define A5XX_RB_RENDER_COMPONENTS_RT5__SHIFT 20
2285 static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT5(uint32_t val)
2286 {
2287 return ((val) << A5XX_RB_RENDER_COMPONENTS_RT5__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT5__MASK;
2288 }
2289 #define A5XX_RB_RENDER_COMPONENTS_RT6__MASK 0x0f000000
2290 #define A5XX_RB_RENDER_COMPONENTS_RT6__SHIFT 24
2291 static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT6(uint32_t val)
2292 {
2293 return ((val) << A5XX_RB_RENDER_COMPONENTS_RT6__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT6__MASK;
2294 }
2295 #define A5XX_RB_RENDER_COMPONENTS_RT7__MASK 0xf0000000
2296 #define A5XX_RB_RENDER_COMPONENTS_RT7__SHIFT 28
2297 static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT7(uint32_t val)
2298 {
2299 return ((val) << A5XX_RB_RENDER_COMPONENTS_RT7__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT7__MASK;
2300 }
2301
2302 static inline uint32_t REG_A5XX_RB_MRT(uint32_t i0) { return 0x0000e150 + 0x7*i0; }
2303
2304 static inline uint32_t REG_A5XX_RB_MRT_CONTROL(uint32_t i0) { return 0x0000e150 + 0x7*i0; }
2305 #define A5XX_RB_MRT_CONTROL_BLEND 0x00000001
2306 #define A5XX_RB_MRT_CONTROL_BLEND2 0x00000002
2307 #define A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x00000780
2308 #define A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 7
2309 static inline uint32_t A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
2310 {
2311 return ((val) << A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
2312 }
2313
2314 static inline uint32_t REG_A5XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x0000e151 + 0x7*i0; }
2315 #define A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
2316 #define A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
2317 static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
2318 {
2319 return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
2320 }
2321 #define A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
2322 #define A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
2323 static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
2324 {
2325 return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
2326 }
2327 #define A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
2328 #define A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
2329 static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
2330 {
2331 return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
2332 }
2333 #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
2334 #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
2335 static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
2336 {
2337 return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
2338 }
2339 #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
2340 #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
2341 static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
2342 {
2343 return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
2344 }
2345 #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
2346 #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
2347 static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
2348 {
2349 return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
2350 }
2351
2352 static inline uint32_t REG_A5XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x0000e152 + 0x7*i0; }
2353 #define A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x000000ff
2354 #define A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
2355 static inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
2356 {
2357 return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
2358 }
2359 #define A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x00000300
2360 #define A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 8
2361 static inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a5xx_tile_mode val)
2362 {
2363 return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
2364 }
2365 #define A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00006000
2366 #define A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 13
2367 static inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
2368 {
2369 return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
2370 }
2371 #define A5XX_RB_MRT_BUF_INFO_COLOR_SRGB 0x00008000
2372
2373 static inline uint32_t REG_A5XX_RB_MRT_PITCH(uint32_t i0) { return 0x0000e153 + 0x7*i0; }
2374 #define A5XX_RB_MRT_PITCH__MASK 0xffffffff
2375 #define A5XX_RB_MRT_PITCH__SHIFT 0
2376 static inline uint32_t A5XX_RB_MRT_PITCH(uint32_t val)
2377 {
2378 assert(!(val & 0x3f));
2379 return ((val >> 6) << A5XX_RB_MRT_PITCH__SHIFT) & A5XX_RB_MRT_PITCH__MASK;
2380 }
2381
2382 static inline uint32_t REG_A5XX_RB_MRT_ARRAY_PITCH(uint32_t i0) { return 0x0000e154 + 0x7*i0; }
2383 #define A5XX_RB_MRT_ARRAY_PITCH__MASK 0xffffffff
2384 #define A5XX_RB_MRT_ARRAY_PITCH__SHIFT 0
2385 static inline uint32_t A5XX_RB_MRT_ARRAY_PITCH(uint32_t val)
2386 {
2387 assert(!(val & 0x3f));
2388 return ((val >> 6) << A5XX_RB_MRT_ARRAY_PITCH__SHIFT) & A5XX_RB_MRT_ARRAY_PITCH__MASK;
2389 }
2390
2391 static inline uint32_t REG_A5XX_RB_MRT_BASE_LO(uint32_t i0) { return 0x0000e155 + 0x7*i0; }
2392
2393 static inline uint32_t REG_A5XX_RB_MRT_BASE_HI(uint32_t i0) { return 0x0000e156 + 0x7*i0; }
2394
2395 #define REG_A5XX_RB_BLEND_RED 0x0000e1a0
2396 #define A5XX_RB_BLEND_RED_UINT__MASK 0x000000ff
2397 #define A5XX_RB_BLEND_RED_UINT__SHIFT 0
2398 static inline uint32_t A5XX_RB_BLEND_RED_UINT(uint32_t val)
2399 {
2400 return ((val) << A5XX_RB_BLEND_RED_UINT__SHIFT) & A5XX_RB_BLEND_RED_UINT__MASK;
2401 }
2402 #define A5XX_RB_BLEND_RED_SINT__MASK 0x0000ff00
2403 #define A5XX_RB_BLEND_RED_SINT__SHIFT 8
2404 static inline uint32_t A5XX_RB_BLEND_RED_SINT(uint32_t val)
2405 {
2406 return ((val) << A5XX_RB_BLEND_RED_SINT__SHIFT) & A5XX_RB_BLEND_RED_SINT__MASK;
2407 }
2408 #define A5XX_RB_BLEND_RED_FLOAT__MASK 0xffff0000
2409 #define A5XX_RB_BLEND_RED_FLOAT__SHIFT 16
2410 static inline uint32_t A5XX_RB_BLEND_RED_FLOAT(float val)
2411 {
2412 return ((util_float_to_half(val)) << A5XX_RB_BLEND_RED_FLOAT__SHIFT) & A5XX_RB_BLEND_RED_FLOAT__MASK;
2413 }
2414
2415 #define REG_A5XX_RB_BLEND_RED_F32 0x0000e1a1
2416 #define A5XX_RB_BLEND_RED_F32__MASK 0xffffffff
2417 #define A5XX_RB_BLEND_RED_F32__SHIFT 0
2418 static inline uint32_t A5XX_RB_BLEND_RED_F32(float val)
2419 {
2420 return ((fui(val)) << A5XX_RB_BLEND_RED_F32__SHIFT) & A5XX_RB_BLEND_RED_F32__MASK;
2421 }
2422
2423 #define REG_A5XX_RB_BLEND_GREEN 0x0000e1a2
2424 #define A5XX_RB_BLEND_GREEN_UINT__MASK 0x000000ff
2425 #define A5XX_RB_BLEND_GREEN_UINT__SHIFT 0
2426 static inline uint32_t A5XX_RB_BLEND_GREEN_UINT(uint32_t val)
2427 {
2428 return ((val) << A5XX_RB_BLEND_GREEN_UINT__SHIFT) & A5XX_RB_BLEND_GREEN_UINT__MASK;
2429 }
2430 #define A5XX_RB_BLEND_GREEN_SINT__MASK 0x0000ff00
2431 #define A5XX_RB_BLEND_GREEN_SINT__SHIFT 8
2432 static inline uint32_t A5XX_RB_BLEND_GREEN_SINT(uint32_t val)
2433 {
2434 return ((val) << A5XX_RB_BLEND_GREEN_SINT__SHIFT) & A5XX_RB_BLEND_GREEN_SINT__MASK;
2435 }
2436 #define A5XX_RB_BLEND_GREEN_FLOAT__MASK 0xffff0000
2437 #define A5XX_RB_BLEND_GREEN_FLOAT__SHIFT 16
2438 static inline uint32_t A5XX_RB_BLEND_GREEN_FLOAT(float val)
2439 {
2440 return ((util_float_to_half(val)) << A5XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A5XX_RB_BLEND_GREEN_FLOAT__MASK;
2441 }
2442
2443 #define REG_A5XX_RB_BLEND_GREEN_F32 0x0000e1a3
2444 #define A5XX_RB_BLEND_GREEN_F32__MASK 0xffffffff
2445 #define A5XX_RB_BLEND_GREEN_F32__SHIFT 0
2446 static inline uint32_t A5XX_RB_BLEND_GREEN_F32(float val)
2447 {
2448 return ((fui(val)) << A5XX_RB_BLEND_GREEN_F32__SHIFT) & A5XX_RB_BLEND_GREEN_F32__MASK;
2449 }
2450
2451 #define REG_A5XX_RB_BLEND_BLUE 0x0000e1a4
2452 #define A5XX_RB_BLEND_BLUE_UINT__MASK 0x000000ff
2453 #define A5XX_RB_BLEND_BLUE_UINT__SHIFT 0
2454 static inline uint32_t A5XX_RB_BLEND_BLUE_UINT(uint32_t val)
2455 {
2456 return ((val) << A5XX_RB_BLEND_BLUE_UINT__SHIFT) & A5XX_RB_BLEND_BLUE_UINT__MASK;
2457 }
2458 #define A5XX_RB_BLEND_BLUE_SINT__MASK 0x0000ff00
2459 #define A5XX_RB_BLEND_BLUE_SINT__SHIFT 8
2460 static inline uint32_t A5XX_RB_BLEND_BLUE_SINT(uint32_t val)
2461 {
2462 return ((val) << A5XX_RB_BLEND_BLUE_SINT__SHIFT) & A5XX_RB_BLEND_BLUE_SINT__MASK;
2463 }
2464 #define A5XX_RB_BLEND_BLUE_FLOAT__MASK 0xffff0000
2465 #define A5XX_RB_BLEND_BLUE_FLOAT__SHIFT 16
2466 static inline uint32_t A5XX_RB_BLEND_BLUE_FLOAT(float val)
2467 {
2468 return ((util_float_to_half(val)) << A5XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A5XX_RB_BLEND_BLUE_FLOAT__MASK;
2469 }
2470
2471 #define REG_A5XX_RB_BLEND_BLUE_F32 0x0000e1a5
2472 #define A5XX_RB_BLEND_BLUE_F32__MASK 0xffffffff
2473 #define A5XX_RB_BLEND_BLUE_F32__SHIFT 0
2474 static inline uint32_t A5XX_RB_BLEND_BLUE_F32(float val)
2475 {
2476 return ((fui(val)) << A5XX_RB_BLEND_BLUE_F32__SHIFT) & A5XX_RB_BLEND_BLUE_F32__MASK;
2477 }
2478
2479 #define REG_A5XX_RB_BLEND_ALPHA 0x0000e1a6
2480 #define A5XX_RB_BLEND_ALPHA_UINT__MASK 0x000000ff
2481 #define A5XX_RB_BLEND_ALPHA_UINT__SHIFT 0
2482 static inline uint32_t A5XX_RB_BLEND_ALPHA_UINT(uint32_t val)
2483 {
2484 return ((val) << A5XX_RB_BLEND_ALPHA_UINT__SHIFT) & A5XX_RB_BLEND_ALPHA_UINT__MASK;
2485 }
2486 #define A5XX_RB_BLEND_ALPHA_SINT__MASK 0x0000ff00
2487 #define A5XX_RB_BLEND_ALPHA_SINT__SHIFT 8
2488 static inline uint32_t A5XX_RB_BLEND_ALPHA_SINT(uint32_t val)
2489 {
2490 return ((val) << A5XX_RB_BLEND_ALPHA_SINT__SHIFT) & A5XX_RB_BLEND_ALPHA_SINT__MASK;
2491 }
2492 #define A5XX_RB_BLEND_ALPHA_FLOAT__MASK 0xffff0000
2493 #define A5XX_RB_BLEND_ALPHA_FLOAT__SHIFT 16
2494 static inline uint32_t A5XX_RB_BLEND_ALPHA_FLOAT(float val)
2495 {
2496 return ((util_float_to_half(val)) << A5XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A5XX_RB_BLEND_ALPHA_FLOAT__MASK;
2497 }
2498
2499 #define REG_A5XX_RB_BLEND_ALPHA_F32 0x0000e1a7
2500 #define A5XX_RB_BLEND_ALPHA_F32__MASK 0xffffffff
2501 #define A5XX_RB_BLEND_ALPHA_F32__SHIFT 0
2502 static inline uint32_t A5XX_RB_BLEND_ALPHA_F32(float val)
2503 {
2504 return ((fui(val)) << A5XX_RB_BLEND_ALPHA_F32__SHIFT) & A5XX_RB_BLEND_ALPHA_F32__MASK;
2505 }
2506
2507 #define REG_A5XX_RB_ALPHA_CONTROL 0x0000e1a8
2508 #define A5XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK 0x000000ff
2509 #define A5XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT 0
2510 static inline uint32_t A5XX_RB_ALPHA_CONTROL_ALPHA_REF(uint32_t val)
2511 {
2512 return ((val) << A5XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT) & A5XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK;
2513 }
2514 #define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST 0x00000100
2515 #define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK 0x00000e00
2516 #define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT 9
2517 static inline uint32_t A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
2518 {
2519 return ((val) << A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK;
2520 }
2521
2522 #define REG_A5XX_RB_BLEND_CNTL 0x0000e1a9
2523 #define A5XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK 0x000000ff
2524 #define A5XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT 0
2525 static inline uint32_t A5XX_RB_BLEND_CNTL_ENABLE_BLEND(uint32_t val)
2526 {
2527 return ((val) << A5XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT) & A5XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK;
2528 }
2529 #define A5XX_RB_BLEND_CNTL_INDEPENDENT_BLEND 0x00000100
2530 #define A5XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK 0xffff0000
2531 #define A5XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT 16
2532 static inline uint32_t A5XX_RB_BLEND_CNTL_SAMPLE_MASK(uint32_t val)
2533 {
2534 return ((val) << A5XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT) & A5XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK;
2535 }
2536
2537 #define REG_A5XX_RB_DEPTH_PLANE_CNTL 0x0000e1b0
2538 #define A5XX_RB_DEPTH_PLANE_CNTL_FRAG_WRITES_Z 0x00000001
2539
2540 #define REG_A5XX_RB_DEPTH_CNTL 0x0000e1b1
2541 #define A5XX_RB_DEPTH_CNTL_Z_ENABLE 0x00000001
2542 #define A5XX_RB_DEPTH_CNTL_Z_WRITE_ENABLE 0x00000002
2543 #define A5XX_RB_DEPTH_CNTL_ZFUNC__MASK 0x0000001c
2544 #define A5XX_RB_DEPTH_CNTL_ZFUNC__SHIFT 2
2545 static inline uint32_t A5XX_RB_DEPTH_CNTL_ZFUNC(enum adreno_compare_func val)
2546 {
2547 return ((val) << A5XX_RB_DEPTH_CNTL_ZFUNC__SHIFT) & A5XX_RB_DEPTH_CNTL_ZFUNC__MASK;
2548 }
2549 #define A5XX_RB_DEPTH_CNTL_Z_TEST_ENABLE 0x00000040
2550
2551 #define REG_A5XX_RB_DEPTH_BUFFER_INFO 0x0000e1b2
2552 #define A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK 0x00000007
2553 #define A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT 0
2554 static inline uint32_t A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a5xx_depth_format val)
2555 {
2556 return ((val) << A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
2557 }
2558
2559 #define REG_A5XX_RB_DEPTH_BUFFER_BASE_LO 0x0000e1b3
2560
2561 #define REG_A5XX_RB_DEPTH_BUFFER_BASE_HI 0x0000e1b4
2562
2563 #define REG_A5XX_RB_DEPTH_BUFFER_PITCH 0x0000e1b5
2564 #define A5XX_RB_DEPTH_BUFFER_PITCH__MASK 0xffffffff
2565 #define A5XX_RB_DEPTH_BUFFER_PITCH__SHIFT 0
2566 static inline uint32_t A5XX_RB_DEPTH_BUFFER_PITCH(uint32_t val)
2567 {
2568 assert(!(val & 0x1f));
2569 return ((val >> 5) << A5XX_RB_DEPTH_BUFFER_PITCH__SHIFT) & A5XX_RB_DEPTH_BUFFER_PITCH__MASK;
2570 }
2571
2572 #define REG_A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH 0x0000e1b6
2573 #define A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK 0xffffffff
2574 #define A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT 0
2575 static inline uint32_t A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH(uint32_t val)
2576 {
2577 assert(!(val & 0x1f));
2578 return ((val >> 5) << A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT) & A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK;
2579 }
2580
2581 #define REG_A5XX_RB_STENCIL_CONTROL 0x0000e1c0
2582 #define A5XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
2583 #define A5XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
2584 #define A5XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
2585 #define A5XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
2586 #define A5XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
2587 static inline uint32_t A5XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
2588 {
2589 return ((val) << A5XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A5XX_RB_STENCIL_CONTROL_FUNC__MASK;
2590 }
2591 #define A5XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
2592 #define A5XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
2593 static inline uint32_t A5XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
2594 {
2595 return ((val) << A5XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A5XX_RB_STENCIL_CONTROL_FAIL__MASK;
2596 }
2597 #define A5XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
2598 #define A5XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
2599 static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
2600 {
2601 return ((val) << A5XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZPASS__MASK;
2602 }
2603 #define A5XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
2604 #define A5XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
2605 static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
2606 {
2607 return ((val) << A5XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
2608 }
2609 #define A5XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
2610 #define A5XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
2611 static inline uint32_t A5XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
2612 {
2613 return ((val) << A5XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
2614 }
2615 #define A5XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
2616 #define A5XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
2617 static inline uint32_t A5XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
2618 {
2619 return ((val) << A5XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
2620 }
2621 #define A5XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
2622 #define A5XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
2623 static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
2624 {
2625 return ((val) << A5XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
2626 }
2627 #define A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
2628 #define A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
2629 static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
2630 {
2631 return ((val) << A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
2632 }
2633
2634 #define REG_A5XX_RB_STENCIL_INFO 0x0000e1c1
2635 #define A5XX_RB_STENCIL_INFO_SEPARATE_STENCIL 0x00000001
2636
2637 #define REG_A5XX_RB_STENCIL_BASE_LO 0x0000e1c2
2638
2639 #define REG_A5XX_RB_STENCIL_BASE_HI 0x0000e1c3
2640
2641 #define REG_A5XX_RB_STENCIL_PITCH 0x0000e1c4
2642 #define A5XX_RB_STENCIL_PITCH__MASK 0xffffffff
2643 #define A5XX_RB_STENCIL_PITCH__SHIFT 0
2644 static inline uint32_t A5XX_RB_STENCIL_PITCH(uint32_t val)
2645 {
2646 assert(!(val & 0x3f));
2647 return ((val >> 6) << A5XX_RB_STENCIL_PITCH__SHIFT) & A5XX_RB_STENCIL_PITCH__MASK;
2648 }
2649
2650 #define REG_A5XX_RB_STENCIL_ARRAY_PITCH 0x0000e1c5
2651 #define A5XX_RB_STENCIL_ARRAY_PITCH__MASK 0xffffffff
2652 #define A5XX_RB_STENCIL_ARRAY_PITCH__SHIFT 0
2653 static inline uint32_t A5XX_RB_STENCIL_ARRAY_PITCH(uint32_t val)
2654 {
2655 assert(!(val & 0x3f));
2656 return ((val >> 6) << A5XX_RB_STENCIL_ARRAY_PITCH__SHIFT) & A5XX_RB_STENCIL_ARRAY_PITCH__MASK;
2657 }
2658
2659 #define REG_A5XX_RB_STENCILREFMASK 0x0000e1c6
2660 #define A5XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
2661 #define A5XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
2662 static inline uint32_t A5XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
2663 {
2664 return ((val) << A5XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILREF__MASK;
2665 }
2666 #define A5XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
2667 #define A5XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
2668 static inline uint32_t A5XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
2669 {
2670 return ((val) << A5XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILMASK__MASK;
2671 }
2672 #define A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
2673 #define A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
2674 static inline uint32_t A5XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
2675 {
2676 return ((val) << A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
2677 }
2678
2679 #define REG_A5XX_UNKNOWN_E1C7 0x0000e1c7
2680
2681 #define REG_A5XX_RB_WINDOW_OFFSET 0x0000e1d0
2682 #define A5XX_RB_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE 0x80000000
2683 #define A5XX_RB_WINDOW_OFFSET_X__MASK 0x00007fff
2684 #define A5XX_RB_WINDOW_OFFSET_X__SHIFT 0
2685 static inline uint32_t A5XX_RB_WINDOW_OFFSET_X(uint32_t val)
2686 {
2687 return ((val) << A5XX_RB_WINDOW_OFFSET_X__SHIFT) & A5XX_RB_WINDOW_OFFSET_X__MASK;
2688 }
2689 #define A5XX_RB_WINDOW_OFFSET_Y__MASK 0x7fff0000
2690 #define A5XX_RB_WINDOW_OFFSET_Y__SHIFT 16
2691 static inline uint32_t A5XX_RB_WINDOW_OFFSET_Y(uint32_t val)
2692 {
2693 return ((val) << A5XX_RB_WINDOW_OFFSET_Y__SHIFT) & A5XX_RB_WINDOW_OFFSET_Y__MASK;
2694 }
2695
2696 #define REG_A5XX_RB_BLIT_CNTL 0x0000e210
2697 #define A5XX_RB_BLIT_CNTL_BUF__MASK 0x0000003f
2698 #define A5XX_RB_BLIT_CNTL_BUF__SHIFT 0
2699 static inline uint32_t A5XX_RB_BLIT_CNTL_BUF(enum a5xx_blit_buf val)
2700 {
2701 return ((val) << A5XX_RB_BLIT_CNTL_BUF__SHIFT) & A5XX_RB_BLIT_CNTL_BUF__MASK;
2702 }
2703
2704 #define REG_A5XX_RB_RESOLVE_CNTL_1 0x0000e211
2705 #define A5XX_RB_RESOLVE_CNTL_1_WINDOW_OFFSET_DISABLE 0x80000000
2706 #define A5XX_RB_RESOLVE_CNTL_1_X__MASK 0x00007fff
2707 #define A5XX_RB_RESOLVE_CNTL_1_X__SHIFT 0
2708 static inline uint32_t A5XX_RB_RESOLVE_CNTL_1_X(uint32_t val)
2709 {
2710 return ((val) << A5XX_RB_RESOLVE_CNTL_1_X__SHIFT) & A5XX_RB_RESOLVE_CNTL_1_X__MASK;
2711 }
2712 #define A5XX_RB_RESOLVE_CNTL_1_Y__MASK 0x7fff0000
2713 #define A5XX_RB_RESOLVE_CNTL_1_Y__SHIFT 16
2714 static inline uint32_t A5XX_RB_RESOLVE_CNTL_1_Y(uint32_t val)
2715 {
2716 return ((val) << A5XX_RB_RESOLVE_CNTL_1_Y__SHIFT) & A5XX_RB_RESOLVE_CNTL_1_Y__MASK;
2717 }
2718
2719 #define REG_A5XX_RB_RESOLVE_CNTL_2 0x0000e212
2720 #define A5XX_RB_RESOLVE_CNTL_2_WINDOW_OFFSET_DISABLE 0x80000000
2721 #define A5XX_RB_RESOLVE_CNTL_2_X__MASK 0x00007fff
2722 #define A5XX_RB_RESOLVE_CNTL_2_X__SHIFT 0
2723 static inline uint32_t A5XX_RB_RESOLVE_CNTL_2_X(uint32_t val)
2724 {
2725 return ((val) << A5XX_RB_RESOLVE_CNTL_2_X__SHIFT) & A5XX_RB_RESOLVE_CNTL_2_X__MASK;
2726 }
2727 #define A5XX_RB_RESOLVE_CNTL_2_Y__MASK 0x7fff0000
2728 #define A5XX_RB_RESOLVE_CNTL_2_Y__SHIFT 16
2729 static inline uint32_t A5XX_RB_RESOLVE_CNTL_2_Y(uint32_t val)
2730 {
2731 return ((val) << A5XX_RB_RESOLVE_CNTL_2_Y__SHIFT) & A5XX_RB_RESOLVE_CNTL_2_Y__MASK;
2732 }
2733
2734 #define REG_A5XX_RB_RESOLVE_CNTL_3 0x0000e213
2735
2736 #define REG_A5XX_RB_BLIT_DST_LO 0x0000e214
2737
2738 #define REG_A5XX_RB_BLIT_DST_HI 0x0000e215
2739
2740 #define REG_A5XX_RB_BLIT_DST_PITCH 0x0000e216
2741 #define A5XX_RB_BLIT_DST_PITCH__MASK 0xffffffff
2742 #define A5XX_RB_BLIT_DST_PITCH__SHIFT 0
2743 static inline uint32_t A5XX_RB_BLIT_DST_PITCH(uint32_t val)
2744 {
2745 assert(!(val & 0x3f));
2746 return ((val >> 6) << A5XX_RB_BLIT_DST_PITCH__SHIFT) & A5XX_RB_BLIT_DST_PITCH__MASK;
2747 }
2748
2749 #define REG_A5XX_RB_BLIT_DST_ARRAY_PITCH 0x0000e217
2750 #define A5XX_RB_BLIT_DST_ARRAY_PITCH__MASK 0xffffffff
2751 #define A5XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT 0
2752 static inline uint32_t A5XX_RB_BLIT_DST_ARRAY_PITCH(uint32_t val)
2753 {
2754 assert(!(val & 0x3f));
2755 return ((val >> 6) << A5XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT) & A5XX_RB_BLIT_DST_ARRAY_PITCH__MASK;
2756 }
2757
2758 #define REG_A5XX_RB_CLEAR_COLOR_DW0 0x0000e218
2759
2760 #define REG_A5XX_RB_CLEAR_COLOR_DW1 0x0000e219
2761
2762 #define REG_A5XX_RB_CLEAR_COLOR_DW2 0x0000e21a
2763
2764 #define REG_A5XX_RB_CLEAR_COLOR_DW3 0x0000e21b
2765
2766 #define REG_A5XX_RB_CLEAR_CNTL 0x0000e21c
2767 #define A5XX_RB_CLEAR_CNTL_FAST_CLEAR 0x00000002
2768 #define A5XX_RB_CLEAR_CNTL_MASK__MASK 0x000000f0
2769 #define A5XX_RB_CLEAR_CNTL_MASK__SHIFT 4
2770 static inline uint32_t A5XX_RB_CLEAR_CNTL_MASK(uint32_t val)
2771 {
2772 return ((val) << A5XX_RB_CLEAR_CNTL_MASK__SHIFT) & A5XX_RB_CLEAR_CNTL_MASK__MASK;
2773 }
2774
2775 #define REG_A5XX_RB_DEPTH_FLAG_BUFFER_BASE_LO 0x0000e240
2776
2777 #define REG_A5XX_RB_DEPTH_FLAG_BUFFER_BASE_HI 0x0000e241
2778
2779 #define REG_A5XX_RB_DEPTH_FLAG_BUFFER_PITCH 0x0000e242
2780
2781 static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER(uint32_t i0) { return 0x0000e243 + 0x4*i0; }
2782
2783 static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ADDR_LO(uint32_t i0) { return 0x0000e243 + 0x4*i0; }
2784
2785 static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ADDR_HI(uint32_t i0) { return 0x0000e244 + 0x4*i0; }
2786
2787 static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t i0) { return 0x0000e245 + 0x4*i0; }
2788 #define A5XX_RB_MRT_FLAG_BUFFER_PITCH__MASK 0xffffffff
2789 #define A5XX_RB_MRT_FLAG_BUFFER_PITCH__SHIFT 0
2790 static inline uint32_t A5XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t val)
2791 {
2792 assert(!(val & 0x3f));
2793 return ((val >> 6) << A5XX_RB_MRT_FLAG_BUFFER_PITCH__SHIFT) & A5XX_RB_MRT_FLAG_BUFFER_PITCH__MASK;
2794 }
2795
2796 static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH(uint32_t i0) { return 0x0000e246 + 0x4*i0; }
2797 #define A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__MASK 0xffffffff
2798 #define A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__SHIFT 0
2799 static inline uint32_t A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH(uint32_t val)
2800 {
2801 assert(!(val & 0x3f));
2802 return ((val >> 6) << A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__SHIFT) & A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__MASK;
2803 }
2804
2805 #define REG_A5XX_RB_BLIT_FLAG_DST_LO 0x0000e263
2806
2807 #define REG_A5XX_RB_BLIT_FLAG_DST_HI 0x0000e264
2808
2809 #define REG_A5XX_RB_BLIT_FLAG_DST_PITCH 0x0000e265
2810 #define A5XX_RB_BLIT_FLAG_DST_PITCH__MASK 0xffffffff
2811 #define A5XX_RB_BLIT_FLAG_DST_PITCH__SHIFT 0
2812 static inline uint32_t A5XX_RB_BLIT_FLAG_DST_PITCH(uint32_t val)
2813 {
2814 assert(!(val & 0x3f));
2815 return ((val >> 6) << A5XX_RB_BLIT_FLAG_DST_PITCH__SHIFT) & A5XX_RB_BLIT_FLAG_DST_PITCH__MASK;
2816 }
2817
2818 #define REG_A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH 0x0000e266
2819 #define A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__MASK 0xffffffff
2820 #define A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__SHIFT 0
2821 static inline uint32_t A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH(uint32_t val)
2822 {
2823 assert(!(val & 0x3f));
2824 return ((val >> 6) << A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__SHIFT) & A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__MASK;
2825 }
2826
2827 #define REG_A5XX_VPC_CNTL_0 0x0000e280
2828 #define A5XX_VPC_CNTL_0_STRIDE_IN_VPC__MASK 0x0000007f
2829 #define A5XX_VPC_CNTL_0_STRIDE_IN_VPC__SHIFT 0
2830 static inline uint32_t A5XX_VPC_CNTL_0_STRIDE_IN_VPC(uint32_t val)
2831 {
2832 return ((val) << A5XX_VPC_CNTL_0_STRIDE_IN_VPC__SHIFT) & A5XX_VPC_CNTL_0_STRIDE_IN_VPC__MASK;
2833 }
2834 #define A5XX_VPC_CNTL_0_VARYING 0x00000800
2835
2836 static inline uint32_t REG_A5XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x0000e282 + 0x1*i0; }
2837
2838 static inline uint32_t REG_A5XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x0000e282 + 0x1*i0; }
2839
2840 static inline uint32_t REG_A5XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x0000e28a + 0x1*i0; }
2841
2842 static inline uint32_t REG_A5XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x0000e28a + 0x1*i0; }
2843
2844 #define REG_A5XX_UNKNOWN_E292 0x0000e292
2845
2846 #define REG_A5XX_UNKNOWN_E293 0x0000e293
2847
2848 static inline uint32_t REG_A5XX_VPC_VAR(uint32_t i0) { return 0x0000e294 + 0x1*i0; }
2849
2850 static inline uint32_t REG_A5XX_VPC_VAR_DISABLE(uint32_t i0) { return 0x0000e294 + 0x1*i0; }
2851
2852 #define REG_A5XX_VPC_GS_SIV_CNTL 0x0000e298
2853
2854 #define REG_A5XX_UNKNOWN_E29A 0x0000e29a
2855
2856 #define REG_A5XX_VPC_PACK 0x0000e29d
2857 #define A5XX_VPC_PACK_NUMNONPOSVAR__MASK 0x000000ff
2858 #define A5XX_VPC_PACK_NUMNONPOSVAR__SHIFT 0
2859 static inline uint32_t A5XX_VPC_PACK_NUMNONPOSVAR(uint32_t val)
2860 {
2861 return ((val) << A5XX_VPC_PACK_NUMNONPOSVAR__SHIFT) & A5XX_VPC_PACK_NUMNONPOSVAR__MASK;
2862 }
2863
2864 #define REG_A5XX_VPC_FS_PRIMITIVEID_CNTL 0x0000e2a0
2865
2866 #define REG_A5XX_UNKNOWN_E2A1 0x0000e2a1
2867
2868 #define REG_A5XX_VPC_SO_OVERRIDE 0x0000e2a2
2869
2870 #define REG_A5XX_VPC_SO_BUFFER_BASE_LO_0 0x0000e2a7
2871
2872 #define REG_A5XX_VPC_SO_BUFFER_BASE_HI_0 0x0000e2a8
2873
2874 #define REG_A5XX_VPC_SO_BUFFER_SIZE_0 0x0000e2a9
2875
2876 #define REG_A5XX_UNKNOWN_E2AB 0x0000e2ab
2877
2878 #define REG_A5XX_VPC_SO_FLUSH_BASE_LO_0 0x0000e2ac
2879
2880 #define REG_A5XX_VPC_SO_FLUSH_BASE_HI_0 0x0000e2ad
2881
2882 #define REG_A5XX_UNKNOWN_E2AE 0x0000e2ae
2883
2884 #define REG_A5XX_UNKNOWN_E2B2 0x0000e2b2
2885
2886 #define REG_A5XX_UNKNOWN_E2B9 0x0000e2b9
2887
2888 #define REG_A5XX_UNKNOWN_E2C0 0x0000e2c0
2889
2890 #define REG_A5XX_PC_PRIMITIVE_CNTL 0x0000e384
2891 #define A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__MASK 0x0000007f
2892 #define A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__SHIFT 0
2893 static inline uint32_t A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC(uint32_t val)
2894 {
2895 return ((val) << A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__SHIFT) & A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__MASK;
2896 }
2897
2898 #define REG_A5XX_PC_PRIM_VTX_CNTL 0x0000e385
2899 #define A5XX_PC_PRIM_VTX_CNTL_PSIZE 0x00000800
2900
2901 #define REG_A5XX_PC_RASTER_CNTL 0x0000e388
2902
2903 #define REG_A5XX_UNKNOWN_E389 0x0000e389
2904
2905 #define REG_A5XX_PC_RESTART_INDEX 0x0000e38c
2906
2907 #define REG_A5XX_UNKNOWN_E38D 0x0000e38d
2908
2909 #define REG_A5XX_PC_GS_PARAM 0x0000e38e
2910
2911 #define REG_A5XX_PC_HS_PARAM 0x0000e38f
2912
2913 #define REG_A5XX_PC_POWER_CNTL 0x0000e3b0
2914
2915 #define REG_A5XX_VFD_CONTROL_0 0x0000e400
2916 #define A5XX_VFD_CONTROL_0_VTXCNT__MASK 0x0000003f
2917 #define A5XX_VFD_CONTROL_0_VTXCNT__SHIFT 0
2918 static inline uint32_t A5XX_VFD_CONTROL_0_VTXCNT(uint32_t val)
2919 {
2920 return ((val) << A5XX_VFD_CONTROL_0_VTXCNT__SHIFT) & A5XX_VFD_CONTROL_0_VTXCNT__MASK;
2921 }
2922
2923 #define REG_A5XX_VFD_CONTROL_1 0x0000e401
2924 #define A5XX_VFD_CONTROL_1_REGID4INST__MASK 0x0000ff00
2925 #define A5XX_VFD_CONTROL_1_REGID4INST__SHIFT 8
2926 static inline uint32_t A5XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
2927 {
2928 return ((val) << A5XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A5XX_VFD_CONTROL_1_REGID4INST__MASK;
2929 }
2930 #define A5XX_VFD_CONTROL_1_REGID4VTX__MASK 0x00ff0000
2931 #define A5XX_VFD_CONTROL_1_REGID4VTX__SHIFT 16
2932 static inline uint32_t A5XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
2933 {
2934 return ((val) << A5XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A5XX_VFD_CONTROL_1_REGID4VTX__MASK;
2935 }
2936
2937 #define REG_A5XX_VFD_CONTROL_2 0x0000e402
2938
2939 #define REG_A5XX_VFD_CONTROL_3 0x0000e403
2940
2941 #define REG_A5XX_VFD_CONTROL_4 0x0000e404
2942
2943 #define REG_A5XX_VFD_CONTROL_5 0x0000e405
2944
2945 #define REG_A5XX_VFD_INDEX_OFFSET 0x0000e408
2946
2947 #define REG_A5XX_VFD_INSTANCE_START_OFFSET 0x0000e409
2948
2949 static inline uint32_t REG_A5XX_VFD_FETCH(uint32_t i0) { return 0x0000e40a + 0x4*i0; }
2950
2951 static inline uint32_t REG_A5XX_VFD_FETCH_BASE_LO(uint32_t i0) { return 0x0000e40a + 0x4*i0; }
2952
2953 static inline uint32_t REG_A5XX_VFD_FETCH_BASE_HI(uint32_t i0) { return 0x0000e40b + 0x4*i0; }
2954
2955 static inline uint32_t REG_A5XX_VFD_FETCH_SIZE(uint32_t i0) { return 0x0000e40c + 0x4*i0; }
2956
2957 static inline uint32_t REG_A5XX_VFD_FETCH_STRIDE(uint32_t i0) { return 0x0000e40d + 0x4*i0; }
2958
2959 static inline uint32_t REG_A5XX_VFD_DECODE(uint32_t i0) { return 0x0000e48a + 0x2*i0; }
2960
2961 static inline uint32_t REG_A5XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000e48a + 0x2*i0; }
2962 #define A5XX_VFD_DECODE_INSTR_IDX__MASK 0x0000001f
2963 #define A5XX_VFD_DECODE_INSTR_IDX__SHIFT 0
2964 static inline uint32_t A5XX_VFD_DECODE_INSTR_IDX(uint32_t val)
2965 {
2966 return ((val) << A5XX_VFD_DECODE_INSTR_IDX__SHIFT) & A5XX_VFD_DECODE_INSTR_IDX__MASK;
2967 }
2968 #define A5XX_VFD_DECODE_INSTR_FORMAT__MASK 0x3ff00000
2969 #define A5XX_VFD_DECODE_INSTR_FORMAT__SHIFT 20
2970 static inline uint32_t A5XX_VFD_DECODE_INSTR_FORMAT(enum a5xx_vtx_fmt val)
2971 {
2972 return ((val) << A5XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A5XX_VFD_DECODE_INSTR_FORMAT__MASK;
2973 }
2974 #define A5XX_VFD_DECODE_INSTR_SWAP__MASK 0xc0000000
2975 #define A5XX_VFD_DECODE_INSTR_SWAP__SHIFT 30
2976 static inline uint32_t A5XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
2977 {
2978 return ((val) << A5XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A5XX_VFD_DECODE_INSTR_SWAP__MASK;
2979 }
2980
2981 static inline uint32_t REG_A5XX_VFD_DECODE_STEP_RATE(uint32_t i0) { return 0x0000e48b + 0x2*i0; }
2982
2983 static inline uint32_t REG_A5XX_VFD_DEST_CNTL(uint32_t i0) { return 0x0000e4ca + 0x1*i0; }
2984
2985 static inline uint32_t REG_A5XX_VFD_DEST_CNTL_INSTR(uint32_t i0) { return 0x0000e4ca + 0x1*i0; }
2986 #define A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK 0x0000000f
2987 #define A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT 0
2988 static inline uint32_t A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK(uint32_t val)
2989 {
2990 return ((val) << A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT) & A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK;
2991 }
2992 #define A5XX_VFD_DEST_CNTL_INSTR_REGID__MASK 0x00000ff0
2993 #define A5XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT 4
2994 static inline uint32_t A5XX_VFD_DEST_CNTL_INSTR_REGID(uint32_t val)
2995 {
2996 return ((val) << A5XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT) & A5XX_VFD_DEST_CNTL_INSTR_REGID__MASK;
2997 }
2998
2999 #define REG_A5XX_VFD_POWER_CNTL 0x0000e4f0
3000
3001 #define REG_A5XX_SP_SP_CNTL 0x0000e580
3002
3003 #define REG_A5XX_SP_VS_CONTROL_REG 0x0000e584
3004 #define A5XX_SP_VS_CONTROL_REG_ENABLED 0x00000001
3005 #define A5XX_SP_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
3006 #define A5XX_SP_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
3007 static inline uint32_t A5XX_SP_VS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
3008 {
3009 return ((val) << A5XX_SP_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
3010 }
3011 #define A5XX_SP_VS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
3012 #define A5XX_SP_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
3013 static inline uint32_t A5XX_SP_VS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
3014 {
3015 return ((val) << A5XX_SP_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_VS_CONTROL_REG_SHADEROBJOFFSET__MASK;
3016 }
3017
3018 #define REG_A5XX_SP_FS_CONTROL_REG 0x0000e585
3019 #define A5XX_SP_FS_CONTROL_REG_ENABLED 0x00000001
3020 #define A5XX_SP_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
3021 #define A5XX_SP_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
3022 static inline uint32_t A5XX_SP_FS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
3023 {
3024 return ((val) << A5XX_SP_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
3025 }
3026 #define A5XX_SP_FS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
3027 #define A5XX_SP_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
3028 static inline uint32_t A5XX_SP_FS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
3029 {
3030 return ((val) << A5XX_SP_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_FS_CONTROL_REG_SHADEROBJOFFSET__MASK;
3031 }
3032
3033 #define REG_A5XX_SP_HS_CONTROL_REG 0x0000e586
3034 #define A5XX_SP_HS_CONTROL_REG_ENABLED 0x00000001
3035 #define A5XX_SP_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
3036 #define A5XX_SP_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
3037 static inline uint32_t A5XX_SP_HS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
3038 {
3039 return ((val) << A5XX_SP_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
3040 }
3041 #define A5XX_SP_HS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
3042 #define A5XX_SP_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
3043 static inline uint32_t A5XX_SP_HS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
3044 {
3045 return ((val) << A5XX_SP_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_HS_CONTROL_REG_SHADEROBJOFFSET__MASK;
3046 }
3047
3048 #define REG_A5XX_SP_DS_CONTROL_REG 0x0000e587
3049 #define A5XX_SP_DS_CONTROL_REG_ENABLED 0x00000001
3050 #define A5XX_SP_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
3051 #define A5XX_SP_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
3052 static inline uint32_t A5XX_SP_DS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
3053 {
3054 return ((val) << A5XX_SP_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
3055 }
3056 #define A5XX_SP_DS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
3057 #define A5XX_SP_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
3058 static inline uint32_t A5XX_SP_DS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
3059 {
3060 return ((val) << A5XX_SP_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_DS_CONTROL_REG_SHADEROBJOFFSET__MASK;
3061 }
3062
3063 #define REG_A5XX_SP_GS_CONTROL_REG 0x0000e588
3064 #define A5XX_SP_GS_CONTROL_REG_ENABLED 0x00000001
3065 #define A5XX_SP_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
3066 #define A5XX_SP_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
3067 static inline uint32_t A5XX_SP_GS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
3068 {
3069 return ((val) << A5XX_SP_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
3070 }
3071 #define A5XX_SP_GS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
3072 #define A5XX_SP_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
3073 static inline uint32_t A5XX_SP_GS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
3074 {
3075 return ((val) << A5XX_SP_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_GS_CONTROL_REG_SHADEROBJOFFSET__MASK;
3076 }
3077
3078 #define REG_A5XX_SP_CS_CONFIG 0x0000e589
3079
3080 #define REG_A5XX_SP_VS_CONFIG_MAX_CONST 0x0000e58a
3081
3082 #define REG_A5XX_SP_FS_CONFIG_MAX_CONST 0x0000e58b
3083
3084 #define REG_A5XX_SP_VS_CTRL_REG0 0x0000e590
3085 #define A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
3086 #define A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
3087 static inline uint32_t A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
3088 {
3089 return ((val) << A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
3090 }
3091 #define A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0000fc00
3092 #define A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
3093 static inline uint32_t A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
3094 {
3095 return ((val) << A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
3096 }
3097 #define A5XX_SP_VS_CTRL_REG0_VARYING 0x00010000
3098 #define A5XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x00100000
3099 #define A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK 0xfe000000
3100 #define A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT 25
3101 static inline uint32_t A5XX_SP_VS_CTRL_REG0_BRANCHSTACK(uint32_t val)
3102 {
3103 return ((val) << A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK;
3104 }
3105
3106 #define REG_A5XX_SP_PRIMITIVE_CNTL 0x0000e592
3107 #define A5XX_SP_PRIMITIVE_CNTL_VSOUT__MASK 0x0000001f
3108 #define A5XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT 0
3109 static inline uint32_t A5XX_SP_PRIMITIVE_CNTL_VSOUT(uint32_t val)
3110 {
3111 return ((val) << A5XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT) & A5XX_SP_PRIMITIVE_CNTL_VSOUT__MASK;
3112 }
3113
3114 static inline uint32_t REG_A5XX_SP_VS_OUT(uint32_t i0) { return 0x0000e593 + 0x1*i0; }
3115
3116 static inline uint32_t REG_A5XX_SP_VS_OUT_REG(uint32_t i0) { return 0x0000e593 + 0x1*i0; }
3117 #define A5XX_SP_VS_OUT_REG_A_REGID__MASK 0x000000ff
3118 #define A5XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
3119 static inline uint32_t A5XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
3120 {
3121 return ((val) << A5XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A5XX_SP_VS_OUT_REG_A_REGID__MASK;
3122 }
3123 #define A5XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00000f00
3124 #define A5XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 8
3125 static inline uint32_t A5XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
3126 {
3127 return ((val) << A5XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A5XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
3128 }
3129 #define A5XX_SP_VS_OUT_REG_B_REGID__MASK 0x00ff0000
3130 #define A5XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
3131 static inline uint32_t A5XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
3132 {
3133 return ((val) << A5XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A5XX_SP_VS_OUT_REG_B_REGID__MASK;
3134 }
3135 #define A5XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x0f000000
3136 #define A5XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 24
3137 static inline uint32_t A5XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
3138 {
3139 return ((val) << A5XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A5XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
3140 }
3141
3142 static inline uint32_t REG_A5XX_SP_VS_VPC_DST(uint32_t i0) { return 0x0000e5a3 + 0x1*i0; }
3143
3144 static inline uint32_t REG_A5XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x0000e5a3 + 0x1*i0; }
3145 #define A5XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
3146 #define A5XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
3147 static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
3148 {
3149 return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
3150 }
3151 #define A5XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
3152 #define A5XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
3153 static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
3154 {
3155 return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
3156 }
3157 #define A5XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
3158 #define A5XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
3159 static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
3160 {
3161 return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
3162 }
3163 #define A5XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
3164 #define A5XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
3165 static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
3166 {
3167 return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
3168 }
3169
3170 #define REG_A5XX_UNKNOWN_E5AB 0x0000e5ab
3171
3172 #define REG_A5XX_SP_VS_OBJ_START_LO 0x0000e5ac
3173
3174 #define REG_A5XX_SP_VS_OBJ_START_HI 0x0000e5ad
3175
3176 #define REG_A5XX_SP_FS_CTRL_REG0 0x0000e5c0
3177 #define A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
3178 #define A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
3179 static inline uint32_t A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
3180 {
3181 return ((val) << A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
3182 }
3183 #define A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0000fc00
3184 #define A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
3185 static inline uint32_t A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
3186 {
3187 return ((val) << A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
3188 }
3189 #define A5XX_SP_FS_CTRL_REG0_VARYING 0x00010000
3190 #define A5XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x00100000
3191 #define A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK 0xfe000000
3192 #define A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT 25
3193 static inline uint32_t A5XX_SP_FS_CTRL_REG0_BRANCHSTACK(uint32_t val)
3194 {
3195 return ((val) << A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT) & A5XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK;
3196 }
3197
3198 #define REG_A5XX_UNKNOWN_E5C2 0x0000e5c2
3199
3200 #define REG_A5XX_SP_FS_OBJ_START_LO 0x0000e5c3
3201
3202 #define REG_A5XX_SP_FS_OBJ_START_HI 0x0000e5c4
3203
3204 #define REG_A5XX_SP_BLEND_CNTL 0x0000e5c9
3205
3206 #define REG_A5XX_SP_FS_OUTPUT_CNTL 0x0000e5ca
3207 #define A5XX_SP_FS_OUTPUT_CNTL_MRT__MASK 0x0000000f
3208 #define A5XX_SP_FS_OUTPUT_CNTL_MRT__SHIFT 0
3209 static inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_MRT(uint32_t val)
3210 {
3211 return ((val) << A5XX_SP_FS_OUTPUT_CNTL_MRT__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_MRT__MASK;
3212 }
3213 #define A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__MASK 0x00001fe0
3214 #define A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__SHIFT 5
3215 static inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID(uint32_t val)
3216 {
3217 return ((val) << A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__MASK;
3218 }
3219 #define A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__MASK 0x001fe000
3220 #define A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__SHIFT 13
3221 static inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID(uint32_t val)
3222 {
3223 return ((val) << A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__MASK;
3224 }
3225
3226 static inline uint32_t REG_A5XX_SP_FS_OUTPUT(uint32_t i0) { return 0x0000e5cb + 0x1*i0; }
3227
3228 static inline uint32_t REG_A5XX_SP_FS_OUTPUT_REG(uint32_t i0) { return 0x0000e5cb + 0x1*i0; }
3229 #define A5XX_SP_FS_OUTPUT_REG_REGID__MASK 0x000000ff
3230 #define A5XX_SP_FS_OUTPUT_REG_REGID__SHIFT 0
3231 static inline uint32_t A5XX_SP_FS_OUTPUT_REG_REGID(uint32_t val)
3232 {
3233 return ((val) << A5XX_SP_FS_OUTPUT_REG_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_REG_REGID__MASK;
3234 }
3235 #define A5XX_SP_FS_OUTPUT_REG_HALF_PRECISION 0x00000100
3236
3237 static inline uint32_t REG_A5XX_SP_FS_MRT(uint32_t i0) { return 0x0000e5d3 + 0x1*i0; }
3238
3239 static inline uint32_t REG_A5XX_SP_FS_MRT_REG(uint32_t i0) { return 0x0000e5d3 + 0x1*i0; }
3240 #define A5XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK 0x000000ff
3241 #define A5XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT 0
3242 static inline uint32_t A5XX_SP_FS_MRT_REG_COLOR_FORMAT(enum a5xx_color_fmt val)
3243 {
3244 return ((val) << A5XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT) & A5XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK;
3245 }
3246
3247 #define REG_A5XX_UNKNOWN_E5DB 0x0000e5db
3248
3249 #define REG_A5XX_SP_CS_CNTL_0 0x0000e5f0
3250
3251 #define REG_A5XX_UNKNOWN_E600 0x0000e600
3252
3253 #define REG_A5XX_UNKNOWN_E640 0x0000e640
3254
3255 #define REG_A5XX_TPL1_TP_RAS_MSAA_CNTL 0x0000e704
3256 #define A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
3257 #define A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
3258 static inline uint32_t A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
3259 {
3260 return ((val) << A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__MASK;
3261 }
3262
3263 #define REG_A5XX_TPL1_TP_DEST_MSAA_CNTL 0x0000e705
3264 #define A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
3265 #define A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
3266 static inline uint32_t A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
3267 {
3268 return ((val) << A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__MASK;
3269 }
3270 #define A5XX_TPL1_TP_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
3271
3272 #define REG_A5XX_TPL1_VS_TEX_COUNT 0x0000e700
3273
3274 #define REG_A5XX_TPL1_VS_TEX_SAMP_LO 0x0000e722
3275
3276 #define REG_A5XX_TPL1_VS_TEX_SAMP_HI 0x0000e723
3277
3278 #define REG_A5XX_TPL1_VS_TEX_CONST_LO 0x0000e72a
3279
3280 #define REG_A5XX_TPL1_VS_TEX_CONST_HI 0x0000e72b
3281
3282 #define REG_A5XX_TPL1_FS_TEX_COUNT 0x0000e750
3283
3284 #define REG_A5XX_TPL1_FS_TEX_SAMP_LO 0x0000e75a
3285
3286 #define REG_A5XX_TPL1_FS_TEX_SAMP_HI 0x0000e75b
3287
3288 #define REG_A5XX_TPL1_FS_TEX_CONST_LO 0x0000e75e
3289
3290 #define REG_A5XX_TPL1_FS_TEX_CONST_HI 0x0000e75f
3291
3292 #define REG_A5XX_TPL1_TP_FS_ROTATION_CNTL 0x0000e764
3293
3294 #define REG_A5XX_HLSQ_CONTROL_0_REG 0x0000e784
3295
3296 #define REG_A5XX_HLSQ_CONTROL_1_REG 0x0000e785
3297 #define A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__MASK 0x0000003f
3298 #define A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__SHIFT 0
3299 static inline uint32_t A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD(uint32_t val)
3300 {
3301 return ((val) << A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__SHIFT) & A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__MASK;
3302 }
3303
3304 #define REG_A5XX_HLSQ_CONTROL_2_REG 0x0000e786
3305 #define A5XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK 0x000000ff
3306 #define A5XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT 0
3307 static inline uint32_t A5XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val)
3308 {
3309 return ((val) << A5XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT) & A5XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK;
3310 }
3311
3312 #define REG_A5XX_HLSQ_CONTROL_3_REG 0x0000e787
3313 #define A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK 0x000000ff
3314 #define A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT 0
3315 static inline uint32_t A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID(uint32_t val)
3316 {
3317 return ((val) << A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT) & A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK;
3318 }
3319
3320 #define REG_A5XX_HLSQ_CONTROL_4_REG 0x0000e788
3321 #define A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK 0x00ff0000
3322 #define A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT 16
3323 static inline uint32_t A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID(uint32_t val)
3324 {
3325 return ((val) << A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT) & A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK;
3326 }
3327 #define A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK 0xff000000
3328 #define A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT 24
3329 static inline uint32_t A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID(uint32_t val)
3330 {
3331 return ((val) << A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT) & A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK;
3332 }
3333
3334 #define REG_A5XX_HLSQ_UPDATE_CNTL 0x0000e78a
3335
3336 #define REG_A5XX_HLSQ_VS_CONTROL_REG 0x0000e78b
3337 #define A5XX_HLSQ_VS_CONTROL_REG_ENABLED 0x00000001
3338 #define A5XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
3339 #define A5XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
3340 static inline uint32_t A5XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
3341 {
3342 return ((val) << A5XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
3343 }
3344 #define A5XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
3345 #define A5XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
3346 static inline uint32_t A5XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
3347 {
3348 return ((val) << A5XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK;
3349 }
3350
3351 #define REG_A5XX_HLSQ_FS_CONTROL_REG 0x0000e78c
3352 #define A5XX_HLSQ_FS_CONTROL_REG_ENABLED 0x00000001
3353 #define A5XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
3354 #define A5XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
3355 static inline uint32_t A5XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
3356 {
3357 return ((val) << A5XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
3358 }
3359 #define A5XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
3360 #define A5XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
3361 static inline uint32_t A5XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
3362 {
3363 return ((val) << A5XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK;
3364 }
3365
3366 #define REG_A5XX_HLSQ_HS_CONTROL_REG 0x0000e78d
3367 #define A5XX_HLSQ_HS_CONTROL_REG_ENABLED 0x00000001
3368 #define A5XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
3369 #define A5XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
3370 static inline uint32_t A5XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
3371 {
3372 return ((val) << A5XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
3373 }
3374 #define A5XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
3375 #define A5XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
3376 static inline uint32_t A5XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
3377 {
3378 return ((val) << A5XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK;
3379 }
3380
3381 #define REG_A5XX_HLSQ_DS_CONTROL_REG 0x0000e78e
3382 #define A5XX_HLSQ_DS_CONTROL_REG_ENABLED 0x00000001
3383 #define A5XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
3384 #define A5XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
3385 static inline uint32_t A5XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
3386 {
3387 return ((val) << A5XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
3388 }
3389 #define A5XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
3390 #define A5XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
3391 static inline uint32_t A5XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
3392 {
3393 return ((val) << A5XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK;
3394 }
3395
3396 #define REG_A5XX_HLSQ_GS_CONTROL_REG 0x0000e78f
3397 #define A5XX_HLSQ_GS_CONTROL_REG_ENABLED 0x00000001
3398 #define A5XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
3399 #define A5XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
3400 static inline uint32_t A5XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
3401 {
3402 return ((val) << A5XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
3403 }
3404 #define A5XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
3405 #define A5XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
3406 static inline uint32_t A5XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
3407 {
3408 return ((val) << A5XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK;
3409 }
3410
3411 #define REG_A5XX_HLSQ_CS_CONFIG 0x0000e790
3412
3413 #define REG_A5XX_HLSQ_VS_CNTL 0x0000e791
3414 #define A5XX_HLSQ_VS_CNTL_INSTRLEN__MASK 0xfffffffe
3415 #define A5XX_HLSQ_VS_CNTL_INSTRLEN__SHIFT 1
3416 static inline uint32_t A5XX_HLSQ_VS_CNTL_INSTRLEN(uint32_t val)
3417 {
3418 return ((val) << A5XX_HLSQ_VS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_VS_CNTL_INSTRLEN__MASK;
3419 }
3420
3421 #define REG_A5XX_HLSQ_FS_CNTL 0x0000e792
3422 #define A5XX_HLSQ_FS_CNTL_INSTRLEN__MASK 0xfffffffe
3423 #define A5XX_HLSQ_FS_CNTL_INSTRLEN__SHIFT 1
3424 static inline uint32_t A5XX_HLSQ_FS_CNTL_INSTRLEN(uint32_t val)
3425 {
3426 return ((val) << A5XX_HLSQ_FS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_FS_CNTL_INSTRLEN__MASK;
3427 }
3428
3429 #define REG_A5XX_HLSQ_HS_CNTL 0x0000e793
3430 #define A5XX_HLSQ_HS_CNTL_INSTRLEN__MASK 0xfffffffe
3431 #define A5XX_HLSQ_HS_CNTL_INSTRLEN__SHIFT 1
3432 static inline uint32_t A5XX_HLSQ_HS_CNTL_INSTRLEN(uint32_t val)
3433 {
3434 return ((val) << A5XX_HLSQ_HS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_HS_CNTL_INSTRLEN__MASK;
3435 }
3436
3437 #define REG_A5XX_HLSQ_DS_CNTL 0x0000e794
3438 #define A5XX_HLSQ_DS_CNTL_INSTRLEN__MASK 0xfffffffe
3439 #define A5XX_HLSQ_DS_CNTL_INSTRLEN__SHIFT 1
3440 static inline uint32_t A5XX_HLSQ_DS_CNTL_INSTRLEN(uint32_t val)
3441 {
3442 return ((val) << A5XX_HLSQ_DS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_DS_CNTL_INSTRLEN__MASK;
3443 }
3444
3445 #define REG_A5XX_HLSQ_GS_CNTL 0x0000e795
3446 #define A5XX_HLSQ_GS_CNTL_INSTRLEN__MASK 0xfffffffe
3447 #define A5XX_HLSQ_GS_CNTL_INSTRLEN__SHIFT 1
3448 static inline uint32_t A5XX_HLSQ_GS_CNTL_INSTRLEN(uint32_t val)
3449 {
3450 return ((val) << A5XX_HLSQ_GS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_GS_CNTL_INSTRLEN__MASK;
3451 }
3452
3453 #define REG_A5XX_HLSQ_CS_CNTL 0x0000e796
3454 #define A5XX_HLSQ_CS_CNTL_INSTRLEN__MASK 0xfffffffe
3455 #define A5XX_HLSQ_CS_CNTL_INSTRLEN__SHIFT 1
3456 static inline uint32_t A5XX_HLSQ_CS_CNTL_INSTRLEN(uint32_t val)
3457 {
3458 return ((val) << A5XX_HLSQ_CS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_CS_CNTL_INSTRLEN__MASK;
3459 }
3460
3461 #define REG_A5XX_HLSQ_CS_KERNEL_GROUP_X 0x0000e7b9
3462
3463 #define REG_A5XX_HLSQ_CS_KERNEL_GROUP_Y 0x0000e7ba
3464
3465 #define REG_A5XX_HLSQ_CS_KERNEL_GROUP_Z 0x0000e7bb
3466
3467 #define REG_A5XX_HLSQ_CS_NDRANGE_0 0x0000e7b0
3468
3469 #define REG_A5XX_HLSQ_CS_NDRANGE_1 0x0000e7b1
3470
3471 #define REG_A5XX_HLSQ_CS_NDRANGE_2 0x0000e7b2
3472
3473 #define REG_A5XX_HLSQ_CS_NDRANGE_3 0x0000e7b3
3474
3475 #define REG_A5XX_HLSQ_CS_NDRANGE_4 0x0000e7b4
3476
3477 #define REG_A5XX_HLSQ_CS_NDRANGE_5 0x0000e7b5
3478
3479 #define REG_A5XX_HLSQ_CS_NDRANGE_6 0x0000e7b6
3480
3481 #define REG_A5XX_HLSQ_CS_CNTL_0 0x0000e7b7
3482
3483 #define REG_A5XX_HLSQ_CS_CNTL_1 0x0000e7b8
3484
3485 #define REG_A5XX_UNKNOWN_E7C0 0x0000e7c0
3486
3487 #define REG_A5XX_HLSQ_VS_CONSTLEN 0x0000e7c3
3488
3489 #define REG_A5XX_HLSQ_VS_INSTRLEN 0x0000e7c4
3490
3491 #define REG_A5XX_UNKNOWN_E7C5 0x0000e7c5
3492
3493 #define REG_A5XX_UNKNOWN_E7CA 0x0000e7ca
3494
3495 #define REG_A5XX_HLSQ_FS_CONSTLEN 0x0000e7d7
3496
3497 #define REG_A5XX_HLSQ_FS_INSTRLEN 0x0000e7d8
3498
3499 #define REG_A5XX_HLSQ_HS_CONSTLEN 0x0000e7c8
3500
3501 #define REG_A5XX_HLSQ_HS_INSTRLEN 0x0000e7c9
3502
3503 #define REG_A5XX_HLSQ_DS_CONSTLEN 0x0000e7cd
3504
3505 #define REG_A5XX_HLSQ_DS_INSTRLEN 0x0000e7ce
3506
3507 #define REG_A5XX_UNKNOWN_E7CF 0x0000e7cf
3508
3509 #define REG_A5XX_HLSQ_GS_CONSTLEN 0x0000e7d2
3510
3511 #define REG_A5XX_HLSQ_GS_INSTRLEN 0x0000e7d3
3512
3513 #define REG_A5XX_UNKNOWN_E7D4 0x0000e7d4
3514
3515 #define REG_A5XX_UNKNOWN_E7D9 0x0000e7d9
3516
3517 #define REG_A5XX_HLSQ_CONTEXT_SWITCH_CS_SW_3 0x0000e7dc
3518
3519 #define REG_A5XX_HLSQ_CONTEXT_SWITCH_CS_SW_4 0x0000e7dd
3520
3521 #define REG_A5XX_RB_2D_SRC_SOLID_DW0 0x00002101
3522
3523 #define REG_A5XX_RB_2D_SRC_SOLID_DW1 0x00002102
3524
3525 #define REG_A5XX_RB_2D_SRC_SOLID_DW2 0x00002103
3526
3527 #define REG_A5XX_RB_2D_SRC_SOLID_DW3 0x00002104
3528
3529 #define REG_A5XX_RB_2D_SRC_INFO 0x00002107
3530 #define A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__MASK 0x000000ff
3531 #define A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__SHIFT 0
3532 static inline uint32_t A5XX_RB_2D_SRC_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
3533 {
3534 return ((val) << A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__MASK;
3535 }
3536 #define A5XX_RB_2D_SRC_INFO_COLOR_SWAP__MASK 0x00000c00
3537 #define A5XX_RB_2D_SRC_INFO_COLOR_SWAP__SHIFT 10
3538 static inline uint32_t A5XX_RB_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val)
3539 {
3540 return ((val) << A5XX_RB_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_2D_SRC_INFO_COLOR_SWAP__MASK;
3541 }
3542
3543 #define REG_A5XX_RB_2D_SRC_LO 0x00002108
3544
3545 #define REG_A5XX_RB_2D_SRC_HI 0x00002109
3546
3547 #define REG_A5XX_RB_2D_SRC_SIZE 0x0000210a
3548 #define A5XX_RB_2D_SRC_SIZE_PITCH__MASK 0x0000ffff
3549 #define A5XX_RB_2D_SRC_SIZE_PITCH__SHIFT 0
3550 static inline uint32_t A5XX_RB_2D_SRC_SIZE_PITCH(uint32_t val)
3551 {
3552 assert(!(val & 0x3f));
3553 return ((val >> 6) << A5XX_RB_2D_SRC_SIZE_PITCH__SHIFT) & A5XX_RB_2D_SRC_SIZE_PITCH__MASK;
3554 }
3555 #define A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__MASK 0xffff0000
3556 #define A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__SHIFT 16
3557 static inline uint32_t A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH(uint32_t val)
3558 {
3559 assert(!(val & 0x3f));
3560 return ((val >> 6) << A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__SHIFT) & A5XX_RB_2D_SRC_SIZE_ARRAY_PITCH__MASK;
3561 }
3562
3563 #define REG_A5XX_RB_2D_DST_INFO 0x00002110
3564 #define A5XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK 0x000000ff
3565 #define A5XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT 0
3566 static inline uint32_t A5XX_RB_2D_DST_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
3567 {
3568 return ((val) << A5XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK;
3569 }
3570 #define A5XX_RB_2D_DST_INFO_COLOR_SWAP__MASK 0x00000c00
3571 #define A5XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT 10
3572 static inline uint32_t A5XX_RB_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
3573 {
3574 return ((val) << A5XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_2D_DST_INFO_COLOR_SWAP__MASK;
3575 }
3576
3577 #define REG_A5XX_RB_2D_DST_LO 0x00002111
3578
3579 #define REG_A5XX_RB_2D_DST_HI 0x00002112
3580
3581 #define REG_A5XX_RB_2D_DST_SIZE 0x00002113
3582 #define A5XX_RB_2D_DST_SIZE_PITCH__MASK 0x0000ffff
3583 #define A5XX_RB_2D_DST_SIZE_PITCH__SHIFT 0
3584 static inline uint32_t A5XX_RB_2D_DST_SIZE_PITCH(uint32_t val)
3585 {
3586 assert(!(val & 0x3f));
3587 return ((val >> 6) << A5XX_RB_2D_DST_SIZE_PITCH__SHIFT) & A5XX_RB_2D_DST_SIZE_PITCH__MASK;
3588 }
3589 #define A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__MASK 0xffff0000
3590 #define A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__SHIFT 16
3591 static inline uint32_t A5XX_RB_2D_DST_SIZE_ARRAY_PITCH(uint32_t val)
3592 {
3593 assert(!(val & 0x3f));
3594 return ((val >> 6) << A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__SHIFT) & A5XX_RB_2D_DST_SIZE_ARRAY_PITCH__MASK;
3595 }
3596
3597 #define REG_A5XX_RB_2D_SRC_FLAGS_LO 0x00002140
3598
3599 #define REG_A5XX_RB_2D_SRC_FLAGS_HI 0x00002141
3600
3601 #define REG_A5XX_RB_2D_DST_FLAGS_LO 0x00002143
3602
3603 #define REG_A5XX_RB_2D_DST_FLAGS_HI 0x00002144
3604
3605 #define REG_A5XX_GRAS_2D_SRC_INFO 0x00002181
3606 #define A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__MASK 0x000000ff
3607 #define A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__SHIFT 0
3608 static inline uint32_t A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
3609 {
3610 return ((val) << A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__MASK;
3611 }
3612 #define A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__MASK 0x00000c00
3613 #define A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__SHIFT 10
3614 static inline uint32_t A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val)
3615 {
3616 return ((val) << A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__MASK;
3617 }
3618
3619 #define REG_A5XX_GRAS_2D_DST_INFO 0x00002182
3620 #define A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__MASK 0x000000ff
3621 #define A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__SHIFT 0
3622 static inline uint32_t A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
3623 {
3624 return ((val) << A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__MASK;
3625 }
3626 #define A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__MASK 0x00000c00
3627 #define A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__SHIFT 10
3628 static inline uint32_t A5XX_GRAS_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
3629 {
3630 return ((val) << A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__SHIFT) & A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__MASK;
3631 }
3632
3633 #define REG_A5XX_UNKNOWN_2100 0x00002100
3634
3635 #define REG_A5XX_UNKNOWN_2180 0x00002180
3636
3637 #define REG_A5XX_UNKNOWN_2184 0x00002184
3638
3639 #define REG_A5XX_TEX_SAMP_0 0x00000000
3640 #define A5XX_TEX_SAMP_0_MIPFILTER_LINEAR_NEAR 0x00000001
3641 #define A5XX_TEX_SAMP_0_XY_MAG__MASK 0x00000006
3642 #define A5XX_TEX_SAMP_0_XY_MAG__SHIFT 1
3643 static inline uint32_t A5XX_TEX_SAMP_0_XY_MAG(enum a5xx_tex_filter val)
3644 {
3645 return ((val) << A5XX_TEX_SAMP_0_XY_MAG__SHIFT) & A5XX_TEX_SAMP_0_XY_MAG__MASK;
3646 }
3647 #define A5XX_TEX_SAMP_0_XY_MIN__MASK 0x00000018
3648 #define A5XX_TEX_SAMP_0_XY_MIN__SHIFT 3
3649 static inline uint32_t A5XX_TEX_SAMP_0_XY_MIN(enum a5xx_tex_filter val)
3650 {
3651 return ((val) << A5XX_TEX_SAMP_0_XY_MIN__SHIFT) & A5XX_TEX_SAMP_0_XY_MIN__MASK;
3652 }
3653 #define A5XX_TEX_SAMP_0_WRAP_S__MASK 0x000000e0
3654 #define A5XX_TEX_SAMP_0_WRAP_S__SHIFT 5
3655 static inline uint32_t A5XX_TEX_SAMP_0_WRAP_S(enum a5xx_tex_clamp val)
3656 {
3657 return ((val) << A5XX_TEX_SAMP_0_WRAP_S__SHIFT) & A5XX_TEX_SAMP_0_WRAP_S__MASK;
3658 }
3659 #define A5XX_TEX_SAMP_0_WRAP_T__MASK 0x00000700
3660 #define A5XX_TEX_SAMP_0_WRAP_T__SHIFT 8
3661 static inline uint32_t A5XX_TEX_SAMP_0_WRAP_T(enum a5xx_tex_clamp val)
3662 {
3663 return ((val) << A5XX_TEX_SAMP_0_WRAP_T__SHIFT) & A5XX_TEX_SAMP_0_WRAP_T__MASK;
3664 }
3665 #define A5XX_TEX_SAMP_0_WRAP_R__MASK 0x00003800
3666 #define A5XX_TEX_SAMP_0_WRAP_R__SHIFT 11
3667 static inline uint32_t A5XX_TEX_SAMP_0_WRAP_R(enum a5xx_tex_clamp val)
3668 {
3669 return ((val) << A5XX_TEX_SAMP_0_WRAP_R__SHIFT) & A5XX_TEX_SAMP_0_WRAP_R__MASK;
3670 }
3671 #define A5XX_TEX_SAMP_0_ANISO__MASK 0x0001c000
3672 #define A5XX_TEX_SAMP_0_ANISO__SHIFT 14
3673 static inline uint32_t A5XX_TEX_SAMP_0_ANISO(enum a5xx_tex_aniso val)
3674 {
3675 return ((val) << A5XX_TEX_SAMP_0_ANISO__SHIFT) & A5XX_TEX_SAMP_0_ANISO__MASK;
3676 }
3677 #define A5XX_TEX_SAMP_0_LOD_BIAS__MASK 0xfff80000
3678 #define A5XX_TEX_SAMP_0_LOD_BIAS__SHIFT 19
3679 static inline uint32_t A5XX_TEX_SAMP_0_LOD_BIAS(float val)
3680 {
3681 return ((((int32_t)(val * 256.0))) << A5XX_TEX_SAMP_0_LOD_BIAS__SHIFT) & A5XX_TEX_SAMP_0_LOD_BIAS__MASK;
3682 }
3683
3684 #define REG_A5XX_TEX_SAMP_1 0x00000001
3685 #define A5XX_TEX_SAMP_1_COMPARE_FUNC__MASK 0x0000000e
3686 #define A5XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT 1
3687 static inline uint32_t A5XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val)
3688 {
3689 return ((val) << A5XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A5XX_TEX_SAMP_1_COMPARE_FUNC__MASK;
3690 }
3691 #define A5XX_TEX_SAMP_1_CUBEMAPSEAMLESSFILTOFF 0x00000010
3692 #define A5XX_TEX_SAMP_1_UNNORM_COORDS 0x00000020
3693 #define A5XX_TEX_SAMP_1_MIPFILTER_LINEAR_FAR 0x00000040
3694 #define A5XX_TEX_SAMP_1_MAX_LOD__MASK 0x000fff00
3695 #define A5XX_TEX_SAMP_1_MAX_LOD__SHIFT 8
3696 static inline uint32_t A5XX_TEX_SAMP_1_MAX_LOD(float val)
3697 {
3698 return ((((uint32_t)(val * 256.0))) << A5XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A5XX_TEX_SAMP_1_MAX_LOD__MASK;
3699 }
3700 #define A5XX_TEX_SAMP_1_MIN_LOD__MASK 0xfff00000
3701 #define A5XX_TEX_SAMP_1_MIN_LOD__SHIFT 20
3702 static inline uint32_t A5XX_TEX_SAMP_1_MIN_LOD(float val)
3703 {
3704 return ((((uint32_t)(val * 256.0))) << A5XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A5XX_TEX_SAMP_1_MIN_LOD__MASK;
3705 }
3706
3707 #define REG_A5XX_TEX_SAMP_2 0x00000002
3708
3709 #define REG_A5XX_TEX_SAMP_3 0x00000003
3710
3711 #define REG_A5XX_TEX_CONST_0 0x00000000
3712 #define A5XX_TEX_CONST_0_TILE_MODE__MASK 0x00000003
3713 #define A5XX_TEX_CONST_0_TILE_MODE__SHIFT 0
3714 static inline uint32_t A5XX_TEX_CONST_0_TILE_MODE(enum a5xx_tile_mode val)
3715 {
3716 return ((val) << A5XX_TEX_CONST_0_TILE_MODE__SHIFT) & A5XX_TEX_CONST_0_TILE_MODE__MASK;
3717 }
3718 #define A5XX_TEX_CONST_0_SRGB 0x00000004
3719 #define A5XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
3720 #define A5XX_TEX_CONST_0_SWIZ_X__SHIFT 4
3721 static inline uint32_t A5XX_TEX_CONST_0_SWIZ_X(enum a5xx_tex_swiz val)
3722 {
3723 return ((val) << A5XX_TEX_CONST_0_SWIZ_X__SHIFT) & A5XX_TEX_CONST_0_SWIZ_X__MASK;
3724 }
3725 #define A5XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
3726 #define A5XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
3727 static inline uint32_t A5XX_TEX_CONST_0_SWIZ_Y(enum a5xx_tex_swiz val)
3728 {
3729 return ((val) << A5XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A5XX_TEX_CONST_0_SWIZ_Y__MASK;
3730 }
3731 #define A5XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
3732 #define A5XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
3733 static inline uint32_t A5XX_TEX_CONST_0_SWIZ_Z(enum a5xx_tex_swiz val)
3734 {
3735 return ((val) << A5XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A5XX_TEX_CONST_0_SWIZ_Z__MASK;
3736 }
3737 #define A5XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
3738 #define A5XX_TEX_CONST_0_SWIZ_W__SHIFT 13
3739 static inline uint32_t A5XX_TEX_CONST_0_SWIZ_W(enum a5xx_tex_swiz val)
3740 {
3741 return ((val) << A5XX_TEX_CONST_0_SWIZ_W__SHIFT) & A5XX_TEX_CONST_0_SWIZ_W__MASK;
3742 }
3743 #define A5XX_TEX_CONST_0_FMT__MASK 0x3fc00000
3744 #define A5XX_TEX_CONST_0_FMT__SHIFT 22
3745 static inline uint32_t A5XX_TEX_CONST_0_FMT(enum a5xx_tex_fmt val)
3746 {
3747 return ((val) << A5XX_TEX_CONST_0_FMT__SHIFT) & A5XX_TEX_CONST_0_FMT__MASK;
3748 }
3749 #define A5XX_TEX_CONST_0_SWAP__MASK 0xc0000000
3750 #define A5XX_TEX_CONST_0_SWAP__SHIFT 30
3751 static inline uint32_t A5XX_TEX_CONST_0_SWAP(enum a3xx_color_swap val)
3752 {
3753 return ((val) << A5XX_TEX_CONST_0_SWAP__SHIFT) & A5XX_TEX_CONST_0_SWAP__MASK;
3754 }
3755
3756 #define REG_A5XX_TEX_CONST_1 0x00000001
3757 #define A5XX_TEX_CONST_1_WIDTH__MASK 0x00007fff
3758 #define A5XX_TEX_CONST_1_WIDTH__SHIFT 0
3759 static inline uint32_t A5XX_TEX_CONST_1_WIDTH(uint32_t val)
3760 {
3761 return ((val) << A5XX_TEX_CONST_1_WIDTH__SHIFT) & A5XX_TEX_CONST_1_WIDTH__MASK;
3762 }
3763 #define A5XX_TEX_CONST_1_HEIGHT__MASK 0x3fff8000
3764 #define A5XX_TEX_CONST_1_HEIGHT__SHIFT 15
3765 static inline uint32_t A5XX_TEX_CONST_1_HEIGHT(uint32_t val)
3766 {
3767 return ((val) << A5XX_TEX_CONST_1_HEIGHT__SHIFT) & A5XX_TEX_CONST_1_HEIGHT__MASK;
3768 }
3769
3770 #define REG_A5XX_TEX_CONST_2 0x00000002
3771 #define A5XX_TEX_CONST_2_FETCHSIZE__MASK 0x0000000f
3772 #define A5XX_TEX_CONST_2_FETCHSIZE__SHIFT 0
3773 static inline uint32_t A5XX_TEX_CONST_2_FETCHSIZE(enum a5xx_tex_fetchsize val)
3774 {
3775 return ((val) << A5XX_TEX_CONST_2_FETCHSIZE__SHIFT) & A5XX_TEX_CONST_2_FETCHSIZE__MASK;
3776 }
3777 #define A5XX_TEX_CONST_2_PITCH__MASK 0x1fffff80
3778 #define A5XX_TEX_CONST_2_PITCH__SHIFT 7
3779 static inline uint32_t A5XX_TEX_CONST_2_PITCH(uint32_t val)
3780 {
3781 return ((val) << A5XX_TEX_CONST_2_PITCH__SHIFT) & A5XX_TEX_CONST_2_PITCH__MASK;
3782 }
3783 #define A5XX_TEX_CONST_2_TYPE__MASK 0x60000000
3784 #define A5XX_TEX_CONST_2_TYPE__SHIFT 29
3785 static inline uint32_t A5XX_TEX_CONST_2_TYPE(enum a5xx_tex_type val)
3786 {
3787 return ((val) << A5XX_TEX_CONST_2_TYPE__SHIFT) & A5XX_TEX_CONST_2_TYPE__MASK;
3788 }
3789
3790 #define REG_A5XX_TEX_CONST_3 0x00000003
3791 #define A5XX_TEX_CONST_3_ARRAY_PITCH__MASK 0x00003fff
3792 #define A5XX_TEX_CONST_3_ARRAY_PITCH__SHIFT 0
3793 static inline uint32_t A5XX_TEX_CONST_3_ARRAY_PITCH(uint32_t val)
3794 {
3795 assert(!(val & 0xfff));
3796 return ((val >> 12) << A5XX_TEX_CONST_3_ARRAY_PITCH__SHIFT) & A5XX_TEX_CONST_3_ARRAY_PITCH__MASK;
3797 }
3798 #define A5XX_TEX_CONST_3_FLAG 0x10000000
3799
3800 #define REG_A5XX_TEX_CONST_4 0x00000004
3801 #define A5XX_TEX_CONST_4_BASE_LO__MASK 0xffffffe0
3802 #define A5XX_TEX_CONST_4_BASE_LO__SHIFT 5
3803 static inline uint32_t A5XX_TEX_CONST_4_BASE_LO(uint32_t val)
3804 {
3805 assert(!(val & 0x1f));
3806 return ((val >> 5) << A5XX_TEX_CONST_4_BASE_LO__SHIFT) & A5XX_TEX_CONST_4_BASE_LO__MASK;
3807 }
3808
3809 #define REG_A5XX_TEX_CONST_5 0x00000005
3810 #define A5XX_TEX_CONST_5_BASE_HI__MASK 0x0001ffff
3811 #define A5XX_TEX_CONST_5_BASE_HI__SHIFT 0
3812 static inline uint32_t A5XX_TEX_CONST_5_BASE_HI(uint32_t val)
3813 {
3814 return ((val) << A5XX_TEX_CONST_5_BASE_HI__SHIFT) & A5XX_TEX_CONST_5_BASE_HI__MASK;
3815 }
3816 #define A5XX_TEX_CONST_5_DEPTH__MASK 0x3ffe0000
3817 #define A5XX_TEX_CONST_5_DEPTH__SHIFT 17
3818 static inline uint32_t A5XX_TEX_CONST_5_DEPTH(uint32_t val)
3819 {
3820 return ((val) << A5XX_TEX_CONST_5_DEPTH__SHIFT) & A5XX_TEX_CONST_5_DEPTH__MASK;
3821 }
3822
3823 #define REG_A5XX_TEX_CONST_6 0x00000006
3824
3825 #define REG_A5XX_TEX_CONST_7 0x00000007
3826
3827 #define REG_A5XX_TEX_CONST_8 0x00000008
3828
3829 #define REG_A5XX_TEX_CONST_9 0x00000009
3830
3831 #define REG_A5XX_TEX_CONST_10 0x0000000a
3832
3833 #define REG_A5XX_TEX_CONST_11 0x0000000b
3834
3835
3836 #endif /* A5XX_XML */