freedreno: fix context teardown harder
[mesa.git] / src / gallium / drivers / freedreno / a6xx / a6xx.xml.h
1 #ifndef A6XX_XML
2 #define A6XX_XML
3
4 /* Autogenerated file, DO NOT EDIT manually!
5
6 This file was generated by the rules-ng-ng headergen tool in this git repository:
7 http://github.com/freedreno/envytools/
8 git clone https://github.com/freedreno/envytools.git
9
10 The rules-ng-ng source files this header was generated from are:
11 - /home/robclark/src/envytools/rnndb/adreno.xml ( 501 bytes, from 2018-07-03 19:37:13)
12 - /home/robclark/src/envytools/rnndb/freedreno_copyright.xml ( 1572 bytes, from 2018-07-03 19:37:13)
13 - /home/robclark/src/envytools/rnndb/adreno/a2xx.xml ( 36805 bytes, from 2018-07-03 19:37:13)
14 - /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml ( 13634 bytes, from 2018-07-03 19:37:13)
15 - /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml ( 42393 bytes, from 2018-08-17 13:46:53)
16 - /home/robclark/src/envytools/rnndb/adreno/a3xx.xml ( 83840 bytes, from 2018-07-03 19:37:13)
17 - /home/robclark/src/envytools/rnndb/adreno/a4xx.xml ( 112086 bytes, from 2018-07-03 19:37:13)
18 - /home/robclark/src/envytools/rnndb/adreno/a5xx.xml ( 147240 bytes, from 2018-08-17 13:46:53)
19 - /home/robclark/src/envytools/rnndb/adreno/a6xx.xml ( 102966 bytes, from 2018-08-17 13:46:53)
20 - /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml ( 10431 bytes, from 2018-07-03 19:37:13)
21 - /home/robclark/src/envytools/rnndb/adreno/ocmem.xml ( 1773 bytes, from 2018-07-03 19:37:13)
22
23 Copyright (C) 2013-2018 by the following authors:
24 - Rob Clark <robdclark@gmail.com> (robclark)
25 - Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
26
27 Permission is hereby granted, free of charge, to any person obtaining
28 a copy of this software and associated documentation files (the
29 "Software"), to deal in the Software without restriction, including
30 without limitation the rights to use, copy, modify, merge, publish,
31 distribute, sublicense, and/or sell copies of the Software, and to
32 permit persons to whom the Software is furnished to do so, subject to
33 the following conditions:
34
35 The above copyright notice and this permission notice (including the
36 next paragraph) shall be included in all copies or substantial
37 portions of the Software.
38
39 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
40 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
41 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
42 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
43 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
44 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
45 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
46 */
47
48
49 enum a6xx_color_fmt {
50 RB6_A8_UNORM = 2,
51 RB6_R8_UNORM = 3,
52 RB6_R8_SNORM = 4,
53 RB6_R8_UINT = 5,
54 RB6_R8_SINT = 6,
55 RB6_R4G4B4A4_UNORM = 8,
56 RB6_R5G5B5A1_UNORM = 10,
57 RB6_R5G6B5_UNORM = 14,
58 RB6_R8G8_UNORM = 15,
59 RB6_R8G8_SNORM = 16,
60 RB6_R8G8_UINT = 17,
61 RB6_R8G8_SINT = 18,
62 RB6_R16_UNORM = 21,
63 RB6_R16_SNORM = 22,
64 RB6_R16_FLOAT = 23,
65 RB6_R16_UINT = 24,
66 RB6_R16_SINT = 25,
67 RB6_R8G8B8A8_UNORM = 48,
68 RB6_R8G8B8_UNORM = 49,
69 RB6_R8G8B8A8_SNORM = 50,
70 RB6_R8G8B8A8_UINT = 51,
71 RB6_R8G8B8A8_SINT = 52,
72 RB6_R10G10B10A2_UNORM = 55,
73 RB6_R10G10B10A2_UINT = 58,
74 RB6_R11G11B10_FLOAT = 66,
75 RB6_R16G16_UNORM = 67,
76 RB6_R16G16_SNORM = 68,
77 RB6_R16G16_FLOAT = 69,
78 RB6_R16G16_UINT = 70,
79 RB6_R16G16_SINT = 71,
80 RB6_R32_FLOAT = 74,
81 RB6_R32_UINT = 75,
82 RB6_R32_SINT = 76,
83 RB6_R16G16B16A16_UNORM = 96,
84 RB6_R16G16B16A16_SNORM = 97,
85 RB6_R16G16B16A16_FLOAT = 98,
86 RB6_R16G16B16A16_UINT = 99,
87 RB6_R16G16B16A16_SINT = 100,
88 RB6_R32G32_FLOAT = 103,
89 RB6_R32G32_UINT = 104,
90 RB6_R32G32_SINT = 105,
91 RB6_R32G32B32A32_FLOAT = 130,
92 RB6_R32G32B32A32_UINT = 131,
93 RB6_R32G32B32A32_SINT = 132,
94 RB6_X8Z24_UNORM = 160,
95 };
96
97 enum a6xx_tile_mode {
98 TILE6_LINEAR = 0,
99 TILE6_2 = 2,
100 TILE6_3 = 3,
101 };
102
103 enum a6xx_vtx_fmt {
104 VFMT6_8_UNORM = 3,
105 VFMT6_8_SNORM = 4,
106 VFMT6_8_UINT = 5,
107 VFMT6_8_SINT = 6,
108 VFMT6_8_8_UNORM = 15,
109 VFMT6_8_8_SNORM = 16,
110 VFMT6_8_8_UINT = 17,
111 VFMT6_8_8_SINT = 18,
112 VFMT6_16_UNORM = 21,
113 VFMT6_16_SNORM = 22,
114 VFMT6_16_FLOAT = 23,
115 VFMT6_16_UINT = 24,
116 VFMT6_16_SINT = 25,
117 VFMT6_8_8_8_UNORM = 33,
118 VFMT6_8_8_8_SNORM = 34,
119 VFMT6_8_8_8_UINT = 35,
120 VFMT6_8_8_8_SINT = 36,
121 VFMT6_8_8_8_8_UNORM = 48,
122 VFMT6_8_8_8_8_SNORM = 50,
123 VFMT6_8_8_8_8_UINT = 51,
124 VFMT6_8_8_8_8_SINT = 52,
125 VFMT6_10_10_10_2_UNORM = 54,
126 VFMT6_10_10_10_2_SNORM = 57,
127 VFMT6_10_10_10_2_UINT = 58,
128 VFMT6_10_10_10_2_SINT = 59,
129 VFMT6_11_11_10_FLOAT = 66,
130 VFMT6_16_16_UNORM = 67,
131 VFMT6_16_16_SNORM = 68,
132 VFMT6_16_16_FLOAT = 69,
133 VFMT6_16_16_UINT = 70,
134 VFMT6_16_16_SINT = 71,
135 VFMT6_32_UNORM = 72,
136 VFMT6_32_SNORM = 73,
137 VFMT6_32_FLOAT = 74,
138 VFMT6_32_UINT = 75,
139 VFMT6_32_SINT = 76,
140 VFMT6_32_FIXED = 77,
141 VFMT6_16_16_16_UNORM = 88,
142 VFMT6_16_16_16_SNORM = 89,
143 VFMT6_16_16_16_FLOAT = 90,
144 VFMT6_16_16_16_UINT = 91,
145 VFMT6_16_16_16_SINT = 92,
146 VFMT6_16_16_16_16_UNORM = 96,
147 VFMT6_16_16_16_16_SNORM = 97,
148 VFMT6_16_16_16_16_FLOAT = 98,
149 VFMT6_16_16_16_16_UINT = 99,
150 VFMT6_16_16_16_16_SINT = 100,
151 VFMT6_32_32_UNORM = 101,
152 VFMT6_32_32_SNORM = 102,
153 VFMT6_32_32_FLOAT = 103,
154 VFMT6_32_32_UINT = 104,
155 VFMT6_32_32_SINT = 105,
156 VFMT6_32_32_FIXED = 106,
157 VFMT6_32_32_32_UNORM = 112,
158 VFMT6_32_32_32_SNORM = 113,
159 VFMT6_32_32_32_UINT = 114,
160 VFMT6_32_32_32_SINT = 115,
161 VFMT6_32_32_32_FLOAT = 116,
162 VFMT6_32_32_32_FIXED = 117,
163 VFMT6_32_32_32_32_UNORM = 128,
164 VFMT6_32_32_32_32_SNORM = 129,
165 VFMT6_32_32_32_32_FLOAT = 130,
166 VFMT6_32_32_32_32_UINT = 131,
167 VFMT6_32_32_32_32_SINT = 132,
168 VFMT6_32_32_32_32_FIXED = 133,
169 };
170
171 enum a6xx_tex_fmt {
172 TFMT6_A8_UNORM = 2,
173 TFMT6_8_UNORM = 3,
174 TFMT6_8_SNORM = 4,
175 TFMT6_8_UINT = 5,
176 TFMT6_8_SINT = 6,
177 TFMT6_4_4_4_4_UNORM = 8,
178 TFMT6_5_5_5_1_UNORM = 10,
179 TFMT6_5_6_5_UNORM = 14,
180 TFMT6_8_8_UNORM = 15,
181 TFMT6_8_8_SNORM = 16,
182 TFMT6_8_8_UINT = 17,
183 TFMT6_8_8_SINT = 18,
184 TFMT6_L8_A8_UNORM = 19,
185 TFMT6_16_UNORM = 21,
186 TFMT6_16_SNORM = 22,
187 TFMT6_16_FLOAT = 23,
188 TFMT6_16_UINT = 24,
189 TFMT6_16_SINT = 25,
190 TFMT6_8_8_8_8_UNORM = 48,
191 TFMT6_8_8_8_UNORM = 49,
192 TFMT6_8_8_8_8_SNORM = 50,
193 TFMT6_8_8_8_8_UINT = 51,
194 TFMT6_8_8_8_8_SINT = 52,
195 TFMT6_9_9_9_E5_FLOAT = 53,
196 TFMT6_10_10_10_2_UNORM = 54,
197 TFMT6_10_10_10_2_UINT = 58,
198 TFMT6_11_11_10_FLOAT = 66,
199 TFMT6_16_16_UNORM = 67,
200 TFMT6_16_16_SNORM = 68,
201 TFMT6_16_16_FLOAT = 69,
202 TFMT6_16_16_UINT = 70,
203 TFMT6_16_16_SINT = 71,
204 TFMT6_32_FLOAT = 74,
205 TFMT6_32_UINT = 75,
206 TFMT6_32_SINT = 76,
207 TFMT6_16_16_16_16_UNORM = 96,
208 TFMT6_16_16_16_16_SNORM = 97,
209 TFMT6_16_16_16_16_FLOAT = 98,
210 TFMT6_16_16_16_16_UINT = 99,
211 TFMT6_16_16_16_16_SINT = 100,
212 TFMT6_32_32_FLOAT = 103,
213 TFMT6_32_32_UINT = 104,
214 TFMT6_32_32_SINT = 105,
215 TFMT6_32_32_32_UINT = 114,
216 TFMT6_32_32_32_SINT = 115,
217 TFMT6_32_32_32_FLOAT = 116,
218 TFMT6_32_32_32_32_FLOAT = 130,
219 TFMT6_32_32_32_32_UINT = 131,
220 TFMT6_32_32_32_32_SINT = 132,
221 TFMT6_X8Z24_UNORM = 160,
222 TFMT6_ETC2_RG11_UNORM = 171,
223 TFMT6_ETC2_RG11_SNORM = 172,
224 TFMT6_ETC2_R11_UNORM = 173,
225 TFMT6_ETC2_R11_SNORM = 174,
226 TFMT6_ETC1 = 175,
227 TFMT6_ETC2_RGB8 = 176,
228 TFMT6_ETC2_RGBA8 = 177,
229 TFMT6_ETC2_RGB8A1 = 178,
230 TFMT6_DXT1 = 179,
231 TFMT6_DXT3 = 180,
232 TFMT6_DXT5 = 181,
233 TFMT6_RGTC1_UNORM = 183,
234 TFMT6_RGTC1_SNORM = 184,
235 TFMT6_RGTC2_UNORM = 187,
236 TFMT6_RGTC2_SNORM = 188,
237 TFMT6_BPTC_UFLOAT = 190,
238 TFMT6_BPTC_FLOAT = 191,
239 TFMT6_BPTC = 192,
240 TFMT6_ASTC_4x4 = 193,
241 TFMT6_ASTC_5x4 = 194,
242 TFMT6_ASTC_5x5 = 195,
243 TFMT6_ASTC_6x5 = 196,
244 TFMT6_ASTC_6x6 = 197,
245 TFMT6_ASTC_8x5 = 198,
246 TFMT6_ASTC_8x6 = 199,
247 TFMT6_ASTC_8x8 = 200,
248 TFMT6_ASTC_10x5 = 201,
249 TFMT6_ASTC_10x6 = 202,
250 TFMT6_ASTC_10x8 = 203,
251 TFMT6_ASTC_10x10 = 204,
252 TFMT6_ASTC_12x10 = 205,
253 TFMT6_ASTC_12x12 = 206,
254 };
255
256 enum a6xx_tex_fetchsize {
257 TFETCH6_1_BYTE = 0,
258 TFETCH6_2_BYTE = 1,
259 TFETCH6_4_BYTE = 2,
260 TFETCH6_8_BYTE = 3,
261 TFETCH6_16_BYTE = 4,
262 };
263
264 enum a6xx_depth_format {
265 DEPTH6_NONE = 0,
266 DEPTH6_16 = 1,
267 DEPTH6_24_8 = 2,
268 DEPTH6_32 = 4,
269 };
270
271 enum a6xx_cp_perfcounter_select {
272 PERF_CP_ALWAYS_COUNT = 0,
273 };
274
275 enum a6xx_tex_filter {
276 A6XX_TEX_NEAREST = 0,
277 A6XX_TEX_LINEAR = 1,
278 A6XX_TEX_ANISO = 2,
279 };
280
281 enum a6xx_tex_clamp {
282 A6XX_TEX_REPEAT = 0,
283 A6XX_TEX_CLAMP_TO_EDGE = 1,
284 A6XX_TEX_MIRROR_REPEAT = 2,
285 A6XX_TEX_CLAMP_TO_BORDER = 3,
286 A6XX_TEX_MIRROR_CLAMP = 4,
287 };
288
289 enum a6xx_tex_aniso {
290 A6XX_TEX_ANISO_1 = 0,
291 A6XX_TEX_ANISO_2 = 1,
292 A6XX_TEX_ANISO_4 = 2,
293 A6XX_TEX_ANISO_8 = 3,
294 A6XX_TEX_ANISO_16 = 4,
295 };
296
297 enum a6xx_tex_swiz {
298 A6XX_TEX_X = 0,
299 A6XX_TEX_Y = 1,
300 A6XX_TEX_Z = 2,
301 A6XX_TEX_W = 3,
302 A6XX_TEX_ZERO = 4,
303 A6XX_TEX_ONE = 5,
304 };
305
306 enum a6xx_tex_type {
307 A6XX_TEX_1D = 0,
308 A6XX_TEX_2D = 1,
309 A6XX_TEX_CUBE = 2,
310 A6XX_TEX_3D = 3,
311 };
312
313 #define A6XX_RBBM_INT_0_MASK_RBBM_GPU_IDLE 0x00000001
314 #define A6XX_RBBM_INT_0_MASK_CP_AHB_ERROR 0x00000002
315 #define A6XX_RBBM_INT_0_MASK_RBBM_ATB_ASYNCFIFO_OVERFLOW 0x00000040
316 #define A6XX_RBBM_INT_0_MASK_RBBM_GPC_ERROR 0x00000080
317 #define A6XX_RBBM_INT_0_MASK_CP_SW 0x00000100
318 #define A6XX_RBBM_INT_0_MASK_CP_HW_ERROR 0x00000200
319 #define A6XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_DEPTH_TS 0x00000400
320 #define A6XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_COLOR_TS 0x00000800
321 #define A6XX_RBBM_INT_0_MASK_CP_CCU_RESOLVE_TS 0x00001000
322 #define A6XX_RBBM_INT_0_MASK_CP_IB2 0x00002000
323 #define A6XX_RBBM_INT_0_MASK_CP_IB1 0x00004000
324 #define A6XX_RBBM_INT_0_MASK_CP_RB 0x00008000
325 #define A6XX_RBBM_INT_0_MASK_CP_RB_DONE_TS 0x00020000
326 #define A6XX_RBBM_INT_0_MASK_CP_WT_DONE_TS 0x00040000
327 #define A6XX_RBBM_INT_0_MASK_CP_CACHE_FLUSH_TS 0x00100000
328 #define A6XX_RBBM_INT_0_MASK_RBBM_ATB_BUS_OVERFLOW 0x00400000
329 #define A6XX_RBBM_INT_0_MASK_RBBM_HANG_DETECT 0x00800000
330 #define A6XX_RBBM_INT_0_MASK_UCHE_OOB_ACCESS 0x01000000
331 #define A6XX_RBBM_INT_0_MASK_UCHE_TRAP_INTR 0x02000000
332 #define A6XX_RBBM_INT_0_MASK_DEBBUS_INTR_0 0x04000000
333 #define A6XX_RBBM_INT_0_MASK_DEBBUS_INTR_1 0x08000000
334 #define A6XX_RBBM_INT_0_MASK_ISDB_CPU_IRQ 0x40000000
335 #define A6XX_RBBM_INT_0_MASK_ISDB_UNDER_DEBUG 0x80000000
336 #define A6XX_CP_INT_CP_OPCODE_ERROR 0x00000001
337 #define A6XX_CP_INT_CP_UCODE_ERROR 0x00000002
338 #define A6XX_CP_INT_CP_HW_FAULT_ERROR 0x00000004
339 #define A6XX_CP_INT_CP_REGISTER_PROTECTION_ERROR 0x00000010
340 #define A6XX_CP_INT_CP_AHB_ERROR 0x00000020
341 #define A6XX_CP_INT_CP_VSD_PARITY_ERROR 0x00000040
342 #define A6XX_CP_INT_CP_ILLEGAL_INSTR_ERROR 0x00000080
343 #define REG_A6XX_CP_RB_BASE 0x00000800
344
345 #define REG_A6XX_CP_RB_BASE_HI 0x00000801
346
347 #define REG_A6XX_CP_RB_CNTL 0x00000802
348
349 #define REG_A6XX_CP_RB_RPTR_ADDR_LO 0x00000804
350
351 #define REG_A6XX_CP_RB_RPTR_ADDR_HI 0x00000805
352
353 #define REG_A6XX_CP_RB_RPTR 0x00000806
354
355 #define REG_A6XX_CP_RB_WPTR 0x00000807
356
357 #define REG_A6XX_CP_SQE_CNTL 0x00000808
358
359 #define REG_A6XX_CP_HW_FAULT 0x00000821
360
361 #define REG_A6XX_CP_INTERRUPT_STATUS 0x00000823
362
363 #define REG_A6XX_CP_PROTECT_STATUS 0x00000824
364
365 #define REG_A6XX_CP_SQE_INSTR_BASE_LO 0x00000830
366
367 #define REG_A6XX_CP_SQE_INSTR_BASE_HI 0x00000831
368
369 #define REG_A6XX_CP_MISC_CNTL 0x00000840
370
371 #define REG_A6XX_CP_ROQ_THRESHOLDS_1 0x000008c1
372
373 #define REG_A6XX_CP_ROQ_THRESHOLDS_2 0x000008c2
374
375 #define REG_A6XX_CP_MEM_POOL_SIZE 0x000008c3
376
377 #define REG_A6XX_CP_CHICKEN_DBG 0x00000841
378
379 #define REG_A6XX_CP_ADDR_MODE_CNTL 0x00000842
380
381 #define REG_A6XX_CP_DBG_ECO_CNTL 0x00000843
382
383 #define REG_A6XX_CP_PROTECT_CNTL 0x0000084f
384
385 static inline uint32_t REG_A6XX_CP_SCRATCH(uint32_t i0) { return 0x00000883 + 0x1*i0; }
386
387 static inline uint32_t REG_A6XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000883 + 0x1*i0; }
388
389 static inline uint32_t REG_A6XX_CP_PROTECT(uint32_t i0) { return 0x00000850 + 0x1*i0; }
390
391 static inline uint32_t REG_A6XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000850 + 0x1*i0; }
392 #define A6XX_CP_PROTECT_REG_BASE_ADDR__MASK 0x0003ffff
393 #define A6XX_CP_PROTECT_REG_BASE_ADDR__SHIFT 0
394 static inline uint32_t A6XX_CP_PROTECT_REG_BASE_ADDR(uint32_t val)
395 {
396 return ((val) << A6XX_CP_PROTECT_REG_BASE_ADDR__SHIFT) & A6XX_CP_PROTECT_REG_BASE_ADDR__MASK;
397 }
398 #define A6XX_CP_PROTECT_REG_MASK_LEN__MASK 0x7ffc0000
399 #define A6XX_CP_PROTECT_REG_MASK_LEN__SHIFT 18
400 static inline uint32_t A6XX_CP_PROTECT_REG_MASK_LEN(uint32_t val)
401 {
402 return ((val) << A6XX_CP_PROTECT_REG_MASK_LEN__SHIFT) & A6XX_CP_PROTECT_REG_MASK_LEN__MASK;
403 }
404 #define A6XX_CP_PROTECT_REG_READ 0x80000000
405
406 #define REG_A6XX_CP_CONTEXT_SWITCH_CNTL 0x000008a0
407
408 #define REG_A6XX_CP_CONTEXT_SWITCH_SMMU_INFO_LO 0x000008a1
409
410 #define REG_A6XX_CP_CONTEXT_SWITCH_SMMU_INFO_HI 0x000008a2
411
412 #define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_NON_SECURE_RESTORE_ADDR_LO 0x000008a3
413
414 #define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_NON_SECURE_RESTORE_ADDR_HI 0x000008a4
415
416 #define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_SECURE_RESTORE_ADDR_LO 0x000008a5
417
418 #define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_SECURE_RESTORE_ADDR_HI 0x000008a6
419
420 #define REG_A6XX_CP_CONTEXT_SWITCH_NON_PRIV_RESTORE_ADDR_LO 0x000008a7
421
422 #define REG_A6XX_CP_CONTEXT_SWITCH_NON_PRIV_RESTORE_ADDR_HI 0x000008a8
423
424 #define REG_A6XX_CP_PERFCTR_CP_SEL_0 0x000008d0
425
426 #define REG_A6XX_CP_PERFCTR_CP_SEL_1 0x000008d1
427
428 #define REG_A6XX_CP_PERFCTR_CP_SEL_2 0x000008d2
429
430 #define REG_A6XX_CP_PERFCTR_CP_SEL_3 0x000008d3
431
432 #define REG_A6XX_CP_PERFCTR_CP_SEL_4 0x000008d4
433
434 #define REG_A6XX_CP_PERFCTR_CP_SEL_5 0x000008d5
435
436 #define REG_A6XX_CP_PERFCTR_CP_SEL_6 0x000008d6
437
438 #define REG_A6XX_CP_PERFCTR_CP_SEL_7 0x000008d7
439
440 #define REG_A6XX_CP_PERFCTR_CP_SEL_8 0x000008d8
441
442 #define REG_A6XX_CP_PERFCTR_CP_SEL_9 0x000008d9
443
444 #define REG_A6XX_CP_PERFCTR_CP_SEL_10 0x000008da
445
446 #define REG_A6XX_CP_PERFCTR_CP_SEL_11 0x000008db
447
448 #define REG_A6XX_CP_PERFCTR_CP_SEL_12 0x000008dc
449
450 #define REG_A6XX_CP_PERFCTR_CP_SEL_13 0x000008dd
451
452 #define REG_A6XX_CP_CRASH_SCRIPT_BASE_LO 0x00000900
453
454 #define REG_A6XX_CP_CRASH_SCRIPT_BASE_HI 0x00000901
455
456 #define REG_A6XX_CP_CRASH_DUMP_CNTL 0x00000902
457
458 #define REG_A6XX_CP_CRASH_DUMP_STATUS 0x00000903
459
460 #define REG_A6XX_CP_SQE_STAT_ADDR 0x00000908
461
462 #define REG_A6XX_CP_SQE_STAT_DATA 0x00000909
463
464 #define REG_A6XX_CP_DRAW_STATE_ADDR 0x0000090a
465
466 #define REG_A6XX_CP_DRAW_STATE_DATA 0x0000090b
467
468 #define REG_A6XX_CP_ROQ_DBG_ADDR 0x0000090c
469
470 #define REG_A6XX_CP_ROQ_DBG_DATA 0x0000090d
471
472 #define REG_A6XX_CP_MEM_POOL_DBG_ADDR 0x0000090e
473
474 #define REG_A6XX_CP_MEM_POOL_DBG_DATA 0x0000090f
475
476 #define REG_A6XX_CP_SQE_UCODE_DBG_ADDR 0x00000910
477
478 #define REG_A6XX_CP_SQE_UCODE_DBG_DATA 0x00000911
479
480 #define REG_A6XX_CP_IB1_BASE 0x00000928
481
482 #define REG_A6XX_CP_IB1_BASE_HI 0x00000929
483
484 #define REG_A6XX_CP_IB1_REM_SIZE 0x0000092a
485
486 #define REG_A6XX_CP_IB2_BASE 0x0000092b
487
488 #define REG_A6XX_CP_IB2_BASE_HI 0x0000092c
489
490 #define REG_A6XX_CP_IB2_REM_SIZE 0x0000092d
491
492 #define REG_A6XX_CP_ALWAYS_ON_COUNTER_LO 0x00000980
493
494 #define REG_A6XX_CP_ALWAYS_ON_COUNTER_HI 0x00000981
495
496 #define REG_A6XX_CP_AHB_CNTL 0x0000098d
497
498 #define REG_A6XX_CP_APERTURE_CNTL_HOST 0x00000a00
499
500 #define REG_A6XX_CP_APERTURE_CNTL_CD 0x00000a03
501
502 #define REG_A6XX_VSC_ADDR_MODE_CNTL 0x00000c01
503
504 #define REG_A6XX_RBBM_INT_0_STATUS 0x00000201
505
506 #define REG_A6XX_RBBM_STATUS 0x00000210
507 #define A6XX_RBBM_STATUS_GPU_BUSY_IGN_AHB 0x00800000
508 #define A6XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_CP 0x00400000
509 #define A6XX_RBBM_STATUS_HLSQ_BUSY 0x00200000
510 #define A6XX_RBBM_STATUS_VSC_BUSY 0x00100000
511 #define A6XX_RBBM_STATUS_TPL1_BUSY 0x00080000
512 #define A6XX_RBBM_STATUS_SP_BUSY 0x00040000
513 #define A6XX_RBBM_STATUS_UCHE_BUSY 0x00020000
514 #define A6XX_RBBM_STATUS_VPC_BUSY 0x00010000
515 #define A6XX_RBBM_STATUS_VFD_BUSY 0x00008000
516 #define A6XX_RBBM_STATUS_TESS_BUSY 0x00004000
517 #define A6XX_RBBM_STATUS_PC_VSD_BUSY 0x00002000
518 #define A6XX_RBBM_STATUS_PC_DCALL_BUSY 0x00001000
519 #define A6XX_RBBM_STATUS_COM_DCOM_BUSY 0x00000800
520 #define A6XX_RBBM_STATUS_LRZ_BUSY 0x00000400
521 #define A6XX_RBBM_STATUS_A2D_BUSY 0x00000200
522 #define A6XX_RBBM_STATUS_CCU_BUSY 0x00000100
523 #define A6XX_RBBM_STATUS_RB_BUSY 0x00000080
524 #define A6XX_RBBM_STATUS_RAS_BUSY 0x00000040
525 #define A6XX_RBBM_STATUS_TSE_BUSY 0x00000020
526 #define A6XX_RBBM_STATUS_VBIF_BUSY 0x00000010
527 #define A6XX_RBBM_STATUS_GFX_DBGC_BUSY 0x00000008
528 #define A6XX_RBBM_STATUS_CP_BUSY 0x00000004
529 #define A6XX_RBBM_STATUS_CP_AHB_BUSY_CP_MASTER 0x00000002
530 #define A6XX_RBBM_STATUS_CP_AHB_BUSY_CX_MASTER 0x00000001
531
532 #define REG_A6XX_RBBM_STATUS3 0x00000213
533
534 #define REG_A6XX_RBBM_VBIF_GX_RESET_STATUS 0x00000215
535
536 #define REG_A6XX_RBBM_PERFCTR_CP_0_LO 0x00000400
537
538 #define REG_A6XX_RBBM_PERFCTR_CP_0_HI 0x00000401
539
540 #define REG_A6XX_RBBM_PERFCTR_CP_1_LO 0x00000402
541
542 #define REG_A6XX_RBBM_PERFCTR_CP_1_HI 0x00000403
543
544 #define REG_A6XX_RBBM_PERFCTR_CP_2_LO 0x00000404
545
546 #define REG_A6XX_RBBM_PERFCTR_CP_2_HI 0x00000405
547
548 #define REG_A6XX_RBBM_PERFCTR_CP_3_LO 0x00000406
549
550 #define REG_A6XX_RBBM_PERFCTR_CP_3_HI 0x00000407
551
552 #define REG_A6XX_RBBM_PERFCTR_CP_4_LO 0x00000408
553
554 #define REG_A6XX_RBBM_PERFCTR_CP_4_HI 0x00000409
555
556 #define REG_A6XX_RBBM_PERFCTR_CP_5_LO 0x0000040a
557
558 #define REG_A6XX_RBBM_PERFCTR_CP_5_HI 0x0000040b
559
560 #define REG_A6XX_RBBM_PERFCTR_CP_6_LO 0x0000040c
561
562 #define REG_A6XX_RBBM_PERFCTR_CP_6_HI 0x0000040d
563
564 #define REG_A6XX_RBBM_PERFCTR_CP_7_LO 0x0000040e
565
566 #define REG_A6XX_RBBM_PERFCTR_CP_7_HI 0x0000040f
567
568 #define REG_A6XX_RBBM_PERFCTR_CP_8_LO 0x00000410
569
570 #define REG_A6XX_RBBM_PERFCTR_CP_8_HI 0x00000411
571
572 #define REG_A6XX_RBBM_PERFCTR_CP_9_LO 0x00000412
573
574 #define REG_A6XX_RBBM_PERFCTR_CP_9_HI 0x00000413
575
576 #define REG_A6XX_RBBM_PERFCTR_CP_10_LO 0x00000414
577
578 #define REG_A6XX_RBBM_PERFCTR_CP_10_HI 0x00000415
579
580 #define REG_A6XX_RBBM_PERFCTR_CP_11_LO 0x00000416
581
582 #define REG_A6XX_RBBM_PERFCTR_CP_11_HI 0x00000417
583
584 #define REG_A6XX_RBBM_PERFCTR_CP_12_LO 0x00000418
585
586 #define REG_A6XX_RBBM_PERFCTR_CP_12_HI 0x00000419
587
588 #define REG_A6XX_RBBM_PERFCTR_CP_13_LO 0x0000041a
589
590 #define REG_A6XX_RBBM_PERFCTR_CP_13_HI 0x0000041b
591
592 #define REG_A6XX_RBBM_PERFCTR_RBBM_0_LO 0x0000041c
593
594 #define REG_A6XX_RBBM_PERFCTR_RBBM_0_HI 0x0000041d
595
596 #define REG_A6XX_RBBM_PERFCTR_RBBM_1_LO 0x0000041e
597
598 #define REG_A6XX_RBBM_PERFCTR_RBBM_1_HI 0x0000041f
599
600 #define REG_A6XX_RBBM_PERFCTR_RBBM_2_LO 0x00000420
601
602 #define REG_A6XX_RBBM_PERFCTR_RBBM_2_HI 0x00000421
603
604 #define REG_A6XX_RBBM_PERFCTR_RBBM_3_LO 0x00000422
605
606 #define REG_A6XX_RBBM_PERFCTR_RBBM_3_HI 0x00000423
607
608 #define REG_A6XX_RBBM_PERFCTR_PC_0_LO 0x00000424
609
610 #define REG_A6XX_RBBM_PERFCTR_PC_0_HI 0x00000425
611
612 #define REG_A6XX_RBBM_PERFCTR_PC_1_LO 0x00000426
613
614 #define REG_A6XX_RBBM_PERFCTR_PC_1_HI 0x00000427
615
616 #define REG_A6XX_RBBM_PERFCTR_PC_2_LO 0x00000428
617
618 #define REG_A6XX_RBBM_PERFCTR_PC_2_HI 0x00000429
619
620 #define REG_A6XX_RBBM_PERFCTR_PC_3_LO 0x0000042a
621
622 #define REG_A6XX_RBBM_PERFCTR_PC_3_HI 0x0000042b
623
624 #define REG_A6XX_RBBM_PERFCTR_PC_4_LO 0x0000042c
625
626 #define REG_A6XX_RBBM_PERFCTR_PC_4_HI 0x0000042d
627
628 #define REG_A6XX_RBBM_PERFCTR_PC_5_LO 0x0000042e
629
630 #define REG_A6XX_RBBM_PERFCTR_PC_5_HI 0x0000042f
631
632 #define REG_A6XX_RBBM_PERFCTR_PC_6_LO 0x00000430
633
634 #define REG_A6XX_RBBM_PERFCTR_PC_6_HI 0x00000431
635
636 #define REG_A6XX_RBBM_PERFCTR_PC_7_LO 0x00000432
637
638 #define REG_A6XX_RBBM_PERFCTR_PC_7_HI 0x00000433
639
640 #define REG_A6XX_RBBM_PERFCTR_VFD_0_LO 0x00000434
641
642 #define REG_A6XX_RBBM_PERFCTR_VFD_0_HI 0x00000435
643
644 #define REG_A6XX_RBBM_PERFCTR_VFD_1_LO 0x00000436
645
646 #define REG_A6XX_RBBM_PERFCTR_VFD_1_HI 0x00000437
647
648 #define REG_A6XX_RBBM_PERFCTR_VFD_2_LO 0x00000438
649
650 #define REG_A6XX_RBBM_PERFCTR_VFD_2_HI 0x00000439
651
652 #define REG_A6XX_RBBM_PERFCTR_VFD_3_LO 0x0000043a
653
654 #define REG_A6XX_RBBM_PERFCTR_VFD_3_HI 0x0000043b
655
656 #define REG_A6XX_RBBM_PERFCTR_VFD_4_LO 0x0000043c
657
658 #define REG_A6XX_RBBM_PERFCTR_VFD_4_HI 0x0000043d
659
660 #define REG_A6XX_RBBM_PERFCTR_VFD_5_LO 0x0000043e
661
662 #define REG_A6XX_RBBM_PERFCTR_VFD_5_HI 0x0000043f
663
664 #define REG_A6XX_RBBM_PERFCTR_VFD_6_LO 0x00000440
665
666 #define REG_A6XX_RBBM_PERFCTR_VFD_6_HI 0x00000441
667
668 #define REG_A6XX_RBBM_PERFCTR_VFD_7_LO 0x00000442
669
670 #define REG_A6XX_RBBM_PERFCTR_VFD_7_HI 0x00000443
671
672 #define REG_A6XX_RBBM_PERFCTR_HLSQ_0_LO 0x00000444
673
674 #define REG_A6XX_RBBM_PERFCTR_HLSQ_0_HI 0x00000445
675
676 #define REG_A6XX_RBBM_PERFCTR_HLSQ_1_LO 0x00000446
677
678 #define REG_A6XX_RBBM_PERFCTR_HLSQ_1_HI 0x00000447
679
680 #define REG_A6XX_RBBM_PERFCTR_HLSQ_2_LO 0x00000448
681
682 #define REG_A6XX_RBBM_PERFCTR_HLSQ_2_HI 0x00000449
683
684 #define REG_A6XX_RBBM_PERFCTR_HLSQ_3_LO 0x0000044a
685
686 #define REG_A6XX_RBBM_PERFCTR_HLSQ_3_HI 0x0000044b
687
688 #define REG_A6XX_RBBM_PERFCTR_HLSQ_4_LO 0x0000044c
689
690 #define REG_A6XX_RBBM_PERFCTR_HLSQ_4_HI 0x0000044d
691
692 #define REG_A6XX_RBBM_PERFCTR_HLSQ_5_LO 0x0000044e
693
694 #define REG_A6XX_RBBM_PERFCTR_HLSQ_5_HI 0x0000044f
695
696 #define REG_A6XX_RBBM_PERFCTR_VPC_0_LO 0x00000450
697
698 #define REG_A6XX_RBBM_PERFCTR_VPC_0_HI 0x00000451
699
700 #define REG_A6XX_RBBM_PERFCTR_VPC_1_LO 0x00000452
701
702 #define REG_A6XX_RBBM_PERFCTR_VPC_1_HI 0x00000453
703
704 #define REG_A6XX_RBBM_PERFCTR_VPC_2_LO 0x00000454
705
706 #define REG_A6XX_RBBM_PERFCTR_VPC_2_HI 0x00000455
707
708 #define REG_A6XX_RBBM_PERFCTR_VPC_3_LO 0x00000456
709
710 #define REG_A6XX_RBBM_PERFCTR_VPC_3_HI 0x00000457
711
712 #define REG_A6XX_RBBM_PERFCTR_VPC_4_LO 0x00000458
713
714 #define REG_A6XX_RBBM_PERFCTR_VPC_4_HI 0x00000459
715
716 #define REG_A6XX_RBBM_PERFCTR_VPC_5_LO 0x0000045a
717
718 #define REG_A6XX_RBBM_PERFCTR_VPC_5_HI 0x0000045b
719
720 #define REG_A6XX_RBBM_PERFCTR_CCU_0_LO 0x0000045c
721
722 #define REG_A6XX_RBBM_PERFCTR_CCU_0_HI 0x0000045d
723
724 #define REG_A6XX_RBBM_PERFCTR_CCU_1_LO 0x0000045e
725
726 #define REG_A6XX_RBBM_PERFCTR_CCU_1_HI 0x0000045f
727
728 #define REG_A6XX_RBBM_PERFCTR_CCU_2_LO 0x00000460
729
730 #define REG_A6XX_RBBM_PERFCTR_CCU_2_HI 0x00000461
731
732 #define REG_A6XX_RBBM_PERFCTR_CCU_3_LO 0x00000462
733
734 #define REG_A6XX_RBBM_PERFCTR_CCU_3_HI 0x00000463
735
736 #define REG_A6XX_RBBM_PERFCTR_CCU_4_LO 0x00000464
737
738 #define REG_A6XX_RBBM_PERFCTR_CCU_4_HI 0x00000465
739
740 #define REG_A6XX_RBBM_PERFCTR_TSE_0_LO 0x00000466
741
742 #define REG_A6XX_RBBM_PERFCTR_TSE_0_HI 0x00000467
743
744 #define REG_A6XX_RBBM_PERFCTR_TSE_1_LO 0x00000468
745
746 #define REG_A6XX_RBBM_PERFCTR_TSE_1_HI 0x00000469
747
748 #define REG_A6XX_RBBM_PERFCTR_TSE_2_LO 0x0000046a
749
750 #define REG_A6XX_RBBM_PERFCTR_CCU_4_HI 0x00000465
751
752 #define REG_A6XX_RBBM_PERFCTR_TSE_0_LO 0x00000466
753
754 #define REG_A6XX_RBBM_PERFCTR_TSE_0_HI 0x00000467
755
756 #define REG_A6XX_RBBM_PERFCTR_TSE_1_LO 0x00000468
757
758 #define REG_A6XX_RBBM_PERFCTR_TSE_1_HI 0x00000469
759
760 #define REG_A6XX_RBBM_PERFCTR_TSE_2_LO 0x0000046a
761
762 #define REG_A6XX_RBBM_PERFCTR_TSE_2_HI 0x0000046b
763
764 #define REG_A6XX_RBBM_PERFCTR_TSE_3_LO 0x0000046c
765
766 #define REG_A6XX_RBBM_PERFCTR_TSE_3_HI 0x0000046d
767
768 #define REG_A6XX_RBBM_PERFCTR_RAS_0_LO 0x0000046e
769
770 #define REG_A6XX_RBBM_PERFCTR_RAS_0_HI 0x0000046f
771
772 #define REG_A6XX_RBBM_PERFCTR_RAS_1_LO 0x00000470
773
774 #define REG_A6XX_RBBM_PERFCTR_RAS_1_HI 0x00000471
775
776 #define REG_A6XX_RBBM_PERFCTR_RAS_2_LO 0x00000472
777
778 #define REG_A6XX_RBBM_PERFCTR_RAS_2_HI 0x00000473
779
780 #define REG_A6XX_RBBM_PERFCTR_RAS_3_LO 0x00000474
781
782 #define REG_A6XX_RBBM_PERFCTR_RAS_3_HI 0x00000475
783
784 #define REG_A6XX_RBBM_PERFCTR_UCHE_0_LO 0x00000476
785
786 #define REG_A6XX_RBBM_PERFCTR_UCHE_0_HI 0x00000477
787
788 #define REG_A6XX_RBBM_PERFCTR_UCHE_1_LO 0x00000478
789
790 #define REG_A6XX_RBBM_PERFCTR_UCHE_1_HI 0x00000479
791
792 #define REG_A6XX_RBBM_PERFCTR_UCHE_2_LO 0x0000047a
793
794 #define REG_A6XX_RBBM_PERFCTR_UCHE_2_HI 0x0000047b
795
796 #define REG_A6XX_RBBM_PERFCTR_UCHE_3_LO 0x0000047c
797
798 #define REG_A6XX_RBBM_PERFCTR_UCHE_3_HI 0x0000047d
799
800 #define REG_A6XX_RBBM_PERFCTR_UCHE_4_LO 0x0000047e
801
802 #define REG_A6XX_RBBM_PERFCTR_UCHE_4_HI 0x0000047f
803
804 #define REG_A6XX_RBBM_PERFCTR_UCHE_5_LO 0x00000480
805
806 #define REG_A6XX_RBBM_PERFCTR_UCHE_5_HI 0x00000481
807
808 #define REG_A6XX_RBBM_PERFCTR_UCHE_6_LO 0x00000482
809
810 #define REG_A6XX_RBBM_PERFCTR_UCHE_6_HI 0x00000483
811
812 #define REG_A6XX_RBBM_PERFCTR_UCHE_7_LO 0x00000484
813
814 #define REG_A6XX_RBBM_PERFCTR_UCHE_7_HI 0x00000485
815
816 #define REG_A6XX_RBBM_PERFCTR_UCHE_8_LO 0x00000486
817
818 #define REG_A6XX_RBBM_PERFCTR_UCHE_8_HI 0x00000487
819
820 #define REG_A6XX_RBBM_PERFCTR_UCHE_9_LO 0x00000488
821
822 #define REG_A6XX_RBBM_PERFCTR_UCHE_9_HI 0x00000489
823
824 #define REG_A6XX_RBBM_PERFCTR_UCHE_10_LO 0x0000048a
825
826 #define REG_A6XX_RBBM_PERFCTR_UCHE_10_HI 0x0000048b
827
828 #define REG_A6XX_RBBM_PERFCTR_UCHE_11_LO 0x0000048c
829
830 #define REG_A6XX_RBBM_PERFCTR_UCHE_11_HI 0x0000048d
831
832 #define REG_A6XX_RBBM_PERFCTR_TP_0_LO 0x0000048e
833
834 #define REG_A6XX_RBBM_PERFCTR_TP_0_HI 0x0000048f
835
836 #define REG_A6XX_RBBM_PERFCTR_TP_1_LO 0x00000490
837
838 #define REG_A6XX_RBBM_PERFCTR_TP_1_HI 0x00000491
839
840 #define REG_A6XX_RBBM_PERFCTR_TP_2_LO 0x00000492
841
842 #define REG_A6XX_RBBM_PERFCTR_TP_2_HI 0x00000493
843
844 #define REG_A6XX_RBBM_PERFCTR_TP_3_LO 0x00000494
845
846 #define REG_A6XX_RBBM_PERFCTR_TP_3_HI 0x00000495
847
848 #define REG_A6XX_RBBM_PERFCTR_TP_4_LO 0x00000496
849
850 #define REG_A6XX_RBBM_PERFCTR_TP_4_HI 0x00000497
851
852 #define REG_A6XX_RBBM_PERFCTR_TP_5_LO 0x00000498
853
854 #define REG_A6XX_RBBM_PERFCTR_TP_5_HI 0x00000499
855
856 #define REG_A6XX_RBBM_PERFCTR_TP_6_LO 0x0000049a
857
858 #define REG_A6XX_RBBM_PERFCTR_TP_6_HI 0x0000049b
859
860 #define REG_A6XX_RBBM_PERFCTR_TP_7_LO 0x0000049c
861
862 #define REG_A6XX_RBBM_PERFCTR_TP_7_HI 0x0000049d
863
864 #define REG_A6XX_RBBM_PERFCTR_TP_8_LO 0x0000049e
865
866 #define REG_A6XX_RBBM_PERFCTR_TP_8_HI 0x0000049f
867
868 #define REG_A6XX_RBBM_PERFCTR_TP_9_LO 0x000004a0
869
870 #define REG_A6XX_RBBM_PERFCTR_TP_9_HI 0x000004a1
871
872 #define REG_A6XX_RBBM_PERFCTR_TP_10_LO 0x000004a2
873
874 #define REG_A6XX_RBBM_PERFCTR_TP_10_HI 0x000004a3
875
876 #define REG_A6XX_RBBM_PERFCTR_TP_11_LO 0x000004a4
877
878 #define REG_A6XX_RBBM_PERFCTR_TP_11_HI 0x000004a5
879
880 #define REG_A6XX_RBBM_PERFCTR_SP_0_LO 0x000004a6
881
882 #define REG_A6XX_RBBM_PERFCTR_SP_0_HI 0x000004a7
883
884 #define REG_A6XX_RBBM_PERFCTR_SP_1_LO 0x000004a8
885
886 #define REG_A6XX_RBBM_PERFCTR_SP_1_HI 0x000004a9
887
888 #define REG_A6XX_RBBM_PERFCTR_SP_2_LO 0x000004aa
889
890 #define REG_A6XX_RBBM_PERFCTR_SP_2_HI 0x000004ab
891
892 #define REG_A6XX_RBBM_PERFCTR_SP_3_LO 0x000004ac
893
894 #define REG_A6XX_RBBM_PERFCTR_SP_3_HI 0x000004ad
895
896 #define REG_A6XX_RBBM_PERFCTR_SP_4_LO 0x000004ae
897
898 #define REG_A6XX_RBBM_PERFCTR_SP_4_HI 0x000004af
899
900 #define REG_A6XX_RBBM_PERFCTR_SP_5_LO 0x000004b0
901
902 #define REG_A6XX_RBBM_PERFCTR_SP_5_HI 0x000004b1
903
904 #define REG_A6XX_RBBM_PERFCTR_SP_6_LO 0x000004b2
905
906 #define REG_A6XX_RBBM_PERFCTR_SP_6_HI 0x000004b3
907
908 #define REG_A6XX_RBBM_PERFCTR_SP_7_LO 0x000004b4
909
910 #define REG_A6XX_RBBM_PERFCTR_SP_7_HI 0x000004b5
911
912 #define REG_A6XX_RBBM_PERFCTR_SP_8_LO 0x000004b6
913
914 #define REG_A6XX_RBBM_PERFCTR_SP_8_HI 0x000004b7
915
916 #define REG_A6XX_RBBM_PERFCTR_SP_9_LO 0x000004b8
917
918 #define REG_A6XX_RBBM_PERFCTR_SP_9_HI 0x000004b9
919
920 #define REG_A6XX_RBBM_PERFCTR_SP_10_LO 0x000004ba
921
922 #define REG_A6XX_RBBM_PERFCTR_SP_10_HI 0x000004bb
923
924 #define REG_A6XX_RBBM_PERFCTR_SP_11_LO 0x000004bc
925
926 #define REG_A6XX_RBBM_PERFCTR_SP_11_HI 0x000004bd
927
928 #define REG_A6XX_RBBM_PERFCTR_SP_12_LO 0x000004be
929
930 #define REG_A6XX_RBBM_PERFCTR_SP_12_HI 0x000004bf
931
932 #define REG_A6XX_RBBM_PERFCTR_SP_13_LO 0x000004c0
933
934 #define REG_A6XX_RBBM_PERFCTR_SP_13_HI 0x000004c1
935
936 #define REG_A6XX_RBBM_PERFCTR_SP_14_LO 0x000004c2
937
938 #define REG_A6XX_RBBM_PERFCTR_SP_14_HI 0x000004c3
939
940 #define REG_A6XX_RBBM_PERFCTR_SP_15_LO 0x000004c4
941
942 #define REG_A6XX_RBBM_PERFCTR_SP_15_HI 0x000004c5
943
944 #define REG_A6XX_RBBM_PERFCTR_SP_16_LO 0x000004c6
945
946 #define REG_A6XX_RBBM_PERFCTR_SP_16_HI 0x000004c7
947
948 #define REG_A6XX_RBBM_PERFCTR_SP_17_LO 0x000004c8
949
950 #define REG_A6XX_RBBM_PERFCTR_SP_17_HI 0x000004c9
951
952 #define REG_A6XX_RBBM_PERFCTR_SP_18_LO 0x000004ca
953
954 #define REG_A6XX_RBBM_PERFCTR_SP_18_HI 0x000004cb
955
956 #define REG_A6XX_RBBM_PERFCTR_SP_19_LO 0x000004cc
957
958 #define REG_A6XX_RBBM_PERFCTR_SP_19_HI 0x000004cd
959
960 #define REG_A6XX_RBBM_PERFCTR_SP_20_LO 0x000004ce
961
962 #define REG_A6XX_RBBM_PERFCTR_SP_20_HI 0x000004cf
963
964 #define REG_A6XX_RBBM_PERFCTR_SP_21_LO 0x000004d0
965
966 #define REG_A6XX_RBBM_PERFCTR_SP_21_HI 0x000004d1
967
968 #define REG_A6XX_RBBM_PERFCTR_SP_22_LO 0x000004d2
969
970 #define REG_A6XX_RBBM_PERFCTR_SP_22_HI 0x000004d3
971
972 #define REG_A6XX_RBBM_PERFCTR_SP_23_LO 0x000004d4
973
974 #define REG_A6XX_RBBM_PERFCTR_SP_23_HI 0x000004d5
975
976 #define REG_A6XX_RBBM_PERFCTR_RB_0_LO 0x000004d6
977
978 #define REG_A6XX_RBBM_PERFCTR_RB_0_HI 0x000004d7
979
980 #define REG_A6XX_RBBM_PERFCTR_RB_1_LO 0x000004d8
981
982 #define REG_A6XX_RBBM_PERFCTR_RB_1_HI 0x000004d9
983
984 #define REG_A6XX_RBBM_PERFCTR_RB_2_LO 0x000004da
985
986 #define REG_A6XX_RBBM_PERFCTR_RB_2_HI 0x000004db
987
988 #define REG_A6XX_RBBM_PERFCTR_RB_3_LO 0x000004dc
989
990 #define REG_A6XX_RBBM_PERFCTR_RB_3_HI 0x000004dd
991
992 #define REG_A6XX_RBBM_PERFCTR_RB_4_LO 0x000004de
993
994 #define REG_A6XX_RBBM_PERFCTR_RB_4_HI 0x000004df
995
996 #define REG_A6XX_RBBM_PERFCTR_RB_5_LO 0x000004e0
997
998 #define REG_A6XX_RBBM_PERFCTR_RB_5_HI 0x000004e1
999
1000 #define REG_A6XX_RBBM_PERFCTR_RB_6_LO 0x000004e2
1001
1002 #define REG_A6XX_RBBM_PERFCTR_RB_6_HI 0x000004e3
1003
1004 #define REG_A6XX_RBBM_PERFCTR_RB_7_LO 0x000004e4
1005
1006 #define REG_A6XX_RBBM_PERFCTR_RB_7_HI 0x000004e5
1007
1008 #define REG_A6XX_RBBM_PERFCTR_VSC_0_LO 0x000004e6
1009
1010 #define REG_A6XX_RBBM_PERFCTR_VSC_0_HI 0x000004e7
1011
1012 #define REG_A6XX_RBBM_PERFCTR_VSC_1_LO 0x000004e8
1013
1014 #define REG_A6XX_RBBM_PERFCTR_VSC_1_HI 0x000004e9
1015
1016 #define REG_A6XX_RBBM_PERFCTR_LRZ_0_LO 0x000004ea
1017
1018 #define REG_A6XX_RBBM_PERFCTR_LRZ_0_HI 0x000004eb
1019
1020 #define REG_A6XX_RBBM_PERFCTR_LRZ_1_LO 0x000004ec
1021
1022 #define REG_A6XX_RBBM_PERFCTR_LRZ_1_HI 0x000004ed
1023
1024 #define REG_A6XX_RBBM_PERFCTR_LRZ_2_LO 0x000004ee
1025
1026 #define REG_A6XX_RBBM_PERFCTR_LRZ_2_HI 0x000004ef
1027
1028 #define REG_A6XX_RBBM_PERFCTR_LRZ_3_LO 0x000004f0
1029
1030 #define REG_A6XX_RBBM_PERFCTR_LRZ_3_HI 0x000004f1
1031
1032 #define REG_A6XX_RBBM_PERFCTR_CMP_0_LO 0x000004f2
1033
1034 #define REG_A6XX_RBBM_PERFCTR_CMP_0_HI 0x000004f3
1035
1036 #define REG_A6XX_RBBM_PERFCTR_CMP_1_LO 0x000004f4
1037
1038 #define REG_A6XX_RBBM_PERFCTR_CMP_1_HI 0x000004f5
1039
1040 #define REG_A6XX_RBBM_PERFCTR_CMP_2_LO 0x000004f6
1041
1042 #define REG_A6XX_RBBM_PERFCTR_CMP_2_HI 0x000004f7
1043
1044 #define REG_A6XX_RBBM_PERFCTR_CMP_3_LO 0x000004f8
1045
1046 #define REG_A6XX_RBBM_PERFCTR_CMP_3_HI 0x000004f9
1047
1048 #define REG_A6XX_RBBM_PERFCTR_CNTL 0x00000500
1049
1050 #define REG_A6XX_RBBM_PERFCTR_LOAD_CMD0 0x00000501
1051
1052 #define REG_A6XX_RBBM_PERFCTR_LOAD_CMD1 0x00000502
1053
1054 #define REG_A6XX_RBBM_PERFCTR_LOAD_CMD2 0x00000503
1055
1056 #define REG_A6XX_RBBM_PERFCTR_LOAD_CMD3 0x00000504
1057
1058 #define REG_A6XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000505
1059
1060 #define REG_A6XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x00000506
1061
1062 #define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_0 0x00000507
1063
1064 #define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_1 0x00000508
1065
1066 #define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_2 0x00000509
1067
1068 #define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_3 0x0000050a
1069
1070 #define REG_A6XX_RBBM_PERFCTR_GPU_BUSY_MASKED 0x0000050b
1071
1072 #define REG_A6XX_RBBM_ISDB_CNT 0x00000533
1073
1074 #define REG_A6XX_RBBM_SECVID_TRUST_CNTL 0x0000f400
1075
1076 #define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_BASE_LO 0x0000f800
1077
1078 #define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_BASE_HI 0x0000f801
1079
1080 #define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_SIZE 0x0000f802
1081
1082 #define REG_A6XX_RBBM_SECVID_TSB_CNTL 0x0000f803
1083
1084 #define REG_A6XX_RBBM_SECVID_TSB_ADDR_MODE_CNTL 0x0000f810
1085
1086 #define REG_A6XX_RBBM_VBIF_CLIENT_QOS_CNTL 0x00000010
1087
1088 #define REG_A6XX_RBBM_INTERFACE_HANG_INT_CNTL 0x0000001f
1089
1090 #define REG_A6XX_RBBM_INT_CLEAR_CMD 0x00000037
1091
1092 #define REG_A6XX_RBBM_INT_0_MASK 0x00000038
1093
1094 #define REG_A6XX_RBBM_SP_HYST_CNT 0x00000042
1095
1096 #define REG_A6XX_RBBM_SW_RESET_CMD 0x00000043
1097
1098 #define REG_A6XX_RBBM_RAC_THRESHOLD_CNT 0x00000044
1099
1100 #define REG_A6XX_RBBM_BLOCK_SW_RESET_CMD 0x00000045
1101
1102 #define REG_A6XX_RBBM_BLOCK_SW_RESET_CMD2 0x00000046
1103
1104 #define REG_A6XX_RBBM_CLOCK_CNTL 0x000000ae
1105
1106 #define REG_A6XX_RBBM_CLOCK_CNTL_SP0 0x000000b0
1107
1108 #define REG_A6XX_RBBM_CLOCK_CNTL_SP1 0x000000b1
1109
1110 #define REG_A6XX_RBBM_CLOCK_CNTL_SP2 0x000000b2
1111
1112 #define REG_A6XX_RBBM_CLOCK_CNTL_SP3 0x000000b3
1113
1114 #define REG_A6XX_RBBM_CLOCK_CNTL2_SP0 0x000000b4
1115
1116 #define REG_A6XX_RBBM_CLOCK_CNTL2_SP1 0x000000b5
1117
1118 #define REG_A6XX_RBBM_CLOCK_CNTL2_SP2 0x000000b6
1119
1120 #define REG_A6XX_RBBM_CLOCK_CNTL2_SP3 0x000000b7
1121
1122 #define REG_A6XX_RBBM_CLOCK_DELAY_SP0 0x000000b8
1123
1124 #define REG_A6XX_RBBM_CLOCK_DELAY_SP1 0x000000b9
1125
1126 #define REG_A6XX_RBBM_CLOCK_DELAY_SP2 0x000000ba
1127
1128 #define REG_A6XX_RBBM_CLOCK_DELAY_SP3 0x000000bb
1129
1130 #define REG_A6XX_RBBM_CLOCK_HYST_SP0 0x000000bc
1131
1132 #define REG_A6XX_RBBM_CLOCK_HYST_SP1 0x000000bd
1133
1134 #define REG_A6XX_RBBM_CLOCK_HYST_SP2 0x000000be
1135
1136 #define REG_A6XX_RBBM_CLOCK_HYST_SP3 0x000000bf
1137
1138 #define REG_A6XX_RBBM_CLOCK_CNTL_TP0 0x000000c0
1139
1140 #define REG_A6XX_RBBM_CLOCK_CNTL_TP1 0x000000c1
1141
1142 #define REG_A6XX_RBBM_CLOCK_CNTL_TP2 0x000000c2
1143
1144 #define REG_A6XX_RBBM_CLOCK_CNTL_TP3 0x000000c3
1145
1146 #define REG_A6XX_RBBM_CLOCK_CNTL2_TP0 0x000000c4
1147
1148 #define REG_A6XX_RBBM_CLOCK_CNTL2_TP1 0x000000c5
1149
1150 #define REG_A6XX_RBBM_CLOCK_CNTL2_TP2 0x000000c6
1151
1152 #define REG_A6XX_RBBM_CLOCK_CNTL2_TP3 0x000000c7
1153
1154 #define REG_A6XX_RBBM_CLOCK_CNTL3_TP0 0x000000c8
1155
1156 #define REG_A6XX_RBBM_CLOCK_CNTL3_TP1 0x000000c9
1157
1158 #define REG_A6XX_RBBM_CLOCK_CNTL3_TP2 0x000000ca
1159
1160 #define REG_A6XX_RBBM_CLOCK_CNTL3_TP3 0x000000cb
1161
1162 #define REG_A6XX_RBBM_CLOCK_CNTL4_TP0 0x000000cc
1163
1164 #define REG_A6XX_RBBM_CLOCK_CNTL4_TP1 0x000000cd
1165
1166 #define REG_A6XX_RBBM_CLOCK_CNTL4_TP2 0x000000ce
1167
1168 #define REG_A6XX_RBBM_CLOCK_CNTL4_TP3 0x000000cf
1169
1170 #define REG_A6XX_RBBM_CLOCK_DELAY_TP0 0x000000d0
1171
1172 #define REG_A6XX_RBBM_CLOCK_DELAY_TP1 0x000000d1
1173
1174 #define REG_A6XX_RBBM_CLOCK_DELAY_TP2 0x000000d2
1175
1176 #define REG_A6XX_RBBM_CLOCK_DELAY_TP3 0x000000d3
1177
1178 #define REG_A6XX_RBBM_CLOCK_DELAY2_TP0 0x000000d4
1179
1180 #define REG_A6XX_RBBM_CLOCK_DELAY2_TP1 0x000000d5
1181
1182 #define REG_A6XX_RBBM_CLOCK_DELAY2_TP2 0x000000d6
1183
1184 #define REG_A6XX_RBBM_CLOCK_DELAY2_TP3 0x000000d7
1185
1186 #define REG_A6XX_RBBM_CLOCK_DELAY3_TP0 0x000000d8
1187
1188 #define REG_A6XX_RBBM_CLOCK_DELAY3_TP1 0x000000d9
1189
1190 #define REG_A6XX_RBBM_CLOCK_DELAY3_TP2 0x000000da
1191
1192 #define REG_A6XX_RBBM_CLOCK_DELAY3_TP3 0x000000db
1193
1194 #define REG_A6XX_RBBM_CLOCK_DELAY4_TP0 0x000000dc
1195
1196 #define REG_A6XX_RBBM_CLOCK_DELAY4_TP1 0x000000dd
1197
1198 #define REG_A6XX_RBBM_CLOCK_DELAY4_TP2 0x000000de
1199
1200 #define REG_A6XX_RBBM_CLOCK_DELAY4_TP3 0x000000df
1201
1202 #define REG_A6XX_RBBM_CLOCK_HYST_TP0 0x000000e0
1203
1204 #define REG_A6XX_RBBM_CLOCK_HYST_TP1 0x000000e1
1205
1206 #define REG_A6XX_RBBM_CLOCK_HYST_TP2 0x000000e2
1207
1208 #define REG_A6XX_RBBM_CLOCK_HYST_TP3 0x000000e3
1209
1210 #define REG_A6XX_RBBM_CLOCK_HYST2_TP0 0x000000e4
1211
1212 #define REG_A6XX_RBBM_CLOCK_HYST2_TP1 0x000000e5
1213
1214 #define REG_A6XX_RBBM_CLOCK_HYST2_TP2 0x000000e6
1215
1216 #define REG_A6XX_RBBM_CLOCK_HYST2_TP3 0x000000e7
1217
1218 #define REG_A6XX_RBBM_CLOCK_HYST3_TP0 0x000000e8
1219
1220 #define REG_A6XX_RBBM_CLOCK_HYST3_TP1 0x000000e9
1221
1222 #define REG_A6XX_RBBM_CLOCK_HYST3_TP2 0x000000ea
1223
1224 #define REG_A6XX_RBBM_CLOCK_HYST3_TP3 0x000000eb
1225
1226 #define REG_A6XX_RBBM_CLOCK_HYST4_TP0 0x000000ec
1227
1228 #define REG_A6XX_RBBM_CLOCK_HYST4_TP1 0x000000ed
1229
1230 #define REG_A6XX_RBBM_CLOCK_HYST4_TP2 0x000000ee
1231
1232 #define REG_A6XX_RBBM_CLOCK_HYST4_TP3 0x000000ef
1233
1234 #define REG_A6XX_RBBM_CLOCK_CNTL_RB0 0x000000f0
1235
1236 #define REG_A6XX_RBBM_CLOCK_CNTL_RB1 0x000000f1
1237
1238 #define REG_A6XX_RBBM_CLOCK_CNTL_RB2 0x000000f2
1239
1240 #define REG_A6XX_RBBM_CLOCK_CNTL_RB3 0x000000f3
1241
1242 #define REG_A6XX_RBBM_CLOCK_CNTL2_RB0 0x000000f4
1243
1244 #define REG_A6XX_RBBM_CLOCK_CNTL2_RB1 0x000000f5
1245
1246 #define REG_A6XX_RBBM_CLOCK_CNTL2_RB2 0x000000f6
1247
1248 #define REG_A6XX_RBBM_CLOCK_CNTL2_RB3 0x000000f7
1249
1250 #define REG_A6XX_RBBM_CLOCK_CNTL_CCU0 0x000000f8
1251
1252 #define REG_A6XX_RBBM_CLOCK_CNTL_CCU1 0x000000f9
1253
1254 #define REG_A6XX_RBBM_CLOCK_CNTL_CCU2 0x000000fa
1255
1256 #define REG_A6XX_RBBM_CLOCK_CNTL_CCU3 0x000000fb
1257
1258 #define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU0 0x00000100
1259
1260 #define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU1 0x00000101
1261
1262 #define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU2 0x00000102
1263
1264 #define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU3 0x00000103
1265
1266 #define REG_A6XX_RBBM_CLOCK_CNTL_RAC 0x00000104
1267
1268 #define REG_A6XX_RBBM_CLOCK_CNTL2_RAC 0x00000105
1269
1270 #define REG_A6XX_RBBM_CLOCK_DELAY_RAC 0x00000106
1271
1272 #define REG_A6XX_RBBM_CLOCK_HYST_RAC 0x00000107
1273
1274 #define REG_A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM 0x00000108
1275
1276 #define REG_A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM 0x00000109
1277
1278 #define REG_A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM 0x0000010a
1279
1280 #define REG_A6XX_RBBM_CLOCK_CNTL_UCHE 0x0000010b
1281
1282 #define REG_A6XX_RBBM_CLOCK_CNTL2_UCHE 0x0000010c
1283
1284 #define REG_A6XX_RBBM_CLOCK_CNTL3_UCHE 0x0000010d
1285
1286 #define REG_A6XX_RBBM_CLOCK_CNTL4_UCHE 0x0000010e
1287
1288 #define REG_A6XX_RBBM_CLOCK_DELAY_UCHE 0x0000010f
1289
1290 #define REG_A6XX_RBBM_CLOCK_HYST_UCHE 0x00000110
1291
1292 #define REG_A6XX_RBBM_CLOCK_MODE_VFD 0x00000111
1293
1294 #define REG_A6XX_RBBM_CLOCK_DELAY_VFD 0x00000112
1295
1296 #define REG_A6XX_RBBM_CLOCK_HYST_VFD 0x00000113
1297
1298 #define REG_A6XX_RBBM_CLOCK_MODE_GPC 0x00000114
1299
1300 #define REG_A6XX_RBBM_CLOCK_DELAY_GPC 0x00000115
1301
1302 #define REG_A6XX_RBBM_CLOCK_HYST_GPC 0x00000116
1303
1304 #define REG_A6XX_RBBM_CLOCK_DELAY_HLSQ_2 0x00000117
1305
1306 #define REG_A6XX_RBBM_CLOCK_CNTL_GMU_GX 0x00000118
1307
1308 #define REG_A6XX_RBBM_CLOCK_DELAY_GMU_GX 0x00000119
1309
1310 #define REG_A6XX_RBBM_CLOCK_HYST_GMU_GX 0x0000011a
1311
1312 #define REG_A6XX_RBBM_CLOCK_MODE_HLSQ 0x0000011b
1313
1314 #define REG_A6XX_RBBM_CLOCK_DELAY_HLSQ 0x0000011c
1315
1316 #define REG_A6XX_DBGC_CFG_DBGBUS_SEL_A 0x00000600
1317
1318 #define REG_A6XX_DBGC_CFG_DBGBUS_SEL_B 0x00000601
1319
1320 #define REG_A6XX_DBGC_CFG_DBGBUS_SEL_C 0x00000602
1321
1322 #define REG_A6XX_DBGC_CFG_DBGBUS_SEL_D 0x00000603
1323 #define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK 0x000000ff
1324 #define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT 0
1325 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX(uint32_t val)
1326 {
1327 return ((val) << A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT) & A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK;
1328 }
1329 #define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK 0x0000ff00
1330 #define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT 8
1331 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL(uint32_t val)
1332 {
1333 return ((val) << A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT) & A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK;
1334 }
1335
1336 #define REG_A6XX_DBGC_CFG_DBGBUS_CNTLT 0x00000604
1337 #define A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK 0x0000003f
1338 #define A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT 0
1339 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN(uint32_t val)
1340 {
1341 return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK;
1342 }
1343 #define A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK 0x00007000
1344 #define A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT 12
1345 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU(uint32_t val)
1346 {
1347 return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK;
1348 }
1349 #define A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK 0xf0000000
1350 #define A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT 28
1351 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT(uint32_t val)
1352 {
1353 return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK;
1354 }
1355
1356 #define REG_A6XX_DBGC_CFG_DBGBUS_CNTLM 0x00000605
1357 #define A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK 0x0f000000
1358 #define A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT 24
1359 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE(uint32_t val)
1360 {
1361 return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK;
1362 }
1363
1364 #define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_0 0x00000608
1365
1366 #define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_1 0x00000609
1367
1368 #define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_2 0x0000060a
1369
1370 #define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_3 0x0000060b
1371
1372 #define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_0 0x0000060c
1373
1374 #define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_1 0x0000060d
1375
1376 #define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_2 0x0000060e
1377
1378 #define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_3 0x0000060f
1379
1380 #define REG_A6XX_DBGC_CFG_DBGBUS_BYTEL_0 0x00000610
1381 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK 0x0000000f
1382 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT 0
1383 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0(uint32_t val)
1384 {
1385 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK;
1386 }
1387 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK 0x000000f0
1388 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT 4
1389 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1(uint32_t val)
1390 {
1391 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK;
1392 }
1393 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK 0x00000f00
1394 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT 8
1395 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2(uint32_t val)
1396 {
1397 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK;
1398 }
1399 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK 0x0000f000
1400 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT 12
1401 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3(uint32_t val)
1402 {
1403 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK;
1404 }
1405 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK 0x000f0000
1406 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT 16
1407 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4(uint32_t val)
1408 {
1409 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK;
1410 }
1411 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK 0x00f00000
1412 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT 20
1413 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5(uint32_t val)
1414 {
1415 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK;
1416 }
1417 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK 0x0f000000
1418 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT 24
1419 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6(uint32_t val)
1420 {
1421 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK;
1422 }
1423 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK 0xf0000000
1424 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT 28
1425 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7(uint32_t val)
1426 {
1427 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK;
1428 }
1429
1430 #define REG_A6XX_DBGC_CFG_DBGBUS_BYTEL_1 0x00000611
1431 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK 0x0000000f
1432 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT 0
1433 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8(uint32_t val)
1434 {
1435 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK;
1436 }
1437 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK 0x000000f0
1438 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT 4
1439 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9(uint32_t val)
1440 {
1441 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK;
1442 }
1443 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK 0x00000f00
1444 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT 8
1445 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10(uint32_t val)
1446 {
1447 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK;
1448 }
1449 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK 0x0000f000
1450 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT 12
1451 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11(uint32_t val)
1452 {
1453 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK;
1454 }
1455 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK 0x000f0000
1456 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT 16
1457 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12(uint32_t val)
1458 {
1459 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK;
1460 }
1461 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK 0x00f00000
1462 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT 20
1463 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13(uint32_t val)
1464 {
1465 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK;
1466 }
1467 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK 0x0f000000
1468 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT 24
1469 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14(uint32_t val)
1470 {
1471 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK;
1472 }
1473 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK 0xf0000000
1474 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT 28
1475 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15(uint32_t val)
1476 {
1477 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK;
1478 }
1479
1480 #define REG_A6XX_DBGC_CFG_DBGBUS_TRACE_BUF1 0x0000062f
1481
1482 #define REG_A6XX_DBGC_CFG_DBGBUS_TRACE_BUF2 0x00000630
1483
1484 #define REG_A6XX_VSC_PERFCTR_VSC_SEL_0 0x00000cd8
1485
1486 #define REG_A6XX_VSC_PERFCTR_VSC_SEL_1 0x00000cd9
1487
1488 #define REG_A6XX_GRAS_ADDR_MODE_CNTL 0x00008601
1489
1490 #define REG_A6XX_GRAS_PERFCTR_TSE_SEL_0 0x00008610
1491
1492 #define REG_A6XX_GRAS_PERFCTR_TSE_SEL_1 0x00008611
1493
1494 #define REG_A6XX_GRAS_PERFCTR_TSE_SEL_2 0x00008612
1495
1496 #define REG_A6XX_GRAS_PERFCTR_TSE_SEL_3 0x00008613
1497
1498 #define REG_A6XX_GRAS_PERFCTR_RAS_SEL_0 0x00008614
1499
1500 #define REG_A6XX_GRAS_PERFCTR_RAS_SEL_1 0x00008615
1501
1502 #define REG_A6XX_GRAS_PERFCTR_RAS_SEL_2 0x00008616
1503
1504 #define REG_A6XX_GRAS_PERFCTR_RAS_SEL_3 0x00008617
1505
1506 #define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_0 0x00008618
1507
1508 #define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_1 0x00008619
1509
1510 #define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_2 0x0000861a
1511
1512 #define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_3 0x0000861b
1513
1514 #define REG_A6XX_RB_ADDR_MODE_CNTL 0x00008e05
1515
1516 #define REG_A6XX_RB_NC_MODE_CNTL 0x00008e08
1517
1518 #define REG_A6XX_RB_PERFCTR_RB_SEL_0 0x00008e10
1519
1520 #define REG_A6XX_RB_PERFCTR_RB_SEL_1 0x00008e11
1521
1522 #define REG_A6XX_RB_PERFCTR_RB_SEL_2 0x00008e12
1523
1524 #define REG_A6XX_RB_PERFCTR_RB_SEL_3 0x00008e13
1525
1526 #define REG_A6XX_RB_PERFCTR_RB_SEL_4 0x00008e14
1527
1528 #define REG_A6XX_RB_PERFCTR_RB_SEL_5 0x00008e15
1529
1530 #define REG_A6XX_RB_PERFCTR_RB_SEL_6 0x00008e16
1531
1532 #define REG_A6XX_RB_PERFCTR_RB_SEL_7 0x00008e17
1533
1534 #define REG_A6XX_RB_PERFCTR_CCU_SEL_0 0x00008e18
1535
1536 #define REG_A6XX_RB_PERFCTR_CCU_SEL_1 0x00008e19
1537
1538 #define REG_A6XX_RB_PERFCTR_CCU_SEL_2 0x00008e1a
1539
1540 #define REG_A6XX_RB_PERFCTR_CCU_SEL_3 0x00008e1b
1541
1542 #define REG_A6XX_RB_PERFCTR_CCU_SEL_4 0x00008e1c
1543
1544 #define REG_A6XX_RB_PERFCTR_CMP_SEL_0 0x00008e2c
1545
1546 #define REG_A6XX_RB_PERFCTR_CMP_SEL_1 0x00008e2d
1547
1548 #define REG_A6XX_RB_PERFCTR_CMP_SEL_2 0x00008e2e
1549
1550 #define REG_A6XX_RB_PERFCTR_CMP_SEL_3 0x00008e2f
1551
1552 #define REG_A6XX_RB_RB_SUB_BLOCK_SEL_CNTL_CD 0x00008e3d
1553
1554 #define REG_A6XX_RB_CONTEXT_SWITCH_GMEM_SAVE_RESTORE 0x00008e50
1555
1556 #define REG_A6XX_PC_DBG_ECO_CNTL 0x00009e00
1557
1558 #define REG_A6XX_PC_ADDR_MODE_CNTL 0x00009e01
1559
1560 #define REG_A6XX_PC_PERFCTR_PC_SEL_0 0x00009e34
1561
1562 #define REG_A6XX_PC_PERFCTR_PC_SEL_1 0x00009e35
1563
1564 #define REG_A6XX_PC_PERFCTR_PC_SEL_2 0x00009e36
1565
1566 #define REG_A6XX_PC_PERFCTR_PC_SEL_3 0x00009e37
1567
1568 #define REG_A6XX_PC_PERFCTR_PC_SEL_4 0x00009e38
1569
1570 #define REG_A6XX_PC_PERFCTR_PC_SEL_5 0x00009e39
1571
1572 #define REG_A6XX_PC_PERFCTR_PC_SEL_6 0x00009e3a
1573
1574 #define REG_A6XX_PC_PERFCTR_PC_SEL_7 0x00009e3b
1575
1576 #define REG_A6XX_HLSQ_ADDR_MODE_CNTL 0x0000be05
1577
1578 #define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_0 0x0000be10
1579
1580 #define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_1 0x0000be11
1581
1582 #define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_2 0x0000be12
1583
1584 #define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_3 0x0000be13
1585
1586 #define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_4 0x0000be14
1587
1588 #define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_5 0x0000be15
1589
1590 #define REG_A6XX_HLSQ_DBG_AHB_READ_APERTURE 0x0000c800
1591
1592 #define REG_A6XX_HLSQ_DBG_READ_SEL 0x0000d000
1593
1594 #define REG_A6XX_VFD_ADDR_MODE_CNTL 0x0000a601
1595
1596 #define REG_A6XX_VFD_PERFCTR_VFD_SEL_0 0x0000a610
1597
1598 #define REG_A6XX_VFD_PERFCTR_VFD_SEL_1 0x0000a611
1599
1600 #define REG_A6XX_VFD_PERFCTR_VFD_SEL_2 0x0000a612
1601
1602 #define REG_A6XX_VFD_PERFCTR_VFD_SEL_3 0x0000a613
1603
1604 #define REG_A6XX_VFD_PERFCTR_VFD_SEL_4 0x0000a614
1605
1606 #define REG_A6XX_VFD_PERFCTR_VFD_SEL_5 0x0000a615
1607
1608 #define REG_A6XX_VFD_PERFCTR_VFD_SEL_6 0x0000a616
1609
1610 #define REG_A6XX_VFD_PERFCTR_VFD_SEL_7 0x0000a617
1611
1612 #define REG_A6XX_VPC_ADDR_MODE_CNTL 0x00009601
1613
1614 #define REG_A6XX_VPC_PERFCTR_VPC_SEL_0 0x00009604
1615
1616 #define REG_A6XX_VPC_PERFCTR_VPC_SEL_1 0x00009605
1617
1618 #define REG_A6XX_VPC_PERFCTR_VPC_SEL_2 0x00009606
1619
1620 #define REG_A6XX_VPC_PERFCTR_VPC_SEL_3 0x00009607
1621
1622 #define REG_A6XX_VPC_PERFCTR_VPC_SEL_4 0x00009608
1623
1624 #define REG_A6XX_VPC_PERFCTR_VPC_SEL_5 0x00009609
1625
1626 #define REG_A6XX_UCHE_ADDR_MODE_CNTL 0x00000e00
1627
1628 #define REG_A6XX_UCHE_MODE_CNTL 0x00000e01
1629
1630 #define REG_A6XX_UCHE_WRITE_RANGE_MAX_LO 0x00000e05
1631
1632 #define REG_A6XX_UCHE_WRITE_RANGE_MAX_HI 0x00000e06
1633
1634 #define REG_A6XX_UCHE_WRITE_THRU_BASE_LO 0x00000e07
1635
1636 #define REG_A6XX_UCHE_WRITE_THRU_BASE_HI 0x00000e08
1637
1638 #define REG_A6XX_UCHE_TRAP_BASE_LO 0x00000e09
1639
1640 #define REG_A6XX_UCHE_TRAP_BASE_HI 0x00000e0a
1641
1642 #define REG_A6XX_UCHE_GMEM_RANGE_MIN_LO 0x00000e0b
1643
1644 #define REG_A6XX_UCHE_GMEM_RANGE_MIN_HI 0x00000e0c
1645
1646 #define REG_A6XX_UCHE_GMEM_RANGE_MAX_LO 0x00000e0d
1647
1648 #define REG_A6XX_UCHE_GMEM_RANGE_MAX_HI 0x00000e0e
1649
1650 #define REG_A6XX_UCHE_CACHE_WAYS 0x00000e17
1651
1652 #define REG_A6XX_UCHE_FILTER_CNTL 0x00000e18
1653
1654 #define REG_A6XX_UCHE_CLIENT_PF 0x00000e19
1655 #define A6XX_UCHE_CLIENT_PF_PERFSEL__MASK 0x000000ff
1656 #define A6XX_UCHE_CLIENT_PF_PERFSEL__SHIFT 0
1657 static inline uint32_t A6XX_UCHE_CLIENT_PF_PERFSEL(uint32_t val)
1658 {
1659 return ((val) << A6XX_UCHE_CLIENT_PF_PERFSEL__SHIFT) & A6XX_UCHE_CLIENT_PF_PERFSEL__MASK;
1660 }
1661
1662 #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_0 0x00000e1c
1663
1664 #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_1 0x00000e1d
1665
1666 #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_2 0x00000e1e
1667
1668 #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_3 0x00000e1f
1669
1670 #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_4 0x00000e20
1671
1672 #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_5 0x00000e21
1673
1674 #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_6 0x00000e22
1675
1676 #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_7 0x00000e23
1677
1678 #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_8 0x00000e24
1679
1680 #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_9 0x00000e25
1681
1682 #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_10 0x00000e26
1683
1684 #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_11 0x00000e27
1685
1686 #define REG_A6XX_SP_ADDR_MODE_CNTL 0x0000ae01
1687
1688 #define REG_A6XX_SP_NC_MODE_CNTL 0x0000ae02
1689
1690 #define REG_A6XX_SP_PERFCTR_SP_SEL_0 0x0000ae10
1691
1692 #define REG_A6XX_SP_PERFCTR_SP_SEL_1 0x0000ae11
1693
1694 #define REG_A6XX_SP_PERFCTR_SP_SEL_2 0x0000ae12
1695
1696 #define REG_A6XX_SP_PERFCTR_SP_SEL_3 0x0000ae13
1697
1698 #define REG_A6XX_SP_PERFCTR_SP_SEL_4 0x0000ae14
1699
1700 #define REG_A6XX_SP_PERFCTR_SP_SEL_5 0x0000ae15
1701
1702 #define REG_A6XX_SP_PERFCTR_SP_SEL_6 0x0000ae16
1703
1704 #define REG_A6XX_SP_PERFCTR_SP_SEL_7 0x0000ae17
1705
1706 #define REG_A6XX_SP_PERFCTR_SP_SEL_8 0x0000ae18
1707
1708 #define REG_A6XX_SP_PERFCTR_SP_SEL_9 0x0000ae19
1709
1710 #define REG_A6XX_SP_PERFCTR_SP_SEL_10 0x0000ae1a
1711
1712 #define REG_A6XX_SP_PERFCTR_SP_SEL_11 0x0000ae1b
1713
1714 #define REG_A6XX_SP_PERFCTR_SP_SEL_12 0x0000ae1c
1715
1716 #define REG_A6XX_SP_PERFCTR_SP_SEL_13 0x0000ae1d
1717
1718 #define REG_A6XX_SP_PERFCTR_SP_SEL_14 0x0000ae1e
1719
1720 #define REG_A6XX_SP_PERFCTR_SP_SEL_15 0x0000ae1f
1721
1722 #define REG_A6XX_SP_PERFCTR_SP_SEL_16 0x0000ae20
1723
1724 #define REG_A6XX_SP_PERFCTR_SP_SEL_17 0x0000ae21
1725
1726 #define REG_A6XX_SP_PERFCTR_SP_SEL_18 0x0000ae22
1727
1728 #define REG_A6XX_SP_PERFCTR_SP_SEL_19 0x0000ae23
1729
1730 #define REG_A6XX_SP_PERFCTR_SP_SEL_20 0x0000ae24
1731
1732 #define REG_A6XX_SP_PERFCTR_SP_SEL_21 0x0000ae25
1733
1734 #define REG_A6XX_SP_PERFCTR_SP_SEL_22 0x0000ae26
1735
1736 #define REG_A6XX_SP_PERFCTR_SP_SEL_23 0x0000ae27
1737
1738 #define REG_A6XX_TPL1_ADDR_MODE_CNTL 0x0000b601
1739
1740 #define REG_A6XX_TPL1_NC_MODE_CNTL 0x0000b604
1741
1742 #define REG_A6XX_TPL1_PERFCTR_TP_SEL_0 0x0000b610
1743
1744 #define REG_A6XX_TPL1_PERFCTR_TP_SEL_1 0x0000b611
1745
1746 #define REG_A6XX_TPL1_PERFCTR_TP_SEL_2 0x0000b612
1747
1748 #define REG_A6XX_TPL1_PERFCTR_TP_SEL_3 0x0000b613
1749
1750 #define REG_A6XX_TPL1_PERFCTR_TP_SEL_4 0x0000b614
1751
1752 #define REG_A6XX_TPL1_PERFCTR_TP_SEL_5 0x0000b615
1753
1754 #define REG_A6XX_TPL1_PERFCTR_TP_SEL_6 0x0000b616
1755
1756 #define REG_A6XX_TPL1_PERFCTR_TP_SEL_7 0x0000b617
1757
1758 #define REG_A6XX_TPL1_PERFCTR_TP_SEL_8 0x0000b618
1759
1760 #define REG_A6XX_TPL1_PERFCTR_TP_SEL_9 0x0000b619
1761
1762 #define REG_A6XX_TPL1_PERFCTR_TP_SEL_10 0x0000b61a
1763
1764 #define REG_A6XX_TPL1_PERFCTR_TP_SEL_11 0x0000b61b
1765
1766 #define REG_A6XX_VBIF_VERSION 0x00003000
1767
1768 #define REG_A6XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
1769
1770 #define REG_A6XX_VBIF_XIN_HALT_CTRL0 0x00003080
1771
1772 #define REG_A6XX_VBIF_XIN_HALT_CTRL1 0x00003081
1773
1774 #define REG_A6XX_VBIF_PERF_CNT_SEL0 0x000030d0
1775
1776 #define REG_A6XX_VBIF_PERF_CNT_SEL1 0x000030d1
1777
1778 #define REG_A6XX_VBIF_PERF_CNT_SEL2 0x000030d2
1779
1780 #define REG_A6XX_VBIF_PERF_CNT_SEL3 0x000030d3
1781
1782 #define REG_A6XX_VBIF_PERF_CNT_LOW0 0x000030d8
1783
1784 #define REG_A6XX_VBIF_PERF_CNT_LOW1 0x000030d9
1785
1786 #define REG_A6XX_VBIF_PERF_CNT_LOW2 0x000030da
1787
1788 #define REG_A6XX_VBIF_PERF_CNT_LOW3 0x000030db
1789
1790 #define REG_A6XX_VBIF_PERF_CNT_HIGH0 0x000030e0
1791
1792 #define REG_A6XX_VBIF_PERF_CNT_HIGH1 0x000030e1
1793
1794 #define REG_A6XX_VBIF_PERF_CNT_HIGH2 0x000030e2
1795
1796 #define REG_A6XX_VBIF_PERF_CNT_HIGH3 0x000030e3
1797
1798 #define REG_A6XX_VBIF_PERF_PWR_CNT_EN0 0x00003100
1799
1800 #define REG_A6XX_VBIF_PERF_PWR_CNT_EN1 0x00003101
1801
1802 #define REG_A6XX_VBIF_PERF_PWR_CNT_EN2 0x00003102
1803
1804 #define REG_A6XX_VBIF_PERF_PWR_CNT_LOW0 0x00003110
1805
1806 #define REG_A6XX_VBIF_PERF_PWR_CNT_LOW1 0x00003111
1807
1808 #define REG_A6XX_VBIF_PERF_PWR_CNT_LOW2 0x00003112
1809
1810 #define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH0 0x00003118
1811
1812 #define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH1 0x00003119
1813
1814 #define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH2 0x0000311a
1815
1816 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_A 0x00018400
1817
1818 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_B 0x00018401
1819
1820 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_C 0x00018402
1821
1822 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_D 0x00018403
1823 #define A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK 0x000000ff
1824 #define A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT 0
1825 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX(uint32_t val)
1826 {
1827 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK;
1828 }
1829 #define A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK 0x0000ff00
1830 #define A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT 8
1831 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL(uint32_t val)
1832 {
1833 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK;
1834 }
1835
1836 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_CNTLT 0x00018404
1837 #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK 0x0000003f
1838 #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT 0
1839 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN(uint32_t val)
1840 {
1841 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK;
1842 }
1843 #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK 0x00007000
1844 #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT 12
1845 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU(uint32_t val)
1846 {
1847 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK;
1848 }
1849 #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK 0xf0000000
1850 #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT 28
1851 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT(uint32_t val)
1852 {
1853 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK;
1854 }
1855
1856 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_CNTLM 0x00018405
1857 #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK 0x0f000000
1858 #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT 24
1859 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE(uint32_t val)
1860 {
1861 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK;
1862 }
1863
1864 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_0 0x00018408
1865
1866 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_1 0x00018409
1867
1868 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_2 0x0001840a
1869
1870 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_3 0x0001840b
1871
1872 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_0 0x0001840c
1873
1874 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_1 0x0001840d
1875
1876 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_2 0x0001840e
1877
1878 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_3 0x0001840f
1879
1880 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0 0x00018410
1881 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK 0x0000000f
1882 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT 0
1883 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0(uint32_t val)
1884 {
1885 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK;
1886 }
1887 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK 0x000000f0
1888 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT 4
1889 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1(uint32_t val)
1890 {
1891 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK;
1892 }
1893 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK 0x00000f00
1894 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT 8
1895 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2(uint32_t val)
1896 {
1897 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK;
1898 }
1899 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK 0x0000f000
1900 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT 12
1901 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3(uint32_t val)
1902 {
1903 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK;
1904 }
1905 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK 0x000f0000
1906 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT 16
1907 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4(uint32_t val)
1908 {
1909 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK;
1910 }
1911 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK 0x00f00000
1912 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT 20
1913 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5(uint32_t val)
1914 {
1915 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK;
1916 }
1917 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK 0x0f000000
1918 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT 24
1919 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6(uint32_t val)
1920 {
1921 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK;
1922 }
1923 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK 0xf0000000
1924 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT 28
1925 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7(uint32_t val)
1926 {
1927 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK;
1928 }
1929
1930 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1 0x00018411
1931 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK 0x0000000f
1932 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT 0
1933 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8(uint32_t val)
1934 {
1935 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK;
1936 }
1937 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK 0x000000f0
1938 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT 4
1939 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9(uint32_t val)
1940 {
1941 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK;
1942 }
1943 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK 0x00000f00
1944 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT 8
1945 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10(uint32_t val)
1946 {
1947 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK;
1948 }
1949 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK 0x0000f000
1950 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT 12
1951 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11(uint32_t val)
1952 {
1953 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK;
1954 }
1955 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK 0x000f0000
1956 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT 16
1957 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12(uint32_t val)
1958 {
1959 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK;
1960 }
1961 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK 0x00f00000
1962 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT 20
1963 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13(uint32_t val)
1964 {
1965 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK;
1966 }
1967 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK 0x0f000000
1968 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT 24
1969 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14(uint32_t val)
1970 {
1971 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK;
1972 }
1973 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK 0xf0000000
1974 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT 28
1975 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15(uint32_t val)
1976 {
1977 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK;
1978 }
1979
1980 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_TRACE_BUF1 0x0001842f
1981
1982 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_TRACE_BUF2 0x00018430
1983
1984 #define REG_A6XX_PDC_GPU_ENABLE_PDC 0x00021140
1985
1986 #define REG_A6XX_PDC_GPU_SEQ_START_ADDR 0x00021148
1987
1988 #define REG_A6XX_PDC_GPU_TCS0_CONTROL 0x00021540
1989
1990 #define REG_A6XX_PDC_GPU_TCS0_CMD_ENABLE_BANK 0x00021541
1991
1992 #define REG_A6XX_PDC_GPU_TCS0_CMD_WAIT_FOR_CMPL_BANK 0x00021542
1993
1994 #define REG_A6XX_PDC_GPU_TCS0_CMD0_MSGID 0x00021543
1995
1996 #define REG_A6XX_PDC_GPU_TCS0_CMD0_ADDR 0x00021544
1997
1998 #define REG_A6XX_PDC_GPU_TCS0_CMD0_DATA 0x00021545
1999
2000 #define REG_A6XX_PDC_GPU_TCS1_CONTROL 0x00021572
2001
2002 #define REG_A6XX_PDC_GPU_TCS1_CMD_ENABLE_BANK 0x00021573
2003
2004 #define REG_A6XX_PDC_GPU_TCS1_CMD_WAIT_FOR_CMPL_BANK 0x00021574
2005
2006 #define REG_A6XX_PDC_GPU_TCS1_CMD0_MSGID 0x00021575
2007
2008 #define REG_A6XX_PDC_GPU_TCS1_CMD0_ADDR 0x00021576
2009
2010 #define REG_A6XX_PDC_GPU_TCS1_CMD0_DATA 0x00021577
2011
2012 #define REG_A6XX_PDC_GPU_TCS2_CONTROL 0x000215a4
2013
2014 #define REG_A6XX_PDC_GPU_TCS2_CMD_ENABLE_BANK 0x000215a5
2015
2016 #define REG_A6XX_PDC_GPU_TCS2_CMD_WAIT_FOR_CMPL_BANK 0x000215a6
2017
2018 #define REG_A6XX_PDC_GPU_TCS2_CMD0_MSGID 0x000215a7
2019
2020 #define REG_A6XX_PDC_GPU_TCS2_CMD0_ADDR 0x000215a8
2021
2022 #define REG_A6XX_PDC_GPU_TCS2_CMD0_DATA 0x000215a9
2023
2024 #define REG_A6XX_PDC_GPU_TCS3_CONTROL 0x000215d6
2025
2026 #define REG_A6XX_PDC_GPU_TCS3_CMD_ENABLE_BANK 0x000215d7
2027
2028 #define REG_A6XX_PDC_GPU_TCS3_CMD_WAIT_FOR_CMPL_BANK 0x000215d8
2029
2030 #define REG_A6XX_PDC_GPU_TCS3_CMD0_MSGID 0x000215d9
2031
2032 #define REG_A6XX_PDC_GPU_TCS3_CMD0_ADDR 0x000215da
2033
2034 #define REG_A6XX_PDC_GPU_TCS3_CMD0_DATA 0x000215db
2035
2036 #define REG_A6XX_PDC_GPU_SEQ_MEM_0 0x000a0000
2037
2038 #define REG_A6XX_X1_WINDOW_OFFSET 0x000088d4
2039 #define A6XX_X1_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE 0x80000000
2040 #define A6XX_X1_WINDOW_OFFSET_X__MASK 0x00007fff
2041 #define A6XX_X1_WINDOW_OFFSET_X__SHIFT 0
2042 static inline uint32_t A6XX_X1_WINDOW_OFFSET_X(uint32_t val)
2043 {
2044 return ((val) << A6XX_X1_WINDOW_OFFSET_X__SHIFT) & A6XX_X1_WINDOW_OFFSET_X__MASK;
2045 }
2046 #define A6XX_X1_WINDOW_OFFSET_Y__MASK 0x7fff0000
2047 #define A6XX_X1_WINDOW_OFFSET_Y__SHIFT 16
2048 static inline uint32_t A6XX_X1_WINDOW_OFFSET_Y(uint32_t val)
2049 {
2050 return ((val) << A6XX_X1_WINDOW_OFFSET_Y__SHIFT) & A6XX_X1_WINDOW_OFFSET_Y__MASK;
2051 }
2052
2053 #define REG_A6XX_X2_WINDOW_OFFSET 0x0000b4d1
2054 #define A6XX_X2_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE 0x80000000
2055 #define A6XX_X2_WINDOW_OFFSET_X__MASK 0x00007fff
2056 #define A6XX_X2_WINDOW_OFFSET_X__SHIFT 0
2057 static inline uint32_t A6XX_X2_WINDOW_OFFSET_X(uint32_t val)
2058 {
2059 return ((val) << A6XX_X2_WINDOW_OFFSET_X__SHIFT) & A6XX_X2_WINDOW_OFFSET_X__MASK;
2060 }
2061 #define A6XX_X2_WINDOW_OFFSET_Y__MASK 0x7fff0000
2062 #define A6XX_X2_WINDOW_OFFSET_Y__SHIFT 16
2063 static inline uint32_t A6XX_X2_WINDOW_OFFSET_Y(uint32_t val)
2064 {
2065 return ((val) << A6XX_X2_WINDOW_OFFSET_Y__SHIFT) & A6XX_X2_WINDOW_OFFSET_Y__MASK;
2066 }
2067
2068 #define REG_A6XX_X3_WINDOW_OFFSET 0x0000b307
2069 #define A6XX_X3_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE 0x80000000
2070 #define A6XX_X3_WINDOW_OFFSET_X__MASK 0x00007fff
2071 #define A6XX_X3_WINDOW_OFFSET_X__SHIFT 0
2072 static inline uint32_t A6XX_X3_WINDOW_OFFSET_X(uint32_t val)
2073 {
2074 return ((val) << A6XX_X3_WINDOW_OFFSET_X__SHIFT) & A6XX_X3_WINDOW_OFFSET_X__MASK;
2075 }
2076 #define A6XX_X3_WINDOW_OFFSET_Y__MASK 0x7fff0000
2077 #define A6XX_X3_WINDOW_OFFSET_Y__SHIFT 16
2078 static inline uint32_t A6XX_X3_WINDOW_OFFSET_Y(uint32_t val)
2079 {
2080 return ((val) << A6XX_X3_WINDOW_OFFSET_Y__SHIFT) & A6XX_X3_WINDOW_OFFSET_Y__MASK;
2081 }
2082
2083 #define REG_A6XX_X1_BIN_SIZE 0x000080a1
2084 #define A6XX_X1_BIN_SIZE_WIDTH__MASK 0x000000ff
2085 #define A6XX_X1_BIN_SIZE_WIDTH__SHIFT 0
2086 static inline uint32_t A6XX_X1_BIN_SIZE_WIDTH(uint32_t val)
2087 {
2088 assert(!(val & 0x1f));
2089 return ((val >> 5) << A6XX_X1_BIN_SIZE_WIDTH__SHIFT) & A6XX_X1_BIN_SIZE_WIDTH__MASK;
2090 }
2091 #define A6XX_X1_BIN_SIZE_HEIGHT__MASK 0x0001ff00
2092 #define A6XX_X1_BIN_SIZE_HEIGHT__SHIFT 8
2093 static inline uint32_t A6XX_X1_BIN_SIZE_HEIGHT(uint32_t val)
2094 {
2095 assert(!(val & 0xf));
2096 return ((val >> 4) << A6XX_X1_BIN_SIZE_HEIGHT__SHIFT) & A6XX_X1_BIN_SIZE_HEIGHT__MASK;
2097 }
2098
2099 #define REG_A6XX_X2_BIN_SIZE 0x00008800
2100 #define A6XX_X2_BIN_SIZE_WIDTH__MASK 0x000000ff
2101 #define A6XX_X2_BIN_SIZE_WIDTH__SHIFT 0
2102 static inline uint32_t A6XX_X2_BIN_SIZE_WIDTH(uint32_t val)
2103 {
2104 assert(!(val & 0x1f));
2105 return ((val >> 5) << A6XX_X2_BIN_SIZE_WIDTH__SHIFT) & A6XX_X2_BIN_SIZE_WIDTH__MASK;
2106 }
2107 #define A6XX_X2_BIN_SIZE_HEIGHT__MASK 0x0001ff00
2108 #define A6XX_X2_BIN_SIZE_HEIGHT__SHIFT 8
2109 static inline uint32_t A6XX_X2_BIN_SIZE_HEIGHT(uint32_t val)
2110 {
2111 assert(!(val & 0xf));
2112 return ((val >> 4) << A6XX_X2_BIN_SIZE_HEIGHT__SHIFT) & A6XX_X2_BIN_SIZE_HEIGHT__MASK;
2113 }
2114
2115 #define REG_A6XX_X3_BIN_SIZE 0x000088d3
2116 #define A6XX_X3_BIN_SIZE_WIDTH__MASK 0x000000ff
2117 #define A6XX_X3_BIN_SIZE_WIDTH__SHIFT 0
2118 static inline uint32_t A6XX_X3_BIN_SIZE_WIDTH(uint32_t val)
2119 {
2120 assert(!(val & 0x1f));
2121 return ((val >> 5) << A6XX_X3_BIN_SIZE_WIDTH__SHIFT) & A6XX_X3_BIN_SIZE_WIDTH__MASK;
2122 }
2123 #define A6XX_X3_BIN_SIZE_HEIGHT__MASK 0x0001ff00
2124 #define A6XX_X3_BIN_SIZE_HEIGHT__SHIFT 8
2125 static inline uint32_t A6XX_X3_BIN_SIZE_HEIGHT(uint32_t val)
2126 {
2127 assert(!(val & 0xf));
2128 return ((val >> 4) << A6XX_X3_BIN_SIZE_HEIGHT__SHIFT) & A6XX_X3_BIN_SIZE_HEIGHT__MASK;
2129 }
2130
2131 #define REG_A6XX_VSC_BIN_SIZE 0x00000c02
2132 #define A6XX_VSC_BIN_SIZE_WIDTH__MASK 0x000000ff
2133 #define A6XX_VSC_BIN_SIZE_WIDTH__SHIFT 0
2134 static inline uint32_t A6XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
2135 {
2136 assert(!(val & 0x1f));
2137 return ((val >> 5) << A6XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A6XX_VSC_BIN_SIZE_WIDTH__MASK;
2138 }
2139 #define A6XX_VSC_BIN_SIZE_HEIGHT__MASK 0x0001ff00
2140 #define A6XX_VSC_BIN_SIZE_HEIGHT__SHIFT 8
2141 static inline uint32_t A6XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
2142 {
2143 assert(!(val & 0xf));
2144 return ((val >> 4) << A6XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A6XX_VSC_BIN_SIZE_HEIGHT__MASK;
2145 }
2146
2147 #define REG_A6XX_VSC_SIZE_ADDRESS_LO 0x00000c03
2148
2149 #define REG_A6XX_VSC_SIZE_ADDRESS_HI 0x00000c04
2150
2151 #define REG_A6XX_VSC_BIN_COUNT 0x00000c06
2152 #define A6XX_VSC_BIN_COUNT_NX__MASK 0x000007fe
2153 #define A6XX_VSC_BIN_COUNT_NX__SHIFT 1
2154 static inline uint32_t A6XX_VSC_BIN_COUNT_NX(uint32_t val)
2155 {
2156 return ((val) << A6XX_VSC_BIN_COUNT_NX__SHIFT) & A6XX_VSC_BIN_COUNT_NX__MASK;
2157 }
2158 #define A6XX_VSC_BIN_COUNT_NY__MASK 0x001ff800
2159 #define A6XX_VSC_BIN_COUNT_NY__SHIFT 11
2160 static inline uint32_t A6XX_VSC_BIN_COUNT_NY(uint32_t val)
2161 {
2162 return ((val) << A6XX_VSC_BIN_COUNT_NY__SHIFT) & A6XX_VSC_BIN_COUNT_NY__MASK;
2163 }
2164
2165 static inline uint32_t REG_A6XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
2166
2167 static inline uint32_t REG_A6XX_VSC_PIPE_CONFIG_REG(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
2168 #define A6XX_VSC_PIPE_CONFIG_REG_X__MASK 0x000003ff
2169 #define A6XX_VSC_PIPE_CONFIG_REG_X__SHIFT 0
2170 static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_X(uint32_t val)
2171 {
2172 return ((val) << A6XX_VSC_PIPE_CONFIG_REG_X__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_X__MASK;
2173 }
2174 #define A6XX_VSC_PIPE_CONFIG_REG_Y__MASK 0x000ffc00
2175 #define A6XX_VSC_PIPE_CONFIG_REG_Y__SHIFT 10
2176 static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_Y(uint32_t val)
2177 {
2178 return ((val) << A6XX_VSC_PIPE_CONFIG_REG_Y__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_Y__MASK;
2179 }
2180 #define A6XX_VSC_PIPE_CONFIG_REG_W__MASK 0x03f00000
2181 #define A6XX_VSC_PIPE_CONFIG_REG_W__SHIFT 20
2182 static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_W(uint32_t val)
2183 {
2184 return ((val) << A6XX_VSC_PIPE_CONFIG_REG_W__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_W__MASK;
2185 }
2186 #define A6XX_VSC_PIPE_CONFIG_REG_H__MASK 0xfc000000
2187 #define A6XX_VSC_PIPE_CONFIG_REG_H__SHIFT 26
2188 static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_H(uint32_t val)
2189 {
2190 return ((val) << A6XX_VSC_PIPE_CONFIG_REG_H__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_H__MASK;
2191 }
2192
2193 #define REG_A6XX_VSC_XXX_ADDRESS_LO 0x00000c30
2194
2195 #define REG_A6XX_VSC_XXX_ADDRESS_HI 0x00000c31
2196
2197 #define REG_A6XX_VSC_XXX_PITCH 0x00000c32
2198
2199 #define REG_A6XX_VSC_PIPE_DATA_ADDRESS_LO 0x00000c34
2200
2201 #define REG_A6XX_VSC_PIPE_DATA_ADDRESS_HI 0x00000c35
2202
2203 #define REG_A6XX_VSC_PIPE_DATA_PITCH 0x00000c36
2204
2205 static inline uint32_t REG_A6XX_VSC_SIZE(uint32_t i0) { return 0x00000c78 + 0x1*i0; }
2206
2207 static inline uint32_t REG_A6XX_VSC_SIZE_REG(uint32_t i0) { return 0x00000c78 + 0x1*i0; }
2208
2209 #define REG_A6XX_UCHE_UNKNOWN_0E12 0x00000e12
2210
2211 #define REG_A6XX_GRAS_UNKNOWN_8000 0x00008000
2212
2213 #define REG_A6XX_GRAS_UNKNOWN_8001 0x00008001
2214
2215 #define REG_A6XX_GRAS_UNKNOWN_8004 0x00008004
2216
2217 #define REG_A6XX_GRAS_CNTL 0x00008005
2218 #define A6XX_GRAS_CNTL_VARYING 0x00000001
2219 #define A6XX_GRAS_CNTL_XCOORD 0x00000040
2220 #define A6XX_GRAS_CNTL_YCOORD 0x00000080
2221 #define A6XX_GRAS_CNTL_ZCOORD 0x00000100
2222 #define A6XX_GRAS_CNTL_WCOORD 0x00000200
2223
2224 #define REG_A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ 0x00008006
2225 #define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK 0x000003ff
2226 #define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT 0
2227 static inline uint32_t A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ(uint32_t val)
2228 {
2229 return ((val) << A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT) & A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK;
2230 }
2231 #define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK 0x000ffc00
2232 #define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT 10
2233 static inline uint32_t A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT(uint32_t val)
2234 {
2235 return ((val) << A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT) & A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK;
2236 }
2237
2238 #define REG_A6XX_GRAS_CL_VPORT_XOFFSET_0 0x00008010
2239 #define A6XX_GRAS_CL_VPORT_XOFFSET_0__MASK 0xffffffff
2240 #define A6XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT 0
2241 static inline uint32_t A6XX_GRAS_CL_VPORT_XOFFSET_0(float val)
2242 {
2243 return ((fui(val)) << A6XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT) & A6XX_GRAS_CL_VPORT_XOFFSET_0__MASK;
2244 }
2245
2246 #define REG_A6XX_GRAS_CL_VPORT_XSCALE_0 0x00008011
2247 #define A6XX_GRAS_CL_VPORT_XSCALE_0__MASK 0xffffffff
2248 #define A6XX_GRAS_CL_VPORT_XSCALE_0__SHIFT 0
2249 static inline uint32_t A6XX_GRAS_CL_VPORT_XSCALE_0(float val)
2250 {
2251 return ((fui(val)) << A6XX_GRAS_CL_VPORT_XSCALE_0__SHIFT) & A6XX_GRAS_CL_VPORT_XSCALE_0__MASK;
2252 }
2253
2254 #define REG_A6XX_GRAS_CL_VPORT_YOFFSET_0 0x00008012
2255 #define A6XX_GRAS_CL_VPORT_YOFFSET_0__MASK 0xffffffff
2256 #define A6XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT 0
2257 static inline uint32_t A6XX_GRAS_CL_VPORT_YOFFSET_0(float val)
2258 {
2259 return ((fui(val)) << A6XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT) & A6XX_GRAS_CL_VPORT_YOFFSET_0__MASK;
2260 }
2261
2262 #define REG_A6XX_GRAS_CL_VPORT_YSCALE_0 0x00008013
2263 #define A6XX_GRAS_CL_VPORT_YSCALE_0__MASK 0xffffffff
2264 #define A6XX_GRAS_CL_VPORT_YSCALE_0__SHIFT 0
2265 static inline uint32_t A6XX_GRAS_CL_VPORT_YSCALE_0(float val)
2266 {
2267 return ((fui(val)) << A6XX_GRAS_CL_VPORT_YSCALE_0__SHIFT) & A6XX_GRAS_CL_VPORT_YSCALE_0__MASK;
2268 }
2269
2270 #define REG_A6XX_GRAS_CL_VPORT_ZOFFSET_0 0x00008014
2271 #define A6XX_GRAS_CL_VPORT_ZOFFSET_0__MASK 0xffffffff
2272 #define A6XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT 0
2273 static inline uint32_t A6XX_GRAS_CL_VPORT_ZOFFSET_0(float val)
2274 {
2275 return ((fui(val)) << A6XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT) & A6XX_GRAS_CL_VPORT_ZOFFSET_0__MASK;
2276 }
2277
2278 #define REG_A6XX_GRAS_CL_VPORT_ZSCALE_0 0x00008015
2279 #define A6XX_GRAS_CL_VPORT_ZSCALE_0__MASK 0xffffffff
2280 #define A6XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT 0
2281 static inline uint32_t A6XX_GRAS_CL_VPORT_ZSCALE_0(float val)
2282 {
2283 return ((fui(val)) << A6XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT) & A6XX_GRAS_CL_VPORT_ZSCALE_0__MASK;
2284 }
2285
2286 #define REG_A6XX_GRAS_SU_CNTL 0x00008090
2287 #define A6XX_GRAS_SU_CNTL_CULL_FRONT 0x00000001
2288 #define A6XX_GRAS_SU_CNTL_CULL_BACK 0x00000002
2289 #define A6XX_GRAS_SU_CNTL_FRONT_CW 0x00000004
2290 #define A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK 0x000007f8
2291 #define A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT 3
2292 static inline uint32_t A6XX_GRAS_SU_CNTL_LINEHALFWIDTH(float val)
2293 {
2294 return ((((int32_t)(val * 4.0))) << A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT) & A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK;
2295 }
2296 #define A6XX_GRAS_SU_CNTL_POLY_OFFSET 0x00000800
2297 #define A6XX_GRAS_SU_CNTL_MSAA_ENABLE 0x00002000
2298
2299 #define REG_A6XX_GRAS_SU_POINT_MINMAX 0x00008091
2300 #define A6XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
2301 #define A6XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
2302 static inline uint32_t A6XX_GRAS_SU_POINT_MINMAX_MIN(float val)
2303 {
2304 return ((((uint32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A6XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
2305 }
2306 #define A6XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
2307 #define A6XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
2308 static inline uint32_t A6XX_GRAS_SU_POINT_MINMAX_MAX(float val)
2309 {
2310 return ((((uint32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A6XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
2311 }
2312
2313 #define REG_A6XX_GRAS_SU_POINT_SIZE 0x00008092
2314 #define A6XX_GRAS_SU_POINT_SIZE__MASK 0xffffffff
2315 #define A6XX_GRAS_SU_POINT_SIZE__SHIFT 0
2316 static inline uint32_t A6XX_GRAS_SU_POINT_SIZE(float val)
2317 {
2318 return ((((int32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_SIZE__SHIFT) & A6XX_GRAS_SU_POINT_SIZE__MASK;
2319 }
2320
2321 #define REG_A6XX_GRAS_SU_DEPTH_PLANE_CNTL 0x00008094
2322 #define A6XX_GRAS_SU_DEPTH_PLANE_CNTL_FRAG_WRITES_Z 0x00000001
2323
2324 #define REG_A6XX_GRAS_SU_POLY_OFFSET_SCALE 0x00008095
2325 #define A6XX_GRAS_SU_POLY_OFFSET_SCALE__MASK 0xffffffff
2326 #define A6XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT 0
2327 static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_SCALE(float val)
2328 {
2329 return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_SCALE__MASK;
2330 }
2331
2332 #define REG_A6XX_GRAS_SU_POLY_OFFSET_OFFSET 0x00008096
2333 #define A6XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
2334 #define A6XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
2335 static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
2336 {
2337 return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
2338 }
2339
2340 #define REG_A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP 0x00008097
2341 #define A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK 0xffffffff
2342 #define A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT 0
2343 static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP(float val)
2344 {
2345 return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK;
2346 }
2347
2348 #define REG_A6XX_GRAS_SU_DEPTH_BUFFER_INFO 0x00008098
2349 #define A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK 0x00000007
2350 #define A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT 0
2351 static inline uint32_t A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a6xx_depth_format val)
2352 {
2353 return ((val) << A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
2354 }
2355
2356 #define REG_A6XX_GRAS_UNKNOWN_8099 0x00008099
2357
2358 #define REG_A6XX_GRAS_UNKNOWN_809B 0x0000809b
2359
2360 #define REG_A6XX_GRAS_UNKNOWN_80A0 0x000080a0
2361
2362 #define REG_A6XX_GRAS_RAS_MSAA_CNTL 0x000080a2
2363 #define A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
2364 #define A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
2365 static inline uint32_t A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
2366 {
2367 return ((val) << A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__MASK;
2368 }
2369
2370 #define REG_A6XX_GRAS_DEST_MSAA_CNTL 0x000080a3
2371 #define A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
2372 #define A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
2373 static inline uint32_t A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
2374 {
2375 return ((val) << A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__MASK;
2376 }
2377 #define A6XX_GRAS_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
2378
2379 #define REG_A6XX_GRAS_UNKNOWN_80A4 0x000080a4
2380
2381 #define REG_A6XX_GRAS_UNKNOWN_80A5 0x000080a5
2382
2383 #define REG_A6XX_GRAS_UNKNOWN_80A6 0x000080a6
2384
2385 #define REG_A6XX_GRAS_UNKNOWN_80AF 0x000080af
2386
2387 #define REG_A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0 0x000080b0
2388 #define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE 0x80000000
2389 #define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK 0x00007fff
2390 #define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT 0
2391 static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X(uint32_t val)
2392 {
2393 return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK;
2394 }
2395 #define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK 0x7fff0000
2396 #define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT 16
2397 static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y(uint32_t val)
2398 {
2399 return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK;
2400 }
2401
2402 #define REG_A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0 0x000080b1
2403 #define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE 0x80000000
2404 #define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK 0x00007fff
2405 #define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT 0
2406 static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X(uint32_t val)
2407 {
2408 return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK;
2409 }
2410 #define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK 0x7fff0000
2411 #define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT 16
2412 static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y(uint32_t val)
2413 {
2414 return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK;
2415 }
2416
2417 #define REG_A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0 0x000080d0
2418 #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE 0x80000000
2419 #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK 0x00007fff
2420 #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT 0
2421 static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X(uint32_t val)
2422 {
2423 return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK;
2424 }
2425 #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK 0x7fff0000
2426 #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT 16
2427 static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y(uint32_t val)
2428 {
2429 return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK;
2430 }
2431
2432 #define REG_A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0 0x000080d1
2433 #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE 0x80000000
2434 #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK 0x00007fff
2435 #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT 0
2436 static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X(uint32_t val)
2437 {
2438 return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK;
2439 }
2440 #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK 0x7fff0000
2441 #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT 16
2442 static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y(uint32_t val)
2443 {
2444 return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK;
2445 }
2446
2447 #define REG_A6XX_GRAS_SC_WINDOW_SCISSOR_TL 0x000080f0
2448 #define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
2449 #define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
2450 #define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
2451 static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
2452 {
2453 return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
2454 }
2455 #define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
2456 #define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
2457 static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
2458 {
2459 return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
2460 }
2461
2462 #define REG_A6XX_GRAS_SC_WINDOW_SCISSOR_BR 0x000080f1
2463 #define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
2464 #define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
2465 #define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
2466 static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
2467 {
2468 return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
2469 }
2470 #define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
2471 #define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
2472 static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
2473 {
2474 return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
2475 }
2476
2477 #define REG_A6XX_GRAS_LRZ_CNTL 0x00008100
2478 #define A6XX_GRAS_LRZ_CNTL_ENABLE 0x00000001
2479 #define A6XX_GRAS_LRZ_CNTL_LRZ_WRITE 0x00000002
2480 #define A6XX_GRAS_LRZ_CNTL_GREATER 0x00000004
2481
2482 #define REG_A6XX_GRAS_UNKNOWN_8101 0x00008101
2483
2484 #define REG_A6XX_GRAS_2D_BLIT_INFO 0x00008102
2485 #define A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT__MASK 0x000000ff
2486 #define A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT__SHIFT 0
2487 static inline uint32_t A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
2488 {
2489 return ((val) << A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT__SHIFT) & A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT__MASK;
2490 }
2491
2492 #define REG_A6XX_GRAS_LRZ_BUFFER_BASE_LO 0x00008103
2493
2494 #define REG_A6XX_GRAS_LRZ_BUFFER_BASE_HI 0x00008104
2495
2496 #define REG_A6XX_GRAS_LRZ_BUFFER_PITCH 0x00008105
2497 #define A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__MASK 0x000007ff
2498 #define A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__SHIFT 0
2499 static inline uint32_t A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH(uint32_t val)
2500 {
2501 assert(!(val & 0x1f));
2502 return ((val >> 5) << A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__SHIFT) & A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__MASK;
2503 }
2504 #define A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__MASK 0x003ff800
2505 #define A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__SHIFT 11
2506 static inline uint32_t A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH(uint32_t val)
2507 {
2508 assert(!(val & 0x1f));
2509 return ((val >> 5) << A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__SHIFT) & A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__MASK;
2510 }
2511
2512 #define REG_A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_LO 0x00008106
2513
2514 #define REG_A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_HI 0x00008107
2515
2516 #define REG_A6XX_GRAS_UNKNOWN_8109 0x00008109
2517
2518 #define REG_A6XX_GRAS_UNKNOWN_8110 0x00008110
2519
2520 #define REG_A6XX_GRAS_2D_BLIT_CNTL 0x00008400
2521
2522 #define REG_A6XX_GRAS_2D_SRC_TL_X 0x00008401
2523 #define A6XX_GRAS_2D_SRC_TL_X_X__MASK 0x00ffff00
2524 #define A6XX_GRAS_2D_SRC_TL_X_X__SHIFT 8
2525 static inline uint32_t A6XX_GRAS_2D_SRC_TL_X_X(uint32_t val)
2526 {
2527 return ((val) << A6XX_GRAS_2D_SRC_TL_X_X__SHIFT) & A6XX_GRAS_2D_SRC_TL_X_X__MASK;
2528 }
2529
2530 #define REG_A6XX_GRAS_2D_SRC_BR_X 0x00008402
2531 #define A6XX_GRAS_2D_SRC_BR_X_X__MASK 0x00ffff00
2532 #define A6XX_GRAS_2D_SRC_BR_X_X__SHIFT 8
2533 static inline uint32_t A6XX_GRAS_2D_SRC_BR_X_X(uint32_t val)
2534 {
2535 return ((val) << A6XX_GRAS_2D_SRC_BR_X_X__SHIFT) & A6XX_GRAS_2D_SRC_BR_X_X__MASK;
2536 }
2537
2538 #define REG_A6XX_GRAS_2D_SRC_TL_Y 0x00008403
2539 #define A6XX_GRAS_2D_SRC_TL_Y_Y__MASK 0x00ffff00
2540 #define A6XX_GRAS_2D_SRC_TL_Y_Y__SHIFT 8
2541 static inline uint32_t A6XX_GRAS_2D_SRC_TL_Y_Y(uint32_t val)
2542 {
2543 return ((val) << A6XX_GRAS_2D_SRC_TL_Y_Y__SHIFT) & A6XX_GRAS_2D_SRC_TL_Y_Y__MASK;
2544 }
2545
2546 #define REG_A6XX_GRAS_2D_SRC_BR_Y 0x00008404
2547 #define A6XX_GRAS_2D_SRC_BR_Y_Y__MASK 0x00ffff00
2548 #define A6XX_GRAS_2D_SRC_BR_Y_Y__SHIFT 8
2549 static inline uint32_t A6XX_GRAS_2D_SRC_BR_Y_Y(uint32_t val)
2550 {
2551 return ((val) << A6XX_GRAS_2D_SRC_BR_Y_Y__SHIFT) & A6XX_GRAS_2D_SRC_BR_Y_Y__MASK;
2552 }
2553
2554 #define REG_A6XX_GRAS_2D_DST_TL 0x00008405
2555 #define A6XX_GRAS_2D_DST_TL_WINDOW_OFFSET_DISABLE 0x80000000
2556 #define A6XX_GRAS_2D_DST_TL_X__MASK 0x00007fff
2557 #define A6XX_GRAS_2D_DST_TL_X__SHIFT 0
2558 static inline uint32_t A6XX_GRAS_2D_DST_TL_X(uint32_t val)
2559 {
2560 return ((val) << A6XX_GRAS_2D_DST_TL_X__SHIFT) & A6XX_GRAS_2D_DST_TL_X__MASK;
2561 }
2562 #define A6XX_GRAS_2D_DST_TL_Y__MASK 0x7fff0000
2563 #define A6XX_GRAS_2D_DST_TL_Y__SHIFT 16
2564 static inline uint32_t A6XX_GRAS_2D_DST_TL_Y(uint32_t val)
2565 {
2566 return ((val) << A6XX_GRAS_2D_DST_TL_Y__SHIFT) & A6XX_GRAS_2D_DST_TL_Y__MASK;
2567 }
2568
2569 #define REG_A6XX_GRAS_2D_DST_BR 0x00008406
2570 #define A6XX_GRAS_2D_DST_BR_WINDOW_OFFSET_DISABLE 0x80000000
2571 #define A6XX_GRAS_2D_DST_BR_X__MASK 0x00007fff
2572 #define A6XX_GRAS_2D_DST_BR_X__SHIFT 0
2573 static inline uint32_t A6XX_GRAS_2D_DST_BR_X(uint32_t val)
2574 {
2575 return ((val) << A6XX_GRAS_2D_DST_BR_X__SHIFT) & A6XX_GRAS_2D_DST_BR_X__MASK;
2576 }
2577 #define A6XX_GRAS_2D_DST_BR_Y__MASK 0x7fff0000
2578 #define A6XX_GRAS_2D_DST_BR_Y__SHIFT 16
2579 static inline uint32_t A6XX_GRAS_2D_DST_BR_Y(uint32_t val)
2580 {
2581 return ((val) << A6XX_GRAS_2D_DST_BR_Y__SHIFT) & A6XX_GRAS_2D_DST_BR_Y__MASK;
2582 }
2583
2584 #define REG_A6XX_GRAS_RESOLVE_CNTL_1 0x0000840a
2585 #define A6XX_GRAS_RESOLVE_CNTL_1_WINDOW_OFFSET_DISABLE 0x80000000
2586 #define A6XX_GRAS_RESOLVE_CNTL_1_X__MASK 0x00007fff
2587 #define A6XX_GRAS_RESOLVE_CNTL_1_X__SHIFT 0
2588 static inline uint32_t A6XX_GRAS_RESOLVE_CNTL_1_X(uint32_t val)
2589 {
2590 return ((val) << A6XX_GRAS_RESOLVE_CNTL_1_X__SHIFT) & A6XX_GRAS_RESOLVE_CNTL_1_X__MASK;
2591 }
2592 #define A6XX_GRAS_RESOLVE_CNTL_1_Y__MASK 0x7fff0000
2593 #define A6XX_GRAS_RESOLVE_CNTL_1_Y__SHIFT 16
2594 static inline uint32_t A6XX_GRAS_RESOLVE_CNTL_1_Y(uint32_t val)
2595 {
2596 return ((val) << A6XX_GRAS_RESOLVE_CNTL_1_Y__SHIFT) & A6XX_GRAS_RESOLVE_CNTL_1_Y__MASK;
2597 }
2598
2599 #define REG_A6XX_GRAS_RESOLVE_CNTL_2 0x0000840b
2600 #define A6XX_GRAS_RESOLVE_CNTL_2_WINDOW_OFFSET_DISABLE 0x80000000
2601 #define A6XX_GRAS_RESOLVE_CNTL_2_X__MASK 0x00007fff
2602 #define A6XX_GRAS_RESOLVE_CNTL_2_X__SHIFT 0
2603 static inline uint32_t A6XX_GRAS_RESOLVE_CNTL_2_X(uint32_t val)
2604 {
2605 return ((val) << A6XX_GRAS_RESOLVE_CNTL_2_X__SHIFT) & A6XX_GRAS_RESOLVE_CNTL_2_X__MASK;
2606 }
2607 #define A6XX_GRAS_RESOLVE_CNTL_2_Y__MASK 0x7fff0000
2608 #define A6XX_GRAS_RESOLVE_CNTL_2_Y__SHIFT 16
2609 static inline uint32_t A6XX_GRAS_RESOLVE_CNTL_2_Y(uint32_t val)
2610 {
2611 return ((val) << A6XX_GRAS_RESOLVE_CNTL_2_Y__SHIFT) & A6XX_GRAS_RESOLVE_CNTL_2_Y__MASK;
2612 }
2613
2614 #define REG_A6XX_GRAS_UNKNOWN_8600 0x00008600
2615
2616 #define REG_A6XX_RB_RAS_MSAA_CNTL 0x00008802
2617 #define A6XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
2618 #define A6XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
2619 static inline uint32_t A6XX_RB_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
2620 {
2621 return ((val) << A6XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK;
2622 }
2623
2624 #define REG_A6XX_RB_DEST_MSAA_CNTL 0x00008803
2625 #define A6XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
2626 #define A6XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
2627 static inline uint32_t A6XX_RB_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
2628 {
2629 return ((val) << A6XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK;
2630 }
2631 #define A6XX_RB_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
2632
2633 #define REG_A6XX_RB_UNKNOWN_8804 0x00008804
2634
2635 #define REG_A6XX_RB_UNKNOWN_8805 0x00008805
2636
2637 #define REG_A6XX_RB_UNKNOWN_8806 0x00008806
2638
2639 #define REG_A6XX_RB_RENDER_CONTROL0 0x00008809
2640 #define A6XX_RB_RENDER_CONTROL0_VARYING 0x00000001
2641 #define A6XX_RB_RENDER_CONTROL0_XCOORD 0x00000040
2642 #define A6XX_RB_RENDER_CONTROL0_YCOORD 0x00000080
2643 #define A6XX_RB_RENDER_CONTROL0_ZCOORD 0x00000100
2644 #define A6XX_RB_RENDER_CONTROL0_WCOORD 0x00000200
2645 #define A6XX_RB_RENDER_CONTROL0_UNK10 0x00000400
2646
2647 #define REG_A6XX_RB_RENDER_CONTROL1 0x0000880a
2648 #define A6XX_RB_RENDER_CONTROL1_SAMPLEMASK 0x00000001
2649 #define A6XX_RB_RENDER_CONTROL1_FACENESS 0x00000002
2650 #define A6XX_RB_RENDER_CONTROL1_SAMPLEID 0x00000008
2651
2652 #define REG_A6XX_RB_FS_OUTPUT_CNTL0 0x0000880b
2653 #define A6XX_RB_FS_OUTPUT_CNTL0_FRAG_WRITES_Z 0x00000002
2654
2655 #define REG_A6XX_RB_FS_OUTPUT_CNTL1 0x0000880c
2656 #define A6XX_RB_FS_OUTPUT_CNTL1_MRT__MASK 0x0000000f
2657 #define A6XX_RB_FS_OUTPUT_CNTL1_MRT__SHIFT 0
2658 static inline uint32_t A6XX_RB_FS_OUTPUT_CNTL1_MRT(uint32_t val)
2659 {
2660 return ((val) << A6XX_RB_FS_OUTPUT_CNTL1_MRT__SHIFT) & A6XX_RB_FS_OUTPUT_CNTL1_MRT__MASK;
2661 }
2662
2663 #define REG_A6XX_RB_RENDER_COMPONENTS 0x0000880d
2664 #define A6XX_RB_RENDER_COMPONENTS_RT0__MASK 0x0000000f
2665 #define A6XX_RB_RENDER_COMPONENTS_RT0__SHIFT 0
2666 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT0(uint32_t val)
2667 {
2668 return ((val) << A6XX_RB_RENDER_COMPONENTS_RT0__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT0__MASK;
2669 }
2670 #define A6XX_RB_RENDER_COMPONENTS_RT1__MASK 0x000000f0
2671 #define A6XX_RB_RENDER_COMPONENTS_RT1__SHIFT 4
2672 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT1(uint32_t val)
2673 {
2674 return ((val) << A6XX_RB_RENDER_COMPONENTS_RT1__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT1__MASK;
2675 }
2676 #define A6XX_RB_RENDER_COMPONENTS_RT2__MASK 0x00000f00
2677 #define A6XX_RB_RENDER_COMPONENTS_RT2__SHIFT 8
2678 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT2(uint32_t val)
2679 {
2680 return ((val) << A6XX_RB_RENDER_COMPONENTS_RT2__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT2__MASK;
2681 }
2682 #define A6XX_RB_RENDER_COMPONENTS_RT3__MASK 0x0000f000
2683 #define A6XX_RB_RENDER_COMPONENTS_RT3__SHIFT 12
2684 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT3(uint32_t val)
2685 {
2686 return ((val) << A6XX_RB_RENDER_COMPONENTS_RT3__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT3__MASK;
2687 }
2688 #define A6XX_RB_RENDER_COMPONENTS_RT4__MASK 0x000f0000
2689 #define A6XX_RB_RENDER_COMPONENTS_RT4__SHIFT 16
2690 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT4(uint32_t val)
2691 {
2692 return ((val) << A6XX_RB_RENDER_COMPONENTS_RT4__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT4__MASK;
2693 }
2694 #define A6XX_RB_RENDER_COMPONENTS_RT5__MASK 0x00f00000
2695 #define A6XX_RB_RENDER_COMPONENTS_RT5__SHIFT 20
2696 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT5(uint32_t val)
2697 {
2698 return ((val) << A6XX_RB_RENDER_COMPONENTS_RT5__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT5__MASK;
2699 }
2700 #define A6XX_RB_RENDER_COMPONENTS_RT6__MASK 0x0f000000
2701 #define A6XX_RB_RENDER_COMPONENTS_RT6__SHIFT 24
2702 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT6(uint32_t val)
2703 {
2704 return ((val) << A6XX_RB_RENDER_COMPONENTS_RT6__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT6__MASK;
2705 }
2706 #define A6XX_RB_RENDER_COMPONENTS_RT7__MASK 0xf0000000
2707 #define A6XX_RB_RENDER_COMPONENTS_RT7__SHIFT 28
2708 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT7(uint32_t val)
2709 {
2710 return ((val) << A6XX_RB_RENDER_COMPONENTS_RT7__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT7__MASK;
2711 }
2712
2713 #define REG_A6XX_RB_DITHER_CNTL 0x0000880e
2714 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__MASK 0x00000003
2715 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__SHIFT 0
2716 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0(enum adreno_rb_dither_mode val)
2717 {
2718 return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__MASK;
2719 }
2720 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__MASK 0x0000000c
2721 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__SHIFT 2
2722 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1(enum adreno_rb_dither_mode val)
2723 {
2724 return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__MASK;
2725 }
2726 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__MASK 0x00000030
2727 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__SHIFT 4
2728 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2(enum adreno_rb_dither_mode val)
2729 {
2730 return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__MASK;
2731 }
2732 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__MASK 0x000000c0
2733 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__SHIFT 6
2734 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3(enum adreno_rb_dither_mode val)
2735 {
2736 return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__MASK;
2737 }
2738 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__MASK 0x00000300
2739 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__SHIFT 8
2740 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4(enum adreno_rb_dither_mode val)
2741 {
2742 return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__MASK;
2743 }
2744 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__MASK 0x00000c00
2745 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__SHIFT 10
2746 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5(enum adreno_rb_dither_mode val)
2747 {
2748 return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__MASK;
2749 }
2750 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__MASK 0x00001000
2751 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__SHIFT 12
2752 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6(enum adreno_rb_dither_mode val)
2753 {
2754 return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__MASK;
2755 }
2756 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__MASK 0x0000c000
2757 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__SHIFT 14
2758 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7(enum adreno_rb_dither_mode val)
2759 {
2760 return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__MASK;
2761 }
2762
2763 #define REG_A6XX_RB_SRGB_CNTL 0x0000880f
2764 #define A6XX_RB_SRGB_CNTL_SRGB_MRT0 0x00000001
2765 #define A6XX_RB_SRGB_CNTL_SRGB_MRT1 0x00000002
2766 #define A6XX_RB_SRGB_CNTL_SRGB_MRT2 0x00000004
2767 #define A6XX_RB_SRGB_CNTL_SRGB_MRT3 0x00000008
2768 #define A6XX_RB_SRGB_CNTL_SRGB_MRT4 0x00000010
2769 #define A6XX_RB_SRGB_CNTL_SRGB_MRT5 0x00000020
2770 #define A6XX_RB_SRGB_CNTL_SRGB_MRT6 0x00000040
2771 #define A6XX_RB_SRGB_CNTL_SRGB_MRT7 0x00000080
2772
2773 #define REG_A6XX_RB_UNKNOWN_8810 0x00008810
2774
2775 #define REG_A6XX_RB_UNKNOWN_8811 0x00008811
2776
2777 #define REG_A6XX_RB_UNKNOWN_8818 0x00008818
2778
2779 #define REG_A6XX_RB_UNKNOWN_8819 0x00008819
2780
2781 #define REG_A6XX_RB_UNKNOWN_881A 0x0000881a
2782
2783 #define REG_A6XX_RB_UNKNOWN_881B 0x0000881b
2784
2785 #define REG_A6XX_RB_UNKNOWN_881C 0x0000881c
2786
2787 #define REG_A6XX_RB_UNKNOWN_881D 0x0000881d
2788
2789 #define REG_A6XX_RB_UNKNOWN_881E 0x0000881e
2790
2791 static inline uint32_t REG_A6XX_RB_MRT(uint32_t i0) { return 0x00008820 + 0x8*i0; }
2792
2793 static inline uint32_t REG_A6XX_RB_MRT_CONTROL(uint32_t i0) { return 0x00008820 + 0x8*i0; }
2794 #define A6XX_RB_MRT_CONTROL_BLEND 0x00000001
2795 #define A6XX_RB_MRT_CONTROL_BLEND2 0x00000002
2796 #define A6XX_RB_MRT_CONTROL_ROP_ENABLE 0x00000004
2797 #define A6XX_RB_MRT_CONTROL_ROP_CODE__MASK 0x00000078
2798 #define A6XX_RB_MRT_CONTROL_ROP_CODE__SHIFT 3
2799 static inline uint32_t A6XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
2800 {
2801 return ((val) << A6XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A6XX_RB_MRT_CONTROL_ROP_CODE__MASK;
2802 }
2803 #define A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x00000780
2804 #define A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 7
2805 static inline uint32_t A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
2806 {
2807 return ((val) << A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
2808 }
2809
2810 static inline uint32_t REG_A6XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x00008821 + 0x8*i0; }
2811 #define A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
2812 #define A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
2813 static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
2814 {
2815 return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
2816 }
2817 #define A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
2818 #define A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
2819 static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
2820 {
2821 return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
2822 }
2823 #define A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
2824 #define A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
2825 static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
2826 {
2827 return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
2828 }
2829 #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
2830 #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
2831 static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
2832 {
2833 return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
2834 }
2835 #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
2836 #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
2837 static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
2838 {
2839 return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
2840 }
2841 #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
2842 #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
2843 static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
2844 {
2845 return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
2846 }
2847
2848 static inline uint32_t REG_A6XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x00008822 + 0x8*i0; }
2849 #define A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x000000ff
2850 #define A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
2851 static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
2852 {
2853 return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
2854 }
2855 #define A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x00000300
2856 #define A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 8
2857 static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a6xx_tile_mode val)
2858 {
2859 return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
2860 }
2861 #define A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00006000
2862 #define A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 13
2863 static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
2864 {
2865 return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
2866 }
2867
2868 static inline uint32_t REG_A6XX_RB_MRT_PITCH(uint32_t i0) { return 0x00008823 + 0x8*i0; }
2869 #define A6XX_RB_MRT_PITCH__MASK 0xffffffff
2870 #define A6XX_RB_MRT_PITCH__SHIFT 0
2871 static inline uint32_t A6XX_RB_MRT_PITCH(uint32_t val)
2872 {
2873 assert(!(val & 0x3f));
2874 return ((val >> 6) << A6XX_RB_MRT_PITCH__SHIFT) & A6XX_RB_MRT_PITCH__MASK;
2875 }
2876
2877 static inline uint32_t REG_A6XX_RB_MRT_ARRAY_PITCH(uint32_t i0) { return 0x00008824 + 0x8*i0; }
2878 #define A6XX_RB_MRT_ARRAY_PITCH__MASK 0xffffffff
2879 #define A6XX_RB_MRT_ARRAY_PITCH__SHIFT 0
2880 static inline uint32_t A6XX_RB_MRT_ARRAY_PITCH(uint32_t val)
2881 {
2882 assert(!(val & 0x3f));
2883 return ((val >> 6) << A6XX_RB_MRT_ARRAY_PITCH__SHIFT) & A6XX_RB_MRT_ARRAY_PITCH__MASK;
2884 }
2885
2886 static inline uint32_t REG_A6XX_RB_MRT_BASE_LO(uint32_t i0) { return 0x00008825 + 0x8*i0; }
2887
2888 static inline uint32_t REG_A6XX_RB_MRT_BASE_HI(uint32_t i0) { return 0x00008826 + 0x8*i0; }
2889
2890 static inline uint32_t REG_A6XX_RB_MRT_BASE_GMEM(uint32_t i0) { return 0x00008827 + 0x8*i0; }
2891
2892 #define REG_A6XX_RB_BLEND_RED_F32 0x00008860
2893 #define A6XX_RB_BLEND_RED_F32__MASK 0xffffffff
2894 #define A6XX_RB_BLEND_RED_F32__SHIFT 0
2895 static inline uint32_t A6XX_RB_BLEND_RED_F32(float val)
2896 {
2897 return ((fui(val)) << A6XX_RB_BLEND_RED_F32__SHIFT) & A6XX_RB_BLEND_RED_F32__MASK;
2898 }
2899
2900 #define REG_A6XX_RB_BLEND_GREEN_F32 0x00008861
2901 #define A6XX_RB_BLEND_GREEN_F32__MASK 0xffffffff
2902 #define A6XX_RB_BLEND_GREEN_F32__SHIFT 0
2903 static inline uint32_t A6XX_RB_BLEND_GREEN_F32(float val)
2904 {
2905 return ((fui(val)) << A6XX_RB_BLEND_GREEN_F32__SHIFT) & A6XX_RB_BLEND_GREEN_F32__MASK;
2906 }
2907
2908 #define REG_A6XX_RB_BLEND_BLUE_F32 0x00008862
2909 #define A6XX_RB_BLEND_BLUE_F32__MASK 0xffffffff
2910 #define A6XX_RB_BLEND_BLUE_F32__SHIFT 0
2911 static inline uint32_t A6XX_RB_BLEND_BLUE_F32(float val)
2912 {
2913 return ((fui(val)) << A6XX_RB_BLEND_BLUE_F32__SHIFT) & A6XX_RB_BLEND_BLUE_F32__MASK;
2914 }
2915
2916 #define REG_A6XX_RB_BLEND_ALPHA_F32 0x00008863
2917 #define A6XX_RB_BLEND_ALPHA_F32__MASK 0xffffffff
2918 #define A6XX_RB_BLEND_ALPHA_F32__SHIFT 0
2919 static inline uint32_t A6XX_RB_BLEND_ALPHA_F32(float val)
2920 {
2921 return ((fui(val)) << A6XX_RB_BLEND_ALPHA_F32__SHIFT) & A6XX_RB_BLEND_ALPHA_F32__MASK;
2922 }
2923
2924 #define REG_A6XX_RB_ALPHA_CONTROL 0x00008864
2925 #define A6XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK 0x000000ff
2926 #define A6XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT 0
2927 static inline uint32_t A6XX_RB_ALPHA_CONTROL_ALPHA_REF(uint32_t val)
2928 {
2929 return ((val) << A6XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT) & A6XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK;
2930 }
2931 #define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST 0x00000100
2932 #define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK 0x00000e00
2933 #define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT 9
2934 static inline uint32_t A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
2935 {
2936 return ((val) << A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK;
2937 }
2938
2939 #define REG_A6XX_RB_BLEND_CNTL 0x00008865
2940 #define A6XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK 0x000000ff
2941 #define A6XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT 0
2942 static inline uint32_t A6XX_RB_BLEND_CNTL_ENABLE_BLEND(uint32_t val)
2943 {
2944 return ((val) << A6XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT) & A6XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK;
2945 }
2946 #define A6XX_RB_BLEND_CNTL_INDEPENDENT_BLEND 0x00000100
2947 #define A6XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK 0xffff0000
2948 #define A6XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT 16
2949 static inline uint32_t A6XX_RB_BLEND_CNTL_SAMPLE_MASK(uint32_t val)
2950 {
2951 return ((val) << A6XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT) & A6XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK;
2952 }
2953
2954 #define REG_A6XX_RB_DEPTH_PLANE_CNTL 0x00008870
2955 #define A6XX_RB_DEPTH_PLANE_CNTL_FRAG_WRITES_Z 0x00000001
2956
2957 #define REG_A6XX_RB_DEPTH_CNTL 0x00008871
2958 #define A6XX_RB_DEPTH_CNTL_Z_ENABLE 0x00000001
2959 #define A6XX_RB_DEPTH_CNTL_Z_WRITE_ENABLE 0x00000002
2960 #define A6XX_RB_DEPTH_CNTL_ZFUNC__MASK 0x0000001c
2961 #define A6XX_RB_DEPTH_CNTL_ZFUNC__SHIFT 2
2962 static inline uint32_t A6XX_RB_DEPTH_CNTL_ZFUNC(enum adreno_compare_func val)
2963 {
2964 return ((val) << A6XX_RB_DEPTH_CNTL_ZFUNC__SHIFT) & A6XX_RB_DEPTH_CNTL_ZFUNC__MASK;
2965 }
2966 #define A6XX_RB_DEPTH_CNTL_Z_TEST_ENABLE 0x00000040
2967
2968 #define REG_A6XX_RB_DEPTH_BUFFER_INFO 0x00008872
2969 #define A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK 0x00000007
2970 #define A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT 0
2971 static inline uint32_t A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a6xx_depth_format val)
2972 {
2973 return ((val) << A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
2974 }
2975
2976 #define REG_A6XX_RB_DEPTH_BUFFER_PITCH 0x00008873
2977 #define A6XX_RB_DEPTH_BUFFER_PITCH__MASK 0xffffffff
2978 #define A6XX_RB_DEPTH_BUFFER_PITCH__SHIFT 0
2979 static inline uint32_t A6XX_RB_DEPTH_BUFFER_PITCH(uint32_t val)
2980 {
2981 assert(!(val & 0x3f));
2982 return ((val >> 6) << A6XX_RB_DEPTH_BUFFER_PITCH__SHIFT) & A6XX_RB_DEPTH_BUFFER_PITCH__MASK;
2983 }
2984
2985 #define REG_A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH 0x00008874
2986 #define A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK 0xffffffff
2987 #define A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT 0
2988 static inline uint32_t A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH(uint32_t val)
2989 {
2990 assert(!(val & 0x3f));
2991 return ((val >> 6) << A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT) & A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK;
2992 }
2993
2994 #define REG_A6XX_RB_DEPTH_BUFFER_BASE_LO 0x00008875
2995
2996 #define REG_A6XX_RB_DEPTH_BUFFER_BASE_HI 0x00008876
2997
2998 #define REG_A6XX_RB_DEPTH_BUFFER_BASE_GMEM 0x00008877
2999
3000 #define REG_A6XX_RB_UNKNOWN_8878 0x00008878
3001
3002 #define REG_A6XX_RB_UNKNOWN_8879 0x00008879
3003
3004 #define REG_A6XX_RB_STENCIL_CONTROL 0x00008880
3005 #define A6XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
3006 #define A6XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
3007 #define A6XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
3008 #define A6XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
3009 #define A6XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
3010 static inline uint32_t A6XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
3011 {
3012 return ((val) << A6XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A6XX_RB_STENCIL_CONTROL_FUNC__MASK;
3013 }
3014 #define A6XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
3015 #define A6XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
3016 static inline uint32_t A6XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
3017 {
3018 return ((val) << A6XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A6XX_RB_STENCIL_CONTROL_FAIL__MASK;
3019 }
3020 #define A6XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
3021 #define A6XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
3022 static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
3023 {
3024 return ((val) << A6XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZPASS__MASK;
3025 }
3026 #define A6XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
3027 #define A6XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
3028 static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
3029 {
3030 return ((val) << A6XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
3031 }
3032 #define A6XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
3033 #define A6XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
3034 static inline uint32_t A6XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
3035 {
3036 return ((val) << A6XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
3037 }
3038 #define A6XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
3039 #define A6XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
3040 static inline uint32_t A6XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
3041 {
3042 return ((val) << A6XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
3043 }
3044 #define A6XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
3045 #define A6XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
3046 static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
3047 {
3048 return ((val) << A6XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
3049 }
3050 #define A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
3051 #define A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
3052 static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
3053 {
3054 return ((val) << A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
3055 }
3056
3057 #define REG_A6XX_RB_STENCIL_INFO 0x00008881
3058 #define A6XX_RB_STENCIL_INFO_SEPARATE_STENCIL 0x00000001
3059
3060 #define REG_A6XX_RB_STENCIL_BUFFER_PITCH 0x00008882
3061 #define A6XX_RB_STENCIL_BUFFER_PITCH__MASK 0xffffffff
3062 #define A6XX_RB_STENCIL_BUFFER_PITCH__SHIFT 0
3063 static inline uint32_t A6XX_RB_STENCIL_BUFFER_PITCH(uint32_t val)
3064 {
3065 assert(!(val & 0x3f));
3066 return ((val >> 6) << A6XX_RB_STENCIL_BUFFER_PITCH__SHIFT) & A6XX_RB_STENCIL_BUFFER_PITCH__MASK;
3067 }
3068
3069 #define REG_A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH 0x00008883
3070 #define A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__MASK 0xffffffff
3071 #define A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__SHIFT 0
3072 static inline uint32_t A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH(uint32_t val)
3073 {
3074 assert(!(val & 0x3f));
3075 return ((val >> 6) << A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__SHIFT) & A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__MASK;
3076 }
3077
3078 #define REG_A6XX_RB_STENCIL_BUFFER_BASE_LO 0x00008884
3079
3080 #define REG_A6XX_RB_STENCIL_BUFFER_BASE_HI 0x00008885
3081
3082 #define REG_A6XX_RB_STENCIL_BUFFER_BASE_GMEM 0x00008886
3083
3084 #define REG_A6XX_RB_STENCILREF 0x00008887
3085 #define A6XX_RB_STENCILREF_REF__MASK 0x000000ff
3086 #define A6XX_RB_STENCILREF_REF__SHIFT 0
3087 static inline uint32_t A6XX_RB_STENCILREF_REF(uint32_t val)
3088 {
3089 return ((val) << A6XX_RB_STENCILREF_REF__SHIFT) & A6XX_RB_STENCILREF_REF__MASK;
3090 }
3091
3092 #define REG_A6XX_RB_STENCILMASK 0x00008888
3093 #define A6XX_RB_STENCILMASK_MASK__MASK 0x000000ff
3094 #define A6XX_RB_STENCILMASK_MASK__SHIFT 0
3095 static inline uint32_t A6XX_RB_STENCILMASK_MASK(uint32_t val)
3096 {
3097 return ((val) << A6XX_RB_STENCILMASK_MASK__SHIFT) & A6XX_RB_STENCILMASK_MASK__MASK;
3098 }
3099
3100 #define REG_A6XX_RB_STENCILWRMASK 0x00008889
3101 #define A6XX_RB_STENCILWRMASK_WRMASK__MASK 0x000000ff
3102 #define A6XX_RB_STENCILWRMASK_WRMASK__SHIFT 0
3103 static inline uint32_t A6XX_RB_STENCILWRMASK_WRMASK(uint32_t val)
3104 {
3105 return ((val) << A6XX_RB_STENCILWRMASK_WRMASK__SHIFT) & A6XX_RB_STENCILWRMASK_WRMASK__MASK;
3106 }
3107
3108 #define REG_A6XX_RB_WINDOW_OFFSET 0x00008890
3109 #define A6XX_RB_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE 0x80000000
3110 #define A6XX_RB_WINDOW_OFFSET_X__MASK 0x00007fff
3111 #define A6XX_RB_WINDOW_OFFSET_X__SHIFT 0
3112 static inline uint32_t A6XX_RB_WINDOW_OFFSET_X(uint32_t val)
3113 {
3114 return ((val) << A6XX_RB_WINDOW_OFFSET_X__SHIFT) & A6XX_RB_WINDOW_OFFSET_X__MASK;
3115 }
3116 #define A6XX_RB_WINDOW_OFFSET_Y__MASK 0x7fff0000
3117 #define A6XX_RB_WINDOW_OFFSET_Y__SHIFT 16
3118 static inline uint32_t A6XX_RB_WINDOW_OFFSET_Y(uint32_t val)
3119 {
3120 return ((val) << A6XX_RB_WINDOW_OFFSET_Y__SHIFT) & A6XX_RB_WINDOW_OFFSET_Y__MASK;
3121 }
3122
3123 #define REG_A6XX_RB_SAMPLE_COUNT_CONTROL 0x00008891
3124 #define A6XX_RB_SAMPLE_COUNT_CONTROL_COPY 0x00000002
3125
3126 #define REG_A6XX_RB_UNKNOWN_88D0 0x000088d0
3127
3128 #define REG_A6XX_RB_BLIT_SCISSOR_TL 0x000088d1
3129 #define A6XX_RB_BLIT_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
3130 #define A6XX_RB_BLIT_SCISSOR_TL_X__MASK 0x00007fff
3131 #define A6XX_RB_BLIT_SCISSOR_TL_X__SHIFT 0
3132 static inline uint32_t A6XX_RB_BLIT_SCISSOR_TL_X(uint32_t val)
3133 {
3134 return ((val) << A6XX_RB_BLIT_SCISSOR_TL_X__SHIFT) & A6XX_RB_BLIT_SCISSOR_TL_X__MASK;
3135 }
3136 #define A6XX_RB_BLIT_SCISSOR_TL_Y__MASK 0x7fff0000
3137 #define A6XX_RB_BLIT_SCISSOR_TL_Y__SHIFT 16
3138 static inline uint32_t A6XX_RB_BLIT_SCISSOR_TL_Y(uint32_t val)
3139 {
3140 return ((val) << A6XX_RB_BLIT_SCISSOR_TL_Y__SHIFT) & A6XX_RB_BLIT_SCISSOR_TL_Y__MASK;
3141 }
3142
3143 #define REG_A6XX_RB_BLIT_SCISSOR_BR 0x000088d2
3144 #define A6XX_RB_BLIT_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
3145 #define A6XX_RB_BLIT_SCISSOR_BR_X__MASK 0x00007fff
3146 #define A6XX_RB_BLIT_SCISSOR_BR_X__SHIFT 0
3147 static inline uint32_t A6XX_RB_BLIT_SCISSOR_BR_X(uint32_t val)
3148 {
3149 return ((val) << A6XX_RB_BLIT_SCISSOR_BR_X__SHIFT) & A6XX_RB_BLIT_SCISSOR_BR_X__MASK;
3150 }
3151 #define A6XX_RB_BLIT_SCISSOR_BR_Y__MASK 0x7fff0000
3152 #define A6XX_RB_BLIT_SCISSOR_BR_Y__SHIFT 16
3153 static inline uint32_t A6XX_RB_BLIT_SCISSOR_BR_Y(uint32_t val)
3154 {
3155 return ((val) << A6XX_RB_BLIT_SCISSOR_BR_Y__SHIFT) & A6XX_RB_BLIT_SCISSOR_BR_Y__MASK;
3156 }
3157
3158 #define REG_A6XX_RB_BLIT_BASE_GMEM 0x000088d6
3159
3160 #define REG_A6XX_RB_BLIT_DST_INFO 0x000088d7
3161 #define A6XX_RB_BLIT_DST_INFO_TILE_MODE__MASK 0x00000003
3162 #define A6XX_RB_BLIT_DST_INFO_TILE_MODE__SHIFT 0
3163 static inline uint32_t A6XX_RB_BLIT_DST_INFO_TILE_MODE(enum a6xx_tile_mode val)
3164 {
3165 return ((val) << A6XX_RB_BLIT_DST_INFO_TILE_MODE__SHIFT) & A6XX_RB_BLIT_DST_INFO_TILE_MODE__MASK;
3166 }
3167 #define A6XX_RB_BLIT_DST_INFO_FLAGS 0x00000004
3168 #define A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__MASK 0x00007f80
3169 #define A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__SHIFT 7
3170 static inline uint32_t A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
3171 {
3172 return ((val) << A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__MASK;
3173 }
3174 #define A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__MASK 0x00000060
3175 #define A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__SHIFT 5
3176 static inline uint32_t A6XX_RB_BLIT_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
3177 {
3178 return ((val) << A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__MASK;
3179 }
3180
3181 #define REG_A6XX_RB_BLIT_DST_LO 0x000088d8
3182
3183 #define REG_A6XX_RB_BLIT_DST_HI 0x000088d9
3184
3185 #define REG_A6XX_RB_BLIT_DST_PITCH 0x000088da
3186 #define A6XX_RB_BLIT_DST_PITCH__MASK 0xffffffff
3187 #define A6XX_RB_BLIT_DST_PITCH__SHIFT 0
3188 static inline uint32_t A6XX_RB_BLIT_DST_PITCH(uint32_t val)
3189 {
3190 assert(!(val & 0x3f));
3191 return ((val >> 6) << A6XX_RB_BLIT_DST_PITCH__SHIFT) & A6XX_RB_BLIT_DST_PITCH__MASK;
3192 }
3193
3194 #define REG_A6XX_RB_BLIT_DST_ARRAY_PITCH 0x000088db
3195 #define A6XX_RB_BLIT_DST_ARRAY_PITCH__MASK 0xffffffff
3196 #define A6XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT 0
3197 static inline uint32_t A6XX_RB_BLIT_DST_ARRAY_PITCH(uint32_t val)
3198 {
3199 assert(!(val & 0x3f));
3200 return ((val >> 6) << A6XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT) & A6XX_RB_BLIT_DST_ARRAY_PITCH__MASK;
3201 }
3202
3203 #define REG_A6XX_RB_BLIT_FLAG_DST_LO 0x000088dc
3204
3205 #define REG_A6XX_RB_BLIT_FLAG_DST_HI 0x000088dd
3206
3207 #define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW0 0x000088df
3208
3209 #define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW1 0x000088e0
3210
3211 #define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW2 0x000088e1
3212
3213 #define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW3 0x000088e2
3214
3215 #define REG_A6XX_RB_BLIT_INFO 0x000088e3
3216 #define A6XX_RB_BLIT_INFO_UNK0 0x00000001
3217 #define A6XX_RB_BLIT_INFO_GMEM 0x00000002
3218 #define A6XX_RB_BLIT_INFO_INTEGER 0x00000004
3219 #define A6XX_RB_BLIT_INFO_DEPTH 0x00000008
3220 #define A6XX_RB_BLIT_INFO_CLEAR_MASK__MASK 0x000000f0
3221 #define A6XX_RB_BLIT_INFO_CLEAR_MASK__SHIFT 4
3222 static inline uint32_t A6XX_RB_BLIT_INFO_CLEAR_MASK(uint32_t val)
3223 {
3224 return ((val) << A6XX_RB_BLIT_INFO_CLEAR_MASK__SHIFT) & A6XX_RB_BLIT_INFO_CLEAR_MASK__MASK;
3225 }
3226
3227 #define REG_A6XX_RB_UNKNOWN_88F0 0x000088f0
3228
3229 #define REG_A6XX_RB_DEPTH_FLAG_BUFFER_BASE_LO 0x00008900
3230
3231 #define REG_A6XX_RB_DEPTH_FLAG_BUFFER_BASE_HI 0x00008901
3232
3233 #define REG_A6XX_RB_DEPTH_FLAG_BUFFER_PITCH 0x00008902
3234
3235 static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER(uint32_t i0) { return 0x00008903 + 0x3*i0; }
3236
3237 static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER_ADDR_LO(uint32_t i0) { return 0x00008903 + 0x3*i0; }
3238
3239 static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER_ADDR_HI(uint32_t i0) { return 0x00008904 + 0x3*i0; }
3240
3241 static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t i0) { return 0x00008905 + 0x3*i0; }
3242 #define A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__MASK 0x000007ff
3243 #define A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__SHIFT 0
3244 static inline uint32_t A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH(uint32_t val)
3245 {
3246 assert(!(val & 0x1f));
3247 return ((val >> 5) << A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__SHIFT) & A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__MASK;
3248 }
3249 #define A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK 0x003ff800
3250 #define A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT 11
3251 static inline uint32_t A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH(uint32_t val)
3252 {
3253 assert(!(val & 0x1f));
3254 return ((val >> 5) << A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT) & A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK;
3255 }
3256
3257 #define REG_A6XX_RB_SAMPLE_COUNT_ADDR_LO 0x00008927
3258
3259 #define REG_A6XX_RB_SAMPLE_COUNT_ADDR_HI 0x00008928
3260
3261 #define REG_A6XX_RB_2D_BLIT_CNTL 0x00008c00
3262 #define A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__MASK 0x0000ff00
3263 #define A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT 8
3264 static inline uint32_t A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT(enum a6xx_color_fmt val)
3265 {
3266 return ((val) << A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT) & A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__MASK;
3267 }
3268
3269 #define REG_A6XX_RB_2D_DST_INFO 0x00008c17
3270 #define A6XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK 0x000000ff
3271 #define A6XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT 0
3272 static inline uint32_t A6XX_RB_2D_DST_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
3273 {
3274 return ((val) << A6XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK;
3275 }
3276 #define A6XX_RB_2D_DST_INFO_TILE_MODE__MASK 0x00000300
3277 #define A6XX_RB_2D_DST_INFO_TILE_MODE__SHIFT 8
3278 static inline uint32_t A6XX_RB_2D_DST_INFO_TILE_MODE(enum a6xx_tile_mode val)
3279 {
3280 return ((val) << A6XX_RB_2D_DST_INFO_TILE_MODE__SHIFT) & A6XX_RB_2D_DST_INFO_TILE_MODE__MASK;
3281 }
3282 #define A6XX_RB_2D_DST_INFO_COLOR_SWAP__MASK 0x00000c00
3283 #define A6XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT 10
3284 static inline uint32_t A6XX_RB_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
3285 {
3286 return ((val) << A6XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_2D_DST_INFO_COLOR_SWAP__MASK;
3287 }
3288 #define A6XX_RB_2D_DST_INFO_FLAGS 0x00001000
3289
3290 #define REG_A6XX_RB_2D_DST_LO 0x00008c18
3291
3292 #define REG_A6XX_RB_2D_DST_HI 0x00008c19
3293
3294 #define REG_A6XX_RB_2D_DST_SIZE 0x00008c1a
3295 #define A6XX_RB_2D_DST_SIZE_PITCH__MASK 0x0000ffff
3296 #define A6XX_RB_2D_DST_SIZE_PITCH__SHIFT 0
3297 static inline uint32_t A6XX_RB_2D_DST_SIZE_PITCH(uint32_t val)
3298 {
3299 assert(!(val & 0x3f));
3300 return ((val >> 6) << A6XX_RB_2D_DST_SIZE_PITCH__SHIFT) & A6XX_RB_2D_DST_SIZE_PITCH__MASK;
3301 }
3302
3303 #define REG_A6XX_RB_2D_DST_FLAGS_LO 0x00008c20
3304
3305 #define REG_A6XX_RB_2D_DST_FLAGS_HI 0x00008c21
3306
3307 #define REG_A6XX_RB_2D_SRC_SOLID_C0 0x00008c2c
3308
3309 #define REG_A6XX_RB_2D_SRC_SOLID_C1 0x00008c2d
3310
3311 #define REG_A6XX_RB_2D_SRC_SOLID_C2 0x00008c2e
3312
3313 #define REG_A6XX_RB_2D_SRC_SOLID_C3 0x00008c2f
3314
3315 #define REG_A6XX_RB_UNKNOWN_8E01 0x00008e01
3316
3317 #define REG_A6XX_RB_UNKNOWN_8E04 0x00008e04
3318
3319 #define REG_A6XX_RB_CCU_CNTL 0x00008e07
3320
3321 #define REG_A6XX_VPC_UNKNOWN_9101 0x00009101
3322
3323 #define REG_A6XX_VPC_GS_SIV_CNTL 0x00009104
3324
3325 #define REG_A6XX_VPC_UNKNOWN_9107 0x00009107
3326
3327 #define REG_A6XX_VPC_UNKNOWN_9108 0x00009108
3328
3329 static inline uint32_t REG_A6XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00009200 + 0x1*i0; }
3330
3331 static inline uint32_t REG_A6XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00009200 + 0x1*i0; }
3332
3333 static inline uint32_t REG_A6XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x00009208 + 0x1*i0; }
3334
3335 static inline uint32_t REG_A6XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x00009208 + 0x1*i0; }
3336
3337 #define REG_A6XX_VPC_UNKNOWN_9210 0x00009210
3338
3339 #define REG_A6XX_VPC_UNKNOWN_9211 0x00009211
3340
3341 static inline uint32_t REG_A6XX_VPC_VAR(uint32_t i0) { return 0x00009212 + 0x1*i0; }
3342
3343 static inline uint32_t REG_A6XX_VPC_VAR_DISABLE(uint32_t i0) { return 0x00009212 + 0x1*i0; }
3344
3345 #define REG_A6XX_VPC_SO_CNTL 0x00009216
3346 #define A6XX_VPC_SO_CNTL_ENABLE 0x00010000
3347
3348 #define REG_A6XX_VPC_SO_PROG 0x00009217
3349 #define A6XX_VPC_SO_PROG_A_BUF__MASK 0x00000003
3350 #define A6XX_VPC_SO_PROG_A_BUF__SHIFT 0
3351 static inline uint32_t A6XX_VPC_SO_PROG_A_BUF(uint32_t val)
3352 {
3353 return ((val) << A6XX_VPC_SO_PROG_A_BUF__SHIFT) & A6XX_VPC_SO_PROG_A_BUF__MASK;
3354 }
3355 #define A6XX_VPC_SO_PROG_A_OFF__MASK 0x000007fc
3356 #define A6XX_VPC_SO_PROG_A_OFF__SHIFT 2
3357 static inline uint32_t A6XX_VPC_SO_PROG_A_OFF(uint32_t val)
3358 {
3359 assert(!(val & 0x3));
3360 return ((val >> 2) << A6XX_VPC_SO_PROG_A_OFF__SHIFT) & A6XX_VPC_SO_PROG_A_OFF__MASK;
3361 }
3362 #define A6XX_VPC_SO_PROG_A_EN 0x00000800
3363 #define A6XX_VPC_SO_PROG_B_BUF__MASK 0x00003000
3364 #define A6XX_VPC_SO_PROG_B_BUF__SHIFT 12
3365 static inline uint32_t A6XX_VPC_SO_PROG_B_BUF(uint32_t val)
3366 {
3367 return ((val) << A6XX_VPC_SO_PROG_B_BUF__SHIFT) & A6XX_VPC_SO_PROG_B_BUF__MASK;
3368 }
3369 #define A6XX_VPC_SO_PROG_B_OFF__MASK 0x007fc000
3370 #define A6XX_VPC_SO_PROG_B_OFF__SHIFT 14
3371 static inline uint32_t A6XX_VPC_SO_PROG_B_OFF(uint32_t val)
3372 {
3373 assert(!(val & 0x3));
3374 return ((val >> 2) << A6XX_VPC_SO_PROG_B_OFF__SHIFT) & A6XX_VPC_SO_PROG_B_OFF__MASK;
3375 }
3376 #define A6XX_VPC_SO_PROG_B_EN 0x00800000
3377
3378 static inline uint32_t REG_A6XX_VPC_SO(uint32_t i0) { return 0x0000921a + 0x7*i0; }
3379
3380 static inline uint32_t REG_A6XX_VPC_SO_BUFFER_BASE_LO(uint32_t i0) { return 0x0000921a + 0x7*i0; }
3381
3382 static inline uint32_t REG_A6XX_VPC_SO_BUFFER_BASE_HI(uint32_t i0) { return 0x0000921b + 0x7*i0; }
3383
3384 static inline uint32_t REG_A6XX_VPC_SO_BUFFER_SIZE(uint32_t i0) { return 0x0000921c + 0x7*i0; }
3385
3386 static inline uint32_t REG_A6XX_VPC_SO_NCOMP(uint32_t i0) { return 0x0000921d + 0x7*i0; }
3387
3388 static inline uint32_t REG_A6XX_VPC_SO_BUFFER_OFFSET(uint32_t i0) { return 0x0000921e + 0x7*i0; }
3389
3390 static inline uint32_t REG_A6XX_VPC_SO_FLUSH_BASE_LO(uint32_t i0) { return 0x0000921f + 0x7*i0; }
3391
3392 static inline uint32_t REG_A6XX_VPC_SO_FLUSH_BASE_HI(uint32_t i0) { return 0x00009220 + 0x7*i0; }
3393
3394 #define REG_A6XX_VPC_UNKNOWN_9236 0x00009236
3395
3396 #define REG_A6XX_VPC_UNKNOWN_9300 0x00009300
3397
3398 #define REG_A6XX_VPC_PACK 0x00009301
3399 #define A6XX_VPC_PACK_STRIDE_IN_VPC__MASK 0x000000ff
3400 #define A6XX_VPC_PACK_STRIDE_IN_VPC__SHIFT 0
3401 static inline uint32_t A6XX_VPC_PACK_STRIDE_IN_VPC(uint32_t val)
3402 {
3403 return ((val) << A6XX_VPC_PACK_STRIDE_IN_VPC__SHIFT) & A6XX_VPC_PACK_STRIDE_IN_VPC__MASK;
3404 }
3405 #define A6XX_VPC_PACK_NUMNONPOSVAR__MASK 0x0000ff00
3406 #define A6XX_VPC_PACK_NUMNONPOSVAR__SHIFT 8
3407 static inline uint32_t A6XX_VPC_PACK_NUMNONPOSVAR(uint32_t val)
3408 {
3409 return ((val) << A6XX_VPC_PACK_NUMNONPOSVAR__SHIFT) & A6XX_VPC_PACK_NUMNONPOSVAR__MASK;
3410 }
3411 #define A6XX_VPC_PACK_PSIZELOC__MASK 0x00ff0000
3412 #define A6XX_VPC_PACK_PSIZELOC__SHIFT 16
3413 static inline uint32_t A6XX_VPC_PACK_PSIZELOC(uint32_t val)
3414 {
3415 return ((val) << A6XX_VPC_PACK_PSIZELOC__SHIFT) & A6XX_VPC_PACK_PSIZELOC__MASK;
3416 }
3417
3418 #define REG_A6XX_VPC_CNTL_0 0x00009304
3419 #define A6XX_VPC_CNTL_0_NUMNONPOSVAR__MASK 0x000000ff
3420 #define A6XX_VPC_CNTL_0_NUMNONPOSVAR__SHIFT 0
3421 static inline uint32_t A6XX_VPC_CNTL_0_NUMNONPOSVAR(uint32_t val)
3422 {
3423 return ((val) << A6XX_VPC_CNTL_0_NUMNONPOSVAR__SHIFT) & A6XX_VPC_CNTL_0_NUMNONPOSVAR__MASK;
3424 }
3425 #define A6XX_VPC_CNTL_0_VARYING 0x00010000
3426
3427 #define REG_A6XX_VPC_SO_BUF_CNTL 0x00009305
3428 #define A6XX_VPC_SO_BUF_CNTL_BUF0 0x00000001
3429 #define A6XX_VPC_SO_BUF_CNTL_BUF1 0x00000008
3430 #define A6XX_VPC_SO_BUF_CNTL_BUF2 0x00000040
3431 #define A6XX_VPC_SO_BUF_CNTL_BUF3 0x00000200
3432 #define A6XX_VPC_SO_BUF_CNTL_ENABLE 0x00008000
3433
3434 #define REG_A6XX_VPC_SO_OVERRIDE 0x00009306
3435 #define A6XX_VPC_SO_OVERRIDE_SO_DISABLE 0x00000001
3436
3437 #define REG_A6XX_VPC_UNKNOWN_9600 0x00009600
3438
3439 #define REG_A6XX_VPC_UNKNOWN_9602 0x00009602
3440
3441 #define REG_A6XX_PC_UNKNOWN_9801 0x00009801
3442
3443 #define REG_A6XX_PC_RESTART_INDEX 0x00009803
3444
3445 #define REG_A6XX_PC_MODE_CNTL 0x00009804
3446
3447 #define REG_A6XX_PC_UNKNOWN_9805 0x00009805
3448
3449 #define REG_A6XX_PC_UNKNOWN_9806 0x00009806
3450
3451 #define REG_A6XX_PC_UNKNOWN_9980 0x00009980
3452
3453 #define REG_A6XX_PC_UNKNOWN_9981 0x00009981
3454
3455 #define REG_A6XX_PC_UNKNOWN_9990 0x00009990
3456
3457 #define REG_A6XX_PC_PRIMITIVE_CNTL_0 0x00009b00
3458 #define A6XX_PC_PRIMITIVE_CNTL_0_PRIMITIVE_RESTART 0x00000001
3459 #define A6XX_PC_PRIMITIVE_CNTL_0_PROVOKING_VTX_LAST 0x00000002
3460
3461 #define REG_A6XX_PC_PRIMITIVE_CNTL_1 0x00009b01
3462 #define A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC__MASK 0x0000007f
3463 #define A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC__SHIFT 0
3464 static inline uint32_t A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC(uint32_t val)
3465 {
3466 return ((val) << A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC__SHIFT) & A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC__MASK;
3467 }
3468 #define A6XX_PC_PRIMITIVE_CNTL_1_PSIZE 0x00000100
3469
3470 #define REG_A6XX_PC_UNKNOWN_9B06 0x00009b06
3471
3472 #define REG_A6XX_PC_UNKNOWN_9B07 0x00009b07
3473
3474 #define REG_A6XX_PC_TESSFACTOR_ADDR_LO 0x00009e08
3475
3476 #define REG_A6XX_PC_TESSFACTOR_ADDR_HI 0x00009e09
3477
3478 #define REG_A6XX_PC_UNKNOWN_9E72 0x00009e72
3479
3480 #define REG_A6XX_VFD_CONTROL_0 0x0000a000
3481 #define A6XX_VFD_CONTROL_0_VTXCNT__MASK 0x0000003f
3482 #define A6XX_VFD_CONTROL_0_VTXCNT__SHIFT 0
3483 static inline uint32_t A6XX_VFD_CONTROL_0_VTXCNT(uint32_t val)
3484 {
3485 return ((val) << A6XX_VFD_CONTROL_0_VTXCNT__SHIFT) & A6XX_VFD_CONTROL_0_VTXCNT__MASK;
3486 }
3487
3488 #define REG_A6XX_VFD_CONTROL_1 0x0000a001
3489 #define A6XX_VFD_CONTROL_1_REGID4VTX__MASK 0x000000ff
3490 #define A6XX_VFD_CONTROL_1_REGID4VTX__SHIFT 0
3491 static inline uint32_t A6XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
3492 {
3493 return ((val) << A6XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A6XX_VFD_CONTROL_1_REGID4VTX__MASK;
3494 }
3495 #define A6XX_VFD_CONTROL_1_REGID4INST__MASK 0x0000ff00
3496 #define A6XX_VFD_CONTROL_1_REGID4INST__SHIFT 8
3497 static inline uint32_t A6XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
3498 {
3499 return ((val) << A6XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A6XX_VFD_CONTROL_1_REGID4INST__MASK;
3500 }
3501 #define A6XX_VFD_CONTROL_1_REGID4PRIMID__MASK 0x00ff0000
3502 #define A6XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT 16
3503 static inline uint32_t A6XX_VFD_CONTROL_1_REGID4PRIMID(uint32_t val)
3504 {
3505 return ((val) << A6XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT) & A6XX_VFD_CONTROL_1_REGID4PRIMID__MASK;
3506 }
3507
3508 #define REG_A6XX_VFD_CONTROL_2 0x0000a002
3509 #define A6XX_VFD_CONTROL_2_REGID_PATCHID__MASK 0x000000ff
3510 #define A6XX_VFD_CONTROL_2_REGID_PATCHID__SHIFT 0
3511 static inline uint32_t A6XX_VFD_CONTROL_2_REGID_PATCHID(uint32_t val)
3512 {
3513 return ((val) << A6XX_VFD_CONTROL_2_REGID_PATCHID__SHIFT) & A6XX_VFD_CONTROL_2_REGID_PATCHID__MASK;
3514 }
3515
3516 #define REG_A6XX_VFD_CONTROL_3 0x0000a003
3517 #define A6XX_VFD_CONTROL_3_REGID_PATCHID__MASK 0x0000ff00
3518 #define A6XX_VFD_CONTROL_3_REGID_PATCHID__SHIFT 8
3519 static inline uint32_t A6XX_VFD_CONTROL_3_REGID_PATCHID(uint32_t val)
3520 {
3521 return ((val) << A6XX_VFD_CONTROL_3_REGID_PATCHID__SHIFT) & A6XX_VFD_CONTROL_3_REGID_PATCHID__MASK;
3522 }
3523 #define A6XX_VFD_CONTROL_3_REGID_TESSX__MASK 0x00ff0000
3524 #define A6XX_VFD_CONTROL_3_REGID_TESSX__SHIFT 16
3525 static inline uint32_t A6XX_VFD_CONTROL_3_REGID_TESSX(uint32_t val)
3526 {
3527 return ((val) << A6XX_VFD_CONTROL_3_REGID_TESSX__SHIFT) & A6XX_VFD_CONTROL_3_REGID_TESSX__MASK;
3528 }
3529 #define A6XX_VFD_CONTROL_3_REGID_TESSY__MASK 0xff000000
3530 #define A6XX_VFD_CONTROL_3_REGID_TESSY__SHIFT 24
3531 static inline uint32_t A6XX_VFD_CONTROL_3_REGID_TESSY(uint32_t val)
3532 {
3533 return ((val) << A6XX_VFD_CONTROL_3_REGID_TESSY__SHIFT) & A6XX_VFD_CONTROL_3_REGID_TESSY__MASK;
3534 }
3535
3536 #define REG_A6XX_VFD_CONTROL_4 0x0000a004
3537
3538 #define REG_A6XX_VFD_CONTROL_5 0x0000a005
3539
3540 #define REG_A6XX_VFD_CONTROL_6 0x0000a006
3541
3542 #define REG_A6XX_VFD_MODE_CNTL 0x0000a007
3543 #define A6XX_VFD_MODE_CNTL_BINNING_PASS 0x00000001
3544
3545 #define REG_A6XX_VFD_UNKNOWN_A008 0x0000a008
3546
3547 #define REG_A6XX_VFD_UNKNOWN_A009 0x0000a009
3548
3549 #define REG_A6XX_VFD_INDEX_OFFSET 0x0000a00e
3550
3551 #define REG_A6XX_VFD_INSTANCE_START_OFFSET 0x0000a00f
3552
3553 static inline uint32_t REG_A6XX_VFD_FETCH(uint32_t i0) { return 0x0000a010 + 0x4*i0; }
3554
3555 static inline uint32_t REG_A6XX_VFD_FETCH_BASE_LO(uint32_t i0) { return 0x0000a010 + 0x4*i0; }
3556
3557 static inline uint32_t REG_A6XX_VFD_FETCH_BASE_HI(uint32_t i0) { return 0x0000a011 + 0x4*i0; }
3558
3559 static inline uint32_t REG_A6XX_VFD_FETCH_SIZE(uint32_t i0) { return 0x0000a012 + 0x4*i0; }
3560
3561 static inline uint32_t REG_A6XX_VFD_FETCH_STRIDE(uint32_t i0) { return 0x0000a013 + 0x4*i0; }
3562
3563 static inline uint32_t REG_A6XX_VFD_DECODE(uint32_t i0) { return 0x0000a090 + 0x2*i0; }
3564
3565 static inline uint32_t REG_A6XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000a090 + 0x2*i0; }
3566 #define A6XX_VFD_DECODE_INSTR_IDX__MASK 0x0000001f
3567 #define A6XX_VFD_DECODE_INSTR_IDX__SHIFT 0
3568 static inline uint32_t A6XX_VFD_DECODE_INSTR_IDX(uint32_t val)
3569 {
3570 return ((val) << A6XX_VFD_DECODE_INSTR_IDX__SHIFT) & A6XX_VFD_DECODE_INSTR_IDX__MASK;
3571 }
3572 #define A6XX_VFD_DECODE_INSTR_INSTANCED 0x00020000
3573 #define A6XX_VFD_DECODE_INSTR_FORMAT__MASK 0x0ff00000
3574 #define A6XX_VFD_DECODE_INSTR_FORMAT__SHIFT 20
3575 static inline uint32_t A6XX_VFD_DECODE_INSTR_FORMAT(enum a6xx_vtx_fmt val)
3576 {
3577 return ((val) << A6XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A6XX_VFD_DECODE_INSTR_FORMAT__MASK;
3578 }
3579 #define A6XX_VFD_DECODE_INSTR_SWAP__MASK 0x30000000
3580 #define A6XX_VFD_DECODE_INSTR_SWAP__SHIFT 28
3581 static inline uint32_t A6XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
3582 {
3583 return ((val) << A6XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A6XX_VFD_DECODE_INSTR_SWAP__MASK;
3584 }
3585 #define A6XX_VFD_DECODE_INSTR_UNK30 0x40000000
3586 #define A6XX_VFD_DECODE_INSTR_FLOAT 0x80000000
3587
3588 static inline uint32_t REG_A6XX_VFD_DECODE_STEP_RATE(uint32_t i0) { return 0x0000a091 + 0x2*i0; }
3589
3590 static inline uint32_t REG_A6XX_VFD_DEST_CNTL(uint32_t i0) { return 0x0000a0d0 + 0x1*i0; }
3591
3592 static inline uint32_t REG_A6XX_VFD_DEST_CNTL_INSTR(uint32_t i0) { return 0x0000a0d0 + 0x1*i0; }
3593 #define A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK 0x0000000f
3594 #define A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT 0
3595 static inline uint32_t A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK(uint32_t val)
3596 {
3597 return ((val) << A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT) & A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK;
3598 }
3599 #define A6XX_VFD_DEST_CNTL_INSTR_REGID__MASK 0x00000ff0
3600 #define A6XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT 4
3601 static inline uint32_t A6XX_VFD_DEST_CNTL_INSTR_REGID(uint32_t val)
3602 {
3603 return ((val) << A6XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT) & A6XX_VFD_DEST_CNTL_INSTR_REGID__MASK;
3604 }
3605
3606 #define REG_A6XX_SP_UNKNOWN_A0F8 0x0000a0f8
3607
3608 #define REG_A6XX_SP_PRIMITIVE_CNTL 0x0000a802
3609 #define A6XX_SP_PRIMITIVE_CNTL_VSOUT__MASK 0x0000001f
3610 #define A6XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT 0
3611 static inline uint32_t A6XX_SP_PRIMITIVE_CNTL_VSOUT(uint32_t val)
3612 {
3613 return ((val) << A6XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT) & A6XX_SP_PRIMITIVE_CNTL_VSOUT__MASK;
3614 }
3615
3616 static inline uint32_t REG_A6XX_SP_VS_OUT(uint32_t i0) { return 0x0000a803 + 0x1*i0; }
3617
3618 static inline uint32_t REG_A6XX_SP_VS_OUT_REG(uint32_t i0) { return 0x0000a803 + 0x1*i0; }
3619 #define A6XX_SP_VS_OUT_REG_A_REGID__MASK 0x000000ff
3620 #define A6XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
3621 static inline uint32_t A6XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
3622 {
3623 return ((val) << A6XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A6XX_SP_VS_OUT_REG_A_REGID__MASK;
3624 }
3625 #define A6XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00000f00
3626 #define A6XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 8
3627 static inline uint32_t A6XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
3628 {
3629 return ((val) << A6XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A6XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
3630 }
3631 #define A6XX_SP_VS_OUT_REG_B_REGID__MASK 0x00ff0000
3632 #define A6XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
3633 static inline uint32_t A6XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
3634 {
3635 return ((val) << A6XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A6XX_SP_VS_OUT_REG_B_REGID__MASK;
3636 }
3637 #define A6XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x0f000000
3638 #define A6XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 24
3639 static inline uint32_t A6XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
3640 {
3641 return ((val) << A6XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A6XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
3642 }
3643
3644 static inline uint32_t REG_A6XX_SP_VS_VPC_DST(uint32_t i0) { return 0x0000a813 + 0x1*i0; }
3645
3646 static inline uint32_t REG_A6XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x0000a813 + 0x1*i0; }
3647 #define A6XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
3648 #define A6XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
3649 static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
3650 {
3651 return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
3652 }
3653 #define A6XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
3654 #define A6XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
3655 static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
3656 {
3657 return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
3658 }
3659 #define A6XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
3660 #define A6XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
3661 static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
3662 {
3663 return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
3664 }
3665 #define A6XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
3666 #define A6XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
3667 static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
3668 {
3669 return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
3670 }
3671
3672 #define REG_A6XX_SP_VS_CTRL_REG0 0x0000a800
3673 #define A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
3674 #define A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
3675 static inline uint32_t A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
3676 {
3677 return ((val) << A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
3678 }
3679 #define A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
3680 #define A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
3681 static inline uint32_t A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
3682 {
3683 return ((val) << A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
3684 }
3685 #define A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
3686 #define A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT 14
3687 static inline uint32_t A6XX_SP_VS_CTRL_REG0_BRANCHSTACK(uint32_t val)
3688 {
3689 return ((val) << A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK;
3690 }
3691 #define A6XX_SP_VS_CTRL_REG0_THREADSIZE__MASK 0x00100000
3692 #define A6XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT 20
3693 static inline uint32_t A6XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
3694 {
3695 return ((val) << A6XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
3696 }
3697 #define A6XX_SP_VS_CTRL_REG0_VARYING 0x00400000
3698 #define A6XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x04000000
3699 #define A6XX_SP_VS_CTRL_REG0_MERGEDREGS 0x80000000
3700
3701 #define REG_A6XX_SP_UNKNOWN_A81B 0x0000a81b
3702
3703 #define REG_A6XX_SP_VS_OBJ_START_LO 0x0000a81c
3704
3705 #define REG_A6XX_SP_VS_OBJ_START_HI 0x0000a81d
3706
3707 #define REG_A6XX_SP_VS_TEX_COUNT 0x0000a822
3708
3709 #define REG_A6XX_SP_VS_CONFIG 0x0000a823
3710 #define A6XX_SP_VS_CONFIG_ENABLED 0x00000100
3711 #define A6XX_SP_VS_CONFIG_NTEX__MASK 0x0001fe00
3712 #define A6XX_SP_VS_CONFIG_NTEX__SHIFT 9
3713 static inline uint32_t A6XX_SP_VS_CONFIG_NTEX(uint32_t val)
3714 {
3715 return ((val) << A6XX_SP_VS_CONFIG_NTEX__SHIFT) & A6XX_SP_VS_CONFIG_NTEX__MASK;
3716 }
3717 #define A6XX_SP_VS_CONFIG_NSAMP__MASK 0x01fe0000
3718 #define A6XX_SP_VS_CONFIG_NSAMP__SHIFT 17
3719 static inline uint32_t A6XX_SP_VS_CONFIG_NSAMP(uint32_t val)
3720 {
3721 return ((val) << A6XX_SP_VS_CONFIG_NSAMP__SHIFT) & A6XX_SP_VS_CONFIG_NSAMP__MASK;
3722 }
3723
3724 #define REG_A6XX_SP_VS_INSTRLEN 0x0000a824
3725
3726 #define REG_A6XX_SP_HS_CTRL_REG0 0x0000a830
3727 #define A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
3728 #define A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
3729 static inline uint32_t A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
3730 {
3731 return ((val) << A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
3732 }
3733 #define A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
3734 #define A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
3735 static inline uint32_t A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
3736 {
3737 return ((val) << A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
3738 }
3739 #define A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
3740 #define A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT 14
3741 static inline uint32_t A6XX_SP_HS_CTRL_REG0_BRANCHSTACK(uint32_t val)
3742 {
3743 return ((val) << A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK;
3744 }
3745 #define A6XX_SP_HS_CTRL_REG0_THREADSIZE__MASK 0x00100000
3746 #define A6XX_SP_HS_CTRL_REG0_THREADSIZE__SHIFT 20
3747 static inline uint32_t A6XX_SP_HS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
3748 {
3749 return ((val) << A6XX_SP_HS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_HS_CTRL_REG0_THREADSIZE__MASK;
3750 }
3751 #define A6XX_SP_HS_CTRL_REG0_VARYING 0x00400000
3752 #define A6XX_SP_HS_CTRL_REG0_PIXLODENABLE 0x04000000
3753 #define A6XX_SP_HS_CTRL_REG0_MERGEDREGS 0x80000000
3754
3755 #define REG_A6XX_SP_HS_UNKNOWN_A831 0x0000a831
3756
3757 #define REG_A6XX_SP_HS_OBJ_START_LO 0x0000a834
3758
3759 #define REG_A6XX_SP_HS_OBJ_START_HI 0x0000a835
3760
3761 #define REG_A6XX_SP_HS_TEX_COUNT 0x0000a83a
3762
3763 #define REG_A6XX_SP_HS_CONFIG 0x0000a83b
3764 #define A6XX_SP_HS_CONFIG_ENABLED 0x00000100
3765 #define A6XX_SP_HS_CONFIG_NTEX__MASK 0x0001fe00
3766 #define A6XX_SP_HS_CONFIG_NTEX__SHIFT 9
3767 static inline uint32_t A6XX_SP_HS_CONFIG_NTEX(uint32_t val)
3768 {
3769 return ((val) << A6XX_SP_HS_CONFIG_NTEX__SHIFT) & A6XX_SP_HS_CONFIG_NTEX__MASK;
3770 }
3771 #define A6XX_SP_HS_CONFIG_NSAMP__MASK 0x01fe0000
3772 #define A6XX_SP_HS_CONFIG_NSAMP__SHIFT 17
3773 static inline uint32_t A6XX_SP_HS_CONFIG_NSAMP(uint32_t val)
3774 {
3775 return ((val) << A6XX_SP_HS_CONFIG_NSAMP__SHIFT) & A6XX_SP_HS_CONFIG_NSAMP__MASK;
3776 }
3777
3778 #define REG_A6XX_SP_HS_INSTRLEN 0x0000a83c
3779
3780 #define REG_A6XX_SP_DS_CTRL_REG0 0x0000a840
3781 #define A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
3782 #define A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
3783 static inline uint32_t A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
3784 {
3785 return ((val) << A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
3786 }
3787 #define A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
3788 #define A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
3789 static inline uint32_t A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
3790 {
3791 return ((val) << A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
3792 }
3793 #define A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
3794 #define A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT 14
3795 static inline uint32_t A6XX_SP_DS_CTRL_REG0_BRANCHSTACK(uint32_t val)
3796 {
3797 return ((val) << A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK;
3798 }
3799 #define A6XX_SP_DS_CTRL_REG0_THREADSIZE__MASK 0x00100000
3800 #define A6XX_SP_DS_CTRL_REG0_THREADSIZE__SHIFT 20
3801 static inline uint32_t A6XX_SP_DS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
3802 {
3803 return ((val) << A6XX_SP_DS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_DS_CTRL_REG0_THREADSIZE__MASK;
3804 }
3805 #define A6XX_SP_DS_CTRL_REG0_VARYING 0x00400000
3806 #define A6XX_SP_DS_CTRL_REG0_PIXLODENABLE 0x04000000
3807 #define A6XX_SP_DS_CTRL_REG0_MERGEDREGS 0x80000000
3808
3809 #define REG_A6XX_SP_DS_OBJ_START_LO 0x0000a85c
3810
3811 #define REG_A6XX_SP_DS_OBJ_START_HI 0x0000a85d
3812
3813 #define REG_A6XX_SP_DS_TEX_COUNT 0x0000a862
3814
3815 #define REG_A6XX_SP_DS_CONFIG 0x0000a863
3816 #define A6XX_SP_DS_CONFIG_ENABLED 0x00000100
3817 #define A6XX_SP_DS_CONFIG_NTEX__MASK 0x0001fe00
3818 #define A6XX_SP_DS_CONFIG_NTEX__SHIFT 9
3819 static inline uint32_t A6XX_SP_DS_CONFIG_NTEX(uint32_t val)
3820 {
3821 return ((val) << A6XX_SP_DS_CONFIG_NTEX__SHIFT) & A6XX_SP_DS_CONFIG_NTEX__MASK;
3822 }
3823 #define A6XX_SP_DS_CONFIG_NSAMP__MASK 0x01fe0000
3824 #define A6XX_SP_DS_CONFIG_NSAMP__SHIFT 17
3825 static inline uint32_t A6XX_SP_DS_CONFIG_NSAMP(uint32_t val)
3826 {
3827 return ((val) << A6XX_SP_DS_CONFIG_NSAMP__SHIFT) & A6XX_SP_DS_CONFIG_NSAMP__MASK;
3828 }
3829
3830 #define REG_A6XX_SP_DS_INSTRLEN 0x0000a864
3831
3832 #define REG_A6XX_SP_GS_CTRL_REG0 0x0000a870
3833 #define A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
3834 #define A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
3835 static inline uint32_t A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
3836 {
3837 return ((val) << A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
3838 }
3839 #define A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
3840 #define A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
3841 static inline uint32_t A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
3842 {
3843 return ((val) << A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
3844 }
3845 #define A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
3846 #define A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT 14
3847 static inline uint32_t A6XX_SP_GS_CTRL_REG0_BRANCHSTACK(uint32_t val)
3848 {
3849 return ((val) << A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK;
3850 }
3851 #define A6XX_SP_GS_CTRL_REG0_THREADSIZE__MASK 0x00100000
3852 #define A6XX_SP_GS_CTRL_REG0_THREADSIZE__SHIFT 20
3853 static inline uint32_t A6XX_SP_GS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
3854 {
3855 return ((val) << A6XX_SP_GS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_GS_CTRL_REG0_THREADSIZE__MASK;
3856 }
3857 #define A6XX_SP_GS_CTRL_REG0_VARYING 0x00400000
3858 #define A6XX_SP_GS_CTRL_REG0_PIXLODENABLE 0x04000000
3859 #define A6XX_SP_GS_CTRL_REG0_MERGEDREGS 0x80000000
3860
3861 #define REG_A6XX_SP_GS_UNKNOWN_A871 0x0000a871
3862
3863 #define REG_A6XX_SP_GS_OBJ_START_LO 0x0000a88d
3864
3865 #define REG_A6XX_SP_GS_OBJ_START_HI 0x0000a88e
3866
3867 #define REG_A6XX_SP_GS_TEX_COUNT 0x0000a893
3868
3869 #define REG_A6XX_SP_GS_CONFIG 0x0000a894
3870 #define A6XX_SP_GS_CONFIG_ENABLED 0x00000100
3871 #define A6XX_SP_GS_CONFIG_NTEX__MASK 0x0001fe00
3872 #define A6XX_SP_GS_CONFIG_NTEX__SHIFT 9
3873 static inline uint32_t A6XX_SP_GS_CONFIG_NTEX(uint32_t val)
3874 {
3875 return ((val) << A6XX_SP_GS_CONFIG_NTEX__SHIFT) & A6XX_SP_GS_CONFIG_NTEX__MASK;
3876 }
3877 #define A6XX_SP_GS_CONFIG_NSAMP__MASK 0x01fe0000
3878 #define A6XX_SP_GS_CONFIG_NSAMP__SHIFT 17
3879 static inline uint32_t A6XX_SP_GS_CONFIG_NSAMP(uint32_t val)
3880 {
3881 return ((val) << A6XX_SP_GS_CONFIG_NSAMP__SHIFT) & A6XX_SP_GS_CONFIG_NSAMP__MASK;
3882 }
3883
3884 #define REG_A6XX_SP_GS_INSTRLEN 0x0000a895
3885
3886 #define REG_A6XX_SP_VS_TEX_SAMP_LO 0x0000a8a0
3887
3888 #define REG_A6XX_SP_VS_TEX_SAMP_HI 0x0000a8a1
3889
3890 #define REG_A6XX_SP_HS_TEX_SAMP_LO 0x0000a8a2
3891
3892 #define REG_A6XX_SP_HS_TEX_SAMP_HI 0x0000a8a3
3893
3894 #define REG_A6XX_SP_DS_TEX_SAMP_LO 0x0000a8a4
3895
3896 #define REG_A6XX_SP_DS_TEX_SAMP_HI 0x0000a8a5
3897
3898 #define REG_A6XX_SP_GS_TEX_SAMP_LO 0x0000a8a6
3899
3900 #define REG_A6XX_SP_GS_TEX_SAMP_HI 0x0000a8a7
3901
3902 #define REG_A6XX_SP_VS_TEX_CONST_LO 0x0000a8a8
3903
3904 #define REG_A6XX_SP_VS_TEX_CONST_HI 0x0000a8a9
3905
3906 #define REG_A6XX_SP_HS_TEX_CONST_LO 0x0000a8aa
3907
3908 #define REG_A6XX_SP_HS_TEX_CONST_HI 0x0000a8ab
3909
3910 #define REG_A6XX_SP_DS_TEX_CONST_LO 0x0000a8ac
3911
3912 #define REG_A6XX_SP_DS_TEX_CONST_HI 0x0000a8ad
3913
3914 #define REG_A6XX_SP_GS_TEX_CONST_LO 0x0000a8ae
3915
3916 #define REG_A6XX_SP_GS_TEX_CONST_HI 0x0000a8af
3917
3918 #define REG_A6XX_SP_FS_CTRL_REG0 0x0000a980
3919 #define A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
3920 #define A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
3921 static inline uint32_t A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
3922 {
3923 return ((val) << A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
3924 }
3925 #define A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
3926 #define A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
3927 static inline uint32_t A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
3928 {
3929 return ((val) << A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
3930 }
3931 #define A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
3932 #define A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT 14
3933 static inline uint32_t A6XX_SP_FS_CTRL_REG0_BRANCHSTACK(uint32_t val)
3934 {
3935 return ((val) << A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK;
3936 }
3937 #define A6XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00100000
3938 #define A6XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 20
3939 static inline uint32_t A6XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
3940 {
3941 return ((val) << A6XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
3942 }
3943 #define A6XX_SP_FS_CTRL_REG0_VARYING 0x00400000
3944 #define A6XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x04000000
3945 #define A6XX_SP_FS_CTRL_REG0_MERGEDREGS 0x80000000
3946
3947 #define REG_A6XX_SP_UNKNOWN_A982 0x0000a982
3948
3949 #define REG_A6XX_SP_FS_OBJ_START_LO 0x0000a983
3950
3951 #define REG_A6XX_SP_FS_OBJ_START_HI 0x0000a984
3952
3953 #define REG_A6XX_SP_BLEND_CNTL 0x0000a989
3954 #define A6XX_SP_BLEND_CNTL_ENABLED 0x00000001
3955 #define A6XX_SP_BLEND_CNTL_UNK8 0x00000100
3956
3957 #define REG_A6XX_SP_SRGB_CNTL 0x0000a98a
3958 #define A6XX_SP_SRGB_CNTL_SRGB_MRT0 0x00000001
3959 #define A6XX_SP_SRGB_CNTL_SRGB_MRT1 0x00000002
3960 #define A6XX_SP_SRGB_CNTL_SRGB_MRT2 0x00000004
3961 #define A6XX_SP_SRGB_CNTL_SRGB_MRT3 0x00000008
3962 #define A6XX_SP_SRGB_CNTL_SRGB_MRT4 0x00000010
3963 #define A6XX_SP_SRGB_CNTL_SRGB_MRT5 0x00000020
3964 #define A6XX_SP_SRGB_CNTL_SRGB_MRT6 0x00000040
3965 #define A6XX_SP_SRGB_CNTL_SRGB_MRT7 0x00000080
3966
3967 #define REG_A6XX_SP_FS_RENDER_COMPONENTS 0x0000a98b
3968 #define A6XX_SP_FS_RENDER_COMPONENTS_RT0__MASK 0x0000000f
3969 #define A6XX_SP_FS_RENDER_COMPONENTS_RT0__SHIFT 0
3970 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT0(uint32_t val)
3971 {
3972 return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT0__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT0__MASK;
3973 }
3974 #define A6XX_SP_FS_RENDER_COMPONENTS_RT1__MASK 0x000000f0
3975 #define A6XX_SP_FS_RENDER_COMPONENTS_RT1__SHIFT 4
3976 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT1(uint32_t val)
3977 {
3978 return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT1__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT1__MASK;
3979 }
3980 #define A6XX_SP_FS_RENDER_COMPONENTS_RT2__MASK 0x00000f00
3981 #define A6XX_SP_FS_RENDER_COMPONENTS_RT2__SHIFT 8
3982 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT2(uint32_t val)
3983 {
3984 return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT2__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT2__MASK;
3985 }
3986 #define A6XX_SP_FS_RENDER_COMPONENTS_RT3__MASK 0x0000f000
3987 #define A6XX_SP_FS_RENDER_COMPONENTS_RT3__SHIFT 12
3988 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT3(uint32_t val)
3989 {
3990 return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT3__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT3__MASK;
3991 }
3992 #define A6XX_SP_FS_RENDER_COMPONENTS_RT4__MASK 0x000f0000
3993 #define A6XX_SP_FS_RENDER_COMPONENTS_RT4__SHIFT 16
3994 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT4(uint32_t val)
3995 {
3996 return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT4__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT4__MASK;
3997 }
3998 #define A6XX_SP_FS_RENDER_COMPONENTS_RT5__MASK 0x00f00000
3999 #define A6XX_SP_FS_RENDER_COMPONENTS_RT5__SHIFT 20
4000 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT5(uint32_t val)
4001 {
4002 return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT5__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT5__MASK;
4003 }
4004 #define A6XX_SP_FS_RENDER_COMPONENTS_RT6__MASK 0x0f000000
4005 #define A6XX_SP_FS_RENDER_COMPONENTS_RT6__SHIFT 24
4006 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT6(uint32_t val)
4007 {
4008 return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT6__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT6__MASK;
4009 }
4010 #define A6XX_SP_FS_RENDER_COMPONENTS_RT7__MASK 0xf0000000
4011 #define A6XX_SP_FS_RENDER_COMPONENTS_RT7__SHIFT 28
4012 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT7(uint32_t val)
4013 {
4014 return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT7__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT7__MASK;
4015 }
4016
4017 #define REG_A6XX_SP_FS_OUTPUT_CNTL0 0x0000a98c
4018 #define A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__MASK 0x0000ff00
4019 #define A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__SHIFT 8
4020 static inline uint32_t A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID(uint32_t val)
4021 {
4022 return ((val) << A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__SHIFT) & A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__MASK;
4023 }
4024
4025 #define REG_A6XX_SP_FS_OUTPUT_CNTL1 0x0000a98d
4026 #define A6XX_SP_FS_OUTPUT_CNTL1_MRT__MASK 0x0000000f
4027 #define A6XX_SP_FS_OUTPUT_CNTL1_MRT__SHIFT 0
4028 static inline uint32_t A6XX_SP_FS_OUTPUT_CNTL1_MRT(uint32_t val)
4029 {
4030 return ((val) << A6XX_SP_FS_OUTPUT_CNTL1_MRT__SHIFT) & A6XX_SP_FS_OUTPUT_CNTL1_MRT__MASK;
4031 }
4032
4033 static inline uint32_t REG_A6XX_SP_FS_MRT(uint32_t i0) { return 0x0000a996 + 0x1*i0; }
4034
4035 static inline uint32_t REG_A6XX_SP_FS_MRT_REG(uint32_t i0) { return 0x0000a996 + 0x1*i0; }
4036 #define A6XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK 0x000000ff
4037 #define A6XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT 0
4038 static inline uint32_t A6XX_SP_FS_MRT_REG_COLOR_FORMAT(enum a6xx_color_fmt val)
4039 {
4040 return ((val) << A6XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT) & A6XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK;
4041 }
4042 #define A6XX_SP_FS_MRT_REG_COLOR_SINT 0x00000100
4043 #define A6XX_SP_FS_MRT_REG_COLOR_UINT 0x00000200
4044
4045 #define REG_A6XX_SP_UNKNOWN_A99E 0x0000a99e
4046
4047 #define REG_A6XX_SP_FS_TEX_COUNT 0x0000a9a7
4048
4049 #define REG_A6XX_SP_UNKNOWN_A9A8 0x0000a9a8
4050
4051 #define REG_A6XX_SP_FS_TEX_SAMP_LO 0x0000a9e0
4052
4053 #define REG_A6XX_SP_FS_TEX_SAMP_HI 0x0000a9e1
4054
4055 #define REG_A6XX_SP_CS_TEX_SAMP_LO 0x0000a9e2
4056
4057 #define REG_A6XX_SP_CS_TEX_SAMP_HI 0x0000a9e3
4058
4059 #define REG_A6XX_SP_FS_TEX_CONST_LO 0x0000a9e4
4060
4061 #define REG_A6XX_SP_FS_TEX_CONST_HI 0x0000a9e5
4062
4063 #define REG_A6XX_SP_CS_TEX_CONST_LO 0x0000a9e6
4064
4065 #define REG_A6XX_SP_CS_TEX_CONST_HI 0x0000a9e7
4066
4067 static inline uint32_t REG_A6XX_SP_FS_OUTPUT(uint32_t i0) { return 0x0000a98e + 0x1*i0; }
4068
4069 static inline uint32_t REG_A6XX_SP_FS_OUTPUT_REG(uint32_t i0) { return 0x0000a98e + 0x1*i0; }
4070 #define A6XX_SP_FS_OUTPUT_REG_REGID__MASK 0x000000ff
4071 #define A6XX_SP_FS_OUTPUT_REG_REGID__SHIFT 0
4072 static inline uint32_t A6XX_SP_FS_OUTPUT_REG_REGID(uint32_t val)
4073 {
4074 return ((val) << A6XX_SP_FS_OUTPUT_REG_REGID__SHIFT) & A6XX_SP_FS_OUTPUT_REG_REGID__MASK;
4075 }
4076 #define A6XX_SP_FS_OUTPUT_REG_HALF_PRECISION 0x00000100
4077
4078 #define REG_A6XX_SP_CS_CTRL_REG0 0x0000a9b0
4079 #define A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
4080 #define A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
4081 static inline uint32_t A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
4082 {
4083 return ((val) << A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
4084 }
4085 #define A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
4086 #define A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
4087 static inline uint32_t A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
4088 {
4089 return ((val) << A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
4090 }
4091 #define A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
4092 #define A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT 14
4093 static inline uint32_t A6XX_SP_CS_CTRL_REG0_BRANCHSTACK(uint32_t val)
4094 {
4095 return ((val) << A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK;
4096 }
4097 #define A6XX_SP_CS_CTRL_REG0_THREADSIZE__MASK 0x00100000
4098 #define A6XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT 20
4099 static inline uint32_t A6XX_SP_CS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
4100 {
4101 return ((val) << A6XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_CS_CTRL_REG0_THREADSIZE__MASK;
4102 }
4103 #define A6XX_SP_CS_CTRL_REG0_VARYING 0x00400000
4104 #define A6XX_SP_CS_CTRL_REG0_PIXLODENABLE 0x04000000
4105 #define A6XX_SP_CS_CTRL_REG0_MERGEDREGS 0x80000000
4106
4107 #define REG_A6XX_SP_CS_OBJ_START_LO 0x0000a9b4
4108
4109 #define REG_A6XX_SP_CS_OBJ_START_HI 0x0000a9b5
4110
4111 #define REG_A6XX_SP_CS_INSTRLEN 0x0000a9bc
4112
4113 #define REG_A6XX_SP_UNKNOWN_AB00 0x0000ab00
4114
4115 #define REG_A6XX_SP_FS_CONFIG 0x0000ab04
4116 #define A6XX_SP_FS_CONFIG_ENABLED 0x00000100
4117 #define A6XX_SP_FS_CONFIG_NTEX__MASK 0x0001fe00
4118 #define A6XX_SP_FS_CONFIG_NTEX__SHIFT 9
4119 static inline uint32_t A6XX_SP_FS_CONFIG_NTEX(uint32_t val)
4120 {
4121 return ((val) << A6XX_SP_FS_CONFIG_NTEX__SHIFT) & A6XX_SP_FS_CONFIG_NTEX__MASK;
4122 }
4123 #define A6XX_SP_FS_CONFIG_NSAMP__MASK 0x01fe0000
4124 #define A6XX_SP_FS_CONFIG_NSAMP__SHIFT 17
4125 static inline uint32_t A6XX_SP_FS_CONFIG_NSAMP(uint32_t val)
4126 {
4127 return ((val) << A6XX_SP_FS_CONFIG_NSAMP__SHIFT) & A6XX_SP_FS_CONFIG_NSAMP__MASK;
4128 }
4129
4130 #define REG_A6XX_SP_FS_INSTRLEN 0x0000ab05
4131
4132 #define REG_A6XX_SP_UNKNOWN_AB20 0x0000ab20
4133
4134 #define REG_A6XX_SP_UNKNOWN_AE00 0x0000ae00
4135
4136 #define REG_A6XX_SP_UNKNOWN_AE03 0x0000ae03
4137
4138 #define REG_A6XX_SP_UNKNOWN_AE04 0x0000ae04
4139
4140 #define REG_A6XX_SP_UNKNOWN_AE0F 0x0000ae0f
4141
4142 #define REG_A6XX_SP_UNKNOWN_B182 0x0000b182
4143
4144 #define REG_A6XX_SP_UNKNOWN_B183 0x0000b183
4145
4146 #define REG_A6XX_SP_TP_RAS_MSAA_CNTL 0x0000b300
4147 #define A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
4148 #define A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
4149 static inline uint32_t A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
4150 {
4151 return ((val) << A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__MASK;
4152 }
4153
4154 #define REG_A6XX_SP_TP_DEST_MSAA_CNTL 0x0000b301
4155 #define A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
4156 #define A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
4157 static inline uint32_t A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
4158 {
4159 return ((val) << A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__MASK;
4160 }
4161 #define A6XX_SP_TP_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
4162
4163 #define REG_A6XX_SP_TP_BORDER_COLOR_BASE_ADDR_LO 0x0000b302
4164
4165 #define REG_A6XX_SP_TP_BORDER_COLOR_BASE_ADDR_HI 0x0000b303
4166
4167 #define REG_A6XX_SP_TP_UNKNOWN_B304 0x0000b304
4168
4169 #define REG_A6XX_SP_TP_UNKNOWN_B309 0x0000b309
4170
4171 #define REG_A6XX_SP_PS_2D_SRC_INFO 0x0000b4c0
4172 #define A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__MASK 0x000000ff
4173 #define A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__SHIFT 0
4174 static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
4175 {
4176 return ((val) << A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__MASK;
4177 }
4178 #define A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__MASK 0x00000300
4179 #define A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__SHIFT 8
4180 static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_TILE_MODE(enum a6xx_tile_mode val)
4181 {
4182 return ((val) << A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__MASK;
4183 }
4184 #define A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__MASK 0x00000c00
4185 #define A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__SHIFT 10
4186 static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val)
4187 {
4188 return ((val) << A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__MASK;
4189 }
4190 #define A6XX_SP_PS_2D_SRC_INFO_FLAGS 0x00001000
4191
4192 #define REG_A6XX_SP_PS_2D_SRC_LO 0x0000b4c2
4193
4194 #define REG_A6XX_SP_PS_2D_SRC_HI 0x0000b4c3
4195
4196 #define REG_A6XX_SP_PS_2D_SRC_FLAGS_LO 0x0000b4ca
4197
4198 #define REG_A6XX_SP_PS_2D_SRC_FLAGS_HI 0x0000b4cb
4199
4200 #define REG_A6XX_SP_UNKNOWN_B600 0x0000b600
4201
4202 #define REG_A6XX_SP_UNKNOWN_B605 0x0000b605
4203
4204 #define REG_A6XX_HLSQ_VS_CNTL 0x0000b800
4205 #define A6XX_HLSQ_VS_CNTL_CONSTLEN__MASK 0x000000ff
4206 #define A6XX_HLSQ_VS_CNTL_CONSTLEN__SHIFT 0
4207 static inline uint32_t A6XX_HLSQ_VS_CNTL_CONSTLEN(uint32_t val)
4208 {
4209 assert(!(val & 0x3));
4210 return ((val >> 2) << A6XX_HLSQ_VS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_VS_CNTL_CONSTLEN__MASK;
4211 }
4212
4213 #define REG_A6XX_HLSQ_HS_CNTL 0x0000b801
4214 #define A6XX_HLSQ_HS_CNTL_CONSTLEN__MASK 0x000000ff
4215 #define A6XX_HLSQ_HS_CNTL_CONSTLEN__SHIFT 0
4216 static inline uint32_t A6XX_HLSQ_HS_CNTL_CONSTLEN(uint32_t val)
4217 {
4218 assert(!(val & 0x3));
4219 return ((val >> 2) << A6XX_HLSQ_HS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_HS_CNTL_CONSTLEN__MASK;
4220 }
4221
4222 #define REG_A6XX_HLSQ_DS_CNTL 0x0000b802
4223 #define A6XX_HLSQ_DS_CNTL_CONSTLEN__MASK 0x000000ff
4224 #define A6XX_HLSQ_DS_CNTL_CONSTLEN__SHIFT 0
4225 static inline uint32_t A6XX_HLSQ_DS_CNTL_CONSTLEN(uint32_t val)
4226 {
4227 assert(!(val & 0x3));
4228 return ((val >> 2) << A6XX_HLSQ_DS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_DS_CNTL_CONSTLEN__MASK;
4229 }
4230
4231 #define REG_A6XX_HLSQ_GS_CNTL 0x0000b803
4232 #define A6XX_HLSQ_GS_CNTL_CONSTLEN__MASK 0x000000ff
4233 #define A6XX_HLSQ_GS_CNTL_CONSTLEN__SHIFT 0
4234 static inline uint32_t A6XX_HLSQ_GS_CNTL_CONSTLEN(uint32_t val)
4235 {
4236 assert(!(val & 0x3));
4237 return ((val >> 2) << A6XX_HLSQ_GS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_GS_CNTL_CONSTLEN__MASK;
4238 }
4239
4240 #define REG_A6XX_HLSQ_UNKNOWN_B980 0x0000b980
4241
4242 #define REG_A6XX_HLSQ_CONTROL_1_REG 0x0000b982
4243
4244 #define REG_A6XX_HLSQ_CONTROL_2_REG 0x0000b983
4245 #define A6XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK 0x000000ff
4246 #define A6XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT 0
4247 static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val)
4248 {
4249 return ((val) << A6XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK;
4250 }
4251 #define A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK 0x0000ff00
4252 #define A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT 8
4253 static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_SAMPLEID(uint32_t val)
4254 {
4255 return ((val) << A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK;
4256 }
4257 #define A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK 0x00ff0000
4258 #define A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT 16
4259 static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK(uint32_t val)
4260 {
4261 return ((val) << A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK;
4262 }
4263
4264 #define REG_A6XX_HLSQ_CONTROL_3_REG 0x0000b984
4265 #define A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK 0x000000ff
4266 #define A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT 0
4267 static inline uint32_t A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID(uint32_t val)
4268 {
4269 return ((val) << A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT) & A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK;
4270 }
4271
4272 #define REG_A6XX_HLSQ_CONTROL_4_REG 0x0000b985
4273 #define A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK 0x00ff0000
4274 #define A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT 16
4275 static inline uint32_t A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID(uint32_t val)
4276 {
4277 return ((val) << A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT) & A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK;
4278 }
4279 #define A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK 0xff000000
4280 #define A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT 24
4281 static inline uint32_t A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID(uint32_t val)
4282 {
4283 return ((val) << A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT) & A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK;
4284 }
4285
4286 #define REG_A6XX_HLSQ_CONTROL_5_REG 0x0000b986
4287
4288 #define REG_A6XX_HLSQ_CS_NDRANGE_0 0x0000b990
4289 #define A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK 0x00000003
4290 #define A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT 0
4291 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM(uint32_t val)
4292 {
4293 return ((val) << A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK;
4294 }
4295 #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK 0x00000ffc
4296 #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT 2
4297 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX(uint32_t val)
4298 {
4299 return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK;
4300 }
4301 #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK 0x003ff000
4302 #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT 12
4303 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY(uint32_t val)
4304 {
4305 return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK;
4306 }
4307 #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK 0xffc00000
4308 #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT 22
4309 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ(uint32_t val)
4310 {
4311 return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK;
4312 }
4313
4314 #define REG_A6XX_HLSQ_CS_NDRANGE_1 0x0000b991
4315 #define A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK 0xffffffff
4316 #define A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT 0
4317 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X(uint32_t val)
4318 {
4319 return ((val) << A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT) & A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK;
4320 }
4321
4322 #define REG_A6XX_HLSQ_CS_NDRANGE_2 0x0000b992
4323 #define A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK 0xffffffff
4324 #define A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT 0
4325 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X(uint32_t val)
4326 {
4327 return ((val) << A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT) & A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK;
4328 }
4329
4330 #define REG_A6XX_HLSQ_CS_NDRANGE_3 0x0000b993
4331 #define A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK 0xffffffff
4332 #define A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT 0
4333 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y(uint32_t val)
4334 {
4335 return ((val) << A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT) & A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK;
4336 }
4337
4338 #define REG_A6XX_HLSQ_CS_NDRANGE_4 0x0000b994
4339 #define A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK 0xffffffff
4340 #define A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT 0
4341 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y(uint32_t val)
4342 {
4343 return ((val) << A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT) & A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK;
4344 }
4345
4346 #define REG_A6XX_HLSQ_CS_NDRANGE_5 0x0000b995
4347 #define A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK 0xffffffff
4348 #define A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT 0
4349 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z(uint32_t val)
4350 {
4351 return ((val) << A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT) & A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK;
4352 }
4353
4354 #define REG_A6XX_HLSQ_CS_NDRANGE_6 0x0000b996
4355 #define A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK 0xffffffff
4356 #define A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT 0
4357 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z(uint32_t val)
4358 {
4359 return ((val) << A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT) & A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK;
4360 }
4361
4362 #define REG_A6XX_HLSQ_CS_CNTL_0 0x0000b997
4363 #define A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK 0x000000ff
4364 #define A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT 0
4365 static inline uint32_t A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID(uint32_t val)
4366 {
4367 return ((val) << A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT) & A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK;
4368 }
4369 #define A6XX_HLSQ_CS_CNTL_0_UNK0__MASK 0x0000ff00
4370 #define A6XX_HLSQ_CS_CNTL_0_UNK0__SHIFT 8
4371 static inline uint32_t A6XX_HLSQ_CS_CNTL_0_UNK0(uint32_t val)
4372 {
4373 return ((val) << A6XX_HLSQ_CS_CNTL_0_UNK0__SHIFT) & A6XX_HLSQ_CS_CNTL_0_UNK0__MASK;
4374 }
4375 #define A6XX_HLSQ_CS_CNTL_0_UNK1__MASK 0x00ff0000
4376 #define A6XX_HLSQ_CS_CNTL_0_UNK1__SHIFT 16
4377 static inline uint32_t A6XX_HLSQ_CS_CNTL_0_UNK1(uint32_t val)
4378 {
4379 return ((val) << A6XX_HLSQ_CS_CNTL_0_UNK1__SHIFT) & A6XX_HLSQ_CS_CNTL_0_UNK1__MASK;
4380 }
4381 #define A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK 0xff000000
4382 #define A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT 24
4383 static inline uint32_t A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID(uint32_t val)
4384 {
4385 return ((val) << A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT) & A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK;
4386 }
4387
4388 #define REG_A6XX_HLSQ_CS_KERNEL_GROUP_X 0x0000b999
4389
4390 #define REG_A6XX_HLSQ_CS_KERNEL_GROUP_Y 0x0000b99a
4391
4392 #define REG_A6XX_HLSQ_CS_KERNEL_GROUP_Z 0x0000b99b
4393
4394 #define REG_A6XX_HLSQ_UPDATE_CNTL 0x0000bb08
4395
4396 #define REG_A6XX_HLSQ_FS_CNTL 0x0000bb10
4397 #define A6XX_HLSQ_FS_CNTL_CONSTLEN__MASK 0x000000ff
4398 #define A6XX_HLSQ_FS_CNTL_CONSTLEN__SHIFT 0
4399 static inline uint32_t A6XX_HLSQ_FS_CNTL_CONSTLEN(uint32_t val)
4400 {
4401 assert(!(val & 0x3));
4402 return ((val >> 2) << A6XX_HLSQ_FS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_FS_CNTL_CONSTLEN__MASK;
4403 }
4404
4405 #define REG_A6XX_HLSQ_UNKNOWN_BB11 0x0000bb11
4406
4407 #define REG_A6XX_HLSQ_UNKNOWN_BE00 0x0000be00
4408
4409 #define REG_A6XX_HLSQ_UNKNOWN_BE01 0x0000be01
4410
4411 #define REG_A6XX_HLSQ_UNKNOWN_BE04 0x0000be04
4412
4413 #define REG_A6XX_TEX_SAMP_0 0x00000000
4414 #define A6XX_TEX_SAMP_0_MIPFILTER_LINEAR_NEAR 0x00000001
4415 #define A6XX_TEX_SAMP_0_XY_MAG__MASK 0x00000006
4416 #define A6XX_TEX_SAMP_0_XY_MAG__SHIFT 1
4417 static inline uint32_t A6XX_TEX_SAMP_0_XY_MAG(enum a6xx_tex_filter val)
4418 {
4419 return ((val) << A6XX_TEX_SAMP_0_XY_MAG__SHIFT) & A6XX_TEX_SAMP_0_XY_MAG__MASK;
4420 }
4421 #define A6XX_TEX_SAMP_0_XY_MIN__MASK 0x00000018
4422 #define A6XX_TEX_SAMP_0_XY_MIN__SHIFT 3
4423 static inline uint32_t A6XX_TEX_SAMP_0_XY_MIN(enum a6xx_tex_filter val)
4424 {
4425 return ((val) << A6XX_TEX_SAMP_0_XY_MIN__SHIFT) & A6XX_TEX_SAMP_0_XY_MIN__MASK;
4426 }
4427 #define A6XX_TEX_SAMP_0_WRAP_S__MASK 0x000000e0
4428 #define A6XX_TEX_SAMP_0_WRAP_S__SHIFT 5
4429 static inline uint32_t A6XX_TEX_SAMP_0_WRAP_S(enum a6xx_tex_clamp val)
4430 {
4431 return ((val) << A6XX_TEX_SAMP_0_WRAP_S__SHIFT) & A6XX_TEX_SAMP_0_WRAP_S__MASK;
4432 }
4433 #define A6XX_TEX_SAMP_0_WRAP_T__MASK 0x00000700
4434 #define A6XX_TEX_SAMP_0_WRAP_T__SHIFT 8
4435 static inline uint32_t A6XX_TEX_SAMP_0_WRAP_T(enum a6xx_tex_clamp val)
4436 {
4437 return ((val) << A6XX_TEX_SAMP_0_WRAP_T__SHIFT) & A6XX_TEX_SAMP_0_WRAP_T__MASK;
4438 }
4439 #define A6XX_TEX_SAMP_0_WRAP_R__MASK 0x00003800
4440 #define A6XX_TEX_SAMP_0_WRAP_R__SHIFT 11
4441 static inline uint32_t A6XX_TEX_SAMP_0_WRAP_R(enum a6xx_tex_clamp val)
4442 {
4443 return ((val) << A6XX_TEX_SAMP_0_WRAP_R__SHIFT) & A6XX_TEX_SAMP_0_WRAP_R__MASK;
4444 }
4445 #define A6XX_TEX_SAMP_0_ANISO__MASK 0x0001c000
4446 #define A6XX_TEX_SAMP_0_ANISO__SHIFT 14
4447 static inline uint32_t A6XX_TEX_SAMP_0_ANISO(enum a6xx_tex_aniso val)
4448 {
4449 return ((val) << A6XX_TEX_SAMP_0_ANISO__SHIFT) & A6XX_TEX_SAMP_0_ANISO__MASK;
4450 }
4451 #define A6XX_TEX_SAMP_0_LOD_BIAS__MASK 0xfff80000
4452 #define A6XX_TEX_SAMP_0_LOD_BIAS__SHIFT 19
4453 static inline uint32_t A6XX_TEX_SAMP_0_LOD_BIAS(float val)
4454 {
4455 return ((((int32_t)(val * 256.0))) << A6XX_TEX_SAMP_0_LOD_BIAS__SHIFT) & A6XX_TEX_SAMP_0_LOD_BIAS__MASK;
4456 }
4457
4458 #define REG_A6XX_TEX_SAMP_1 0x00000001
4459 #define A6XX_TEX_SAMP_1_COMPARE_FUNC__MASK 0x0000000e
4460 #define A6XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT 1
4461 static inline uint32_t A6XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val)
4462 {
4463 return ((val) << A6XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A6XX_TEX_SAMP_1_COMPARE_FUNC__MASK;
4464 }
4465 #define A6XX_TEX_SAMP_1_CUBEMAPSEAMLESSFILTOFF 0x00000010
4466 #define A6XX_TEX_SAMP_1_UNNORM_COORDS 0x00000020
4467 #define A6XX_TEX_SAMP_1_MIPFILTER_LINEAR_FAR 0x00000040
4468 #define A6XX_TEX_SAMP_1_MAX_LOD__MASK 0x000fff00
4469 #define A6XX_TEX_SAMP_1_MAX_LOD__SHIFT 8
4470 static inline uint32_t A6XX_TEX_SAMP_1_MAX_LOD(float val)
4471 {
4472 return ((((uint32_t)(val * 256.0))) << A6XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A6XX_TEX_SAMP_1_MAX_LOD__MASK;
4473 }
4474 #define A6XX_TEX_SAMP_1_MIN_LOD__MASK 0xfff00000
4475 #define A6XX_TEX_SAMP_1_MIN_LOD__SHIFT 20
4476 static inline uint32_t A6XX_TEX_SAMP_1_MIN_LOD(float val)
4477 {
4478 return ((((uint32_t)(val * 256.0))) << A6XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A6XX_TEX_SAMP_1_MIN_LOD__MASK;
4479 }
4480
4481 #define REG_A6XX_TEX_SAMP_2 0x00000002
4482 #define A6XX_TEX_SAMP_2_BCOLOR_OFFSET__MASK 0xfffffff0
4483 #define A6XX_TEX_SAMP_2_BCOLOR_OFFSET__SHIFT 4
4484 static inline uint32_t A6XX_TEX_SAMP_2_BCOLOR_OFFSET(uint32_t val)
4485 {
4486 return ((val) << A6XX_TEX_SAMP_2_BCOLOR_OFFSET__SHIFT) & A6XX_TEX_SAMP_2_BCOLOR_OFFSET__MASK;
4487 }
4488
4489 #define REG_A6XX_TEX_SAMP_3 0x00000003
4490
4491 #define REG_A6XX_TEX_CONST_0 0x00000000
4492 #define A6XX_TEX_CONST_0_TILE_MODE__MASK 0x00000003
4493 #define A6XX_TEX_CONST_0_TILE_MODE__SHIFT 0
4494 static inline uint32_t A6XX_TEX_CONST_0_TILE_MODE(enum a6xx_tile_mode val)
4495 {
4496 return ((val) << A6XX_TEX_CONST_0_TILE_MODE__SHIFT) & A6XX_TEX_CONST_0_TILE_MODE__MASK;
4497 }
4498 #define A6XX_TEX_CONST_0_SRGB 0x00000004
4499 #define A6XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
4500 #define A6XX_TEX_CONST_0_SWIZ_X__SHIFT 4
4501 static inline uint32_t A6XX_TEX_CONST_0_SWIZ_X(enum a6xx_tex_swiz val)
4502 {
4503 return ((val) << A6XX_TEX_CONST_0_SWIZ_X__SHIFT) & A6XX_TEX_CONST_0_SWIZ_X__MASK;
4504 }
4505 #define A6XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
4506 #define A6XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
4507 static inline uint32_t A6XX_TEX_CONST_0_SWIZ_Y(enum a6xx_tex_swiz val)
4508 {
4509 return ((val) << A6XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A6XX_TEX_CONST_0_SWIZ_Y__MASK;
4510 }
4511 #define A6XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
4512 #define A6XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
4513 static inline uint32_t A6XX_TEX_CONST_0_SWIZ_Z(enum a6xx_tex_swiz val)
4514 {
4515 return ((val) << A6XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A6XX_TEX_CONST_0_SWIZ_Z__MASK;
4516 }
4517 #define A6XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
4518 #define A6XX_TEX_CONST_0_SWIZ_W__SHIFT 13
4519 static inline uint32_t A6XX_TEX_CONST_0_SWIZ_W(enum a6xx_tex_swiz val)
4520 {
4521 return ((val) << A6XX_TEX_CONST_0_SWIZ_W__SHIFT) & A6XX_TEX_CONST_0_SWIZ_W__MASK;
4522 }
4523 #define A6XX_TEX_CONST_0_MIPLVLS__MASK 0x000f0000
4524 #define A6XX_TEX_CONST_0_MIPLVLS__SHIFT 16
4525 static inline uint32_t A6XX_TEX_CONST_0_MIPLVLS(uint32_t val)
4526 {
4527 return ((val) << A6XX_TEX_CONST_0_MIPLVLS__SHIFT) & A6XX_TEX_CONST_0_MIPLVLS__MASK;
4528 }
4529 #define A6XX_TEX_CONST_0_FMT__MASK 0x3fc00000
4530 #define A6XX_TEX_CONST_0_FMT__SHIFT 22
4531 static inline uint32_t A6XX_TEX_CONST_0_FMT(enum a6xx_tex_fmt val)
4532 {
4533 return ((val) << A6XX_TEX_CONST_0_FMT__SHIFT) & A6XX_TEX_CONST_0_FMT__MASK;
4534 }
4535 #define A6XX_TEX_CONST_0_SWAP__MASK 0xc0000000
4536 #define A6XX_TEX_CONST_0_SWAP__SHIFT 30
4537 static inline uint32_t A6XX_TEX_CONST_0_SWAP(enum a3xx_color_swap val)
4538 {
4539 return ((val) << A6XX_TEX_CONST_0_SWAP__SHIFT) & A6XX_TEX_CONST_0_SWAP__MASK;
4540 }
4541
4542 #define REG_A6XX_TEX_CONST_1 0x00000001
4543 #define A6XX_TEX_CONST_1_WIDTH__MASK 0x00007fff
4544 #define A6XX_TEX_CONST_1_WIDTH__SHIFT 0
4545 static inline uint32_t A6XX_TEX_CONST_1_WIDTH(uint32_t val)
4546 {
4547 return ((val) << A6XX_TEX_CONST_1_WIDTH__SHIFT) & A6XX_TEX_CONST_1_WIDTH__MASK;
4548 }
4549 #define A6XX_TEX_CONST_1_HEIGHT__MASK 0x3fff8000
4550 #define A6XX_TEX_CONST_1_HEIGHT__SHIFT 15
4551 static inline uint32_t A6XX_TEX_CONST_1_HEIGHT(uint32_t val)
4552 {
4553 return ((val) << A6XX_TEX_CONST_1_HEIGHT__SHIFT) & A6XX_TEX_CONST_1_HEIGHT__MASK;
4554 }
4555
4556 #define REG_A6XX_TEX_CONST_2 0x00000002
4557 #define A6XX_TEX_CONST_2_FETCHSIZE__MASK 0x0000000f
4558 #define A6XX_TEX_CONST_2_FETCHSIZE__SHIFT 0
4559 static inline uint32_t A6XX_TEX_CONST_2_FETCHSIZE(enum a6xx_tex_fetchsize val)
4560 {
4561 return ((val) << A6XX_TEX_CONST_2_FETCHSIZE__SHIFT) & A6XX_TEX_CONST_2_FETCHSIZE__MASK;
4562 }
4563 #define A6XX_TEX_CONST_2_PITCH__MASK 0x1fffff80
4564 #define A6XX_TEX_CONST_2_PITCH__SHIFT 7
4565 static inline uint32_t A6XX_TEX_CONST_2_PITCH(uint32_t val)
4566 {
4567 return ((val) << A6XX_TEX_CONST_2_PITCH__SHIFT) & A6XX_TEX_CONST_2_PITCH__MASK;
4568 }
4569 #define A6XX_TEX_CONST_2_TYPE__MASK 0x60000000
4570 #define A6XX_TEX_CONST_2_TYPE__SHIFT 29
4571 static inline uint32_t A6XX_TEX_CONST_2_TYPE(enum a6xx_tex_type val)
4572 {
4573 return ((val) << A6XX_TEX_CONST_2_TYPE__SHIFT) & A6XX_TEX_CONST_2_TYPE__MASK;
4574 }
4575
4576 #define REG_A6XX_TEX_CONST_3 0x00000003
4577 #define A6XX_TEX_CONST_3_ARRAY_PITCH__MASK 0x00003fff
4578 #define A6XX_TEX_CONST_3_ARRAY_PITCH__SHIFT 0
4579 static inline uint32_t A6XX_TEX_CONST_3_ARRAY_PITCH(uint32_t val)
4580 {
4581 assert(!(val & 0xfff));
4582 return ((val >> 12) << A6XX_TEX_CONST_3_ARRAY_PITCH__SHIFT) & A6XX_TEX_CONST_3_ARRAY_PITCH__MASK;
4583 }
4584 #define A6XX_TEX_CONST_3_FLAG 0x10000000
4585
4586 #define REG_A6XX_TEX_CONST_4 0x00000004
4587 #define A6XX_TEX_CONST_4_BASE_LO__MASK 0xffffffe0
4588 #define A6XX_TEX_CONST_4_BASE_LO__SHIFT 5
4589 static inline uint32_t A6XX_TEX_CONST_4_BASE_LO(uint32_t val)
4590 {
4591 assert(!(val & 0x1f));
4592 return ((val >> 5) << A6XX_TEX_CONST_4_BASE_LO__SHIFT) & A6XX_TEX_CONST_4_BASE_LO__MASK;
4593 }
4594
4595 #define REG_A6XX_TEX_CONST_5 0x00000005
4596 #define A6XX_TEX_CONST_5_BASE_HI__MASK 0x0001ffff
4597 #define A6XX_TEX_CONST_5_BASE_HI__SHIFT 0
4598 static inline uint32_t A6XX_TEX_CONST_5_BASE_HI(uint32_t val)
4599 {
4600 return ((val) << A6XX_TEX_CONST_5_BASE_HI__SHIFT) & A6XX_TEX_CONST_5_BASE_HI__MASK;
4601 }
4602 #define A6XX_TEX_CONST_5_DEPTH__MASK 0x3ffe0000
4603 #define A6XX_TEX_CONST_5_DEPTH__SHIFT 17
4604 static inline uint32_t A6XX_TEX_CONST_5_DEPTH(uint32_t val)
4605 {
4606 return ((val) << A6XX_TEX_CONST_5_DEPTH__SHIFT) & A6XX_TEX_CONST_5_DEPTH__MASK;
4607 }
4608
4609 #define REG_A6XX_TEX_CONST_6 0x00000006
4610
4611 #define REG_A6XX_TEX_CONST_7 0x00000007
4612 #define A6XX_TEX_CONST_7_FLAG_LO__MASK 0xffffffe0
4613 #define A6XX_TEX_CONST_7_FLAG_LO__SHIFT 5
4614 static inline uint32_t A6XX_TEX_CONST_7_FLAG_LO(uint32_t val)
4615 {
4616 assert(!(val & 0x1f));
4617 return ((val >> 5) << A6XX_TEX_CONST_7_FLAG_LO__SHIFT) & A6XX_TEX_CONST_7_FLAG_LO__MASK;
4618 }
4619
4620 #define REG_A6XX_TEX_CONST_8 0x00000008
4621 #define A6XX_TEX_CONST_8_BASE_HI__MASK 0x0001ffff
4622 #define A6XX_TEX_CONST_8_BASE_HI__SHIFT 0
4623 static inline uint32_t A6XX_TEX_CONST_8_BASE_HI(uint32_t val)
4624 {
4625 return ((val) << A6XX_TEX_CONST_8_BASE_HI__SHIFT) & A6XX_TEX_CONST_8_BASE_HI__MASK;
4626 }
4627
4628 #define REG_A6XX_TEX_CONST_9 0x00000009
4629
4630 #define REG_A6XX_TEX_CONST_10 0x0000000a
4631
4632 #define REG_A6XX_TEX_CONST_11 0x0000000b
4633
4634 #define REG_A6XX_TEX_CONST_12 0x0000000c
4635
4636 #define REG_A6XX_TEX_CONST_13 0x0000000d
4637
4638 #define REG_A6XX_TEX_CONST_14 0x0000000e
4639
4640 #define REG_A6XX_TEX_CONST_15 0x0000000f
4641
4642
4643 #endif /* A6XX_XML */