2 * Copyright (C) 2016 Rob Clark <robclark@freedesktop.org>
3 * Copyright © 2018 Google, Inc.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
25 * Rob Clark <robclark@freedesktop.org>
28 #include "pipe/p_state.h"
29 #include "util/u_string.h"
30 #include "util/u_memory.h"
31 #include "util/u_helpers.h"
32 #include "util/u_format.h"
33 #include "util/u_viewport.h"
35 #include "freedreno_resource.h"
36 #include "freedreno_query_hw.h"
39 #include "fd6_blend.h"
40 #include "fd6_context.h"
41 #include "fd6_image.h"
42 #include "fd6_program.h"
43 #include "fd6_rasterizer.h"
44 #include "fd6_texture.h"
45 #include "fd6_format.h"
48 /* regid: base const register
49 * prsc or dwords: buffer containing constant values
50 * sizedwords: size of const value buffer
53 fd6_emit_const(struct fd_ringbuffer
*ring
, gl_shader_stage type
,
54 uint32_t regid
, uint32_t offset
, uint32_t sizedwords
,
55 const uint32_t *dwords
, struct pipe_resource
*prsc
)
57 uint32_t i
, sz
, align_sz
;
58 enum a6xx_state_src src
;
60 debug_assert((regid
% 4) == 0);
70 align_sz
= align(sz
, 4);
72 OUT_PKT7(ring
, fd6_stage2opcode(type
), 3 + align_sz
);
73 OUT_RING(ring
, CP_LOAD_STATE6_0_DST_OFF(regid
/4) |
74 CP_LOAD_STATE6_0_STATE_TYPE(ST6_CONSTANTS
) |
75 CP_LOAD_STATE6_0_STATE_SRC(src
) |
76 CP_LOAD_STATE6_0_STATE_BLOCK(fd6_stage2shadersb(type
)) |
77 CP_LOAD_STATE6_0_NUM_UNIT(DIV_ROUND_UP(sizedwords
, 4)));
79 struct fd_bo
*bo
= fd_resource(prsc
)->bo
;
80 OUT_RELOC(ring
, bo
, offset
, 0, 0);
82 OUT_RING(ring
, CP_LOAD_STATE6_1_EXT_SRC_ADDR(0));
83 OUT_RING(ring
, CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI(0));
84 dwords
= (uint32_t *)&((uint8_t *)dwords
)[offset
];
87 for (i
= 0; i
< sz
; i
++) {
88 OUT_RING(ring
, dwords
[i
]);
91 /* Zero-pad to multiple of 4 dwords */
92 for (i
= sz
; i
< align_sz
; i
++) {
98 fd6_emit_const_bo(struct fd_ringbuffer
*ring
, gl_shader_stage type
, boolean write
,
99 uint32_t regid
, uint32_t num
, struct pipe_resource
**prscs
, uint32_t *offsets
)
101 uint32_t anum
= align(num
, 2);
104 debug_assert((regid
% 4) == 0);
106 OUT_PKT7(ring
, fd6_stage2opcode(type
), 3 + (2 * anum
));
107 OUT_RING(ring
, CP_LOAD_STATE6_0_DST_OFF(regid
/4) |
108 CP_LOAD_STATE6_0_STATE_TYPE(ST6_CONSTANTS
)|
109 CP_LOAD_STATE6_0_STATE_SRC(SS6_DIRECT
) |
110 CP_LOAD_STATE6_0_STATE_BLOCK(fd6_stage2shadersb(type
)) |
111 CP_LOAD_STATE6_0_NUM_UNIT(anum
/2));
112 OUT_RING(ring
, CP_LOAD_STATE6_1_EXT_SRC_ADDR(0));
113 OUT_RING(ring
, CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI(0));
115 for (i
= 0; i
< num
; i
++) {
118 OUT_RELOCW(ring
, fd_resource(prscs
[i
])->bo
, offsets
[i
], 0, 0);
120 OUT_RELOC(ring
, fd_resource(prscs
[i
])->bo
, offsets
[i
], 0, 0);
123 OUT_RING(ring
, 0xbad00000 | (i
<< 16));
124 OUT_RING(ring
, 0xbad00000 | (i
<< 16));
128 for (; i
< anum
; i
++) {
129 OUT_RING(ring
, 0xffffffff);
130 OUT_RING(ring
, 0xffffffff);
134 /* Border color layout is diff from a4xx/a5xx.. if it turns out to be
135 * the same as a6xx then move this somewhere common ;-)
137 * Entry layout looks like (total size, 0x60 bytes):
140 struct PACKED bcolor_entry
{
152 uint32_t z24
; /* also s8? */
153 uint16_t srgb
[4]; /* appears to duplicate fp16[], but clamped, used for srgb */
157 #define FD6_BORDER_COLOR_SIZE sizeof(struct bcolor_entry)
158 #define FD6_BORDER_COLOR_UPLOAD_SIZE (2 * PIPE_MAX_SAMPLERS * FD6_BORDER_COLOR_SIZE)
161 setup_border_colors(struct fd_texture_stateobj
*tex
, struct bcolor_entry
*entries
)
164 STATIC_ASSERT(sizeof(struct bcolor_entry
) == FD6_BORDER_COLOR_SIZE
);
166 for (i
= 0; i
< tex
->num_samplers
; i
++) {
167 struct bcolor_entry
*e
= &entries
[i
];
168 struct pipe_sampler_state
*sampler
= tex
->samplers
[i
];
169 union pipe_color_union
*bc
;
174 bc
= &sampler
->border_color
;
179 * The border colors need to be swizzled in a particular
180 * format-dependent order. Even though samplers don't know about
181 * formats, we can assume that with a GL state tracker, there's a
182 * 1:1 correspondence between sampler and texture. Take advantage
185 if ((i
>= tex
->num_textures
) || !tex
->textures
[i
])
188 struct pipe_sampler_view
*view
= tex
->textures
[i
];
189 enum pipe_format format
= view
->format
;
190 const struct util_format_description
*desc
=
191 util_format_description(format
);
199 unsigned char swiz
[4];
201 fd6_tex_swiz(format
, swiz
,
202 view
->swizzle_r
, view
->swizzle_g
,
203 view
->swizzle_b
, view
->swizzle_a
);
205 for (j
= 0; j
< 4; j
++) {
210 * HACK: for PIPE_FORMAT_X24S8_UINT we end up w/ the
211 * stencil border color value in bc->ui[0] but according
212 * to desc->swizzle and desc->channel, the .x/.w component
213 * is NONE and the stencil value is in the y component.
214 * Meanwhile the hardware wants this in the .w component
215 * for x24s8 and the .x component for x32_s8x24.
217 if ((format
== PIPE_FORMAT_X24S8_UINT
) ||
218 (format
== PIPE_FORMAT_X32_S8X24_UINT
)) {
221 cd
= (format
== PIPE_FORMAT_X32_S8X24_UINT
) ? 0 : 3;
230 if (desc
->channel
[c
].pure_integer
) {
232 switch (desc
->channel
[c
].size
) {
234 assert(desc
->channel
[c
].type
== UTIL_FORMAT_TYPE_UNSIGNED
);
235 clamped
= CLAMP(bc
->ui
[j
], 0, 0x3);
238 if (desc
->channel
[c
].type
== UTIL_FORMAT_TYPE_SIGNED
)
239 clamped
= CLAMP(bc
->i
[j
], -128, 127);
241 clamped
= CLAMP(bc
->ui
[j
], 0, 255);
244 assert(desc
->channel
[c
].type
== UTIL_FORMAT_TYPE_UNSIGNED
);
245 clamped
= CLAMP(bc
->ui
[j
], 0, 0x3ff);
248 if (desc
->channel
[c
].type
== UTIL_FORMAT_TYPE_SIGNED
)
249 clamped
= CLAMP(bc
->i
[j
], -32768, 32767);
251 clamped
= CLAMP(bc
->ui
[j
], 0, 65535);
254 assert(!"Unexpected bit size");
259 e
->fp32
[cd
] = bc
->ui
[j
];
260 e
->fp16
[cd
] = clamped
;
263 float f_u
= CLAMP(f
, 0, 1);
264 float f_s
= CLAMP(f
, -1, 1);
267 e
->fp16
[c
] = util_float_to_half(f
);
268 e
->srgb
[c
] = util_float_to_half(f_u
);
269 e
->ui16
[c
] = f_u
* 0xffff;
270 e
->si16
[c
] = f_s
* 0x7fff;
271 e
->ui8
[c
] = f_u
* 0xff;
272 e
->si8
[c
] = f_s
* 0x7f;
274 e
->rgb565
|= (int)(f_u
* 0x3f) << 5;
276 e
->rgb565
|= (int)(f_u
* 0x1f) << (c
? 11 : 0);
278 e
->rgb5a1
|= (f_u
> 0.5) ? 0x8000 : 0;
280 e
->rgb5a1
|= (int)(f_u
* 0x1f) << (c
* 5);
282 e
->rgb10a2
|= (int)(f_u
* 0x3) << 30;
284 e
->rgb10a2
|= (int)(f_u
* 0x3ff) << (c
* 10);
285 e
->rgba4
|= (int)(f_u
* 0xf) << (c
* 4);
287 e
->z24
= f_u
* 0xffffff;
292 memset(&e
->__pad0
, 0, sizeof(e
->__pad0
));
293 memset(&e
->__pad1
, 0, sizeof(e
->__pad1
));
299 emit_border_color(struct fd_context
*ctx
, struct fd_ringbuffer
*ring
)
301 struct fd6_context
*fd6_ctx
= fd6_context(ctx
);
302 struct bcolor_entry
*entries
;
306 STATIC_ASSERT(sizeof(struct bcolor_entry
) == FD6_BORDER_COLOR_SIZE
);
308 u_upload_alloc(fd6_ctx
->border_color_uploader
,
309 0, FD6_BORDER_COLOR_UPLOAD_SIZE
,
310 FD6_BORDER_COLOR_UPLOAD_SIZE
, &off
,
311 &fd6_ctx
->border_color_buf
,
316 setup_border_colors(&ctx
->tex
[PIPE_SHADER_VERTEX
], &entries
[0]);
317 setup_border_colors(&ctx
->tex
[PIPE_SHADER_FRAGMENT
],
318 &entries
[ctx
->tex
[PIPE_SHADER_VERTEX
].num_samplers
]);
320 OUT_PKT4(ring
, REG_A6XX_SP_TP_BORDER_COLOR_BASE_ADDR_LO
, 2);
321 OUT_RELOC(ring
, fd_resource(fd6_ctx
->border_color_buf
)->bo
, off
, 0, 0);
323 u_upload_unmap(fd6_ctx
->border_color_uploader
);
327 fd6_emit_fb_tex(struct fd_ringbuffer
*state
, struct fd_context
*ctx
)
329 struct pipe_framebuffer_state
*pfb
= &ctx
->batch
->framebuffer
;
330 struct pipe_surface
*psurf
= pfb
->cbufs
[0];
331 struct fd_resource
*rsc
= fd_resource(psurf
->texture
);
333 uint32_t texconst0
= fd6_tex_const_0(psurf
->texture
, psurf
->u
.tex
.level
,
334 psurf
->format
, PIPE_SWIZZLE_X
, PIPE_SWIZZLE_Y
,
335 PIPE_SWIZZLE_Z
, PIPE_SWIZZLE_W
);
337 /* always TILE6_2 mode in GMEM.. which also means no swap: */
338 texconst0
&= ~(A6XX_TEX_CONST_0_SWAP__MASK
| A6XX_TEX_CONST_0_TILE_MODE__MASK
);
339 texconst0
|= A6XX_TEX_CONST_0_TILE_MODE(TILE6_2
);
341 OUT_RING(state
, texconst0
);
342 OUT_RING(state
, A6XX_TEX_CONST_1_WIDTH(pfb
->width
) |
343 A6XX_TEX_CONST_1_HEIGHT(pfb
->height
));
344 OUT_RINGP(state
, A6XX_TEX_CONST_2_TYPE(A6XX_TEX_2D
) |
345 A6XX_TEX_CONST_2_FETCHSIZE(TFETCH6_2_BYTE
),
346 &ctx
->batch
->fb_read_patches
);
347 OUT_RING(state
, A6XX_TEX_CONST_3_ARRAY_PITCH(rsc
->layer_size
));
349 OUT_RING(state
, A6XX_TEX_CONST_4_BASE_LO(ctx
->screen
->gmem_base
));
350 OUT_RING(state
, A6XX_TEX_CONST_5_BASE_HI(ctx
->screen
->gmem_base
>> 32) |
351 A6XX_TEX_CONST_5_DEPTH(1));
352 OUT_RING(state
, 0); /* texconst6 */
353 OUT_RING(state
, 0); /* texconst7 */
354 OUT_RING(state
, 0); /* texconst8 */
355 OUT_RING(state
, 0); /* texconst9 */
356 OUT_RING(state
, 0); /* texconst10 */
357 OUT_RING(state
, 0); /* texconst11 */
365 fd6_emit_textures(struct fd_pipe
*pipe
, struct fd_ringbuffer
*ring
,
366 enum pipe_shader_type type
, struct fd_texture_stateobj
*tex
,
367 unsigned bcolor_offset
,
368 /* can be NULL if no image/SSBO/fb state to merge in: */
369 const struct ir3_shader_variant
*v
, struct fd_context
*ctx
)
371 bool needs_border
= false;
372 unsigned opcode
, tex_samp_reg
, tex_const_reg
, tex_count_reg
;
373 enum a6xx_state_block sb
;
376 case PIPE_SHADER_VERTEX
:
378 opcode
= CP_LOAD_STATE6_GEOM
;
379 tex_samp_reg
= REG_A6XX_SP_VS_TEX_SAMP_LO
;
380 tex_const_reg
= REG_A6XX_SP_VS_TEX_CONST_LO
;
381 tex_count_reg
= REG_A6XX_SP_VS_TEX_COUNT
;
383 case PIPE_SHADER_TESS_CTRL
:
385 opcode
= CP_LOAD_STATE6_GEOM
;
386 tex_samp_reg
= REG_A6XX_SP_HS_TEX_SAMP_LO
;
387 tex_const_reg
= REG_A6XX_SP_HS_TEX_CONST_LO
;
388 tex_count_reg
= REG_A6XX_SP_HS_TEX_COUNT
;
390 case PIPE_SHADER_TESS_EVAL
:
392 opcode
= CP_LOAD_STATE6_GEOM
;
393 tex_samp_reg
= REG_A6XX_SP_DS_TEX_SAMP_LO
;
394 tex_const_reg
= REG_A6XX_SP_DS_TEX_CONST_LO
;
395 tex_count_reg
= REG_A6XX_SP_DS_TEX_COUNT
;
397 case PIPE_SHADER_GEOMETRY
:
399 opcode
= CP_LOAD_STATE6_GEOM
;
400 tex_samp_reg
= REG_A6XX_SP_GS_TEX_SAMP_LO
;
401 tex_const_reg
= REG_A6XX_SP_GS_TEX_CONST_LO
;
402 tex_count_reg
= REG_A6XX_SP_GS_TEX_COUNT
;
404 case PIPE_SHADER_FRAGMENT
:
406 opcode
= CP_LOAD_STATE6_FRAG
;
407 tex_samp_reg
= REG_A6XX_SP_FS_TEX_SAMP_LO
;
408 tex_const_reg
= REG_A6XX_SP_FS_TEX_CONST_LO
;
409 tex_count_reg
= REG_A6XX_SP_FS_TEX_COUNT
;
411 case PIPE_SHADER_COMPUTE
:
413 opcode
= CP_LOAD_STATE6_FRAG
;
414 tex_samp_reg
= REG_A6XX_SP_CS_TEX_SAMP_LO
;
415 tex_const_reg
= REG_A6XX_SP_CS_TEX_CONST_LO
;
416 tex_count_reg
= REG_A6XX_SP_CS_TEX_COUNT
;
419 unreachable("bad state block");
422 if (tex
->num_samplers
> 0) {
423 struct fd_ringbuffer
*state
=
424 fd_ringbuffer_new_object(pipe
, tex
->num_samplers
* 4 * 4);
425 for (unsigned i
= 0; i
< tex
->num_samplers
; i
++) {
426 static const struct fd6_sampler_stateobj dummy_sampler
= {};
427 const struct fd6_sampler_stateobj
*sampler
= tex
->samplers
[i
] ?
428 fd6_sampler_stateobj(tex
->samplers
[i
]) : &dummy_sampler
;
429 OUT_RING(state
, sampler
->texsamp0
);
430 OUT_RING(state
, sampler
->texsamp1
);
431 OUT_RING(state
, sampler
->texsamp2
|
432 A6XX_TEX_SAMP_2_BCOLOR_OFFSET((i
+ bcolor_offset
) * sizeof(struct bcolor_entry
)));
433 OUT_RING(state
, sampler
->texsamp3
);
434 needs_border
|= sampler
->needs_border
;
437 /* output sampler state: */
438 OUT_PKT7(ring
, opcode
, 3);
439 OUT_RING(ring
, CP_LOAD_STATE6_0_DST_OFF(0) |
440 CP_LOAD_STATE6_0_STATE_TYPE(ST6_SHADER
) |
441 CP_LOAD_STATE6_0_STATE_SRC(SS6_INDIRECT
) |
442 CP_LOAD_STATE6_0_STATE_BLOCK(sb
) |
443 CP_LOAD_STATE6_0_NUM_UNIT(tex
->num_samplers
));
444 OUT_RB(ring
, state
); /* SRC_ADDR_LO/HI */
446 OUT_PKT4(ring
, tex_samp_reg
, 2);
447 OUT_RB(ring
, state
); /* SRC_ADDR_LO/HI */
449 fd_ringbuffer_del(state
);
452 unsigned num_merged_textures
= tex
->num_textures
;
453 unsigned num_textures
= tex
->num_textures
;
455 num_merged_textures
+= v
->image_mapping
.num_tex
;
458 num_merged_textures
++;
460 /* There could be more bound textures than what the shader uses.
461 * Which isn't known at shader compile time. So in the case we
462 * are merging tex state, only emit the textures that the shader
463 * uses (since the image/SSBO related tex state comes immediately
466 num_textures
= v
->image_mapping
.tex_base
;
469 if (num_merged_textures
> 0) {
470 struct fd_ringbuffer
*state
=
471 fd_ringbuffer_new_object(pipe
, num_merged_textures
* 16 * 4);
472 for (unsigned i
= 0; i
< num_textures
; i
++) {
473 static const struct fd6_pipe_sampler_view dummy_view
= {};
474 const struct fd6_pipe_sampler_view
*view
= tex
->textures
[i
] ?
475 fd6_pipe_sampler_view(tex
->textures
[i
]) : &dummy_view
;
476 struct fd_resource
*rsc
= NULL
;
478 if (view
->base
.texture
)
479 rsc
= fd_resource(view
->base
.texture
);
481 OUT_RING(state
, view
->texconst0
);
482 OUT_RING(state
, view
->texconst1
);
483 OUT_RING(state
, view
->texconst2
);
484 OUT_RING(state
, view
->texconst3
);
487 if (view
->base
.format
== PIPE_FORMAT_X32_S8X24_UINT
)
489 OUT_RELOC(state
, rsc
->bo
, view
->offset
,
490 (uint64_t)view
->texconst5
<< 32, 0);
492 OUT_RING(state
, 0x00000000);
493 OUT_RING(state
, view
->texconst5
);
496 OUT_RING(state
, view
->texconst6
);
498 if (rsc
&& view
->ubwc_enabled
) {
499 OUT_RELOC(state
, rsc
->bo
, view
->ubwc_offset
, 0, 0);
505 OUT_RING(state
, view
->texconst9
);
506 OUT_RING(state
, view
->texconst10
);
507 OUT_RING(state
, view
->texconst11
);
515 const struct ir3_ibo_mapping
*mapping
= &v
->image_mapping
;
516 struct fd_shaderbuf_stateobj
*buf
= &ctx
->shaderbuf
[type
];
517 struct fd_shaderimg_stateobj
*img
= &ctx
->shaderimg
[type
];
519 for (unsigned i
= 0; i
< mapping
->num_tex
; i
++) {
520 unsigned idx
= mapping
->tex_to_image
[i
];
521 if (idx
& IBO_SSBO
) {
522 fd6_emit_ssbo_tex(state
, &buf
->sb
[idx
& ~IBO_SSBO
]);
524 fd6_emit_image_tex(state
, &img
->si
[idx
]);
529 fd6_emit_fb_tex(state
, ctx
);
533 /* emit texture state: */
534 OUT_PKT7(ring
, opcode
, 3);
535 OUT_RING(ring
, CP_LOAD_STATE6_0_DST_OFF(0) |
536 CP_LOAD_STATE6_0_STATE_TYPE(ST6_CONSTANTS
) |
537 CP_LOAD_STATE6_0_STATE_SRC(SS6_INDIRECT
) |
538 CP_LOAD_STATE6_0_STATE_BLOCK(sb
) |
539 CP_LOAD_STATE6_0_NUM_UNIT(num_merged_textures
));
540 OUT_RB(ring
, state
); /* SRC_ADDR_LO/HI */
542 OUT_PKT4(ring
, tex_const_reg
, 2);
543 OUT_RB(ring
, state
); /* SRC_ADDR_LO/HI */
545 fd_ringbuffer_del(state
);
548 OUT_PKT4(ring
, tex_count_reg
, 1);
549 OUT_RING(ring
, num_merged_textures
);
554 /* Emits combined texture state, which also includes any Image/SSBO
555 * related texture state merged in (because we must have all texture
556 * state for a given stage in a single buffer). In the fast-path, if
557 * we don't need to merge in any image/ssbo related texture state, we
558 * just use cached texture stateobj. Otherwise we generate a single-
561 * TODO Is there some sane way we can still use cached texture stateobj
562 * with image/ssbo in use?
564 * returns whether border_color is required:
567 fd6_emit_combined_textures(struct fd_ringbuffer
*ring
, struct fd6_emit
*emit
,
568 enum pipe_shader_type type
, const struct ir3_shader_variant
*v
)
570 struct fd_context
*ctx
= emit
->ctx
;
571 bool needs_border
= false;
573 static const struct {
574 enum fd6_state_id state_id
;
575 unsigned enable_mask
;
576 } s
[PIPE_SHADER_TYPES
] = {
577 [PIPE_SHADER_VERTEX
] = { FD6_GROUP_VS_TEX
, 0x7 },
578 [PIPE_SHADER_TESS_CTRL
] = { FD6_GROUP_HS_TEX
, 0x7 },
579 [PIPE_SHADER_TESS_EVAL
] = { FD6_GROUP_DS_TEX
, 0x7 },
580 [PIPE_SHADER_GEOMETRY
] = { FD6_GROUP_GS_TEX
, 0x7 },
581 [PIPE_SHADER_FRAGMENT
] = { FD6_GROUP_FS_TEX
, 0x6 },
584 debug_assert(s
[type
].state_id
);
586 if (!v
->image_mapping
.num_tex
&& !v
->fb_read
) {
587 /* in the fast-path, when we don't have to mix in any image/SSBO
588 * related texture state, we can just lookup the stateobj and
591 * Also, framebuffer-read is a slow-path because an extra
592 * texture needs to be inserted.
594 * TODO we can probably simmplify things if we also treated
595 * border_color as a slow-path.. this way the tex state key
596 * wouldn't depend on bcolor_offset.. but fb_read might rather
597 * be *somehow* a fast-path if we eventually used it for PLS.
598 * I suppose there would be no harm in just *always* inserting
599 * an fb_read texture?
601 if ((ctx
->dirty_shader
[type
] & FD_DIRTY_SHADER_TEX
) &&
602 ctx
->tex
[type
].num_textures
> 0) {
603 struct fd6_texture_state
*tex
= fd6_texture_state(ctx
,
604 type
, &ctx
->tex
[type
]);
606 needs_border
|= tex
->needs_border
;
608 fd6_emit_add_group(emit
, tex
->stateobj
, s
[type
].state_id
,
609 s
[type
].enable_mask
);
612 /* In the slow-path, create a one-shot texture state object
613 * if either TEX|PROG|SSBO|IMAGE state is dirty:
615 if ((ctx
->dirty_shader
[type
] &
616 (FD_DIRTY_SHADER_TEX
| FD_DIRTY_SHADER_PROG
|
617 FD_DIRTY_SHADER_IMAGE
| FD_DIRTY_SHADER_SSBO
)) ||
619 struct fd_texture_stateobj
*tex
= &ctx
->tex
[type
];
620 struct fd_ringbuffer
*stateobj
=
621 fd_submit_new_ringbuffer(ctx
->batch
->submit
,
622 0x1000, FD_RINGBUFFER_STREAMING
);
623 unsigned bcolor_offset
=
624 fd6_border_color_offset(ctx
, type
, tex
);
626 needs_border
|= fd6_emit_textures(ctx
->pipe
, stateobj
, type
, tex
,
627 bcolor_offset
, v
, ctx
);
629 fd6_emit_take_group(emit
, stateobj
, s
[type
].state_id
,
630 s
[type
].enable_mask
);
637 static struct fd_ringbuffer
*
638 build_vbo_state(struct fd6_emit
*emit
, const struct ir3_shader_variant
*vp
)
640 const struct fd_vertex_state
*vtx
= emit
->vtx
;
643 struct fd_ringbuffer
*ring
= fd_submit_new_ringbuffer(emit
->ctx
->batch
->submit
,
644 4 * (10 * vp
->inputs_count
+ 2), FD_RINGBUFFER_STREAMING
);
646 for (i
= 0, j
= 0; i
<= vp
->inputs_count
; i
++) {
647 if (vp
->inputs
[i
].sysval
)
649 if (vp
->inputs
[i
].compmask
) {
650 struct pipe_vertex_element
*elem
= &vtx
->vtx
->pipe
[i
];
651 const struct pipe_vertex_buffer
*vb
=
652 &vtx
->vertexbuf
.vb
[elem
->vertex_buffer_index
];
653 struct fd_resource
*rsc
= fd_resource(vb
->buffer
.resource
);
654 enum pipe_format pfmt
= elem
->src_format
;
655 enum a6xx_vtx_fmt fmt
= fd6_pipe2vtx(pfmt
);
656 bool isint
= util_format_is_pure_integer(pfmt
);
657 uint32_t off
= vb
->buffer_offset
+ elem
->src_offset
;
658 uint32_t size
= fd_bo_size(rsc
->bo
) - off
;
659 debug_assert(fmt
!= ~0);
662 /* see dEQP-GLES31.stress.vertex_attribute_binding.buffer_bounds.bind_vertex_buffer_offset_near_wrap_10
664 if (off
> fd_bo_size(rsc
->bo
))
668 OUT_PKT4(ring
, REG_A6XX_VFD_FETCH(j
), 4);
669 OUT_RELOC(ring
, rsc
->bo
, off
, 0, 0);
670 OUT_RING(ring
, size
); /* VFD_FETCH[j].SIZE */
671 OUT_RING(ring
, vb
->stride
); /* VFD_FETCH[j].STRIDE */
673 OUT_PKT4(ring
, REG_A6XX_VFD_DECODE(j
), 2);
674 OUT_RING(ring
, A6XX_VFD_DECODE_INSTR_IDX(j
) |
675 A6XX_VFD_DECODE_INSTR_FORMAT(fmt
) |
676 COND(elem
->instance_divisor
, A6XX_VFD_DECODE_INSTR_INSTANCED
) |
677 A6XX_VFD_DECODE_INSTR_SWAP(fd6_pipe2swap(pfmt
)) |
678 A6XX_VFD_DECODE_INSTR_UNK30
|
679 COND(!isint
, A6XX_VFD_DECODE_INSTR_FLOAT
));
680 OUT_RING(ring
, MAX2(1, elem
->instance_divisor
)); /* VFD_DECODE[j].STEP_RATE */
682 OUT_PKT4(ring
, REG_A6XX_VFD_DEST_CNTL(j
), 1);
683 OUT_RING(ring
, A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK(vp
->inputs
[i
].compmask
) |
684 A6XX_VFD_DEST_CNTL_INSTR_REGID(vp
->inputs
[i
].regid
));
690 OUT_PKT4(ring
, REG_A6XX_VFD_CONTROL_0
, 1);
691 OUT_RING(ring
, A6XX_VFD_CONTROL_0_VTXCNT(j
) | (j
<< 8));
696 static struct fd_ringbuffer
*
697 build_lrz(struct fd6_emit
*emit
, bool binning_pass
)
699 struct fd6_zsa_stateobj
*zsa
= fd6_zsa_stateobj(emit
->ctx
->zsa
);
700 struct pipe_framebuffer_state
*pfb
= &emit
->ctx
->batch
->framebuffer
;
701 struct fd_resource
*rsc
= fd_resource(pfb
->zsbuf
->texture
);
702 uint32_t gras_lrz_cntl
= zsa
->gras_lrz_cntl
;
703 uint32_t rb_lrz_cntl
= zsa
->rb_lrz_cntl
;
705 struct fd_ringbuffer
*ring
= fd_submit_new_ringbuffer(emit
->ctx
->batch
->submit
,
706 16, FD_RINGBUFFER_STREAMING
);
708 if (emit
->no_lrz_write
|| !rsc
->lrz
|| !rsc
->lrz_valid
) {
711 } else if (binning_pass
&& zsa
->lrz_write
) {
712 gras_lrz_cntl
|= A6XX_GRAS_LRZ_CNTL_LRZ_WRITE
;
715 OUT_PKT4(ring
, REG_A6XX_GRAS_LRZ_CNTL
, 1);
716 OUT_RING(ring
, gras_lrz_cntl
);
718 OUT_PKT4(ring
, REG_A6XX_RB_LRZ_CNTL
, 1);
719 OUT_RING(ring
, rb_lrz_cntl
);
725 fd6_emit_streamout(struct fd_ringbuffer
*ring
, struct fd6_emit
*emit
, struct ir3_stream_output_info
*info
)
727 struct fd_context
*ctx
= emit
->ctx
;
728 const struct fd6_program_state
*prog
= fd6_emit_get_prog(emit
);
729 struct fd_streamout_stateobj
*so
= &ctx
->streamout
;
731 emit
->streamout_mask
= 0;
733 for (unsigned i
= 0; i
< so
->num_targets
; i
++) {
734 struct pipe_stream_output_target
*target
= so
->targets
[i
];
739 OUT_PKT4(ring
, REG_A6XX_VPC_SO_BUFFER_BASE_LO(i
), 3);
740 /* VPC_SO[i].BUFFER_BASE_LO: */
741 OUT_RELOCW(ring
, fd_resource(target
->buffer
)->bo
, target
->buffer_offset
, 0, 0);
742 OUT_RING(ring
, target
->buffer_size
- target
->buffer_offset
);
744 if (so
->reset
& (1 << i
)) {
745 unsigned offset
= (so
->offsets
[i
] * info
->stride
[i
] * 4);
746 OUT_PKT4(ring
, REG_A6XX_VPC_SO_BUFFER_OFFSET(i
), 1);
747 OUT_RING(ring
, offset
);
749 OUT_PKT7(ring
, CP_MEM_TO_REG
, 3);
750 OUT_RING(ring
, CP_MEM_TO_REG_0_REG(REG_A6XX_VPC_SO_BUFFER_OFFSET(i
)) |
751 CP_MEM_TO_REG_0_64B
| CP_MEM_TO_REG_0_ACCUMULATE
|
752 CP_MEM_TO_REG_0_CNT(1 - 1));
753 OUT_RELOC(ring
, control_ptr(fd6_context(ctx
), flush_base
[i
].offset
));
756 OUT_PKT4(ring
, REG_A6XX_VPC_SO_FLUSH_BASE_LO(i
), 2);
757 OUT_RELOCW(ring
, control_ptr(fd6_context(ctx
), flush_base
[i
]));
759 so
->reset
&= ~(1 << i
);
761 emit
->streamout_mask
|= (1 << i
);
764 if (emit
->streamout_mask
) {
765 const struct fd6_streamout_state
*tf
= &prog
->tf
;
767 OUT_PKT7(ring
, CP_CONTEXT_REG_BUNCH
, 12 + (2 * tf
->prog_count
));
768 OUT_RING(ring
, REG_A6XX_VPC_SO_BUF_CNTL
);
769 OUT_RING(ring
, tf
->vpc_so_buf_cntl
);
770 OUT_RING(ring
, REG_A6XX_VPC_SO_NCOMP(0));
771 OUT_RING(ring
, tf
->ncomp
[0]);
772 OUT_RING(ring
, REG_A6XX_VPC_SO_NCOMP(1));
773 OUT_RING(ring
, tf
->ncomp
[1]);
774 OUT_RING(ring
, REG_A6XX_VPC_SO_NCOMP(2));
775 OUT_RING(ring
, tf
->ncomp
[2]);
776 OUT_RING(ring
, REG_A6XX_VPC_SO_NCOMP(3));
777 OUT_RING(ring
, tf
->ncomp
[3]);
778 OUT_RING(ring
, REG_A6XX_VPC_SO_CNTL
);
779 OUT_RING(ring
, A6XX_VPC_SO_CNTL_ENABLE
);
780 for (unsigned i
= 0; i
< tf
->prog_count
; i
++) {
781 OUT_RING(ring
, REG_A6XX_VPC_SO_PROG
);
782 OUT_RING(ring
, tf
->prog
[i
]);
785 OUT_PKT7(ring
, CP_CONTEXT_REG_BUNCH
, 4);
786 OUT_RING(ring
, REG_A6XX_VPC_SO_CNTL
);
788 OUT_RING(ring
, REG_A6XX_VPC_SO_BUF_CNTL
);
795 fd6_emit_consts(struct fd6_emit
*emit
, const struct ir3_shader_variant
*v
,
796 enum pipe_shader_type type
, enum fd6_state_id id
, unsigned enable_mask
)
798 struct fd_context
*ctx
= emit
->ctx
;
800 if (v
&& ctx
->dirty_shader
[type
] & (FD_DIRTY_SHADER_PROG
| FD_DIRTY_SHADER_CONST
)) {
801 struct fd_ringbuffer
*constobj
= fd_submit_new_ringbuffer(
802 ctx
->batch
->submit
, v
->shader
->ubo_state
.cmdstream_size
,
803 FD_RINGBUFFER_STREAMING
);
805 ir3_emit_user_consts(ctx
->screen
, v
, constobj
, &ctx
->constbuf
[type
]);
806 ir3_emit_ubos(ctx
->screen
, v
, constobj
, &ctx
->constbuf
[type
]);
807 fd6_emit_take_group(emit
, constobj
, id
, enable_mask
);
812 fd6_emit_state(struct fd_ringbuffer
*ring
, struct fd6_emit
*emit
)
814 struct fd_context
*ctx
= emit
->ctx
;
815 struct pipe_framebuffer_state
*pfb
= &ctx
->batch
->framebuffer
;
816 const struct fd6_program_state
*prog
= fd6_emit_get_prog(emit
);
817 const struct ir3_shader_variant
*vs
= emit
->vs
;
818 const struct ir3_shader_variant
*hs
= emit
->hs
;
819 const struct ir3_shader_variant
*ds
= emit
->ds
;
820 const struct ir3_shader_variant
*gs
= emit
->gs
;
821 const struct ir3_shader_variant
*fs
= emit
->fs
;
822 const enum fd_dirty_3d_state dirty
= emit
->dirty
;
823 bool needs_border
= false;
825 emit_marker6(ring
, 5);
827 /* NOTE: we track fb_read differently than _BLEND_ENABLED since
828 * we might at some point decide to do sysmem in some cases when
832 ctx
->batch
->gmem_reason
|= FD_GMEM_FB_READ
;
834 if (emit
->dirty
& (FD_DIRTY_VTXBUF
| FD_DIRTY_VTXSTATE
)) {
835 struct fd_ringbuffer
*state
;
837 state
= build_vbo_state(emit
, emit
->vs
);
838 fd6_emit_take_group(emit
, state
, FD6_GROUP_VBO
, 0x7);
841 if (dirty
& FD_DIRTY_ZSA
) {
842 struct fd6_zsa_stateobj
*zsa
= fd6_zsa_stateobj(ctx
->zsa
);
844 if (util_format_is_pure_integer(pipe_surface_format(pfb
->cbufs
[0])))
845 fd6_emit_add_group(emit
, zsa
->stateobj_no_alpha
, FD6_GROUP_ZSA
, 0x7);
847 fd6_emit_add_group(emit
, zsa
->stateobj
, FD6_GROUP_ZSA
, 0x7);
850 if ((dirty
& (FD_DIRTY_ZSA
| FD_DIRTY_PROG
)) && pfb
->zsbuf
) {
851 struct fd_ringbuffer
*state
;
853 state
= build_lrz(emit
, false);
854 fd6_emit_take_group(emit
, state
, FD6_GROUP_LRZ
, 0x6);
856 state
= build_lrz(emit
, true);
857 fd6_emit_take_group(emit
, state
, FD6_GROUP_LRZ_BINNING
, 0x1);
860 if (dirty
& FD_DIRTY_STENCIL_REF
) {
861 struct pipe_stencil_ref
*sr
= &ctx
->stencil_ref
;
863 OUT_PKT4(ring
, REG_A6XX_RB_STENCILREF
, 1);
864 OUT_RING(ring
, A6XX_RB_STENCILREF_REF(sr
->ref_value
[0]) |
865 A6XX_RB_STENCILREF_BFREF(sr
->ref_value
[1]));
868 /* NOTE: scissor enabled bit is part of rasterizer state: */
869 if (dirty
& (FD_DIRTY_SCISSOR
| FD_DIRTY_RASTERIZER
)) {
870 struct pipe_scissor_state
*scissor
= fd_context_get_scissor(ctx
);
872 OUT_PKT4(ring
, REG_A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0
, 2);
873 OUT_RING(ring
, A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X(scissor
->minx
) |
874 A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y(scissor
->miny
));
875 OUT_RING(ring
, A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X(scissor
->maxx
- 1) |
876 A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y(scissor
->maxy
- 1));
878 ctx
->batch
->max_scissor
.minx
= MIN2(ctx
->batch
->max_scissor
.minx
, scissor
->minx
);
879 ctx
->batch
->max_scissor
.miny
= MIN2(ctx
->batch
->max_scissor
.miny
, scissor
->miny
);
880 ctx
->batch
->max_scissor
.maxx
= MAX2(ctx
->batch
->max_scissor
.maxx
, scissor
->maxx
);
881 ctx
->batch
->max_scissor
.maxy
= MAX2(ctx
->batch
->max_scissor
.maxy
, scissor
->maxy
);
884 if (dirty
& FD_DIRTY_VIEWPORT
) {
885 struct pipe_scissor_state
*scissor
= &ctx
->viewport_scissor
;
887 OUT_PKT4(ring
, REG_A6XX_GRAS_CL_VPORT_XOFFSET_0
, 6);
888 OUT_RING(ring
, A6XX_GRAS_CL_VPORT_XOFFSET_0(ctx
->viewport
.translate
[0]));
889 OUT_RING(ring
, A6XX_GRAS_CL_VPORT_XSCALE_0(ctx
->viewport
.scale
[0]));
890 OUT_RING(ring
, A6XX_GRAS_CL_VPORT_YOFFSET_0(ctx
->viewport
.translate
[1]));
891 OUT_RING(ring
, A6XX_GRAS_CL_VPORT_YSCALE_0(ctx
->viewport
.scale
[1]));
892 OUT_RING(ring
, A6XX_GRAS_CL_VPORT_ZOFFSET_0(ctx
->viewport
.translate
[2]));
893 OUT_RING(ring
, A6XX_GRAS_CL_VPORT_ZSCALE_0(ctx
->viewport
.scale
[2]));
895 OUT_PKT4(ring
, REG_A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0
, 2);
896 OUT_RING(ring
, A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X(scissor
->minx
) |
897 A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y(scissor
->miny
));
898 OUT_RING(ring
, A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X(scissor
->maxx
- 1) |
899 A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y(scissor
->maxy
- 1));
901 unsigned guardband_x
= fd_calc_guardband(scissor
->maxx
- scissor
->minx
);
902 unsigned guardband_y
= fd_calc_guardband(scissor
->maxy
- scissor
->miny
);
904 OUT_PKT4(ring
, REG_A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ
, 1);
905 OUT_RING(ring
, A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ(guardband_x
) |
906 A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT(guardband_y
));
909 if (dirty
& FD_DIRTY_PROG
) {
910 fd6_emit_add_group(emit
, prog
->config_stateobj
, FD6_GROUP_PROG_CONFIG
, 0x7);
911 fd6_emit_add_group(emit
, prog
->stateobj
, FD6_GROUP_PROG
, 0x6);
912 fd6_emit_add_group(emit
, prog
->binning_stateobj
,
913 FD6_GROUP_PROG_BINNING
, 0x1);
915 /* emit remaining non-stateobj program state, ie. what depends
916 * on other emit state, so cannot be pre-baked. This could
917 * be moved to a separate stateobj which is dynamically
920 fd6_program_emit(ring
, emit
);
923 if (dirty
& FD_DIRTY_RASTERIZER
) {
924 struct fd6_rasterizer_stateobj
*rasterizer
=
925 fd6_rasterizer_stateobj(ctx
->rasterizer
);
926 fd6_emit_add_group(emit
, rasterizer
->stateobj
,
927 FD6_GROUP_RASTERIZER
, 0x7);
930 /* Since the primitive restart state is not part of a tracked object, we
931 * re-emit this register every time.
933 if (emit
->info
&& ctx
->rasterizer
) {
934 struct fd6_rasterizer_stateobj
*rasterizer
=
935 fd6_rasterizer_stateobj(ctx
->rasterizer
);
936 OUT_PKT4(ring
, REG_A6XX_PC_UNKNOWN_9806
, 1);
938 OUT_PKT4(ring
, REG_A6XX_PC_UNKNOWN_9990
, 1);
940 OUT_PKT4(ring
, REG_A6XX_VFD_UNKNOWN_A008
, 1);
943 OUT_PKT4(ring
, REG_A6XX_PC_PRIMITIVE_CNTL_0
, 1);
944 OUT_RING(ring
, rasterizer
->pc_primitive_cntl
|
945 COND(emit
->info
->primitive_restart
&& emit
->info
->index_size
,
946 A6XX_PC_PRIMITIVE_CNTL_0_PRIMITIVE_RESTART
));
949 if (dirty
& (FD_DIRTY_FRAMEBUFFER
| FD_DIRTY_RASTERIZER
| FD_DIRTY_PROG
)) {
950 unsigned nr
= pfb
->nr_cbufs
;
952 if (ctx
->rasterizer
->rasterizer_discard
)
955 OUT_PKT4(ring
, REG_A6XX_RB_FS_OUTPUT_CNTL0
, 2);
956 OUT_RING(ring
, COND(fs
->writes_pos
, A6XX_RB_FS_OUTPUT_CNTL0_FRAG_WRITES_Z
) |
957 COND(fs
->writes_smask
&& pfb
->samples
> 1,
958 A6XX_RB_FS_OUTPUT_CNTL0_FRAG_WRITES_SAMPMASK
));
959 OUT_RING(ring
, A6XX_RB_FS_OUTPUT_CNTL1_MRT(nr
));
961 OUT_PKT4(ring
, REG_A6XX_SP_FS_OUTPUT_CNTL1
, 1);
962 OUT_RING(ring
, A6XX_SP_FS_OUTPUT_CNTL1_MRT(nr
));
965 fd6_emit_consts(emit
, vs
, PIPE_SHADER_VERTEX
, FD6_GROUP_VS_CONST
, 0x7);
966 fd6_emit_consts(emit
, hs
, PIPE_SHADER_TESS_CTRL
, FD6_GROUP_HS_CONST
, 0x7);
967 fd6_emit_consts(emit
, ds
, PIPE_SHADER_TESS_EVAL
, FD6_GROUP_DS_CONST
, 0x7);
968 fd6_emit_consts(emit
, gs
, PIPE_SHADER_GEOMETRY
, FD6_GROUP_GS_CONST
, 0x7);
969 fd6_emit_consts(emit
, fs
, PIPE_SHADER_FRAGMENT
, FD6_GROUP_FS_CONST
, 0x6);
971 /* if driver-params are needed, emit each time: */
972 if (ir3_needs_vs_driver_params(vs
)) {
973 struct fd_ringbuffer
*dpconstobj
= fd_submit_new_ringbuffer(
974 ctx
->batch
->submit
, IR3_DP_VS_COUNT
* 4, FD_RINGBUFFER_STREAMING
);
975 ir3_emit_vs_driver_params(vs
, dpconstobj
, ctx
, emit
->info
);
976 fd6_emit_take_group(emit
, dpconstobj
, FD6_GROUP_VS_DRIVER_PARAMS
, 0x7);
978 fd6_emit_take_group(emit
, NULL
, FD6_GROUP_VS_DRIVER_PARAMS
, 0x7);
981 struct ir3_stream_output_info
*info
= &vs
->shader
->stream_output
;
982 if (info
->num_outputs
)
983 fd6_emit_streamout(ring
, emit
, info
);
985 if (dirty
& FD_DIRTY_BLEND
) {
986 struct fd6_blend_stateobj
*blend
= fd6_blend_stateobj(ctx
->blend
);
989 for (i
= 0; i
< pfb
->nr_cbufs
; i
++) {
990 enum pipe_format format
= pipe_surface_format(pfb
->cbufs
[i
]);
991 bool is_int
= util_format_is_pure_integer(format
);
992 bool has_alpha
= util_format_has_alpha(format
);
993 uint32_t control
= blend
->rb_mrt
[i
].control
;
994 uint32_t blend_control
= blend
->rb_mrt
[i
].blend_control_alpha
;
997 control
&= A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK
;
998 control
|= A6XX_RB_MRT_CONTROL_ROP_CODE(ROP_COPY
);
1002 blend_control
|= blend
->rb_mrt
[i
].blend_control_rgb
;
1004 blend_control
|= blend
->rb_mrt
[i
].blend_control_no_alpha_rgb
;
1005 control
&= ~A6XX_RB_MRT_CONTROL_BLEND2
;
1008 OUT_PKT4(ring
, REG_A6XX_RB_MRT_CONTROL(i
), 1);
1009 OUT_RING(ring
, control
);
1011 OUT_PKT4(ring
, REG_A6XX_RB_MRT_BLEND_CONTROL(i
), 1);
1012 OUT_RING(ring
, blend_control
);
1015 OUT_PKT4(ring
, REG_A6XX_RB_DITHER_CNTL
, 1);
1016 OUT_RING(ring
, blend
->rb_dither_cntl
);
1018 OUT_PKT4(ring
, REG_A6XX_SP_BLEND_CNTL
, 1);
1019 OUT_RING(ring
, blend
->sp_blend_cntl
);
1022 if (dirty
& (FD_DIRTY_BLEND
| FD_DIRTY_SAMPLE_MASK
)) {
1023 struct fd6_blend_stateobj
*blend
= fd6_blend_stateobj(ctx
->blend
);
1025 OUT_PKT4(ring
, REG_A6XX_RB_BLEND_CNTL
, 1);
1026 OUT_RING(ring
, blend
->rb_blend_cntl
|
1027 A6XX_RB_BLEND_CNTL_SAMPLE_MASK(ctx
->sample_mask
));
1030 if (dirty
& FD_DIRTY_BLEND_COLOR
) {
1031 struct pipe_blend_color
*bcolor
= &ctx
->blend_color
;
1033 OUT_PKT4(ring
, REG_A6XX_RB_BLEND_RED_F32
, 4);
1034 OUT_RING(ring
, A6XX_RB_BLEND_RED_F32(bcolor
->color
[0]));
1035 OUT_RING(ring
, A6XX_RB_BLEND_GREEN_F32(bcolor
->color
[1]));
1036 OUT_RING(ring
, A6XX_RB_BLEND_BLUE_F32(bcolor
->color
[2]));
1037 OUT_RING(ring
, A6XX_RB_BLEND_ALPHA_F32(bcolor
->color
[3]));
1040 needs_border
|= fd6_emit_combined_textures(ring
, emit
, PIPE_SHADER_VERTEX
, vs
);
1042 needs_border
|= fd6_emit_combined_textures(ring
, emit
, PIPE_SHADER_TESS_CTRL
, hs
);
1043 needs_border
|= fd6_emit_combined_textures(ring
, emit
, PIPE_SHADER_TESS_EVAL
, ds
);
1046 needs_border
|= fd6_emit_combined_textures(ring
, emit
, PIPE_SHADER_GEOMETRY
, gs
);
1048 needs_border
|= fd6_emit_combined_textures(ring
, emit
, PIPE_SHADER_FRAGMENT
, fs
);
1051 emit_border_color(ctx
, ring
);
1054 debug_assert(hs
->image_mapping
.num_ibo
== 0);
1055 debug_assert(ds
->image_mapping
.num_ibo
== 0);
1058 debug_assert(gs
->image_mapping
.num_ibo
== 0);
1061 #define DIRTY_IBO (FD_DIRTY_SHADER_SSBO | FD_DIRTY_SHADER_IMAGE | \
1062 FD_DIRTY_SHADER_PROG)
1063 if (ctx
->dirty_shader
[PIPE_SHADER_FRAGMENT
] & DIRTY_IBO
) {
1064 struct fd_ringbuffer
*state
=
1065 fd6_build_ibo_state(ctx
, fs
, PIPE_SHADER_FRAGMENT
);
1066 struct fd_ringbuffer
*obj
= fd_submit_new_ringbuffer(
1067 ctx
->batch
->submit
, 0x100, FD_RINGBUFFER_STREAMING
);
1068 const struct ir3_ibo_mapping
*mapping
= &fs
->image_mapping
;
1070 OUT_PKT7(obj
, CP_LOAD_STATE6
, 3);
1071 OUT_RING(obj
, CP_LOAD_STATE6_0_DST_OFF(0) |
1072 CP_LOAD_STATE6_0_STATE_TYPE(ST6_SHADER
) |
1073 CP_LOAD_STATE6_0_STATE_SRC(SS6_INDIRECT
) |
1074 CP_LOAD_STATE6_0_STATE_BLOCK(SB6_IBO
) |
1075 CP_LOAD_STATE6_0_NUM_UNIT(mapping
->num_ibo
));
1078 OUT_PKT4(obj
, REG_A6XX_SP_IBO_LO
, 2);
1081 /* TODO if we used CP_SET_DRAW_STATE for compute shaders, we could
1082 * de-duplicate this from program->config_stateobj
1084 OUT_PKT4(obj
, REG_A6XX_SP_IBO_COUNT
, 1);
1085 OUT_RING(obj
, mapping
->num_ibo
);
1087 ir3_emit_ssbo_sizes(ctx
->screen
, fs
, obj
,
1088 &ctx
->shaderbuf
[PIPE_SHADER_FRAGMENT
]);
1089 ir3_emit_image_dims(ctx
->screen
, fs
, obj
,
1090 &ctx
->shaderimg
[PIPE_SHADER_FRAGMENT
]);
1092 fd6_emit_take_group(emit
, obj
, FD6_GROUP_IBO
, 0x6);
1093 fd_ringbuffer_del(state
);
1096 if (emit
->num_groups
> 0) {
1097 OUT_PKT7(ring
, CP_SET_DRAW_STATE
, 3 * emit
->num_groups
);
1098 for (unsigned i
= 0; i
< emit
->num_groups
; i
++) {
1099 struct fd6_state_group
*g
= &emit
->groups
[i
];
1100 unsigned n
= g
->stateobj
?
1101 fd_ringbuffer_size(g
->stateobj
) / 4 : 0;
1104 OUT_RING(ring
, CP_SET_DRAW_STATE__0_COUNT(0) |
1105 CP_SET_DRAW_STATE__0_DISABLE
|
1106 CP_SET_DRAW_STATE__0_ENABLE_MASK(g
->enable_mask
) |
1107 CP_SET_DRAW_STATE__0_GROUP_ID(g
->group_id
));
1108 OUT_RING(ring
, 0x00000000);
1109 OUT_RING(ring
, 0x00000000);
1111 OUT_RING(ring
, CP_SET_DRAW_STATE__0_COUNT(n
) |
1112 CP_SET_DRAW_STATE__0_ENABLE_MASK(g
->enable_mask
) |
1113 CP_SET_DRAW_STATE__0_GROUP_ID(g
->group_id
));
1114 OUT_RB(ring
, g
->stateobj
);
1118 fd_ringbuffer_del(g
->stateobj
);
1120 emit
->num_groups
= 0;
1125 fd6_emit_cs_state(struct fd_context
*ctx
, struct fd_ringbuffer
*ring
,
1126 struct ir3_shader_variant
*cp
)
1128 enum fd_dirty_shader_state dirty
= ctx
->dirty_shader
[PIPE_SHADER_COMPUTE
];
1130 if (dirty
& (FD_DIRTY_SHADER_TEX
| FD_DIRTY_SHADER_PROG
|
1131 FD_DIRTY_SHADER_IMAGE
| FD_DIRTY_SHADER_SSBO
)) {
1132 struct fd_texture_stateobj
*tex
= &ctx
->tex
[PIPE_SHADER_COMPUTE
];
1133 unsigned bcolor_offset
= fd6_border_color_offset(ctx
, PIPE_SHADER_COMPUTE
, tex
);
1135 bool needs_border
= fd6_emit_textures(ctx
->pipe
, ring
, PIPE_SHADER_COMPUTE
, tex
,
1136 bcolor_offset
, cp
, ctx
);
1139 emit_border_color(ctx
, ring
);
1141 OUT_PKT4(ring
, REG_A6XX_SP_VS_TEX_COUNT
, 1);
1144 OUT_PKT4(ring
, REG_A6XX_SP_HS_TEX_COUNT
, 1);
1147 OUT_PKT4(ring
, REG_A6XX_SP_DS_TEX_COUNT
, 1);
1150 OUT_PKT4(ring
, REG_A6XX_SP_GS_TEX_COUNT
, 1);
1153 OUT_PKT4(ring
, REG_A6XX_SP_FS_TEX_COUNT
, 1);
1157 if (dirty
& (FD_DIRTY_SHADER_SSBO
| FD_DIRTY_SHADER_IMAGE
)) {
1158 struct fd_ringbuffer
*state
=
1159 fd6_build_ibo_state(ctx
, cp
, PIPE_SHADER_COMPUTE
);
1160 const struct ir3_ibo_mapping
*mapping
= &cp
->image_mapping
;
1162 OUT_PKT7(ring
, CP_LOAD_STATE6_FRAG
, 3);
1163 OUT_RING(ring
, CP_LOAD_STATE6_0_DST_OFF(0) |
1164 CP_LOAD_STATE6_0_STATE_TYPE(ST6_IBO
) |
1165 CP_LOAD_STATE6_0_STATE_SRC(SS6_INDIRECT
) |
1166 CP_LOAD_STATE6_0_STATE_BLOCK(SB6_CS_SHADER
) |
1167 CP_LOAD_STATE6_0_NUM_UNIT(mapping
->num_ibo
));
1168 OUT_RB(ring
, state
);
1170 OUT_PKT4(ring
, REG_A6XX_SP_CS_IBO_LO
, 2);
1171 OUT_RB(ring
, state
);
1173 OUT_PKT4(ring
, REG_A6XX_SP_CS_IBO_COUNT
, 1);
1174 OUT_RING(ring
, mapping
->num_ibo
);
1176 fd_ringbuffer_del(state
);
1181 /* emit setup at begin of new cmdstream buffer (don't rely on previous
1182 * state, there could have been a context switch between ioctls):
1185 fd6_emit_restore(struct fd_batch
*batch
, struct fd_ringbuffer
*ring
)
1187 //struct fd_context *ctx = batch->ctx;
1189 fd6_cache_inv(batch
, ring
);
1191 OUT_PKT4(ring
, REG_A6XX_HLSQ_UPDATE_CNTL
, 1);
1192 OUT_RING(ring
, 0xfffff);
1195 t7 opcode: CP_PERFCOUNTER_ACTION (50) (4 dwords)
1196 0000000500024048: 70d08003 00000000 001c5000 00000005
1197 t7 opcode: CP_PERFCOUNTER_ACTION (50) (4 dwords)
1198 0000000500024058: 70d08003 00000010 001c7000 00000005
1200 t7 opcode: CP_WAIT_FOR_IDLE (26) (1 dwords)
1201 0000000500024068: 70268000
1206 WRITE(REG_A6XX_RB_CCU_CNTL
, 0x7c400004);
1207 WRITE(REG_A6XX_RB_UNKNOWN_8E04
, 0x00100000);
1208 WRITE(REG_A6XX_SP_UNKNOWN_AE04
, 0x8);
1209 WRITE(REG_A6XX_SP_UNKNOWN_AE00
, 0);
1210 WRITE(REG_A6XX_SP_UNKNOWN_AE0F
, 0x3f);
1211 WRITE(REG_A6XX_SP_UNKNOWN_B605
, 0x44);
1212 WRITE(REG_A6XX_SP_UNKNOWN_B600
, 0x100000);
1213 WRITE(REG_A6XX_HLSQ_UNKNOWN_BE00
, 0x80);
1214 WRITE(REG_A6XX_HLSQ_UNKNOWN_BE01
, 0);
1216 WRITE(REG_A6XX_VPC_UNKNOWN_9600
, 0);
1217 WRITE(REG_A6XX_GRAS_UNKNOWN_8600
, 0x880);
1218 WRITE(REG_A6XX_HLSQ_UNKNOWN_BE04
, 0x80000);
1219 WRITE(REG_A6XX_SP_UNKNOWN_AE03
, 0x1430);
1220 WRITE(REG_A6XX_SP_IBO_COUNT
, 0);
1221 WRITE(REG_A6XX_SP_UNKNOWN_B182
, 0);
1222 WRITE(REG_A6XX_HLSQ_UNKNOWN_BB11
, 0);
1223 WRITE(REG_A6XX_UCHE_UNKNOWN_0E12
, 0x3200000);
1224 WRITE(REG_A6XX_UCHE_CLIENT_PF
, 4);
1225 WRITE(REG_A6XX_RB_UNKNOWN_8E01
, 0x1);
1226 WRITE(REG_A6XX_SP_UNKNOWN_AB00
, 0x5);
1227 WRITE(REG_A6XX_VFD_UNKNOWN_A009
, 0x00000001);
1228 WRITE(REG_A6XX_RB_UNKNOWN_8811
, 0x00000010);
1229 WRITE(REG_A6XX_PC_MODE_CNTL
, 0x1f);
1231 OUT_PKT4(ring
, REG_A6XX_RB_SRGB_CNTL
, 1);
1234 WRITE(REG_A6XX_GRAS_UNKNOWN_8101
, 0);
1235 WRITE(REG_A6XX_GRAS_SAMPLE_CNTL
, 0);
1236 WRITE(REG_A6XX_GRAS_UNKNOWN_8110
, 0x2);
1238 WRITE(REG_A6XX_RB_RENDER_CONTROL0
, 0x401);
1239 WRITE(REG_A6XX_RB_RENDER_CONTROL1
, 0);
1240 WRITE(REG_A6XX_RB_FS_OUTPUT_CNTL0
, 0);
1241 WRITE(REG_A6XX_RB_SAMPLE_CNTL
, 0);
1242 WRITE(REG_A6XX_RB_UNKNOWN_8818
, 0);
1243 WRITE(REG_A6XX_RB_UNKNOWN_8819
, 0);
1244 WRITE(REG_A6XX_RB_UNKNOWN_881A
, 0);
1245 WRITE(REG_A6XX_RB_UNKNOWN_881B
, 0);
1246 WRITE(REG_A6XX_RB_UNKNOWN_881C
, 0);
1247 WRITE(REG_A6XX_RB_UNKNOWN_881D
, 0);
1248 WRITE(REG_A6XX_RB_UNKNOWN_881E
, 0);
1249 WRITE(REG_A6XX_RB_UNKNOWN_88F0
, 0);
1251 WRITE(REG_A6XX_VPC_UNKNOWN_9101
, 0xffff00);
1252 WRITE(REG_A6XX_VPC_UNKNOWN_9107
, 0);
1254 WRITE(REG_A6XX_VPC_UNKNOWN_9236
,
1255 A6XX_VPC_UNKNOWN_9236_POINT_COORD_INVERT(0));
1256 WRITE(REG_A6XX_VPC_UNKNOWN_9300
, 0);
1258 WRITE(REG_A6XX_VPC_SO_OVERRIDE
, A6XX_VPC_SO_OVERRIDE_SO_DISABLE
);
1260 WRITE(REG_A6XX_PC_UNKNOWN_9801
, 0);
1261 WRITE(REG_A6XX_PC_UNKNOWN_9806
, 0);
1262 WRITE(REG_A6XX_PC_UNKNOWN_9980
, 0);
1264 WRITE(REG_A6XX_PC_UNKNOWN_9B06
, 0);
1265 WRITE(REG_A6XX_PC_UNKNOWN_9B06
, 0);
1267 WRITE(REG_A6XX_SP_UNKNOWN_A81B
, 0);
1269 WRITE(REG_A6XX_SP_UNKNOWN_B183
, 0);
1271 WRITE(REG_A6XX_GRAS_UNKNOWN_8099
, 0);
1272 WRITE(REG_A6XX_GRAS_UNKNOWN_809B
, 0);
1273 WRITE(REG_A6XX_GRAS_UNKNOWN_80A0
, 2);
1274 WRITE(REG_A6XX_GRAS_UNKNOWN_80AF
, 0);
1275 WRITE(REG_A6XX_VPC_UNKNOWN_9210
, 0);
1276 WRITE(REG_A6XX_VPC_UNKNOWN_9211
, 0);
1277 WRITE(REG_A6XX_VPC_UNKNOWN_9602
, 0);
1278 WRITE(REG_A6XX_PC_UNKNOWN_9981
, 0x3);
1279 WRITE(REG_A6XX_PC_UNKNOWN_9E72
, 0);
1280 WRITE(REG_A6XX_VPC_UNKNOWN_9108
, 0x3);
1281 WRITE(REG_A6XX_SP_TP_UNKNOWN_B304
, 0);
1282 /* NOTE blob seems to (mostly?) use 0xb2 for SP_TP_UNKNOWN_B309
1283 * but this seems to kill texture gather offsets.
1285 WRITE(REG_A6XX_SP_TP_UNKNOWN_B309
, 0xa2);
1286 WRITE(REG_A6XX_RB_UNKNOWN_8804
, 0);
1287 WRITE(REG_A6XX_GRAS_UNKNOWN_80A4
, 0);
1288 WRITE(REG_A6XX_GRAS_UNKNOWN_80A5
, 0);
1289 WRITE(REG_A6XX_GRAS_UNKNOWN_80A6
, 0);
1290 WRITE(REG_A6XX_RB_UNKNOWN_8805
, 0);
1291 WRITE(REG_A6XX_RB_UNKNOWN_8806
, 0);
1292 WRITE(REG_A6XX_RB_UNKNOWN_8878
, 0);
1293 WRITE(REG_A6XX_RB_UNKNOWN_8879
, 0);
1294 WRITE(REG_A6XX_HLSQ_CONTROL_5_REG
, 0xfc);
1296 emit_marker6(ring
, 7);
1298 OUT_PKT4(ring
, REG_A6XX_VFD_MODE_CNTL
, 1);
1299 OUT_RING(ring
, 0x00000000); /* VFD_MODE_CNTL */
1301 WRITE(REG_A6XX_VFD_UNKNOWN_A008
, 0);
1303 OUT_PKT4(ring
, REG_A6XX_PC_MODE_CNTL
, 1);
1304 OUT_RING(ring
, 0x0000001f); /* PC_MODE_CNTL */
1306 /* we don't use this yet.. probably best to disable.. */
1307 OUT_PKT7(ring
, CP_SET_DRAW_STATE
, 3);
1308 OUT_RING(ring
, CP_SET_DRAW_STATE__0_COUNT(0) |
1309 CP_SET_DRAW_STATE__0_DISABLE_ALL_GROUPS
|
1310 CP_SET_DRAW_STATE__0_GROUP_ID(0));
1311 OUT_RING(ring
, CP_SET_DRAW_STATE__1_ADDR_LO(0));
1312 OUT_RING(ring
, CP_SET_DRAW_STATE__2_ADDR_HI(0));
1314 OUT_PKT4(ring
, REG_A6XX_VPC_SO_BUF_CNTL
, 1);
1315 OUT_RING(ring
, 0x00000000); /* VPC_SO_BUF_CNTL */
1317 OUT_PKT4(ring
, REG_A6XX_SP_HS_CTRL_REG0
, 1);
1318 OUT_RING(ring
, 0x00000000);
1320 OUT_PKT4(ring
, REG_A6XX_SP_GS_CTRL_REG0
, 1);
1321 OUT_RING(ring
, 0x00000000);
1323 OUT_PKT4(ring
, REG_A6XX_GRAS_LRZ_CNTL
, 1);
1324 OUT_RING(ring
, 0x00000000);
1326 OUT_PKT4(ring
, REG_A6XX_RB_LRZ_CNTL
, 1);
1327 OUT_RING(ring
, 0x00000000);
1331 fd6_mem_to_mem(struct fd_ringbuffer
*ring
, struct pipe_resource
*dst
,
1332 unsigned dst_off
, struct pipe_resource
*src
, unsigned src_off
,
1333 unsigned sizedwords
)
1335 struct fd_bo
*src_bo
= fd_resource(src
)->bo
;
1336 struct fd_bo
*dst_bo
= fd_resource(dst
)->bo
;
1339 for (i
= 0; i
< sizedwords
; i
++) {
1340 OUT_PKT7(ring
, CP_MEM_TO_MEM
, 5);
1341 OUT_RING(ring
, 0x00000000);
1342 OUT_RELOCW(ring
, dst_bo
, dst_off
, 0, 0);
1343 OUT_RELOC (ring
, src_bo
, src_off
, 0, 0);
1350 /* this is *almost* the same as fd6_cache_flush().. which I guess
1351 * could be re-worked to be something a bit more generic w/ param
1352 * indicating what needs to be flushed.. although that would mean
1353 * figuring out which events trigger what state to flush..
1356 fd6_framebuffer_barrier(struct fd_context
*ctx
)
1358 struct fd6_context
*fd6_ctx
= fd6_context(ctx
);
1359 struct fd_batch
*batch
= ctx
->batch
;
1360 struct fd_ringbuffer
*ring
= batch
->draw
;
1363 seqno
= fd6_event_write(batch
, ring
, CACHE_FLUSH_AND_INV_EVENT
, true);
1365 OUT_PKT7(ring
, CP_WAIT_REG_MEM
, 6);
1366 OUT_RING(ring
, 0x00000013);
1367 OUT_RELOC(ring
, control_ptr(fd6_ctx
, seqno
));
1368 OUT_RING(ring
, seqno
);
1369 OUT_RING(ring
, 0xffffffff);
1370 OUT_RING(ring
, 0x00000010);
1372 fd6_event_write(batch
, ring
, UNK_1D
, true);
1373 fd6_event_write(batch
, ring
, UNK_1C
, true);
1375 seqno
= fd6_event_write(batch
, ring
, CACHE_FLUSH_TS
, true);
1377 fd6_event_write(batch
, ring
, 0x31, false);
1379 OUT_PKT7(ring
, CP_UNK_A6XX_14
, 4);
1380 OUT_RING(ring
, 0x00000000);
1381 OUT_RELOC(ring
, control_ptr(fd6_ctx
, seqno
));
1382 OUT_RING(ring
, seqno
);
1386 fd6_emit_init_screen(struct pipe_screen
*pscreen
)
1388 struct fd_screen
*screen
= fd_screen(pscreen
);
1389 screen
->emit_const
= fd6_emit_const
;
1390 screen
->emit_const_bo
= fd6_emit_const_bo
;
1391 screen
->emit_ib
= fd6_emit_ib
;
1392 screen
->mem_to_mem
= fd6_mem_to_mem
;
1396 fd6_emit_init(struct pipe_context
*pctx
)
1398 struct fd_context
*ctx
= fd_context(pctx
);
1399 ctx
->framebuffer_barrier
= fd6_framebuffer_barrier
;