gk110/ir: add emission for OP_SULDB and OP_SUSTx
[mesa.git] / src / gallium / drivers / freedreno / adreno_common.xml.h
1 #ifndef ADRENO_COMMON_XML
2 #define ADRENO_COMMON_XML
3
4 /* Autogenerated file, DO NOT EDIT manually!
5
6 This file was generated by the rules-ng-ng headergen tool in this git repository:
7 http://github.com/freedreno/envytools/
8 git clone https://github.com/freedreno/envytools.git
9
10 The rules-ng-ng source files this header was generated from are:
11 - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 398 bytes, from 2015-09-24 17:25:31)
12 - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1572 bytes, from 2016-02-10 17:07:21)
13 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32901 bytes, from 2015-05-20 20:03:14)
14 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 11518 bytes, from 2016-02-10 21:03:25)
15 - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 16185 bytes, from 2016-03-05 03:08:05)
16 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 83967 bytes, from 2016-02-10 17:07:21)
17 - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 110685 bytes, from 2016-04-25 17:56:43)
18 - /home/robclark/src/freedreno/envytools/rnndb/adreno/ocmem.xml ( 1773 bytes, from 2015-09-24 17:30:00)
19
20 Copyright (C) 2013-2016 by the following authors:
21 - Rob Clark <robdclark@gmail.com> (robclark)
22 - Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
23
24 Permission is hereby granted, free of charge, to any person obtaining
25 a copy of this software and associated documentation files (the
26 "Software"), to deal in the Software without restriction, including
27 without limitation the rights to use, copy, modify, merge, publish,
28 distribute, sublicense, and/or sell copies of the Software, and to
29 permit persons to whom the Software is furnished to do so, subject to
30 the following conditions:
31
32 The above copyright notice and this permission notice (including the
33 next paragraph) shall be included in all copies or substantial
34 portions of the Software.
35
36 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
37 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
38 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
39 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
40 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
41 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
42 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
43 */
44
45
46 enum adreno_pa_su_sc_draw {
47 PC_DRAW_POINTS = 0,
48 PC_DRAW_LINES = 1,
49 PC_DRAW_TRIANGLES = 2,
50 };
51
52 enum adreno_compare_func {
53 FUNC_NEVER = 0,
54 FUNC_LESS = 1,
55 FUNC_EQUAL = 2,
56 FUNC_LEQUAL = 3,
57 FUNC_GREATER = 4,
58 FUNC_NOTEQUAL = 5,
59 FUNC_GEQUAL = 6,
60 FUNC_ALWAYS = 7,
61 };
62
63 enum adreno_stencil_op {
64 STENCIL_KEEP = 0,
65 STENCIL_ZERO = 1,
66 STENCIL_REPLACE = 2,
67 STENCIL_INCR_CLAMP = 3,
68 STENCIL_DECR_CLAMP = 4,
69 STENCIL_INVERT = 5,
70 STENCIL_INCR_WRAP = 6,
71 STENCIL_DECR_WRAP = 7,
72 };
73
74 enum adreno_rb_blend_factor {
75 FACTOR_ZERO = 0,
76 FACTOR_ONE = 1,
77 FACTOR_SRC_COLOR = 4,
78 FACTOR_ONE_MINUS_SRC_COLOR = 5,
79 FACTOR_SRC_ALPHA = 6,
80 FACTOR_ONE_MINUS_SRC_ALPHA = 7,
81 FACTOR_DST_COLOR = 8,
82 FACTOR_ONE_MINUS_DST_COLOR = 9,
83 FACTOR_DST_ALPHA = 10,
84 FACTOR_ONE_MINUS_DST_ALPHA = 11,
85 FACTOR_CONSTANT_COLOR = 12,
86 FACTOR_ONE_MINUS_CONSTANT_COLOR = 13,
87 FACTOR_CONSTANT_ALPHA = 14,
88 FACTOR_ONE_MINUS_CONSTANT_ALPHA = 15,
89 FACTOR_SRC_ALPHA_SATURATE = 16,
90 FACTOR_SRC1_COLOR = 20,
91 FACTOR_ONE_MINUS_SRC1_COLOR = 21,
92 FACTOR_SRC1_ALPHA = 22,
93 FACTOR_ONE_MINUS_SRC1_ALPHA = 23,
94 };
95
96 enum adreno_rb_surface_endian {
97 ENDIAN_NONE = 0,
98 ENDIAN_8IN16 = 1,
99 ENDIAN_8IN32 = 2,
100 ENDIAN_16IN32 = 3,
101 ENDIAN_8IN64 = 4,
102 ENDIAN_8IN128 = 5,
103 };
104
105 enum adreno_rb_dither_mode {
106 DITHER_DISABLE = 0,
107 DITHER_ALWAYS = 1,
108 DITHER_IF_ALPHA_OFF = 2,
109 };
110
111 enum adreno_rb_depth_format {
112 DEPTHX_16 = 0,
113 DEPTHX_24_8 = 1,
114 DEPTHX_32 = 2,
115 };
116
117 enum adreno_rb_copy_control_mode {
118 RB_COPY_RESOLVE = 1,
119 RB_COPY_CLEAR = 2,
120 RB_COPY_DEPTH_STENCIL = 5,
121 };
122
123 enum a3xx_rop_code {
124 ROP_CLEAR = 0,
125 ROP_NOR = 1,
126 ROP_AND_INVERTED = 2,
127 ROP_COPY_INVERTED = 3,
128 ROP_AND_REVERSE = 4,
129 ROP_INVERT = 5,
130 ROP_XOR = 6,
131 ROP_NAND = 7,
132 ROP_AND = 8,
133 ROP_EQUIV = 9,
134 ROP_NOOP = 10,
135 ROP_OR_INVERTED = 11,
136 ROP_COPY = 12,
137 ROP_OR_REVERSE = 13,
138 ROP_OR = 14,
139 ROP_SET = 15,
140 };
141
142 enum a3xx_render_mode {
143 RB_RENDERING_PASS = 0,
144 RB_TILING_PASS = 1,
145 RB_RESOLVE_PASS = 2,
146 RB_COMPUTE_PASS = 3,
147 };
148
149 enum a3xx_msaa_samples {
150 MSAA_ONE = 0,
151 MSAA_TWO = 1,
152 MSAA_FOUR = 2,
153 };
154
155 enum a3xx_threadmode {
156 MULTI = 0,
157 SINGLE = 1,
158 };
159
160 enum a3xx_instrbuffermode {
161 CACHE = 0,
162 BUFFER = 1,
163 };
164
165 enum a3xx_threadsize {
166 TWO_QUADS = 0,
167 FOUR_QUADS = 1,
168 };
169
170 enum a3xx_color_swap {
171 WZYX = 0,
172 WXYZ = 1,
173 ZYXW = 2,
174 XYZW = 3,
175 };
176
177 #define REG_AXXX_CP_RB_BASE 0x000001c0
178
179 #define REG_AXXX_CP_RB_CNTL 0x000001c1
180 #define AXXX_CP_RB_CNTL_BUFSZ__MASK 0x0000003f
181 #define AXXX_CP_RB_CNTL_BUFSZ__SHIFT 0
182 static inline uint32_t AXXX_CP_RB_CNTL_BUFSZ(uint32_t val)
183 {
184 return ((val) << AXXX_CP_RB_CNTL_BUFSZ__SHIFT) & AXXX_CP_RB_CNTL_BUFSZ__MASK;
185 }
186 #define AXXX_CP_RB_CNTL_BLKSZ__MASK 0x00003f00
187 #define AXXX_CP_RB_CNTL_BLKSZ__SHIFT 8
188 static inline uint32_t AXXX_CP_RB_CNTL_BLKSZ(uint32_t val)
189 {
190 return ((val) << AXXX_CP_RB_CNTL_BLKSZ__SHIFT) & AXXX_CP_RB_CNTL_BLKSZ__MASK;
191 }
192 #define AXXX_CP_RB_CNTL_BUF_SWAP__MASK 0x00030000
193 #define AXXX_CP_RB_CNTL_BUF_SWAP__SHIFT 16
194 static inline uint32_t AXXX_CP_RB_CNTL_BUF_SWAP(uint32_t val)
195 {
196 return ((val) << AXXX_CP_RB_CNTL_BUF_SWAP__SHIFT) & AXXX_CP_RB_CNTL_BUF_SWAP__MASK;
197 }
198 #define AXXX_CP_RB_CNTL_POLL_EN 0x00100000
199 #define AXXX_CP_RB_CNTL_NO_UPDATE 0x08000000
200 #define AXXX_CP_RB_CNTL_RPTR_WR_EN 0x80000000
201
202 #define REG_AXXX_CP_RB_RPTR_ADDR 0x000001c3
203 #define AXXX_CP_RB_RPTR_ADDR_SWAP__MASK 0x00000003
204 #define AXXX_CP_RB_RPTR_ADDR_SWAP__SHIFT 0
205 static inline uint32_t AXXX_CP_RB_RPTR_ADDR_SWAP(uint32_t val)
206 {
207 return ((val) << AXXX_CP_RB_RPTR_ADDR_SWAP__SHIFT) & AXXX_CP_RB_RPTR_ADDR_SWAP__MASK;
208 }
209 #define AXXX_CP_RB_RPTR_ADDR_ADDR__MASK 0xfffffffc
210 #define AXXX_CP_RB_RPTR_ADDR_ADDR__SHIFT 2
211 static inline uint32_t AXXX_CP_RB_RPTR_ADDR_ADDR(uint32_t val)
212 {
213 return ((val >> 2) << AXXX_CP_RB_RPTR_ADDR_ADDR__SHIFT) & AXXX_CP_RB_RPTR_ADDR_ADDR__MASK;
214 }
215
216 #define REG_AXXX_CP_RB_RPTR 0x000001c4
217
218 #define REG_AXXX_CP_RB_WPTR 0x000001c5
219
220 #define REG_AXXX_CP_RB_WPTR_DELAY 0x000001c6
221
222 #define REG_AXXX_CP_RB_RPTR_WR 0x000001c7
223
224 #define REG_AXXX_CP_RB_WPTR_BASE 0x000001c8
225
226 #define REG_AXXX_CP_QUEUE_THRESHOLDS 0x000001d5
227 #define AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START__MASK 0x0000000f
228 #define AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START__SHIFT 0
229 static inline uint32_t AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START(uint32_t val)
230 {
231 return ((val) << AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START__SHIFT) & AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START__MASK;
232 }
233 #define AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START__MASK 0x00000f00
234 #define AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START__SHIFT 8
235 static inline uint32_t AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START(uint32_t val)
236 {
237 return ((val) << AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START__SHIFT) & AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START__MASK;
238 }
239 #define AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START__MASK 0x000f0000
240 #define AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START__SHIFT 16
241 static inline uint32_t AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START(uint32_t val)
242 {
243 return ((val) << AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START__SHIFT) & AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START__MASK;
244 }
245
246 #define REG_AXXX_CP_MEQ_THRESHOLDS 0x000001d6
247 #define AXXX_CP_MEQ_THRESHOLDS_MEQ_END__MASK 0x001f0000
248 #define AXXX_CP_MEQ_THRESHOLDS_MEQ_END__SHIFT 16
249 static inline uint32_t AXXX_CP_MEQ_THRESHOLDS_MEQ_END(uint32_t val)
250 {
251 return ((val) << AXXX_CP_MEQ_THRESHOLDS_MEQ_END__SHIFT) & AXXX_CP_MEQ_THRESHOLDS_MEQ_END__MASK;
252 }
253 #define AXXX_CP_MEQ_THRESHOLDS_ROQ_END__MASK 0x1f000000
254 #define AXXX_CP_MEQ_THRESHOLDS_ROQ_END__SHIFT 24
255 static inline uint32_t AXXX_CP_MEQ_THRESHOLDS_ROQ_END(uint32_t val)
256 {
257 return ((val) << AXXX_CP_MEQ_THRESHOLDS_ROQ_END__SHIFT) & AXXX_CP_MEQ_THRESHOLDS_ROQ_END__MASK;
258 }
259
260 #define REG_AXXX_CP_CSQ_AVAIL 0x000001d7
261 #define AXXX_CP_CSQ_AVAIL_RING__MASK 0x0000007f
262 #define AXXX_CP_CSQ_AVAIL_RING__SHIFT 0
263 static inline uint32_t AXXX_CP_CSQ_AVAIL_RING(uint32_t val)
264 {
265 return ((val) << AXXX_CP_CSQ_AVAIL_RING__SHIFT) & AXXX_CP_CSQ_AVAIL_RING__MASK;
266 }
267 #define AXXX_CP_CSQ_AVAIL_IB1__MASK 0x00007f00
268 #define AXXX_CP_CSQ_AVAIL_IB1__SHIFT 8
269 static inline uint32_t AXXX_CP_CSQ_AVAIL_IB1(uint32_t val)
270 {
271 return ((val) << AXXX_CP_CSQ_AVAIL_IB1__SHIFT) & AXXX_CP_CSQ_AVAIL_IB1__MASK;
272 }
273 #define AXXX_CP_CSQ_AVAIL_IB2__MASK 0x007f0000
274 #define AXXX_CP_CSQ_AVAIL_IB2__SHIFT 16
275 static inline uint32_t AXXX_CP_CSQ_AVAIL_IB2(uint32_t val)
276 {
277 return ((val) << AXXX_CP_CSQ_AVAIL_IB2__SHIFT) & AXXX_CP_CSQ_AVAIL_IB2__MASK;
278 }
279
280 #define REG_AXXX_CP_STQ_AVAIL 0x000001d8
281 #define AXXX_CP_STQ_AVAIL_ST__MASK 0x0000007f
282 #define AXXX_CP_STQ_AVAIL_ST__SHIFT 0
283 static inline uint32_t AXXX_CP_STQ_AVAIL_ST(uint32_t val)
284 {
285 return ((val) << AXXX_CP_STQ_AVAIL_ST__SHIFT) & AXXX_CP_STQ_AVAIL_ST__MASK;
286 }
287
288 #define REG_AXXX_CP_MEQ_AVAIL 0x000001d9
289 #define AXXX_CP_MEQ_AVAIL_MEQ__MASK 0x0000001f
290 #define AXXX_CP_MEQ_AVAIL_MEQ__SHIFT 0
291 static inline uint32_t AXXX_CP_MEQ_AVAIL_MEQ(uint32_t val)
292 {
293 return ((val) << AXXX_CP_MEQ_AVAIL_MEQ__SHIFT) & AXXX_CP_MEQ_AVAIL_MEQ__MASK;
294 }
295
296 #define REG_AXXX_SCRATCH_UMSK 0x000001dc
297 #define AXXX_SCRATCH_UMSK_UMSK__MASK 0x000000ff
298 #define AXXX_SCRATCH_UMSK_UMSK__SHIFT 0
299 static inline uint32_t AXXX_SCRATCH_UMSK_UMSK(uint32_t val)
300 {
301 return ((val) << AXXX_SCRATCH_UMSK_UMSK__SHIFT) & AXXX_SCRATCH_UMSK_UMSK__MASK;
302 }
303 #define AXXX_SCRATCH_UMSK_SWAP__MASK 0x00030000
304 #define AXXX_SCRATCH_UMSK_SWAP__SHIFT 16
305 static inline uint32_t AXXX_SCRATCH_UMSK_SWAP(uint32_t val)
306 {
307 return ((val) << AXXX_SCRATCH_UMSK_SWAP__SHIFT) & AXXX_SCRATCH_UMSK_SWAP__MASK;
308 }
309
310 #define REG_AXXX_SCRATCH_ADDR 0x000001dd
311
312 #define REG_AXXX_CP_ME_RDADDR 0x000001ea
313
314 #define REG_AXXX_CP_STATE_DEBUG_INDEX 0x000001ec
315
316 #define REG_AXXX_CP_STATE_DEBUG_DATA 0x000001ed
317
318 #define REG_AXXX_CP_INT_CNTL 0x000001f2
319
320 #define REG_AXXX_CP_INT_STATUS 0x000001f3
321
322 #define REG_AXXX_CP_INT_ACK 0x000001f4
323
324 #define REG_AXXX_CP_ME_CNTL 0x000001f6
325 #define AXXX_CP_ME_CNTL_BUSY 0x20000000
326 #define AXXX_CP_ME_CNTL_HALT 0x10000000
327
328 #define REG_AXXX_CP_ME_STATUS 0x000001f7
329
330 #define REG_AXXX_CP_ME_RAM_WADDR 0x000001f8
331
332 #define REG_AXXX_CP_ME_RAM_RADDR 0x000001f9
333
334 #define REG_AXXX_CP_ME_RAM_DATA 0x000001fa
335
336 #define REG_AXXX_CP_DEBUG 0x000001fc
337 #define AXXX_CP_DEBUG_PREDICATE_DISABLE 0x00800000
338 #define AXXX_CP_DEBUG_PROG_END_PTR_ENABLE 0x01000000
339 #define AXXX_CP_DEBUG_MIU_128BIT_WRITE_ENABLE 0x02000000
340 #define AXXX_CP_DEBUG_PREFETCH_PASS_NOPS 0x04000000
341 #define AXXX_CP_DEBUG_DYNAMIC_CLK_DISABLE 0x08000000
342 #define AXXX_CP_DEBUG_PREFETCH_MATCH_DISABLE 0x10000000
343 #define AXXX_CP_DEBUG_SIMPLE_ME_FLOW_CONTROL 0x40000000
344 #define AXXX_CP_DEBUG_MIU_WRITE_PACK_DISABLE 0x80000000
345
346 #define REG_AXXX_CP_CSQ_RB_STAT 0x000001fd
347 #define AXXX_CP_CSQ_RB_STAT_RPTR__MASK 0x0000007f
348 #define AXXX_CP_CSQ_RB_STAT_RPTR__SHIFT 0
349 static inline uint32_t AXXX_CP_CSQ_RB_STAT_RPTR(uint32_t val)
350 {
351 return ((val) << AXXX_CP_CSQ_RB_STAT_RPTR__SHIFT) & AXXX_CP_CSQ_RB_STAT_RPTR__MASK;
352 }
353 #define AXXX_CP_CSQ_RB_STAT_WPTR__MASK 0x007f0000
354 #define AXXX_CP_CSQ_RB_STAT_WPTR__SHIFT 16
355 static inline uint32_t AXXX_CP_CSQ_RB_STAT_WPTR(uint32_t val)
356 {
357 return ((val) << AXXX_CP_CSQ_RB_STAT_WPTR__SHIFT) & AXXX_CP_CSQ_RB_STAT_WPTR__MASK;
358 }
359
360 #define REG_AXXX_CP_CSQ_IB1_STAT 0x000001fe
361 #define AXXX_CP_CSQ_IB1_STAT_RPTR__MASK 0x0000007f
362 #define AXXX_CP_CSQ_IB1_STAT_RPTR__SHIFT 0
363 static inline uint32_t AXXX_CP_CSQ_IB1_STAT_RPTR(uint32_t val)
364 {
365 return ((val) << AXXX_CP_CSQ_IB1_STAT_RPTR__SHIFT) & AXXX_CP_CSQ_IB1_STAT_RPTR__MASK;
366 }
367 #define AXXX_CP_CSQ_IB1_STAT_WPTR__MASK 0x007f0000
368 #define AXXX_CP_CSQ_IB1_STAT_WPTR__SHIFT 16
369 static inline uint32_t AXXX_CP_CSQ_IB1_STAT_WPTR(uint32_t val)
370 {
371 return ((val) << AXXX_CP_CSQ_IB1_STAT_WPTR__SHIFT) & AXXX_CP_CSQ_IB1_STAT_WPTR__MASK;
372 }
373
374 #define REG_AXXX_CP_CSQ_IB2_STAT 0x000001ff
375 #define AXXX_CP_CSQ_IB2_STAT_RPTR__MASK 0x0000007f
376 #define AXXX_CP_CSQ_IB2_STAT_RPTR__SHIFT 0
377 static inline uint32_t AXXX_CP_CSQ_IB2_STAT_RPTR(uint32_t val)
378 {
379 return ((val) << AXXX_CP_CSQ_IB2_STAT_RPTR__SHIFT) & AXXX_CP_CSQ_IB2_STAT_RPTR__MASK;
380 }
381 #define AXXX_CP_CSQ_IB2_STAT_WPTR__MASK 0x007f0000
382 #define AXXX_CP_CSQ_IB2_STAT_WPTR__SHIFT 16
383 static inline uint32_t AXXX_CP_CSQ_IB2_STAT_WPTR(uint32_t val)
384 {
385 return ((val) << AXXX_CP_CSQ_IB2_STAT_WPTR__SHIFT) & AXXX_CP_CSQ_IB2_STAT_WPTR__MASK;
386 }
387
388 #define REG_AXXX_CP_NON_PREFETCH_CNTRS 0x00000440
389
390 #define REG_AXXX_CP_STQ_ST_STAT 0x00000443
391
392 #define REG_AXXX_CP_ST_BASE 0x0000044d
393
394 #define REG_AXXX_CP_ST_BUFSZ 0x0000044e
395
396 #define REG_AXXX_CP_MEQ_STAT 0x0000044f
397
398 #define REG_AXXX_CP_MIU_TAG_STAT 0x00000452
399
400 #define REG_AXXX_CP_BIN_MASK_LO 0x00000454
401
402 #define REG_AXXX_CP_BIN_MASK_HI 0x00000455
403
404 #define REG_AXXX_CP_BIN_SELECT_LO 0x00000456
405
406 #define REG_AXXX_CP_BIN_SELECT_HI 0x00000457
407
408 #define REG_AXXX_CP_IB1_BASE 0x00000458
409
410 #define REG_AXXX_CP_IB1_BUFSZ 0x00000459
411
412 #define REG_AXXX_CP_IB2_BASE 0x0000045a
413
414 #define REG_AXXX_CP_IB2_BUFSZ 0x0000045b
415
416 #define REG_AXXX_CP_STAT 0x0000047f
417
418 #define REG_AXXX_CP_SCRATCH_REG0 0x00000578
419
420 #define REG_AXXX_CP_SCRATCH_REG1 0x00000579
421
422 #define REG_AXXX_CP_SCRATCH_REG2 0x0000057a
423
424 #define REG_AXXX_CP_SCRATCH_REG3 0x0000057b
425
426 #define REG_AXXX_CP_SCRATCH_REG4 0x0000057c
427
428 #define REG_AXXX_CP_SCRATCH_REG5 0x0000057d
429
430 #define REG_AXXX_CP_SCRATCH_REG6 0x0000057e
431
432 #define REG_AXXX_CP_SCRATCH_REG7 0x0000057f
433
434 #define REG_AXXX_CP_ME_VS_EVENT_SRC 0x00000600
435
436 #define REG_AXXX_CP_ME_VS_EVENT_ADDR 0x00000601
437
438 #define REG_AXXX_CP_ME_VS_EVENT_DATA 0x00000602
439
440 #define REG_AXXX_CP_ME_VS_EVENT_ADDR_SWM 0x00000603
441
442 #define REG_AXXX_CP_ME_VS_EVENT_DATA_SWM 0x00000604
443
444 #define REG_AXXX_CP_ME_PS_EVENT_SRC 0x00000605
445
446 #define REG_AXXX_CP_ME_PS_EVENT_ADDR 0x00000606
447
448 #define REG_AXXX_CP_ME_PS_EVENT_DATA 0x00000607
449
450 #define REG_AXXX_CP_ME_PS_EVENT_ADDR_SWM 0x00000608
451
452 #define REG_AXXX_CP_ME_PS_EVENT_DATA_SWM 0x00000609
453
454 #define REG_AXXX_CP_ME_CF_EVENT_SRC 0x0000060a
455
456 #define REG_AXXX_CP_ME_CF_EVENT_ADDR 0x0000060b
457
458 #define REG_AXXX_CP_ME_CF_EVENT_DATA 0x0000060c
459
460 #define REG_AXXX_CP_ME_NRT_ADDR 0x0000060d
461
462 #define REG_AXXX_CP_ME_NRT_DATA 0x0000060e
463
464 #define REG_AXXX_CP_ME_VS_FETCH_DONE_SRC 0x00000612
465
466 #define REG_AXXX_CP_ME_VS_FETCH_DONE_ADDR 0x00000613
467
468 #define REG_AXXX_CP_ME_VS_FETCH_DONE_DATA 0x00000614
469
470
471 #endif /* ADRENO_COMMON_XML */