gallium: add PIPE_CAP_TGSI_ANY_REG_AS_ADDRESS
[mesa.git] / src / gallium / drivers / freedreno / freedreno_screen.c
1 /* -*- mode: C; c-file-style: "k&r"; tab-width 4; indent-tabs-mode: t; -*- */
2
3 /*
4 * Copyright (C) 2012 Rob Clark <robclark@freedesktop.org>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
23 * SOFTWARE.
24 *
25 * Authors:
26 * Rob Clark <robclark@freedesktop.org>
27 */
28
29
30 #include "pipe/p_defines.h"
31 #include "pipe/p_screen.h"
32 #include "pipe/p_state.h"
33
34 #include "util/u_memory.h"
35 #include "util/u_inlines.h"
36 #include "util/u_format.h"
37 #include "util/u_format_s3tc.h"
38 #include "util/u_string.h"
39 #include "util/u_debug.h"
40
41 #include "os/os_time.h"
42
43 #include <stdio.h>
44 #include <errno.h>
45 #include <stdlib.h>
46
47 #include "freedreno_screen.h"
48 #include "freedreno_resource.h"
49 #include "freedreno_fence.h"
50 #include "freedreno_query.h"
51 #include "freedreno_util.h"
52
53 #include "a2xx/fd2_screen.h"
54 #include "a3xx/fd3_screen.h"
55 #include "a4xx/fd4_screen.h"
56 #include "a5xx/fd5_screen.h"
57
58 #include "ir3/ir3_nir.h"
59
60 /* XXX this should go away */
61 #include "state_tracker/drm_driver.h"
62
63 static const struct debug_named_value debug_options[] = {
64 {"msgs", FD_DBG_MSGS, "Print debug messages"},
65 {"disasm", FD_DBG_DISASM, "Dump TGSI and adreno shader disassembly"},
66 {"dclear", FD_DBG_DCLEAR, "Mark all state dirty after clear"},
67 {"ddraw", FD_DBG_DDRAW, "Mark all state dirty after draw"},
68 {"noscis", FD_DBG_NOSCIS, "Disable scissor optimization"},
69 {"direct", FD_DBG_DIRECT, "Force inline (SS_DIRECT) state loads"},
70 {"nobypass", FD_DBG_NOBYPASS, "Disable GMEM bypass"},
71 {"fraghalf", FD_DBG_FRAGHALF, "Use half-precision in fragment shader"},
72 {"nobin", FD_DBG_NOBIN, "Disable hw binning"},
73 {"optmsgs", FD_DBG_OPTMSGS,"Enable optimizer debug messages"},
74 {"glsl120", FD_DBG_GLSL120,"Temporary flag to force GLSL 1.20 (rather than 1.30) on a3xx+"},
75 {"shaderdb", FD_DBG_SHADERDB, "Enable shaderdb output"},
76 {"flush", FD_DBG_FLUSH, "Force flush after every draw"},
77 {"deqp", FD_DBG_DEQP, "Enable dEQP hacks"},
78 {"inorder", FD_DBG_INORDER,"Disable reordering for draws/blits"},
79 {"bstat", FD_DBG_BSTAT, "Print batch stats at context destroy"},
80 {"nogrow", FD_DBG_NOGROW, "Disable \"growable\" cmdstream buffers, even if kernel supports it"},
81 {"lrz", FD_DBG_LRZ, "Enable experimental LRZ support (a5xx+)"},
82 DEBUG_NAMED_VALUE_END
83 };
84
85 DEBUG_GET_ONCE_FLAGS_OPTION(fd_mesa_debug, "FD_MESA_DEBUG", debug_options, 0)
86
87 int fd_mesa_debug = 0;
88 bool fd_binning_enabled = true;
89 static bool glsl120 = false;
90
91 static const char *
92 fd_screen_get_name(struct pipe_screen *pscreen)
93 {
94 static char buffer[128];
95 util_snprintf(buffer, sizeof(buffer), "FD%03d",
96 fd_screen(pscreen)->device_id);
97 return buffer;
98 }
99
100 static const char *
101 fd_screen_get_vendor(struct pipe_screen *pscreen)
102 {
103 return "freedreno";
104 }
105
106 static const char *
107 fd_screen_get_device_vendor(struct pipe_screen *pscreen)
108 {
109 return "Qualcomm";
110 }
111
112
113 static uint64_t
114 fd_screen_get_timestamp(struct pipe_screen *pscreen)
115 {
116 struct fd_screen *screen = fd_screen(pscreen);
117
118 if (screen->has_timestamp) {
119 uint64_t n;
120 fd_pipe_get_param(screen->pipe, FD_TIMESTAMP, &n);
121 debug_assert(screen->max_freq > 0);
122 return n * 1000000000 / screen->max_freq;
123 } else {
124 int64_t cpu_time = os_time_get() * 1000;
125 return cpu_time + screen->cpu_gpu_time_delta;
126 }
127
128 }
129
130 static void
131 fd_screen_destroy(struct pipe_screen *pscreen)
132 {
133 struct fd_screen *screen = fd_screen(pscreen);
134
135 if (screen->pipe)
136 fd_pipe_del(screen->pipe);
137
138 if (screen->dev)
139 fd_device_del(screen->dev);
140
141 fd_bc_fini(&screen->batch_cache);
142
143 slab_destroy_parent(&screen->transfer_pool);
144
145 mtx_destroy(&screen->lock);
146
147 ralloc_free(screen->compiler);
148
149 free(screen);
150 }
151
152 /*
153 TODO either move caps to a2xx/a3xx specific code, or maybe have some
154 tables for things that differ if the delta is not too much..
155 */
156 static int
157 fd_screen_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
158 {
159 struct fd_screen *screen = fd_screen(pscreen);
160
161 /* this is probably not totally correct.. but it's a start: */
162 switch (param) {
163 /* Supported features (boolean caps). */
164 case PIPE_CAP_NPOT_TEXTURES:
165 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
166 case PIPE_CAP_TWO_SIDED_STENCIL:
167 case PIPE_CAP_ANISOTROPIC_FILTER:
168 case PIPE_CAP_POINT_SPRITE:
169 case PIPE_CAP_TEXTURE_SHADOW_MAP:
170 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
171 case PIPE_CAP_TEXTURE_SWIZZLE:
172 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
173 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
174 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
175 case PIPE_CAP_SEAMLESS_CUBE_MAP:
176 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
177 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
178 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
179 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
180 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
181 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
182 case PIPE_CAP_STRING_MARKER:
183 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
184 return 1;
185
186 case PIPE_CAP_VERTEXID_NOBASE:
187 return is_a3xx(screen) || is_a4xx(screen);
188
189 case PIPE_CAP_USER_CONSTANT_BUFFERS:
190 return is_a4xx(screen) ? 0 : 1;
191
192 case PIPE_CAP_COMPUTE:
193 return has_compute(screen);
194
195 case PIPE_CAP_SHADER_STENCIL_EXPORT:
196 case PIPE_CAP_TGSI_TEXCOORD:
197 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
198 case PIPE_CAP_TEXTURE_MULTISAMPLE:
199 case PIPE_CAP_TEXTURE_BARRIER:
200 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
201 case PIPE_CAP_QUERY_MEMORY_INFO:
202 case PIPE_CAP_PCI_GROUP:
203 case PIPE_CAP_PCI_BUS:
204 case PIPE_CAP_PCI_DEVICE:
205 case PIPE_CAP_PCI_FUNCTION:
206 return 0;
207
208 case PIPE_CAP_SM3:
209 case PIPE_CAP_PRIMITIVE_RESTART:
210 case PIPE_CAP_TGSI_INSTANCEID:
211 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
212 case PIPE_CAP_INDEP_BLEND_ENABLE:
213 case PIPE_CAP_INDEP_BLEND_FUNC:
214 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
215 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
216 case PIPE_CAP_CONDITIONAL_RENDER:
217 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
218 case PIPE_CAP_FAKE_SW_MSAA:
219 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
220 case PIPE_CAP_CLIP_HALFZ:
221 return is_a3xx(screen) || is_a4xx(screen) || is_a5xx(screen);
222
223 case PIPE_CAP_DEPTH_CLIP_DISABLE:
224 return is_a3xx(screen) || is_a4xx(screen);
225
226 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
227 return is_a5xx(screen);
228
229 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
230 return 0;
231 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
232 if (is_a3xx(screen)) return 16;
233 if (is_a4xx(screen)) return 32;
234 if (is_a5xx(screen)) return 32;
235 return 0;
236 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
237 /* We could possibly emulate more by pretending 2d/rect textures and
238 * splitting high bits of index into 2nd dimension..
239 */
240 if (is_a3xx(screen)) return 8192;
241 if (is_a4xx(screen)) return 16384;
242 if (is_a5xx(screen)) return 16384;
243 return 0;
244
245 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
246 case PIPE_CAP_CUBE_MAP_ARRAY:
247 case PIPE_CAP_START_INSTANCE:
248 case PIPE_CAP_SAMPLER_VIEW_TARGET:
249 case PIPE_CAP_TEXTURE_QUERY_LOD:
250 return is_a4xx(screen) || is_a5xx(screen);
251
252 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
253 return 64;
254
255 case PIPE_CAP_GLSL_FEATURE_LEVEL:
256 if (glsl120)
257 return 120;
258 return is_ir3(screen) ? 140 : 120;
259
260 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
261 if (is_a5xx(screen))
262 return 4;
263 return 0;
264
265 /* Unsupported features. */
266 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
267 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
268 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
269 case PIPE_CAP_USER_VERTEX_BUFFERS:
270 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
271 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
272 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
273 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
274 case PIPE_CAP_TEXTURE_GATHER_SM5:
275 case PIPE_CAP_SAMPLE_SHADING:
276 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
277 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
278 case PIPE_CAP_DRAW_INDIRECT:
279 case PIPE_CAP_MULTI_DRAW_INDIRECT:
280 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
281 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
282 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
283 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
284 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
285 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
286 case PIPE_CAP_DEPTH_BOUNDS_TEST:
287 case PIPE_CAP_TGSI_TXQS:
288 /* TODO if we need this, do it in nir/ir3 backend to avoid breaking precompile: */
289 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
290 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
291 case PIPE_CAP_CLEAR_TEXTURE:
292 case PIPE_CAP_DRAW_PARAMETERS:
293 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
294 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
295 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
296 case PIPE_CAP_INVALIDATE_BUFFER:
297 case PIPE_CAP_GENERATE_MIPMAP:
298 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
299 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
300 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
301 case PIPE_CAP_CULL_DISTANCE:
302 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
303 case PIPE_CAP_TGSI_VOTE:
304 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
305 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
306 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
307 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
308 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS:
309 case PIPE_CAP_TGSI_FS_FBFETCH:
310 case PIPE_CAP_TGSI_MUL_ZERO_WINS:
311 case PIPE_CAP_DOUBLES:
312 case PIPE_CAP_INT64:
313 case PIPE_CAP_INT64_DIVMOD:
314 case PIPE_CAP_TGSI_TEX_TXF_LZ:
315 case PIPE_CAP_TGSI_CLOCK:
316 case PIPE_CAP_POLYGON_MODE_FILL_RECTANGLE:
317 case PIPE_CAP_SPARSE_BUFFER_PAGE_SIZE:
318 case PIPE_CAP_TGSI_BALLOT:
319 case PIPE_CAP_TGSI_TES_LAYER_VIEWPORT:
320 case PIPE_CAP_CAN_BIND_CONST_BUFFER_AS_VERTEX:
321 case PIPE_CAP_ALLOW_MAPPED_BUFFERS_DURING_EXECUTION:
322 case PIPE_CAP_POST_DEPTH_COVERAGE:
323 case PIPE_CAP_BINDLESS_TEXTURE:
324 case PIPE_CAP_NIR_SAMPLERS_AS_DEREF:
325 case PIPE_CAP_QUERY_SO_OVERFLOW:
326 case PIPE_CAP_MEMOBJ:
327 case PIPE_CAP_LOAD_CONSTBUF:
328 case PIPE_CAP_TGSI_ANY_REG_AS_ADDRESS:
329 return 0;
330
331 case PIPE_CAP_MAX_VIEWPORTS:
332 return 1;
333
334 case PIPE_CAP_SHAREABLE_SHADERS:
335 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY:
336 /* manage the variants for these ourself, to avoid breaking precompile: */
337 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
338 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
339 if (is_ir3(screen))
340 return 1;
341 return 0;
342
343 /* Stream output. */
344 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
345 if (is_ir3(screen))
346 return PIPE_MAX_SO_BUFFERS;
347 return 0;
348 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
349 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
350 if (is_ir3(screen))
351 return 1;
352 return 0;
353 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
354 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
355 if (is_ir3(screen))
356 return 16 * 4; /* should only be shader out limit? */
357 return 0;
358
359 /* Geometry shader output, unsupported. */
360 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
361 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
362 case PIPE_CAP_MAX_VERTEX_STREAMS:
363 return 0;
364
365 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
366 return 2048;
367
368 /* Texturing. */
369 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
370 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
371 return MAX_MIP_LEVELS;
372 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
373 return 11;
374
375 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
376 return (is_a3xx(screen) || is_a4xx(screen) || is_a5xx(screen)) ? 256 : 0;
377
378 /* Render targets. */
379 case PIPE_CAP_MAX_RENDER_TARGETS:
380 return screen->max_rts;
381 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
382 return is_a3xx(screen) ? 1 : 0;
383
384 /* Queries. */
385 case PIPE_CAP_QUERY_BUFFER_OBJECT:
386 return 0;
387 case PIPE_CAP_OCCLUSION_QUERY:
388 return is_a3xx(screen) || is_a4xx(screen) || is_a5xx(screen);
389 case PIPE_CAP_QUERY_TIMESTAMP:
390 case PIPE_CAP_QUERY_TIME_ELAPSED:
391 /* only a4xx, requires new enough kernel so we know max_freq: */
392 return (screen->max_freq > 0) && (is_a4xx(screen) || is_a5xx(screen));
393
394 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
395 case PIPE_CAP_MIN_TEXEL_OFFSET:
396 return -8;
397
398 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
399 case PIPE_CAP_MAX_TEXEL_OFFSET:
400 return 7;
401
402 case PIPE_CAP_ENDIANNESS:
403 return PIPE_ENDIAN_LITTLE;
404
405 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
406 return 64;
407
408 case PIPE_CAP_VENDOR_ID:
409 return 0x5143;
410 case PIPE_CAP_DEVICE_ID:
411 return 0xFFFFFFFF;
412 case PIPE_CAP_ACCELERATED:
413 return 1;
414 case PIPE_CAP_VIDEO_MEMORY:
415 DBG("FINISHME: The value returned is incorrect\n");
416 return 10;
417 case PIPE_CAP_UMA:
418 return 1;
419 case PIPE_CAP_NATIVE_FENCE_FD:
420 return fd_device_version(screen->dev) >= FD_VERSION_FENCE_FD;
421 }
422 debug_printf("unknown param %d\n", param);
423 return 0;
424 }
425
426 static float
427 fd_screen_get_paramf(struct pipe_screen *pscreen, enum pipe_capf param)
428 {
429 switch (param) {
430 case PIPE_CAPF_MAX_LINE_WIDTH:
431 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
432 /* NOTE: actual value is 127.0f, but this is working around a deqp
433 * bug.. dEQP-GLES3.functional.rasterization.primitives.lines_wide
434 * uses too small of a render target size, and gets confused when
435 * the lines start going offscreen.
436 *
437 * See: https://code.google.com/p/android/issues/detail?id=206513
438 */
439 if (fd_mesa_debug & FD_DBG_DEQP)
440 return 48.0f;
441 return 127.0f;
442 case PIPE_CAPF_MAX_POINT_WIDTH:
443 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
444 return 4092.0f;
445 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
446 return 16.0f;
447 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
448 return 15.0f;
449 case PIPE_CAPF_GUARD_BAND_LEFT:
450 case PIPE_CAPF_GUARD_BAND_TOP:
451 case PIPE_CAPF_GUARD_BAND_RIGHT:
452 case PIPE_CAPF_GUARD_BAND_BOTTOM:
453 return 0.0f;
454 }
455 debug_printf("unknown paramf %d\n", param);
456 return 0;
457 }
458
459 static int
460 fd_screen_get_shader_param(struct pipe_screen *pscreen,
461 enum pipe_shader_type shader,
462 enum pipe_shader_cap param)
463 {
464 struct fd_screen *screen = fd_screen(pscreen);
465
466 switch(shader)
467 {
468 case PIPE_SHADER_FRAGMENT:
469 case PIPE_SHADER_VERTEX:
470 break;
471 case PIPE_SHADER_COMPUTE:
472 if (has_compute(screen))
473 break;
474 return 0;
475 case PIPE_SHADER_GEOMETRY:
476 /* maye we could emulate.. */
477 return 0;
478 default:
479 DBG("unknown shader type %d", shader);
480 return 0;
481 }
482
483 /* this is probably not totally correct.. but it's a start: */
484 switch (param) {
485 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
486 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
487 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
488 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
489 return 16384;
490 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
491 return 8; /* XXX */
492 case PIPE_SHADER_CAP_MAX_INPUTS:
493 case PIPE_SHADER_CAP_MAX_OUTPUTS:
494 return 16;
495 case PIPE_SHADER_CAP_MAX_TEMPS:
496 return 64; /* Max native temporaries. */
497 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
498 /* NOTE: seems to be limit for a3xx is actually 512 but
499 * split between VS and FS. Use lower limit of 256 to
500 * avoid getting into impossible situations:
501 */
502 return ((is_a3xx(screen) || is_a4xx(screen) || is_a5xx(screen)) ? 4096 : 64) * sizeof(float[4]);
503 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
504 return is_ir3(screen) ? 16 : 1;
505 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
506 return 1;
507 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
508 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
509 /* Technically this should be the same as for TEMP/CONST, since
510 * everything is just normal registers. This is just temporary
511 * hack until load_input/store_output handle arrays in a similar
512 * way as load_var/store_var..
513 */
514 return 0;
515 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
516 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
517 /* a2xx compiler doesn't handle indirect: */
518 return is_ir3(screen) ? 1 : 0;
519 case PIPE_SHADER_CAP_SUBROUTINES:
520 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
521 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
522 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
523 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
524 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
525 return 0;
526 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
527 return 1;
528 case PIPE_SHADER_CAP_INTEGERS:
529 if (glsl120)
530 return 0;
531 return is_ir3(screen) ? 1 : 0;
532 case PIPE_SHADER_CAP_INT64_ATOMICS:
533 return 0;
534 case PIPE_SHADER_CAP_FP16:
535 return 0;
536 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
537 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
538 return 16;
539 case PIPE_SHADER_CAP_PREFERRED_IR:
540 if (is_ir3(screen))
541 return PIPE_SHADER_IR_NIR;
542 return PIPE_SHADER_IR_TGSI;
543 case PIPE_SHADER_CAP_SUPPORTED_IRS:
544 if (is_ir3(screen)) {
545 return (1 << PIPE_SHADER_IR_NIR) | (1 << PIPE_SHADER_IR_TGSI);
546 } else {
547 return (1 << PIPE_SHADER_IR_TGSI);
548 }
549 return 0;
550 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
551 return 32;
552 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
553 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
554 return 0;
555 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
556 if (is_a5xx(screen)) {
557 /* a5xx (and a4xx for that matter) has one state-block
558 * for compute-shader SSBO's and another that is shared
559 * by VS/HS/DS/GS/FS.. so to simplify things for now
560 * just advertise SSBOs for FS and CS. We could possibly
561 * do what blob does, and partition the space for
562 * VS/HS/DS/GS/FS. The blob advertises:
563 *
564 * GL_MAX_VERTEX_SHADER_STORAGE_BLOCKS: 4
565 * GL_MAX_GEOMETRY_SHADER_STORAGE_BLOCKS: 4
566 * GL_MAX_TESS_CONTROL_SHADER_STORAGE_BLOCKS: 4
567 * GL_MAX_TESS_EVALUATION_SHADER_STORAGE_BLOCKS: 4
568 * GL_MAX_FRAGMENT_SHADER_STORAGE_BLOCKS: 4
569 * GL_MAX_COMPUTE_SHADER_STORAGE_BLOCKS: 24
570 * GL_MAX_COMBINED_SHADER_STORAGE_BLOCKS: 24
571 *
572 * I think that way we could avoid having to patch shaders
573 * for actual SSBO indexes by using a static partitioning.
574 */
575 switch(shader)
576 {
577 case PIPE_SHADER_FRAGMENT:
578 case PIPE_SHADER_COMPUTE:
579 return 24;
580 default:
581 return 0;
582 }
583 }
584 return 0;
585 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
586 /* probably should be same as MAX_SHADRER_BUFFERS but not implemented yet */
587 return 0;
588 }
589 debug_printf("unknown shader param %d\n", param);
590 return 0;
591 }
592
593 /* TODO depending on how much the limits differ for a3xx/a4xx, maybe move this
594 * into per-generation backend?
595 */
596 static int
597 fd_get_compute_param(struct pipe_screen *pscreen, enum pipe_shader_ir ir_type,
598 enum pipe_compute_cap param, void *ret)
599 {
600 struct fd_screen *screen = fd_screen(pscreen);
601 const char * const ir = "ir3";
602
603 if (!has_compute(screen))
604 return 0;
605
606 switch (param) {
607 case PIPE_COMPUTE_CAP_ADDRESS_BITS:
608 if (ret) {
609 uint32_t *address_bits = ret;
610 address_bits[0] = 32;
611
612 if (is_a5xx(screen))
613 address_bits[0] = 64;
614 }
615 return 1 * sizeof(uint32_t);
616
617 case PIPE_COMPUTE_CAP_IR_TARGET:
618 if (ret)
619 sprintf(ret, ir);
620 return strlen(ir) * sizeof(char);
621
622 case PIPE_COMPUTE_CAP_GRID_DIMENSION:
623 if (ret) {
624 uint64_t *grid_dimension = ret;
625 grid_dimension[0] = 3;
626 }
627 return 1 * sizeof(uint64_t);
628
629 case PIPE_COMPUTE_CAP_MAX_GRID_SIZE:
630 if (ret) {
631 uint64_t *grid_size = ret;
632 grid_size[0] = 65535;
633 grid_size[1] = 65535;
634 grid_size[2] = 65535;
635 }
636 return 3 * sizeof(uint64_t) ;
637
638 case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE:
639 if (ret) {
640 uint64_t *grid_size = ret;
641 grid_size[0] = 1024;
642 grid_size[1] = 1024;
643 grid_size[2] = 64;
644 }
645 return 3 * sizeof(uint64_t) ;
646
647 case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK:
648 if (ret) {
649 uint64_t *max_threads_per_block = ret;
650 *max_threads_per_block = 1024;
651 }
652 return sizeof(uint64_t);
653
654 case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE:
655 case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE:
656 case PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE:
657 case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE:
658 break;
659 case PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE:
660 if (ret) {
661 uint64_t *max = ret;
662 *max = 32768;
663 }
664 return sizeof(uint64_t);
665 case PIPE_COMPUTE_CAP_MAX_CLOCK_FREQUENCY:
666 case PIPE_COMPUTE_CAP_MAX_COMPUTE_UNITS:
667 case PIPE_COMPUTE_CAP_IMAGES_SUPPORTED:
668 case PIPE_COMPUTE_CAP_SUBGROUP_SIZE:
669 case PIPE_COMPUTE_CAP_MAX_VARIABLE_THREADS_PER_BLOCK:
670 break;
671 }
672
673 return 0;
674 }
675
676 static const void *
677 fd_get_compiler_options(struct pipe_screen *pscreen,
678 enum pipe_shader_ir ir, unsigned shader)
679 {
680 struct fd_screen *screen = fd_screen(pscreen);
681
682 if (is_ir3(screen))
683 return ir3_get_compiler_options(screen->compiler);
684
685 return NULL;
686 }
687
688 boolean
689 fd_screen_bo_get_handle(struct pipe_screen *pscreen,
690 struct fd_bo *bo,
691 unsigned stride,
692 struct winsys_handle *whandle)
693 {
694 whandle->stride = stride;
695
696 if (whandle->type == DRM_API_HANDLE_TYPE_SHARED) {
697 return fd_bo_get_name(bo, &whandle->handle) == 0;
698 } else if (whandle->type == DRM_API_HANDLE_TYPE_KMS) {
699 whandle->handle = fd_bo_handle(bo);
700 return TRUE;
701 } else if (whandle->type == DRM_API_HANDLE_TYPE_FD) {
702 whandle->handle = fd_bo_dmabuf(bo);
703 return TRUE;
704 } else {
705 return FALSE;
706 }
707 }
708
709 struct fd_bo *
710 fd_screen_bo_from_handle(struct pipe_screen *pscreen,
711 struct winsys_handle *whandle)
712 {
713 struct fd_screen *screen = fd_screen(pscreen);
714 struct fd_bo *bo;
715
716 if (whandle->type == DRM_API_HANDLE_TYPE_SHARED) {
717 bo = fd_bo_from_name(screen->dev, whandle->handle);
718 } else if (whandle->type == DRM_API_HANDLE_TYPE_KMS) {
719 bo = fd_bo_from_handle(screen->dev, whandle->handle, 0);
720 } else if (whandle->type == DRM_API_HANDLE_TYPE_FD) {
721 bo = fd_bo_from_dmabuf(screen->dev, whandle->handle);
722 } else {
723 DBG("Attempt to import unsupported handle type %d", whandle->type);
724 return NULL;
725 }
726
727 if (!bo) {
728 DBG("ref name 0x%08x failed", whandle->handle);
729 return NULL;
730 }
731
732 return bo;
733 }
734
735 struct pipe_screen *
736 fd_screen_create(struct fd_device *dev)
737 {
738 struct fd_screen *screen = CALLOC_STRUCT(fd_screen);
739 struct pipe_screen *pscreen;
740 uint64_t val;
741
742 fd_mesa_debug = debug_get_option_fd_mesa_debug();
743
744 if (fd_mesa_debug & FD_DBG_NOBIN)
745 fd_binning_enabled = false;
746
747 glsl120 = !!(fd_mesa_debug & FD_DBG_GLSL120);
748
749 if (!screen)
750 return NULL;
751
752 pscreen = &screen->base;
753
754 screen->dev = dev;
755 screen->refcnt = 1;
756
757 // maybe this should be in context?
758 screen->pipe = fd_pipe_new(screen->dev, FD_PIPE_3D);
759 if (!screen->pipe) {
760 DBG("could not create 3d pipe");
761 goto fail;
762 }
763
764 if (fd_pipe_get_param(screen->pipe, FD_GMEM_SIZE, &val)) {
765 DBG("could not get GMEM size");
766 goto fail;
767 }
768 screen->gmemsize_bytes = val;
769
770 if (fd_pipe_get_param(screen->pipe, FD_DEVICE_ID, &val)) {
771 DBG("could not get device-id");
772 goto fail;
773 }
774 screen->device_id = val;
775
776 if (fd_pipe_get_param(screen->pipe, FD_MAX_FREQ, &val)) {
777 DBG("could not get gpu freq");
778 /* this limits what performance related queries are
779 * supported but is not fatal
780 */
781 screen->max_freq = 0;
782 } else {
783 screen->max_freq = val;
784 if (fd_pipe_get_param(screen->pipe, FD_TIMESTAMP, &val) == 0)
785 screen->has_timestamp = true;
786 }
787
788 if (fd_pipe_get_param(screen->pipe, FD_GPU_ID, &val)) {
789 DBG("could not get gpu-id");
790 goto fail;
791 }
792 screen->gpu_id = val;
793
794 if (fd_pipe_get_param(screen->pipe, FD_CHIP_ID, &val)) {
795 DBG("could not get chip-id");
796 /* older kernels may not have this property: */
797 unsigned core = screen->gpu_id / 100;
798 unsigned major = (screen->gpu_id % 100) / 10;
799 unsigned minor = screen->gpu_id % 10;
800 unsigned patch = 0; /* assume the worst */
801 val = (patch & 0xff) | ((minor & 0xff) << 8) |
802 ((major & 0xff) << 16) | ((core & 0xff) << 24);
803 }
804 screen->chip_id = val;
805
806 DBG("Pipe Info:");
807 DBG(" GPU-id: %d", screen->gpu_id);
808 DBG(" Chip-id: 0x%08x", screen->chip_id);
809 DBG(" GMEM size: 0x%08x", screen->gmemsize_bytes);
810
811 /* explicitly checking for GPU revisions that are known to work. This
812 * may be overly conservative for a3xx, where spoofing the gpu_id with
813 * the blob driver seems to generate identical cmdstream dumps. But
814 * on a2xx, there seem to be small differences between the GPU revs
815 * so it is probably better to actually test first on real hardware
816 * before enabling:
817 *
818 * If you have a different adreno version, feel free to add it to one
819 * of the cases below and see what happens. And if it works, please
820 * send a patch ;-)
821 */
822 switch (screen->gpu_id) {
823 case 220:
824 fd2_screen_init(pscreen);
825 break;
826 case 305:
827 case 307:
828 case 320:
829 case 330:
830 fd3_screen_init(pscreen);
831 break;
832 case 420:
833 case 430:
834 fd4_screen_init(pscreen);
835 break;
836 case 530:
837 fd5_screen_init(pscreen);
838 break;
839 default:
840 debug_printf("unsupported GPU: a%03d\n", screen->gpu_id);
841 goto fail;
842 }
843
844 if (screen->gpu_id >= 500) {
845 screen->gmem_alignw = 64;
846 screen->gmem_alignh = 32;
847 screen->num_vsc_pipes = 16;
848 } else {
849 screen->gmem_alignw = 32;
850 screen->gmem_alignh = 32;
851 screen->num_vsc_pipes = 8;
852 }
853
854 /* NOTE: don't enable reordering on a2xx, since completely untested.
855 * Also, don't enable if we have too old of a kernel to support
856 * growable cmdstream buffers, since memory requirement for cmdstream
857 * buffers would be too much otherwise.
858 */
859 if ((screen->gpu_id >= 300) && (fd_device_version(dev) >= FD_VERSION_UNLIMITED_CMDS))
860 screen->reorder = !(fd_mesa_debug & FD_DBG_INORDER);
861
862 fd_bc_init(&screen->batch_cache);
863
864 (void) mtx_init(&screen->lock, mtx_plain);
865
866 pscreen->destroy = fd_screen_destroy;
867 pscreen->get_param = fd_screen_get_param;
868 pscreen->get_paramf = fd_screen_get_paramf;
869 pscreen->get_shader_param = fd_screen_get_shader_param;
870 pscreen->get_compute_param = fd_get_compute_param;
871 pscreen->get_compiler_options = fd_get_compiler_options;
872
873 fd_resource_screen_init(pscreen);
874 fd_query_screen_init(pscreen);
875
876 pscreen->get_name = fd_screen_get_name;
877 pscreen->get_vendor = fd_screen_get_vendor;
878 pscreen->get_device_vendor = fd_screen_get_device_vendor;
879
880 pscreen->get_timestamp = fd_screen_get_timestamp;
881
882 pscreen->fence_reference = fd_fence_ref;
883 pscreen->fence_finish = fd_fence_finish;
884 pscreen->fence_get_fd = fd_fence_get_fd;
885
886 slab_create_parent(&screen->transfer_pool, sizeof(struct fd_transfer), 16);
887
888 return pscreen;
889
890 fail:
891 fd_screen_destroy(pscreen);
892 return NULL;
893 }