freedreno/a5xx: initial support
[mesa.git] / src / gallium / drivers / freedreno / freedreno_screen.c
1 /* -*- mode: C; c-file-style: "k&r"; tab-width 4; indent-tabs-mode: t; -*- */
2
3 /*
4 * Copyright (C) 2012 Rob Clark <robclark@freedesktop.org>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
23 * SOFTWARE.
24 *
25 * Authors:
26 * Rob Clark <robclark@freedesktop.org>
27 */
28
29
30 #include "pipe/p_defines.h"
31 #include "pipe/p_screen.h"
32 #include "pipe/p_state.h"
33
34 #include "util/u_memory.h"
35 #include "util/u_inlines.h"
36 #include "util/u_format.h"
37 #include "util/u_format_s3tc.h"
38 #include "util/u_string.h"
39 #include "util/u_debug.h"
40
41 #include "os/os_time.h"
42
43 #include <stdio.h>
44 #include <errno.h>
45 #include <stdlib.h>
46
47 #include "freedreno_screen.h"
48 #include "freedreno_resource.h"
49 #include "freedreno_fence.h"
50 #include "freedreno_query.h"
51 #include "freedreno_util.h"
52
53 #include "a2xx/fd2_screen.h"
54 #include "a3xx/fd3_screen.h"
55 #include "a4xx/fd4_screen.h"
56 #include "a5xx/fd5_screen.h"
57
58 #include "ir3/ir3_nir.h"
59
60 /* XXX this should go away */
61 #include "state_tracker/drm_driver.h"
62
63 static const struct debug_named_value debug_options[] = {
64 {"msgs", FD_DBG_MSGS, "Print debug messages"},
65 {"disasm", FD_DBG_DISASM, "Dump TGSI and adreno shader disassembly"},
66 {"dclear", FD_DBG_DCLEAR, "Mark all state dirty after clear"},
67 {"ddraw", FD_DBG_DDRAW, "Mark all state dirty after draw"},
68 {"noscis", FD_DBG_NOSCIS, "Disable scissor optimization"},
69 {"direct", FD_DBG_DIRECT, "Force inline (SS_DIRECT) state loads"},
70 {"nobypass", FD_DBG_NOBYPASS, "Disable GMEM bypass"},
71 {"fraghalf", FD_DBG_FRAGHALF, "Use half-precision in fragment shader"},
72 {"nobin", FD_DBG_NOBIN, "Disable hw binning"},
73 {"optmsgs", FD_DBG_OPTMSGS,"Enable optimizer debug messages"},
74 {"glsl120", FD_DBG_GLSL120,"Temporary flag to force GLSL 1.20 (rather than 1.30) on a3xx+"},
75 {"shaderdb", FD_DBG_SHADERDB, "Enable shaderdb output"},
76 {"flush", FD_DBG_FLUSH, "Force flush after every draw"},
77 {"deqp", FD_DBG_DEQP, "Enable dEQP hacks"},
78 {"nir", FD_DBG_NIR, "Prefer NIR as native IR"},
79 {"reorder", FD_DBG_REORDER,"Enable reordering for draws/blits"},
80 {"bstat", FD_DBG_BSTAT, "Print batch stats at context destroy"},
81 DEBUG_NAMED_VALUE_END
82 };
83
84 DEBUG_GET_ONCE_FLAGS_OPTION(fd_mesa_debug, "FD_MESA_DEBUG", debug_options, 0)
85
86 int fd_mesa_debug = 0;
87 bool fd_binning_enabled = true;
88 static bool glsl120 = false;
89
90 static const char *
91 fd_screen_get_name(struct pipe_screen *pscreen)
92 {
93 static char buffer[128];
94 util_snprintf(buffer, sizeof(buffer), "FD%03d",
95 fd_screen(pscreen)->device_id);
96 return buffer;
97 }
98
99 static const char *
100 fd_screen_get_vendor(struct pipe_screen *pscreen)
101 {
102 return "freedreno";
103 }
104
105 static const char *
106 fd_screen_get_device_vendor(struct pipe_screen *pscreen)
107 {
108 return "Qualcomm";
109 }
110
111
112 static uint64_t
113 fd_screen_get_timestamp(struct pipe_screen *pscreen)
114 {
115 struct fd_screen *screen = fd_screen(pscreen);
116
117 if (screen->has_timestamp) {
118 uint64_t n;
119 fd_pipe_get_param(screen->pipe, FD_TIMESTAMP, &n);
120 debug_assert(screen->max_freq > 0);
121 return n * 1000000000 / screen->max_freq;
122 } else {
123 int64_t cpu_time = os_time_get() * 1000;
124 return cpu_time + screen->cpu_gpu_time_delta;
125 }
126
127 }
128
129 static void
130 fd_screen_destroy(struct pipe_screen *pscreen)
131 {
132 struct fd_screen *screen = fd_screen(pscreen);
133
134 if (screen->pipe)
135 fd_pipe_del(screen->pipe);
136
137 if (screen->dev)
138 fd_device_del(screen->dev);
139
140 fd_bc_fini(&screen->batch_cache);
141
142 slab_destroy_parent(&screen->transfer_pool);
143
144 pipe_mutex_destroy(screen->lock);
145
146 free(screen);
147 }
148
149 /*
150 TODO either move caps to a2xx/a3xx specific code, or maybe have some
151 tables for things that differ if the delta is not too much..
152 */
153 static int
154 fd_screen_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
155 {
156 struct fd_screen *screen = fd_screen(pscreen);
157
158 /* this is probably not totally correct.. but it's a start: */
159 switch (param) {
160 /* Supported features (boolean caps). */
161 case PIPE_CAP_NPOT_TEXTURES:
162 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
163 case PIPE_CAP_TWO_SIDED_STENCIL:
164 case PIPE_CAP_ANISOTROPIC_FILTER:
165 case PIPE_CAP_POINT_SPRITE:
166 case PIPE_CAP_TEXTURE_SHADOW_MAP:
167 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
168 case PIPE_CAP_TEXTURE_SWIZZLE:
169 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
170 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
171 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
172 case PIPE_CAP_SEAMLESS_CUBE_MAP:
173 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
174 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
175 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
176 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
177 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
178 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
179 case PIPE_CAP_VERTEXID_NOBASE:
180 case PIPE_CAP_STRING_MARKER:
181 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
182 return 1;
183
184 case PIPE_CAP_USER_CONSTANT_BUFFERS:
185 return is_a4xx(screen) ? 0 : 1;
186
187 case PIPE_CAP_SHADER_STENCIL_EXPORT:
188 case PIPE_CAP_TGSI_TEXCOORD:
189 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
190 case PIPE_CAP_TEXTURE_MULTISAMPLE:
191 case PIPE_CAP_TEXTURE_BARRIER:
192 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
193 case PIPE_CAP_COMPUTE:
194 case PIPE_CAP_QUERY_MEMORY_INFO:
195 case PIPE_CAP_PCI_GROUP:
196 case PIPE_CAP_PCI_BUS:
197 case PIPE_CAP_PCI_DEVICE:
198 case PIPE_CAP_PCI_FUNCTION:
199 return 0;
200
201 case PIPE_CAP_SM3:
202 case PIPE_CAP_PRIMITIVE_RESTART:
203 case PIPE_CAP_TGSI_INSTANCEID:
204 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
205 case PIPE_CAP_INDEP_BLEND_ENABLE:
206 case PIPE_CAP_INDEP_BLEND_FUNC:
207 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
208 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
209 case PIPE_CAP_CONDITIONAL_RENDER:
210 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
211 case PIPE_CAP_FAKE_SW_MSAA:
212 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
213 case PIPE_CAP_DEPTH_CLIP_DISABLE:
214 case PIPE_CAP_CLIP_HALFZ:
215 return is_a3xx(screen) || is_a4xx(screen);
216
217 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
218 return 0;
219 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
220 if (is_a3xx(screen)) return 16;
221 if (is_a4xx(screen)) return 32;
222 return 0;
223 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
224 /* We could possibly emulate more by pretending 2d/rect textures and
225 * splitting high bits of index into 2nd dimension..
226 */
227 if (is_a3xx(screen)) return 8192;
228 if (is_a4xx(screen)) return 16384;
229 return 0;
230
231 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
232 case PIPE_CAP_CUBE_MAP_ARRAY:
233 case PIPE_CAP_START_INSTANCE:
234 case PIPE_CAP_SAMPLER_VIEW_TARGET:
235 case PIPE_CAP_TEXTURE_QUERY_LOD:
236 return is_a4xx(screen);
237
238 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
239 return 64;
240
241 case PIPE_CAP_GLSL_FEATURE_LEVEL:
242 if (glsl120)
243 return 120;
244 return is_ir3(screen) ? 140 : 120;
245
246 /* Unsupported features. */
247 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
248 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
249 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
250 case PIPE_CAP_USER_VERTEX_BUFFERS:
251 case PIPE_CAP_USER_INDEX_BUFFERS:
252 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
253 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
254 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
255 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
256 case PIPE_CAP_TEXTURE_GATHER_SM5:
257 case PIPE_CAP_SAMPLE_SHADING:
258 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
259 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
260 case PIPE_CAP_DRAW_INDIRECT:
261 case PIPE_CAP_MULTI_DRAW_INDIRECT:
262 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
263 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
264 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
265 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
266 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
267 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
268 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
269 case PIPE_CAP_DEPTH_BOUNDS_TEST:
270 case PIPE_CAP_TGSI_TXQS:
271 /* TODO if we need this, do it in nir/ir3 backend to avoid breaking precompile: */
272 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
273 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
274 case PIPE_CAP_CLEAR_TEXTURE:
275 case PIPE_CAP_DRAW_PARAMETERS:
276 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
277 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
278 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
279 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
280 case PIPE_CAP_INVALIDATE_BUFFER:
281 case PIPE_CAP_GENERATE_MIPMAP:
282 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
283 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
284 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
285 case PIPE_CAP_CULL_DISTANCE:
286 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
287 case PIPE_CAP_TGSI_VOTE:
288 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
289 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
290 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
291 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
292 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS:
293 return 0;
294
295 case PIPE_CAP_MAX_VIEWPORTS:
296 return 1;
297
298 case PIPE_CAP_SHAREABLE_SHADERS:
299 /* manage the variants for these ourself, to avoid breaking precompile: */
300 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
301 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
302 if (is_ir3(screen))
303 return 1;
304 return 0;
305
306 /* Stream output. */
307 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
308 if (is_ir3(screen))
309 return PIPE_MAX_SO_BUFFERS;
310 return 0;
311 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
312 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
313 if (is_ir3(screen))
314 return 1;
315 return 0;
316 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
317 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
318 if (is_ir3(screen))
319 return 16 * 4; /* should only be shader out limit? */
320 return 0;
321
322 /* Geometry shader output, unsupported. */
323 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
324 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
325 case PIPE_CAP_MAX_VERTEX_STREAMS:
326 return 0;
327
328 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
329 return 2048;
330
331 /* Texturing. */
332 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
333 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
334 return MAX_MIP_LEVELS;
335 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
336 return 11;
337
338 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
339 return (is_a3xx(screen) || is_a4xx(screen)) ? 256 : 0;
340
341 /* Render targets. */
342 case PIPE_CAP_MAX_RENDER_TARGETS:
343 return screen->max_rts;
344 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
345 return is_a3xx(screen) ? 1 : 0;
346
347 /* Queries. */
348 case PIPE_CAP_QUERY_BUFFER_OBJECT:
349 return 0;
350 case PIPE_CAP_OCCLUSION_QUERY:
351 return is_a3xx(screen) || is_a4xx(screen);
352 case PIPE_CAP_QUERY_TIMESTAMP:
353 case PIPE_CAP_QUERY_TIME_ELAPSED:
354 /* only a4xx, requires new enough kernel so we know max_freq: */
355 return (screen->max_freq > 0) && is_a4xx(screen);
356
357 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
358 case PIPE_CAP_MIN_TEXEL_OFFSET:
359 return -8;
360
361 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
362 case PIPE_CAP_MAX_TEXEL_OFFSET:
363 return 7;
364
365 case PIPE_CAP_ENDIANNESS:
366 return PIPE_ENDIAN_LITTLE;
367
368 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
369 return 64;
370
371 case PIPE_CAP_VENDOR_ID:
372 return 0x5143;
373 case PIPE_CAP_DEVICE_ID:
374 return 0xFFFFFFFF;
375 case PIPE_CAP_ACCELERATED:
376 return 1;
377 case PIPE_CAP_VIDEO_MEMORY:
378 DBG("FINISHME: The value returned is incorrect\n");
379 return 10;
380 case PIPE_CAP_UMA:
381 return 1;
382 }
383 debug_printf("unknown param %d\n", param);
384 return 0;
385 }
386
387 static float
388 fd_screen_get_paramf(struct pipe_screen *pscreen, enum pipe_capf param)
389 {
390 switch (param) {
391 case PIPE_CAPF_MAX_LINE_WIDTH:
392 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
393 /* NOTE: actual value is 127.0f, but this is working around a deqp
394 * bug.. dEQP-GLES3.functional.rasterization.primitives.lines_wide
395 * uses too small of a render target size, and gets confused when
396 * the lines start going offscreen.
397 *
398 * See: https://code.google.com/p/android/issues/detail?id=206513
399 */
400 if (fd_mesa_debug & FD_DBG_DEQP)
401 return 48.0f;
402 return 127.0f;
403 case PIPE_CAPF_MAX_POINT_WIDTH:
404 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
405 return 4092.0f;
406 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
407 return 16.0f;
408 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
409 return 15.0f;
410 case PIPE_CAPF_GUARD_BAND_LEFT:
411 case PIPE_CAPF_GUARD_BAND_TOP:
412 case PIPE_CAPF_GUARD_BAND_RIGHT:
413 case PIPE_CAPF_GUARD_BAND_BOTTOM:
414 return 0.0f;
415 }
416 debug_printf("unknown paramf %d\n", param);
417 return 0;
418 }
419
420 static int
421 fd_screen_get_shader_param(struct pipe_screen *pscreen, unsigned shader,
422 enum pipe_shader_cap param)
423 {
424 struct fd_screen *screen = fd_screen(pscreen);
425
426 switch(shader)
427 {
428 case PIPE_SHADER_FRAGMENT:
429 case PIPE_SHADER_VERTEX:
430 break;
431 case PIPE_SHADER_COMPUTE:
432 case PIPE_SHADER_GEOMETRY:
433 /* maye we could emulate.. */
434 return 0;
435 default:
436 DBG("unknown shader type %d", shader);
437 return 0;
438 }
439
440 /* this is probably not totally correct.. but it's a start: */
441 switch (param) {
442 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
443 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
444 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
445 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
446 return 16384;
447 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
448 return 8; /* XXX */
449 case PIPE_SHADER_CAP_MAX_INPUTS:
450 case PIPE_SHADER_CAP_MAX_OUTPUTS:
451 return 16;
452 case PIPE_SHADER_CAP_MAX_TEMPS:
453 return 64; /* Max native temporaries. */
454 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
455 /* NOTE: seems to be limit for a3xx is actually 512 but
456 * split between VS and FS. Use lower limit of 256 to
457 * avoid getting into impossible situations:
458 */
459 return ((is_a3xx(screen) || is_a4xx(screen)) ? 4096 : 64) * sizeof(float[4]);
460 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
461 return is_ir3(screen) ? 16 : 1;
462 case PIPE_SHADER_CAP_MAX_PREDS:
463 return 0; /* nothing uses this */
464 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
465 return 1;
466 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
467 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
468 /* Technically this should be the same as for TEMP/CONST, since
469 * everything is just normal registers. This is just temporary
470 * hack until load_input/store_output handle arrays in a similar
471 * way as load_var/store_var..
472 */
473 return 0;
474 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
475 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
476 /* a2xx compiler doesn't handle indirect: */
477 return is_ir3(screen) ? 1 : 0;
478 case PIPE_SHADER_CAP_SUBROUTINES:
479 case PIPE_SHADER_CAP_DOUBLES:
480 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
481 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
482 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
483 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
484 return 0;
485 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
486 return 1;
487 case PIPE_SHADER_CAP_INTEGERS:
488 if (glsl120)
489 return 0;
490 return is_ir3(screen) ? 1 : 0;
491 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
492 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
493 return 16;
494 case PIPE_SHADER_CAP_PREFERRED_IR:
495 if ((fd_mesa_debug & FD_DBG_NIR) && is_ir3(screen))
496 return PIPE_SHADER_IR_NIR;
497 return PIPE_SHADER_IR_TGSI;
498 case PIPE_SHADER_CAP_SUPPORTED_IRS:
499 return 0;
500 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
501 return 32;
502 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
503 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
504 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
505 return 0;
506 }
507 debug_printf("unknown shader param %d\n", param);
508 return 0;
509 }
510
511 static const void *
512 fd_get_compiler_options(struct pipe_screen *pscreen,
513 enum pipe_shader_ir ir, unsigned shader)
514 {
515 struct fd_screen *screen = fd_screen(pscreen);
516
517 if (is_ir3(screen))
518 return ir3_get_compiler_options();
519
520 return NULL;
521 }
522
523 boolean
524 fd_screen_bo_get_handle(struct pipe_screen *pscreen,
525 struct fd_bo *bo,
526 unsigned stride,
527 struct winsys_handle *whandle)
528 {
529 whandle->stride = stride;
530
531 if (whandle->type == DRM_API_HANDLE_TYPE_SHARED) {
532 return fd_bo_get_name(bo, &whandle->handle) == 0;
533 } else if (whandle->type == DRM_API_HANDLE_TYPE_KMS) {
534 whandle->handle = fd_bo_handle(bo);
535 return TRUE;
536 } else if (whandle->type == DRM_API_HANDLE_TYPE_FD) {
537 whandle->handle = fd_bo_dmabuf(bo);
538 return TRUE;
539 } else {
540 return FALSE;
541 }
542 }
543
544 struct fd_bo *
545 fd_screen_bo_from_handle(struct pipe_screen *pscreen,
546 struct winsys_handle *whandle)
547 {
548 struct fd_screen *screen = fd_screen(pscreen);
549 struct fd_bo *bo;
550
551 if (whandle->type == DRM_API_HANDLE_TYPE_SHARED) {
552 bo = fd_bo_from_name(screen->dev, whandle->handle);
553 } else if (whandle->type == DRM_API_HANDLE_TYPE_KMS) {
554 bo = fd_bo_from_handle(screen->dev, whandle->handle, 0);
555 } else if (whandle->type == DRM_API_HANDLE_TYPE_FD) {
556 bo = fd_bo_from_dmabuf(screen->dev, whandle->handle);
557 } else {
558 DBG("Attempt to import unsupported handle type %d", whandle->type);
559 return NULL;
560 }
561
562 if (!bo) {
563 DBG("ref name 0x%08x failed", whandle->handle);
564 return NULL;
565 }
566
567 return bo;
568 }
569
570 struct pipe_screen *
571 fd_screen_create(struct fd_device *dev)
572 {
573 struct fd_screen *screen = CALLOC_STRUCT(fd_screen);
574 struct pipe_screen *pscreen;
575 uint64_t val;
576
577 fd_mesa_debug = debug_get_option_fd_mesa_debug();
578
579 if (fd_mesa_debug & FD_DBG_NOBIN)
580 fd_binning_enabled = false;
581
582 glsl120 = !!(fd_mesa_debug & FD_DBG_GLSL120);
583
584 if (!screen)
585 return NULL;
586
587 pscreen = &screen->base;
588
589 screen->dev = dev;
590 screen->refcnt = 1;
591
592 // maybe this should be in context?
593 screen->pipe = fd_pipe_new(screen->dev, FD_PIPE_3D);
594 if (!screen->pipe) {
595 DBG("could not create 3d pipe");
596 goto fail;
597 }
598
599 if (fd_pipe_get_param(screen->pipe, FD_GMEM_SIZE, &val)) {
600 DBG("could not get GMEM size");
601 goto fail;
602 }
603 screen->gmemsize_bytes = val;
604
605 if (fd_pipe_get_param(screen->pipe, FD_DEVICE_ID, &val)) {
606 DBG("could not get device-id");
607 goto fail;
608 }
609 screen->device_id = val;
610
611 if (fd_pipe_get_param(screen->pipe, FD_MAX_FREQ, &val)) {
612 DBG("could not get gpu freq");
613 /* this limits what performance related queries are
614 * supported but is not fatal
615 */
616 screen->max_freq = 0;
617 } else {
618 screen->max_freq = val;
619 if (fd_pipe_get_param(screen->pipe, FD_TIMESTAMP, &val) == 0)
620 screen->has_timestamp = true;
621 }
622
623 if (fd_pipe_get_param(screen->pipe, FD_GPU_ID, &val)) {
624 DBG("could not get gpu-id");
625 goto fail;
626 }
627 screen->gpu_id = val;
628
629 if (fd_pipe_get_param(screen->pipe, FD_CHIP_ID, &val)) {
630 DBG("could not get chip-id");
631 /* older kernels may not have this property: */
632 unsigned core = screen->gpu_id / 100;
633 unsigned major = (screen->gpu_id % 100) / 10;
634 unsigned minor = screen->gpu_id % 10;
635 unsigned patch = 0; /* assume the worst */
636 val = (patch & 0xff) | ((minor & 0xff) << 8) |
637 ((major & 0xff) << 16) | ((core & 0xff) << 24);
638 }
639 screen->chip_id = val;
640
641 DBG("Pipe Info:");
642 DBG(" GPU-id: %d", screen->gpu_id);
643 DBG(" Chip-id: 0x%08x", screen->chip_id);
644 DBG(" GMEM size: 0x%08x", screen->gmemsize_bytes);
645
646 /* explicitly checking for GPU revisions that are known to work. This
647 * may be overly conservative for a3xx, where spoofing the gpu_id with
648 * the blob driver seems to generate identical cmdstream dumps. But
649 * on a2xx, there seem to be small differences between the GPU revs
650 * so it is probably better to actually test first on real hardware
651 * before enabling:
652 *
653 * If you have a different adreno version, feel free to add it to one
654 * of the cases below and see what happens. And if it works, please
655 * send a patch ;-)
656 */
657 switch (screen->gpu_id) {
658 case 220:
659 fd2_screen_init(pscreen);
660 break;
661 case 305:
662 case 307:
663 case 320:
664 case 330:
665 fd3_screen_init(pscreen);
666 break;
667 case 420:
668 case 430:
669 fd4_screen_init(pscreen);
670 break;
671 case 530:
672 fd5_screen_init(pscreen);
673 break;
674 default:
675 debug_printf("unsupported GPU: a%03d\n", screen->gpu_id);
676 goto fail;
677 }
678
679 if (screen->gpu_id >= 500) {
680 screen->gmem_alignment = 64;
681 } else {
682 screen->gmem_alignment = 32;
683 }
684
685 /* NOTE: don't enable reordering on a2xx, since completely untested.
686 * Also, don't enable if we have too old of a kernel to support
687 * growable cmdstream buffers, since memory requirement for cmdstream
688 * buffers would be too much otherwise.
689 */
690 if ((screen->gpu_id >= 300) && (fd_device_version(dev) >= FD_VERSION_UNLIMITED_CMDS))
691 screen->reorder = !!(fd_mesa_debug & FD_DBG_REORDER);
692
693 fd_bc_init(&screen->batch_cache);
694
695 pipe_mutex_init(screen->lock);
696
697 pscreen->destroy = fd_screen_destroy;
698 pscreen->get_param = fd_screen_get_param;
699 pscreen->get_paramf = fd_screen_get_paramf;
700 pscreen->get_shader_param = fd_screen_get_shader_param;
701 pscreen->get_compiler_options = fd_get_compiler_options;
702
703 fd_resource_screen_init(pscreen);
704 fd_query_screen_init(pscreen);
705
706 pscreen->get_name = fd_screen_get_name;
707 pscreen->get_vendor = fd_screen_get_vendor;
708 pscreen->get_device_vendor = fd_screen_get_device_vendor;
709
710 pscreen->get_timestamp = fd_screen_get_timestamp;
711
712 pscreen->fence_reference = fd_screen_fence_ref;
713 pscreen->fence_finish = fd_screen_fence_finish;
714
715 slab_create_parent(&screen->transfer_pool, sizeof(struct fd_transfer), 16);
716
717 util_format_s3tc_init();
718
719 return pscreen;
720
721 fail:
722 fd_screen_destroy(pscreen);
723 return NULL;
724 }