68e32e51c34907a981a6e90bda647ef23cb082b9
[mesa.git] / src / gallium / drivers / i915 / i915_screen.c
1 /**************************************************************************
2 *
3 * Copyright 2008 VMware, Inc.
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
19 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
21 * IN NO EVENT SHALL VMWARE AND/OR ITS SUPPLIERS BE LIABLE FOR
22 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
23 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
24 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 **************************************************************************/
27
28
29 #include "draw/draw_context.h"
30 #include "os/os_misc.h"
31 #include "util/u_format.h"
32 #include "util/u_format_s3tc.h"
33 #include "util/u_inlines.h"
34 #include "util/u_memory.h"
35 #include "util/u_string.h"
36
37 #include "i915_reg.h"
38 #include "i915_debug.h"
39 #include "i915_context.h"
40 #include "i915_screen.h"
41 #include "i915_resource.h"
42 #include "i915_winsys.h"
43 #include "i915_public.h"
44
45
46 /*
47 * Probe functions
48 */
49
50
51 static const char *
52 i915_get_vendor(struct pipe_screen *screen)
53 {
54 return "Mesa Project";
55 }
56
57 static const char *
58 i915_get_device_vendor(struct pipe_screen *screen)
59 {
60 return "Intel";
61 }
62
63 static const char *
64 i915_get_name(struct pipe_screen *screen)
65 {
66 static char buffer[128];
67 const char *chipset;
68
69 switch (i915_screen(screen)->iws->pci_id) {
70 case PCI_CHIP_I915_G:
71 chipset = "915G";
72 break;
73 case PCI_CHIP_I915_GM:
74 chipset = "915GM";
75 break;
76 case PCI_CHIP_I945_G:
77 chipset = "945G";
78 break;
79 case PCI_CHIP_I945_GM:
80 chipset = "945GM";
81 break;
82 case PCI_CHIP_I945_GME:
83 chipset = "945GME";
84 break;
85 case PCI_CHIP_G33_G:
86 chipset = "G33";
87 break;
88 case PCI_CHIP_Q35_G:
89 chipset = "Q35";
90 break;
91 case PCI_CHIP_Q33_G:
92 chipset = "Q33";
93 break;
94 case PCI_CHIP_PINEVIEW_G:
95 chipset = "Pineview G";
96 break;
97 case PCI_CHIP_PINEVIEW_M:
98 chipset = "Pineview M";
99 break;
100 default:
101 chipset = "unknown";
102 break;
103 }
104
105 util_snprintf(buffer, sizeof(buffer), "i915 (chipset: %s)", chipset);
106 return buffer;
107 }
108
109 static int
110 i915_get_shader_param(struct pipe_screen *screen, unsigned shader, enum pipe_shader_cap cap)
111 {
112 switch(shader) {
113 case PIPE_SHADER_VERTEX:
114 switch (cap) {
115 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
116 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
117 if (debug_get_bool_option("DRAW_USE_LLVM", TRUE))
118 return PIPE_MAX_SAMPLERS;
119 else
120 return 0;
121 default:
122 return draw_get_shader_param(shader, cap);
123 }
124 case PIPE_SHADER_FRAGMENT:
125 /* XXX: some of these are just shader model 2.0 values, fix this! */
126 switch(cap) {
127 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
128 return I915_MAX_ALU_INSN + I915_MAX_TEX_INSN;
129 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
130 return I915_MAX_ALU_INSN;
131 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
132 return I915_MAX_TEX_INSN;
133 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
134 return 8;
135 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
136 return 0;
137 case PIPE_SHADER_CAP_MAX_INPUTS:
138 return 10;
139 case PIPE_SHADER_CAP_MAX_OUTPUTS:
140 return 1;
141 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
142 return 32 * sizeof(float[4]);
143 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
144 return 1;
145 case PIPE_SHADER_CAP_MAX_TEMPS:
146 return 12; /* XXX: 12 -> 32 ? */
147 case PIPE_SHADER_CAP_MAX_PREDS:
148 return 0;
149 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
150 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
151 return 0;
152 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
153 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
154 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
155 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
156 return 1;
157 case PIPE_SHADER_CAP_SUBROUTINES:
158 return 0;
159 case PIPE_SHADER_CAP_INTEGERS:
160 return 0;
161 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
162 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
163 return I915_TEX_UNITS;
164 case PIPE_SHADER_CAP_DOUBLES:
165 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
166 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
167 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
168 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
169 return 0;
170 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
171 return 32;
172 default:
173 debug_printf("%s: Unknown cap %u.\n", __FUNCTION__, cap);
174 return 0;
175 }
176 break;
177 default:
178 return 0;
179 }
180
181 }
182
183 static int
184 i915_get_param(struct pipe_screen *screen, enum pipe_cap cap)
185 {
186 struct i915_screen *is = i915_screen(screen);
187
188 switch (cap) {
189 /* Supported features (boolean caps). */
190 case PIPE_CAP_ANISOTROPIC_FILTER:
191 case PIPE_CAP_NPOT_TEXTURES:
192 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
193 case PIPE_CAP_POINT_SPRITE:
194 case PIPE_CAP_PRIMITIVE_RESTART: /* draw module */
195 case PIPE_CAP_TEXTURE_SHADOW_MAP:
196 case PIPE_CAP_TWO_SIDED_STENCIL:
197 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
198 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
199 case PIPE_CAP_TGSI_INSTANCEID:
200 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
201 case PIPE_CAP_USER_VERTEX_BUFFERS:
202 case PIPE_CAP_USER_INDEX_BUFFERS:
203 case PIPE_CAP_USER_CONSTANT_BUFFERS:
204 return 1;
205
206 /* Unsupported features (boolean caps). */
207 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
208 case PIPE_CAP_DEPTH_CLIP_DISABLE:
209 case PIPE_CAP_INDEP_BLEND_ENABLE:
210 case PIPE_CAP_INDEP_BLEND_FUNC:
211 case PIPE_CAP_SHADER_STENCIL_EXPORT:
212 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
213 case PIPE_CAP_TEXTURE_SWIZZLE:
214 case PIPE_CAP_QUERY_TIME_ELAPSED:
215 case PIPE_CAP_SM3:
216 case PIPE_CAP_SEAMLESS_CUBE_MAP:
217 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
218 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
219 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
220 case PIPE_CAP_CONDITIONAL_RENDER:
221 case PIPE_CAP_TEXTURE_BARRIER:
222 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
223 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
224 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
225 case PIPE_CAP_START_INSTANCE:
226 case PIPE_CAP_QUERY_TIMESTAMP:
227 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
228 case PIPE_CAP_TEXTURE_MULTISAMPLE:
229 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
230 case PIPE_CAP_CUBE_MAP_ARRAY:
231 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
232 case PIPE_CAP_TGSI_TEXCOORD:
233 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
234 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
235 case PIPE_CAP_TEXTURE_GATHER_SM5:
236 case PIPE_CAP_FAKE_SW_MSAA:
237 case PIPE_CAP_TEXTURE_QUERY_LOD:
238 case PIPE_CAP_SAMPLE_SHADING:
239 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
240 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
241 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
242 case PIPE_CAP_CLIP_HALFZ:
243 case PIPE_CAP_VERTEXID_NOBASE:
244 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
245 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
246 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
247 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
248 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
249 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
250 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
251 case PIPE_CAP_DEPTH_BOUNDS_TEST:
252 case PIPE_CAP_TGSI_TXQS:
253 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
254 case PIPE_CAP_SHAREABLE_SHADERS:
255 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
256 case PIPE_CAP_CLEAR_TEXTURE:
257 case PIPE_CAP_DRAW_PARAMETERS:
258 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
259 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
260 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
261 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
262 case PIPE_CAP_INVALIDATE_BUFFER:
263 case PIPE_CAP_GENERATE_MIPMAP:
264 case PIPE_CAP_STRING_MARKER:
265 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
266 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
267 case PIPE_CAP_QUERY_MEMORY_INFO:
268 case PIPE_CAP_PCI_GROUP:
269 case PIPE_CAP_PCI_BUS:
270 case PIPE_CAP_PCI_DEVICE:
271 case PIPE_CAP_PCI_FUNCTION:
272 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
273 return 0;
274
275 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
276 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
277 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
278 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
279 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
280 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
281 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
282 case PIPE_CAP_DRAW_INDIRECT:
283 case PIPE_CAP_MULTI_DRAW_INDIRECT:
284 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
285 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
286 case PIPE_CAP_SAMPLER_VIEW_TARGET:
287 return 0;
288
289 case PIPE_CAP_MAX_VIEWPORTS:
290 return 1;
291
292 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
293 return 64;
294
295 case PIPE_CAP_GLSL_FEATURE_LEVEL:
296 return 120;
297
298 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
299 return 16;
300
301 /* Features we can lie about (boolean caps). */
302 case PIPE_CAP_OCCLUSION_QUERY:
303 return is->debug.lie ? 1 : 0;
304
305 /* Texturing. */
306 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
307 return I915_MAX_TEXTURE_2D_LEVELS;
308 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
309 return I915_MAX_TEXTURE_3D_LEVELS;
310 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
311 return I915_MAX_TEXTURE_2D_LEVELS;
312 case PIPE_CAP_MIN_TEXEL_OFFSET:
313 case PIPE_CAP_MAX_TEXEL_OFFSET:
314 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
315 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
316 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
317 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
318 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
319 return 0;
320
321 /* Render targets. */
322 case PIPE_CAP_MAX_RENDER_TARGETS:
323 return 1;
324
325 /* Geometry shader output, unsupported. */
326 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
327 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
328 case PIPE_CAP_MAX_VERTEX_STREAMS:
329 return 0;
330
331 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
332 return 2048;
333
334 /* Fragment coordinate conventions. */
335 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
336 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
337 return 1;
338 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
339 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
340 return 0;
341 case PIPE_CAP_ENDIANNESS:
342 return PIPE_ENDIAN_LITTLE;
343
344 case PIPE_CAP_VENDOR_ID:
345 return 0x8086;
346 case PIPE_CAP_DEVICE_ID:
347 return is->iws->pci_id;
348 case PIPE_CAP_ACCELERATED:
349 return 1;
350 case PIPE_CAP_VIDEO_MEMORY: {
351 /* Once a batch uses more than 75% of the maximum mappable size, we
352 * assume that there's some fragmentation, and we start doing extra
353 * flushing, etc. That's the big cliff apps will care about.
354 */
355 const int gpu_mappable_megabytes = is->iws->aperture_size(is->iws) * 3 / 4;
356 uint64_t system_memory;
357
358 if (!os_get_total_physical_memory(&system_memory))
359 return 0;
360
361 return MIN2(gpu_mappable_megabytes, (int)(system_memory >> 20));
362 }
363 case PIPE_CAP_UMA:
364 return 1;
365
366 default:
367 debug_printf("%s: Unknown cap %u.\n", __FUNCTION__, cap);
368 return 0;
369 }
370 }
371
372 static float
373 i915_get_paramf(struct pipe_screen *screen, enum pipe_capf cap)
374 {
375 switch(cap) {
376 case PIPE_CAPF_MAX_LINE_WIDTH:
377 /* fall-through */
378 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
379 return 7.5;
380
381 case PIPE_CAPF_MAX_POINT_WIDTH:
382 /* fall-through */
383 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
384 return 255.0;
385
386 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
387 return 4.0;
388
389 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
390 return 16.0;
391
392 default:
393 debug_printf("%s: Unknown cap %u.\n", __FUNCTION__, cap);
394 return 0;
395 }
396 }
397
398 boolean
399 i915_is_format_supported(struct pipe_screen *screen,
400 enum pipe_format format,
401 enum pipe_texture_target target,
402 unsigned sample_count,
403 unsigned tex_usage)
404 {
405 static const enum pipe_format tex_supported[] = {
406 PIPE_FORMAT_B8G8R8A8_UNORM,
407 PIPE_FORMAT_B8G8R8A8_SRGB,
408 PIPE_FORMAT_B8G8R8X8_UNORM,
409 PIPE_FORMAT_R8G8B8A8_UNORM,
410 PIPE_FORMAT_R8G8B8X8_UNORM,
411 PIPE_FORMAT_B4G4R4A4_UNORM,
412 PIPE_FORMAT_B5G6R5_UNORM,
413 PIPE_FORMAT_B5G5R5A1_UNORM,
414 PIPE_FORMAT_B10G10R10A2_UNORM,
415 PIPE_FORMAT_L8_UNORM,
416 PIPE_FORMAT_A8_UNORM,
417 PIPE_FORMAT_I8_UNORM,
418 PIPE_FORMAT_L8A8_UNORM,
419 PIPE_FORMAT_UYVY,
420 PIPE_FORMAT_YUYV,
421 /* XXX why not?
422 PIPE_FORMAT_Z16_UNORM, */
423 PIPE_FORMAT_DXT1_RGB,
424 PIPE_FORMAT_DXT1_RGBA,
425 PIPE_FORMAT_DXT3_RGBA,
426 PIPE_FORMAT_DXT5_RGBA,
427 PIPE_FORMAT_Z24X8_UNORM,
428 PIPE_FORMAT_Z24_UNORM_S8_UINT,
429 PIPE_FORMAT_NONE /* list terminator */
430 };
431 static const enum pipe_format render_supported[] = {
432 PIPE_FORMAT_B8G8R8A8_UNORM,
433 PIPE_FORMAT_B8G8R8X8_UNORM,
434 PIPE_FORMAT_R8G8B8A8_UNORM,
435 PIPE_FORMAT_R8G8B8X8_UNORM,
436 PIPE_FORMAT_B5G6R5_UNORM,
437 PIPE_FORMAT_B5G5R5A1_UNORM,
438 PIPE_FORMAT_B4G4R4A4_UNORM,
439 PIPE_FORMAT_B10G10R10A2_UNORM,
440 PIPE_FORMAT_L8_UNORM,
441 PIPE_FORMAT_A8_UNORM,
442 PIPE_FORMAT_I8_UNORM,
443 PIPE_FORMAT_NONE /* list terminator */
444 };
445 static const enum pipe_format depth_supported[] = {
446 /* XXX why not?
447 PIPE_FORMAT_Z16_UNORM, */
448 PIPE_FORMAT_Z24X8_UNORM,
449 PIPE_FORMAT_Z24_UNORM_S8_UINT,
450 PIPE_FORMAT_NONE /* list terminator */
451 };
452 const enum pipe_format *list;
453 uint i;
454
455 if (!util_format_is_supported(format, tex_usage))
456 return FALSE;
457
458 if (sample_count > 1)
459 return FALSE;
460
461 if(tex_usage & PIPE_BIND_DEPTH_STENCIL)
462 list = depth_supported;
463 else if (tex_usage & PIPE_BIND_RENDER_TARGET)
464 list = render_supported;
465 else if (tex_usage & PIPE_BIND_SAMPLER_VIEW)
466 list = tex_supported;
467 else
468 return TRUE; /* PIPE_BIND_{VERTEX,INDEX}_BUFFER */
469
470 for (i = 0; list[i] != PIPE_FORMAT_NONE; i++) {
471 if (list[i] == format)
472 return TRUE;
473 }
474
475 return FALSE;
476 }
477
478
479 /*
480 * Fence functions
481 */
482
483
484 static void
485 i915_fence_reference(struct pipe_screen *screen,
486 struct pipe_fence_handle **ptr,
487 struct pipe_fence_handle *fence)
488 {
489 struct i915_screen *is = i915_screen(screen);
490
491 is->iws->fence_reference(is->iws, ptr, fence);
492 }
493
494 static boolean
495 i915_fence_finish(struct pipe_screen *screen,
496 struct pipe_fence_handle *fence,
497 uint64_t timeout)
498 {
499 struct i915_screen *is = i915_screen(screen);
500
501 if (!timeout)
502 return is->iws->fence_signalled(is->iws, fence) == 1;
503
504 return is->iws->fence_finish(is->iws, fence) == 1;
505 }
506
507
508 /*
509 * Generic functions
510 */
511
512
513 static void
514 i915_flush_frontbuffer(struct pipe_screen *screen,
515 struct pipe_resource *resource,
516 unsigned level, unsigned layer,
517 void *winsys_drawable_handle,
518 struct pipe_box *sub_box)
519 {
520 /* XXX: Dummy right now. */
521 (void)screen;
522 (void)resource;
523 (void)level;
524 (void)layer;
525 (void)winsys_drawable_handle;
526 (void)sub_box;
527 }
528
529 static void
530 i915_destroy_screen(struct pipe_screen *screen)
531 {
532 struct i915_screen *is = i915_screen(screen);
533
534 if (is->iws)
535 is->iws->destroy(is->iws);
536
537 FREE(is);
538 }
539
540 /**
541 * Create a new i915_screen object
542 */
543 struct pipe_screen *
544 i915_screen_create(struct i915_winsys *iws)
545 {
546 struct i915_screen *is = CALLOC_STRUCT(i915_screen);
547
548 if (!is)
549 return NULL;
550
551 switch (iws->pci_id) {
552 case PCI_CHIP_I915_G:
553 case PCI_CHIP_I915_GM:
554 is->is_i945 = FALSE;
555 break;
556
557 case PCI_CHIP_I945_G:
558 case PCI_CHIP_I945_GM:
559 case PCI_CHIP_I945_GME:
560 case PCI_CHIP_G33_G:
561 case PCI_CHIP_Q33_G:
562 case PCI_CHIP_Q35_G:
563 case PCI_CHIP_PINEVIEW_G:
564 case PCI_CHIP_PINEVIEW_M:
565 is->is_i945 = TRUE;
566 break;
567
568 default:
569 debug_printf("%s: unknown pci id 0x%x, cannot create screen\n",
570 __FUNCTION__, iws->pci_id);
571 FREE(is);
572 return NULL;
573 }
574
575 is->iws = iws;
576
577 is->base.destroy = i915_destroy_screen;
578 is->base.flush_frontbuffer = i915_flush_frontbuffer;
579
580 is->base.get_name = i915_get_name;
581 is->base.get_vendor = i915_get_vendor;
582 is->base.get_device_vendor = i915_get_device_vendor;
583 is->base.get_param = i915_get_param;
584 is->base.get_shader_param = i915_get_shader_param;
585 is->base.get_paramf = i915_get_paramf;
586 is->base.is_format_supported = i915_is_format_supported;
587
588 is->base.context_create = i915_create_context;
589
590 is->base.fence_reference = i915_fence_reference;
591 is->base.fence_finish = i915_fence_finish;
592
593 i915_init_screen_resource_functions(is);
594
595 i915_debug_init(is);
596
597 util_format_s3tc_init();
598
599 return &is->base;
600 }