ilo: raise texture size limits
[mesa.git] / src / gallium / drivers / ilo / ilo_screen.c
1 /*
2 * Mesa 3-D graphics library
3 *
4 * Copyright (C) 2012-2013 LunarG, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Chia-I Wu <olv@lunarg.com>
26 */
27
28 #include "util/u_format_s3tc.h"
29 #include "vl/vl_decoder.h"
30 #include "vl/vl_video_buffer.h"
31 #include "genhw/genhw.h" /* for GEN6_REG_TIMESTAMP */
32 #include "intel_winsys.h"
33
34 #include "ilo_context.h"
35 #include "ilo_format.h"
36 #include "ilo_resource.h"
37 #include "ilo_public.h"
38 #include "ilo_screen.h"
39
40 int ilo_debug;
41
42 static const struct debug_named_value ilo_debug_flags[] = {
43 { "3d", ILO_DEBUG_3D, "Dump 3D commands and states" },
44 { "vs", ILO_DEBUG_VS, "Dump vertex shaders" },
45 { "gs", ILO_DEBUG_GS, "Dump geometry shaders" },
46 { "fs", ILO_DEBUG_FS, "Dump fragment shaders" },
47 { "cs", ILO_DEBUG_CS, "Dump compute shaders" },
48 { "draw", ILO_DEBUG_DRAW, "Show draw information" },
49 { "flush", ILO_DEBUG_FLUSH, "Show batch buffer flushes" },
50 { "nohw", ILO_DEBUG_NOHW, "Do not send commands to HW" },
51 { "nocache", ILO_DEBUG_NOCACHE, "Always invalidate HW caches" },
52 { "nohiz", ILO_DEBUG_NOHIZ, "Disable HiZ" },
53 DEBUG_NAMED_VALUE_END
54 };
55
56 static float
57 ilo_get_paramf(struct pipe_screen *screen, enum pipe_capf param)
58 {
59 switch (param) {
60 case PIPE_CAPF_MAX_LINE_WIDTH:
61 /* in U3.7, defined in 3DSTATE_SF */
62 return 7.0f;
63 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
64 /* line width minus one, which is reserved for AA region */
65 return 6.0f;
66 case PIPE_CAPF_MAX_POINT_WIDTH:
67 /* in U8.3, defined in 3DSTATE_SF */
68 return 255.0f;
69 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
70 /* same as point width, as we ignore rasterizer->point_smooth */
71 return 255.0f;
72 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
73 /* [2.0, 16.0], defined in SAMPLER_STATE */
74 return 16.0f;
75 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
76 /* [-16.0, 16.0), defined in SAMPLER_STATE */
77 return 15.0f;
78 case PIPE_CAPF_GUARD_BAND_LEFT:
79 case PIPE_CAPF_GUARD_BAND_TOP:
80 case PIPE_CAPF_GUARD_BAND_RIGHT:
81 case PIPE_CAPF_GUARD_BAND_BOTTOM:
82 /* what are these for? */
83 return 0.0f;
84
85 default:
86 return 0.0f;
87 }
88 }
89
90 static int
91 ilo_get_shader_param(struct pipe_screen *screen, unsigned shader,
92 enum pipe_shader_cap param)
93 {
94 switch (shader) {
95 case PIPE_SHADER_FRAGMENT:
96 case PIPE_SHADER_VERTEX:
97 case PIPE_SHADER_GEOMETRY:
98 break;
99 default:
100 return 0;
101 }
102
103 switch (param) {
104 /* the limits are copied from the classic driver */
105 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
106 return (shader == PIPE_SHADER_FRAGMENT) ? 1024 : 16384;
107 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
108 return (shader == PIPE_SHADER_FRAGMENT) ? 1024 : 0;
109 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
110 return (shader == PIPE_SHADER_FRAGMENT) ? 1024 : 0;
111 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
112 return (shader == PIPE_SHADER_FRAGMENT) ? 1024 : 0;
113 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
114 return UINT_MAX;
115 case PIPE_SHADER_CAP_MAX_INPUTS:
116 /* this is limited by how many attributes SF can remap */
117 return 16;
118 case PIPE_SHADER_CAP_MAX_CONSTS:
119 return 1024;
120 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
121 return ILO_MAX_CONST_BUFFERS;
122 case PIPE_SHADER_CAP_MAX_TEMPS:
123 return 256;
124 case PIPE_SHADER_CAP_MAX_ADDRS:
125 return (shader == PIPE_SHADER_FRAGMENT) ? 0 : 1;
126 case PIPE_SHADER_CAP_MAX_PREDS:
127 return 0;
128 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
129 return 1;
130 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
131 return 0;
132 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
133 return 0;
134 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
135 return (shader == PIPE_SHADER_FRAGMENT) ? 0 : 1;
136 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
137 return 1;
138 case PIPE_SHADER_CAP_SUBROUTINES:
139 return 0;
140 case PIPE_SHADER_CAP_INTEGERS:
141 return 1;
142 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
143 return ILO_MAX_SAMPLERS;
144 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
145 return ILO_MAX_SAMPLER_VIEWS;
146 case PIPE_SHADER_CAP_PREFERRED_IR:
147 return PIPE_SHADER_IR_TGSI;
148 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
149 return 1;
150
151 default:
152 return 0;
153 }
154 }
155
156 static int
157 ilo_get_video_param(struct pipe_screen *screen,
158 enum pipe_video_profile profile,
159 enum pipe_video_entrypoint entrypoint,
160 enum pipe_video_cap param)
161 {
162 switch (param) {
163 case PIPE_VIDEO_CAP_SUPPORTED:
164 return vl_profile_supported(screen, profile, entrypoint);
165 case PIPE_VIDEO_CAP_NPOT_TEXTURES:
166 return 1;
167 case PIPE_VIDEO_CAP_MAX_WIDTH:
168 case PIPE_VIDEO_CAP_MAX_HEIGHT:
169 return vl_video_buffer_max_size(screen);
170 case PIPE_VIDEO_CAP_PREFERED_FORMAT:
171 return PIPE_FORMAT_NV12;
172 case PIPE_VIDEO_CAP_PREFERS_INTERLACED:
173 return 1;
174 case PIPE_VIDEO_CAP_SUPPORTS_PROGRESSIVE:
175 return 1;
176 case PIPE_VIDEO_CAP_SUPPORTS_INTERLACED:
177 return 0;
178 case PIPE_VIDEO_CAP_MAX_LEVEL:
179 return vl_level_supported(screen, profile);
180 default:
181 return 0;
182 }
183 }
184
185 static int
186 ilo_get_compute_param(struct pipe_screen *screen,
187 enum pipe_compute_cap param,
188 void *ret)
189 {
190 union {
191 const char *ir_target;
192 uint64_t grid_dimension;
193 uint64_t max_grid_size[3];
194 uint64_t max_block_size[3];
195 uint64_t max_threads_per_block;
196 uint64_t max_global_size;
197 uint64_t max_local_size;
198 uint64_t max_private_size;
199 uint64_t max_input_size;
200 uint64_t max_mem_alloc_size;
201 } val;
202 const void *ptr;
203 int size;
204
205 /* XXX some randomly chosen values */
206 switch (param) {
207 case PIPE_COMPUTE_CAP_IR_TARGET:
208 val.ir_target = "ilog";
209
210 ptr = val.ir_target;
211 size = strlen(val.ir_target) + 1;
212 break;
213 case PIPE_COMPUTE_CAP_GRID_DIMENSION:
214 val.grid_dimension = Elements(val.max_grid_size);
215
216 ptr = &val.grid_dimension;
217 size = sizeof(val.grid_dimension);
218 break;
219 case PIPE_COMPUTE_CAP_MAX_GRID_SIZE:
220 val.max_grid_size[0] = 65535;
221 val.max_grid_size[1] = 65535;
222 val.max_grid_size[2] = 1;
223
224 ptr = &val.max_grid_size;
225 size = sizeof(val.max_grid_size);
226 break;
227 case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE:
228 val.max_block_size[0] = 512;
229 val.max_block_size[1] = 512;
230 val.max_block_size[2] = 512;
231
232 ptr = &val.max_block_size;
233 size = sizeof(val.max_block_size);
234 break;
235
236 case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK:
237 val.max_threads_per_block = 512;
238
239 ptr = &val.max_threads_per_block;
240 size = sizeof(val.max_threads_per_block);
241 break;
242 case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE:
243 val.max_global_size = 4;
244
245 ptr = &val.max_global_size;
246 size = sizeof(val.max_global_size);
247 break;
248 case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE:
249 val.max_local_size = 64 * 1024;
250
251 ptr = &val.max_local_size;
252 size = sizeof(val.max_local_size);
253 break;
254 case PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE:
255 val.max_private_size = 32768;
256
257 ptr = &val.max_private_size;
258 size = sizeof(val.max_private_size);
259 break;
260 case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE:
261 val.max_input_size = 256;
262
263 ptr = &val.max_input_size;
264 size = sizeof(val.max_input_size);
265 break;
266 case PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE:
267 val.max_mem_alloc_size = 128 * 1024 * 1024;
268
269 ptr = &val.max_mem_alloc_size;
270 size = sizeof(val.max_mem_alloc_size);
271 break;
272 default:
273 ptr = NULL;
274 size = 0;
275 break;
276 }
277
278 if (ret)
279 memcpy(ret, ptr, size);
280
281 return size;
282 }
283
284 static int
285 ilo_get_param(struct pipe_screen *screen, enum pipe_cap param)
286 {
287 struct ilo_screen *is = ilo_screen(screen);
288
289 switch (param) {
290 case PIPE_CAP_NPOT_TEXTURES:
291 case PIPE_CAP_TWO_SIDED_STENCIL:
292 return true;
293 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
294 return 0; /* TODO */
295 case PIPE_CAP_ANISOTROPIC_FILTER:
296 case PIPE_CAP_POINT_SPRITE:
297 return true;
298 case PIPE_CAP_MAX_RENDER_TARGETS:
299 return ILO_MAX_DRAW_BUFFERS;
300 case PIPE_CAP_OCCLUSION_QUERY:
301 case PIPE_CAP_QUERY_TIME_ELAPSED:
302 case PIPE_CAP_TEXTURE_SHADOW_MAP:
303 case PIPE_CAP_TEXTURE_SWIZZLE: /* must be supported for shadow map */
304 return true;
305 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
306 /*
307 * As defined in SURFACE_STATE, we have
308 *
309 * Max WxHxD for 2D and CUBE Max WxHxD for 3D
310 * GEN6 8192x8192x512 2048x2048x2048
311 * GEN7 16384x16384x2048 2048x2048x2048
312 */
313 return (is->dev.gen >= ILO_GEN(7)) ? 15 : 14;
314 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
315 return 12;
316 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
317 return (is->dev.gen >= ILO_GEN(7)) ? 15 : 14;
318 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
319 return false;
320 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
321 case PIPE_CAP_SM3:
322 return true;
323 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
324 if (is->dev.gen >= ILO_GEN(7) && !is->dev.has_gen7_sol_reset)
325 return 0;
326 return ILO_MAX_SO_BUFFERS;
327 case PIPE_CAP_PRIMITIVE_RESTART:
328 return true;
329 case PIPE_CAP_INDEP_BLEND_ENABLE:
330 case PIPE_CAP_INDEP_BLEND_FUNC:
331 return true;
332 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
333 return (is->dev.gen >= ILO_GEN(7)) ? 2048 : 512;
334 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
335 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
336 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
337 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
338 case PIPE_CAP_DEPTH_CLIP_DISABLE:
339 return true;
340 case PIPE_CAP_SHADER_STENCIL_EXPORT:
341 return false;
342 case PIPE_CAP_TGSI_INSTANCEID:
343 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
344 return true;
345 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
346 return false;
347 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
348 return true;
349 case PIPE_CAP_SEAMLESS_CUBE_MAP:
350 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
351 return true;
352 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
353 case PIPE_CAP_MIN_TEXEL_OFFSET:
354 return -8;
355 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
356 case PIPE_CAP_MAX_TEXEL_OFFSET:
357 return 7;
358 case PIPE_CAP_CONDITIONAL_RENDER:
359 case PIPE_CAP_TEXTURE_BARRIER:
360 return true;
361 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
362 return ILO_MAX_SO_BINDINGS / ILO_MAX_SO_BUFFERS;
363 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
364 return ILO_MAX_SO_BINDINGS;
365 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
366 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
367 case PIPE_CAP_MAX_VERTEX_STREAMS:
368 return 0;
369 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
370 if (is->dev.gen >= ILO_GEN(7))
371 return is->dev.has_gen7_sol_reset;
372 else
373 return false; /* TODO */
374 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
375 return false;
376 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
377 return true;
378 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
379 return false;
380 case PIPE_CAP_GLSL_FEATURE_LEVEL:
381 return 140;
382 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
383 case PIPE_CAP_USER_VERTEX_BUFFERS:
384 return false;
385 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
386 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
387 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
388 return false;
389 case PIPE_CAP_COMPUTE:
390 return false; /* TODO */
391 case PIPE_CAP_USER_INDEX_BUFFERS:
392 case PIPE_CAP_USER_CONSTANT_BUFFERS:
393 return true;
394 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
395 /* imposed by OWord (Dual) Block Read */
396 return 16;
397 case PIPE_CAP_START_INSTANCE:
398 return true;
399 case PIPE_CAP_QUERY_TIMESTAMP:
400 return is->dev.has_timestamp;
401 case PIPE_CAP_TEXTURE_MULTISAMPLE:
402 return false; /* TODO */
403 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
404 return 64;
405 case PIPE_CAP_CUBE_MAP_ARRAY:
406 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
407 return true;
408 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
409 return 1;
410 case PIPE_CAP_TGSI_TEXCOORD:
411 return false;
412 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
413 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
414 return true;
415 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
416 return 0;
417 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
418 /* a GEN6_SURFTYPE_BUFFER can have up to 2^27 elements */
419 return 1 << 27;
420 case PIPE_CAP_MAX_VIEWPORTS:
421 return ILO_MAX_VIEWPORTS;
422 case PIPE_CAP_ENDIANNESS:
423 return PIPE_ENDIAN_LITTLE;
424 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
425 return true;
426 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
427 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
428 case PIPE_CAP_TEXTURE_GATHER_SM5:
429 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
430 case PIPE_CAP_FAKE_SW_MSAA:
431 case PIPE_CAP_TEXTURE_QUERY_LOD:
432 case PIPE_CAP_SAMPLE_SHADING:
433 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
434 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
435 return 0;
436
437 default:
438 return 0;
439 }
440 }
441
442 static const char *
443 ilo_get_vendor(struct pipe_screen *screen)
444 {
445 return "LunarG, Inc.";
446 }
447
448 static const char *
449 ilo_get_name(struct pipe_screen *screen)
450 {
451 struct ilo_screen *is = ilo_screen(screen);
452 const char *chipset = NULL;
453
454 if (gen_is_vlv(is->dev.devid)) {
455 chipset = "Intel(R) Bay Trail";
456 }
457 else if (gen_is_hsw(is->dev.devid)) {
458 if (gen_is_desktop(is->dev.devid))
459 chipset = "Intel(R) Haswell Desktop";
460 else if (gen_is_mobile(is->dev.devid))
461 chipset = "Intel(R) Haswell Mobile";
462 else if (gen_is_server(is->dev.devid))
463 chipset = "Intel(R) Haswell Server";
464 }
465 else if (gen_is_ivb(is->dev.devid)) {
466 if (gen_is_desktop(is->dev.devid))
467 chipset = "Intel(R) Ivybridge Desktop";
468 else if (gen_is_mobile(is->dev.devid))
469 chipset = "Intel(R) Ivybridge Mobile";
470 else if (gen_is_server(is->dev.devid))
471 chipset = "Intel(R) Ivybridge Server";
472 }
473 else if (gen_is_snb(is->dev.devid)) {
474 if (gen_is_desktop(is->dev.devid))
475 chipset = "Intel(R) Sandybridge Desktop";
476 else if (gen_is_mobile(is->dev.devid))
477 chipset = "Intel(R) Sandybridge Mobile";
478 else if (gen_is_server(is->dev.devid))
479 chipset = "Intel(R) Sandybridge Server";
480 }
481
482 if (!chipset)
483 chipset = "Unknown Intel Chipset";
484
485 return chipset;
486 }
487
488 static uint64_t
489 ilo_get_timestamp(struct pipe_screen *screen)
490 {
491 struct ilo_screen *is = ilo_screen(screen);
492 union {
493 uint64_t val;
494 uint32_t dw[2];
495 } timestamp;
496
497 intel_winsys_read_reg(is->winsys, GEN6_REG_TIMESTAMP, &timestamp.val);
498
499 /*
500 * From the Ivy Bridge PRM, volume 1 part 3, page 107:
501 *
502 * "Note: This timestamp register reflects the value of the PCU TSC.
503 * The PCU TSC counts 10ns increments; this timestamp reflects bits
504 * 38:3 of the TSC (i.e. 80ns granularity, rolling over every 1.5
505 * hours)."
506 *
507 * However, it seems dw[0] is garbage and dw[1] contains the lower 32 bits
508 * of the timestamp. We will have to live with a timestamp that rolls over
509 * every ~343 seconds.
510 *
511 * See also brw_get_timestamp().
512 */
513 return (uint64_t) timestamp.dw[1] * 80;
514 }
515
516 static void
517 ilo_fence_reference(struct pipe_screen *screen,
518 struct pipe_fence_handle **p,
519 struct pipe_fence_handle *f)
520 {
521 struct ilo_fence *fence = ilo_fence(f);
522 struct ilo_fence *old;
523
524 if (likely(p)) {
525 old = ilo_fence(*p);
526 *p = f;
527 }
528 else {
529 old = NULL;
530 }
531
532 STATIC_ASSERT(&((struct ilo_fence *) NULL)->reference == NULL);
533 if (pipe_reference(&old->reference, &fence->reference)) {
534 if (old->bo)
535 intel_bo_unreference(old->bo);
536 FREE(old);
537 }
538 }
539
540 static boolean
541 ilo_fence_signalled(struct pipe_screen *screen,
542 struct pipe_fence_handle *f)
543 {
544 struct ilo_fence *fence = ilo_fence(f);
545
546 /* mark signalled if the bo is idle */
547 if (fence->bo && !intel_bo_is_busy(fence->bo)) {
548 intel_bo_unreference(fence->bo);
549 fence->bo = NULL;
550 }
551
552 return (fence->bo == NULL);
553 }
554
555 static boolean
556 ilo_fence_finish(struct pipe_screen *screen,
557 struct pipe_fence_handle *f,
558 uint64_t timeout)
559 {
560 struct ilo_fence *fence = ilo_fence(f);
561 const int64_t wait_timeout = (timeout > INT64_MAX) ? -1 : timeout;
562
563 /* already signalled */
564 if (!fence->bo)
565 return true;
566
567 /* wait and see if it returns error */
568 if (intel_bo_wait(fence->bo, wait_timeout))
569 return false;
570
571 /* mark signalled */
572 intel_bo_unreference(fence->bo);
573 fence->bo = NULL;
574
575 return true;
576 }
577
578 static void
579 ilo_screen_destroy(struct pipe_screen *screen)
580 {
581 struct ilo_screen *is = ilo_screen(screen);
582
583 /* as it seems, winsys is owned by the screen */
584 intel_winsys_destroy(is->winsys);
585
586 FREE(is);
587 }
588
589 static bool
590 init_dev(struct ilo_dev_info *dev, const struct intel_winsys_info *info)
591 {
592 dev->devid = info->devid;
593 dev->max_batch_size = info->max_batch_size;
594 dev->has_llc = info->has_llc;
595 dev->has_address_swizzling = info->has_address_swizzling;
596 dev->has_logical_context = info->has_logical_context;
597 dev->has_ppgtt = info->has_ppgtt;
598 dev->has_timestamp = info->has_timestamp;
599 dev->has_gen7_sol_reset = info->has_gen7_sol_reset;
600
601 if (!dev->has_logical_context) {
602 ilo_err("missing hardware logical context support\n");
603 return false;
604 }
605
606 /*
607 * PIPE_CONTROL and MI_* use PPGTT writes on GEN7+ and privileged GGTT
608 * writes on GEN6.
609 *
610 * From the Sandy Bridge PRM, volume 1 part 3, page 101:
611 *
612 * "[DevSNB] When Per-Process GTT Enable is set, it is assumed that all
613 * code is in a secure environment, independent of address space.
614 * Under this condition, this bit only specifies the address space
615 * (GGTT or PPGTT). All commands are executed "as-is""
616 *
617 * We need PPGTT to be enabled on GEN6 too.
618 */
619 if (!dev->has_ppgtt) {
620 /* experiments show that it does not really matter... */
621 ilo_warn("PPGTT disabled\n");
622 }
623
624 /*
625 * From the Sandy Bridge PRM, volume 4 part 2, page 18:
626 *
627 * "[DevSNB]: The GT1 product's URB provides 32KB of storage, arranged
628 * as 1024 256-bit rows. The GT2 product's URB provides 64KB of
629 * storage, arranged as 2048 256-bit rows. A row corresponds in size
630 * to an EU GRF register. Read/write access to the URB is generally
631 * supported on a row-granular basis."
632 *
633 * From the Ivy Bridge PRM, volume 4 part 2, page 17:
634 *
635 * "URB Size URB Rows URB Rows when SLM Enabled
636 * 128k 4096 2048
637 * 256k 8096 4096"
638 */
639
640 if (gen_is_hsw(info->devid)) {
641 dev->gen = ILO_GEN(7.5);
642 dev->gt = gen_get_hsw_gt(info->devid);
643 dev->urb_size = ((dev->gt == 3) ? 512 :
644 (dev->gt == 2) ? 256 : 128) * 1024;
645 }
646 else if (gen_is_ivb(info->devid) || gen_is_vlv(info->devid)) {
647 dev->gen = ILO_GEN(7);
648 dev->gt = (gen_is_ivb(info->devid)) ? gen_get_ivb_gt(info->devid) : 1;
649 dev->urb_size = ((dev->gt == 2) ? 256 : 128) * 1024;
650 }
651 else if (gen_is_snb(info->devid)) {
652 dev->gen = ILO_GEN(6);
653 dev->gt = gen_get_snb_gt(info->devid);
654 dev->urb_size = ((dev->gt == 2) ? 64 : 32) * 1024;
655 }
656 else {
657 ilo_err("unknown GPU generation\n");
658 return false;
659 }
660
661 return true;
662 }
663
664 struct pipe_screen *
665 ilo_screen_create(struct intel_winsys *ws)
666 {
667 struct ilo_screen *is;
668 const struct intel_winsys_info *info;
669
670 ilo_debug = debug_get_flags_option("ILO_DEBUG", ilo_debug_flags, 0);
671
672 is = CALLOC_STRUCT(ilo_screen);
673 if (!is)
674 return NULL;
675
676 is->winsys = ws;
677
678 info = intel_winsys_get_info(is->winsys);
679 if (!init_dev(&is->dev, info)) {
680 FREE(is);
681 return NULL;
682 }
683
684 util_format_s3tc_init();
685
686 is->base.destroy = ilo_screen_destroy;
687 is->base.get_name = ilo_get_name;
688 is->base.get_vendor = ilo_get_vendor;
689 is->base.get_param = ilo_get_param;
690 is->base.get_paramf = ilo_get_paramf;
691 is->base.get_shader_param = ilo_get_shader_param;
692 is->base.get_video_param = ilo_get_video_param;
693 is->base.get_compute_param = ilo_get_compute_param;
694
695 is->base.get_timestamp = ilo_get_timestamp;
696
697 is->base.flush_frontbuffer = NULL;
698
699 is->base.fence_reference = ilo_fence_reference;
700 is->base.fence_signalled = ilo_fence_signalled;
701 is->base.fence_finish = ilo_fence_finish;
702
703 is->base.get_driver_query_info = NULL;
704
705 ilo_init_format_functions(is);
706 ilo_init_context_functions(is);
707 ilo_init_resource_functions(is);
708
709 return &is->base;
710 }