2 * Copyright © 2017 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included
12 * in all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
15 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
18 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
19 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
20 * DEALINGS IN THE SOFTWARE.
24 * @file iris_resource.c
26 * Resources are images, buffers, and other objects used by the GPU.
28 * XXX: explain resources
33 #include "pipe/p_defines.h"
34 #include "pipe/p_state.h"
35 #include "pipe/p_context.h"
36 #include "pipe/p_screen.h"
37 #include "util/os_memory.h"
38 #include "util/u_cpu_detect.h"
39 #include "util/u_inlines.h"
40 #include "util/u_format.h"
41 #include "util/u_threaded_context.h"
42 #include "util/u_transfer.h"
43 #include "util/u_transfer_helper.h"
44 #include "util/u_upload_mgr.h"
45 #include "util/ralloc.h"
46 #include "iris_batch.h"
47 #include "iris_context.h"
48 #include "iris_resource.h"
49 #include "iris_screen.h"
50 #include "intel/common/gen_aux_map.h"
51 #include "intel/dev/gen_debug.h"
53 #include "drm-uapi/drm_fourcc.h"
54 #include "drm-uapi/i915_drm.h"
56 enum modifier_priority
{
57 MODIFIER_PRIORITY_INVALID
= 0,
58 MODIFIER_PRIORITY_LINEAR
,
61 MODIFIER_PRIORITY_Y_CCS
,
64 static const uint64_t priority_to_modifier
[] = {
65 [MODIFIER_PRIORITY_INVALID
] = DRM_FORMAT_MOD_INVALID
,
66 [MODIFIER_PRIORITY_LINEAR
] = DRM_FORMAT_MOD_LINEAR
,
67 [MODIFIER_PRIORITY_X
] = I915_FORMAT_MOD_X_TILED
,
68 [MODIFIER_PRIORITY_Y
] = I915_FORMAT_MOD_Y_TILED
,
69 [MODIFIER_PRIORITY_Y_CCS
] = I915_FORMAT_MOD_Y_TILED_CCS
,
73 modifier_is_supported(const struct gen_device_info
*devinfo
,
74 enum pipe_format pfmt
, uint64_t modifier
)
76 /* XXX: do something real */
78 case I915_FORMAT_MOD_Y_TILED_CCS
: {
79 if (unlikely(INTEL_DEBUG
& DEBUG_NO_RBC
))
82 enum isl_format rt_format
=
83 iris_format_for_usage(devinfo
, pfmt
,
84 ISL_SURF_USAGE_RENDER_TARGET_BIT
).fmt
;
86 enum isl_format linear_format
= isl_format_srgb_to_linear(rt_format
);
88 if (!isl_format_supports_ccs_e(devinfo
, linear_format
))
91 return devinfo
->gen
>= 9 && devinfo
->gen
<= 11;
93 case I915_FORMAT_MOD_Y_TILED
:
94 case I915_FORMAT_MOD_X_TILED
:
95 case DRM_FORMAT_MOD_LINEAR
:
97 case DRM_FORMAT_MOD_INVALID
:
104 select_best_modifier(struct gen_device_info
*devinfo
, enum pipe_format pfmt
,
105 const uint64_t *modifiers
,
108 enum modifier_priority prio
= MODIFIER_PRIORITY_INVALID
;
110 for (int i
= 0; i
< count
; i
++) {
111 if (!modifier_is_supported(devinfo
, pfmt
, modifiers
[i
]))
114 switch (modifiers
[i
]) {
115 case I915_FORMAT_MOD_Y_TILED_CCS
:
116 prio
= MAX2(prio
, MODIFIER_PRIORITY_Y_CCS
);
118 case I915_FORMAT_MOD_Y_TILED
:
119 prio
= MAX2(prio
, MODIFIER_PRIORITY_Y
);
121 case I915_FORMAT_MOD_X_TILED
:
122 prio
= MAX2(prio
, MODIFIER_PRIORITY_X
);
124 case DRM_FORMAT_MOD_LINEAR
:
125 prio
= MAX2(prio
, MODIFIER_PRIORITY_LINEAR
);
127 case DRM_FORMAT_MOD_INVALID
:
133 return priority_to_modifier
[prio
];
137 target_to_isl_surf_dim(enum pipe_texture_target target
)
141 case PIPE_TEXTURE_1D
:
142 case PIPE_TEXTURE_1D_ARRAY
:
143 return ISL_SURF_DIM_1D
;
144 case PIPE_TEXTURE_2D
:
145 case PIPE_TEXTURE_CUBE
:
146 case PIPE_TEXTURE_RECT
:
147 case PIPE_TEXTURE_2D_ARRAY
:
148 case PIPE_TEXTURE_CUBE_ARRAY
:
149 return ISL_SURF_DIM_2D
;
150 case PIPE_TEXTURE_3D
:
151 return ISL_SURF_DIM_3D
;
152 case PIPE_MAX_TEXTURE_TYPES
:
155 unreachable("invalid texture type");
159 iris_query_dmabuf_modifiers(struct pipe_screen
*pscreen
,
160 enum pipe_format pfmt
,
163 unsigned int *external_only
,
166 struct iris_screen
*screen
= (void *) pscreen
;
167 const struct gen_device_info
*devinfo
= &screen
->devinfo
;
169 uint64_t all_modifiers
[] = {
170 DRM_FORMAT_MOD_LINEAR
,
171 I915_FORMAT_MOD_X_TILED
,
172 I915_FORMAT_MOD_Y_TILED
,
173 I915_FORMAT_MOD_Y_TILED_CCS
,
176 int supported_mods
= 0;
178 for (int i
= 0; i
< ARRAY_SIZE(all_modifiers
); i
++) {
179 if (!modifier_is_supported(devinfo
, pfmt
, all_modifiers
[i
]))
182 if (supported_mods
< max
) {
184 modifiers
[supported_mods
] = all_modifiers
[i
];
187 external_only
[supported_mods
] = util_format_is_yuv(pfmt
);
193 *count
= supported_mods
;
196 static isl_surf_usage_flags_t
197 pipe_bind_to_isl_usage(unsigned bindings
)
199 isl_surf_usage_flags_t usage
= 0;
201 if (bindings
& PIPE_BIND_RENDER_TARGET
)
202 usage
|= ISL_SURF_USAGE_RENDER_TARGET_BIT
;
204 if (bindings
& PIPE_BIND_SAMPLER_VIEW
)
205 usage
|= ISL_SURF_USAGE_TEXTURE_BIT
;
207 if (bindings
& (PIPE_BIND_SHADER_IMAGE
| PIPE_BIND_SHADER_BUFFER
))
208 usage
|= ISL_SURF_USAGE_STORAGE_BIT
;
210 if (bindings
& PIPE_BIND_DISPLAY_TARGET
)
211 usage
|= ISL_SURF_USAGE_DISPLAY_BIT
;
216 struct pipe_resource
*
217 iris_resource_get_separate_stencil(struct pipe_resource
*p_res
)
219 /* For packed depth-stencil, we treat depth as the primary resource
220 * and store S8 as the "second plane" resource.
222 if (p_res
->next
&& p_res
->next
->format
== PIPE_FORMAT_S8_UINT
)
230 iris_resource_set_separate_stencil(struct pipe_resource
*p_res
,
231 struct pipe_resource
*stencil
)
233 assert(util_format_has_depth(util_format_description(p_res
->format
)));
234 pipe_resource_reference(&p_res
->next
, stencil
);
238 iris_get_depth_stencil_resources(struct pipe_resource
*res
,
239 struct iris_resource
**out_z
,
240 struct iris_resource
**out_s
)
248 if (res
->format
!= PIPE_FORMAT_S8_UINT
) {
249 *out_z
= (void *) res
;
250 *out_s
= (void *) iris_resource_get_separate_stencil(res
);
253 *out_s
= (void *) res
;
258 iris_get_isl_dim_layout(const struct gen_device_info
*devinfo
,
259 enum isl_tiling tiling
,
260 enum pipe_texture_target target
)
263 case PIPE_TEXTURE_1D
:
264 case PIPE_TEXTURE_1D_ARRAY
:
265 return (devinfo
->gen
>= 9 && tiling
== ISL_TILING_LINEAR
?
266 ISL_DIM_LAYOUT_GEN9_1D
: ISL_DIM_LAYOUT_GEN4_2D
);
268 case PIPE_TEXTURE_2D
:
269 case PIPE_TEXTURE_2D_ARRAY
:
270 case PIPE_TEXTURE_RECT
:
271 case PIPE_TEXTURE_CUBE
:
272 case PIPE_TEXTURE_CUBE_ARRAY
:
273 return ISL_DIM_LAYOUT_GEN4_2D
;
275 case PIPE_TEXTURE_3D
:
276 return (devinfo
->gen
>= 9 ?
277 ISL_DIM_LAYOUT_GEN4_2D
: ISL_DIM_LAYOUT_GEN4_3D
);
279 case PIPE_MAX_TEXTURE_TYPES
:
283 unreachable("invalid texture type");
287 iris_resource_disable_aux(struct iris_resource
*res
)
289 iris_bo_unreference(res
->aux
.bo
);
290 iris_bo_unreference(res
->aux
.extra_aux
.bo
);
291 iris_bo_unreference(res
->aux
.clear_color_bo
);
292 free(res
->aux
.state
);
294 res
->aux
.usage
= ISL_AUX_USAGE_NONE
;
295 res
->aux
.possible_usages
= 1 << ISL_AUX_USAGE_NONE
;
296 res
->aux
.sampler_usages
= 1 << ISL_AUX_USAGE_NONE
;
297 res
->aux
.has_hiz
= 0;
298 res
->aux
.surf
.size_B
= 0;
300 res
->aux
.extra_aux
.surf
.size_B
= 0;
301 res
->aux
.extra_aux
.bo
= NULL
;
302 res
->aux
.clear_color_bo
= NULL
;
303 res
->aux
.state
= NULL
;
307 iris_resource_destroy(struct pipe_screen
*screen
,
308 struct pipe_resource
*resource
)
310 struct iris_resource
*res
= (struct iris_resource
*)resource
;
312 if (resource
->target
== PIPE_BUFFER
)
313 util_range_destroy(&res
->valid_buffer_range
);
315 iris_resource_disable_aux(res
);
317 iris_bo_unreference(res
->bo
);
321 static struct iris_resource
*
322 iris_alloc_resource(struct pipe_screen
*pscreen
,
323 const struct pipe_resource
*templ
)
325 struct iris_resource
*res
= calloc(1, sizeof(struct iris_resource
));
330 res
->base
.screen
= pscreen
;
331 pipe_reference_init(&res
->base
.reference
, 1);
333 res
->aux
.possible_usages
= 1 << ISL_AUX_USAGE_NONE
;
334 res
->aux
.sampler_usages
= 1 << ISL_AUX_USAGE_NONE
;
336 if (templ
->target
== PIPE_BUFFER
)
337 util_range_init(&res
->valid_buffer_range
);
343 iris_get_num_logical_layers(const struct iris_resource
*res
, unsigned level
)
345 if (res
->surf
.dim
== ISL_SURF_DIM_3D
)
346 return minify(res
->surf
.logical_level0_px
.depth
, level
);
348 return res
->surf
.logical_level0_px
.array_len
;
351 static enum isl_aux_state
**
352 create_aux_state_map(struct iris_resource
*res
, enum isl_aux_state initial
)
354 uint32_t total_slices
= 0;
355 for (uint32_t level
= 0; level
< res
->surf
.levels
; level
++)
356 total_slices
+= iris_get_num_logical_layers(res
, level
);
358 const size_t per_level_array_size
=
359 res
->surf
.levels
* sizeof(enum isl_aux_state
*);
361 /* We're going to allocate a single chunk of data for both the per-level
362 * reference array and the arrays of aux_state. This makes cleanup
363 * significantly easier.
365 const size_t total_size
=
366 per_level_array_size
+ total_slices
* sizeof(enum isl_aux_state
);
368 void *data
= malloc(total_size
);
372 enum isl_aux_state
**per_level_arr
= data
;
373 enum isl_aux_state
*s
= data
+ per_level_array_size
;
374 for (uint32_t level
= 0; level
< res
->surf
.levels
; level
++) {
375 per_level_arr
[level
] = s
;
376 const unsigned level_layers
= iris_get_num_logical_layers(res
, level
);
377 for (uint32_t a
= 0; a
< level_layers
; a
++)
380 assert((void *)s
== data
+ total_size
);
382 return per_level_arr
;
386 iris_get_aux_clear_color_state_size(struct iris_screen
*screen
)
388 const struct gen_device_info
*devinfo
= &screen
->devinfo
;
389 return devinfo
->gen
>= 10 ? screen
->isl_dev
.ss
.clear_color_state_size
: 0;
393 map_aux_addresses(struct iris_screen
*screen
, struct iris_resource
*res
)
395 const struct gen_device_info
*devinfo
= &screen
->devinfo
;
396 if (devinfo
->gen
>= 12 && isl_aux_usage_has_ccs(res
->aux
.usage
)) {
397 void *aux_map_ctx
= iris_bufmgr_get_aux_map_context(screen
->bufmgr
);
399 const bool has_extra_ccs
= res
->aux
.extra_aux
.surf
.size_B
> 0;
400 struct iris_bo
*aux_bo
= has_extra_ccs
?
401 res
->aux
.extra_aux
.bo
: res
->aux
.bo
;
402 const unsigned aux_offset
= has_extra_ccs
?
403 res
->aux
.extra_aux
.offset
: res
->aux
.offset
;
404 gen_aux_map_add_image(aux_map_ctx
, &res
->surf
, res
->bo
->gtt_offset
,
405 aux_bo
->gtt_offset
+ aux_offset
);
406 res
->bo
->aux_map_address
= aux_bo
->gtt_offset
;
411 want_ccs_e_for_format(const struct gen_device_info
*devinfo
,
412 enum isl_format format
)
414 if (!isl_format_supports_ccs_e(devinfo
, format
))
417 const struct isl_format_layout
*fmtl
= isl_format_get_layout(format
);
419 /* CCS_E seems to significantly hurt performance with 32-bit floating
420 * point formats. For example, Paraview's "Wavelet Volume" case uses
421 * both R32_FLOAT and R32G32B32A32_FLOAT, and enabling CCS_E for those
422 * formats causes a 62% FPS drop.
424 * However, many benchmarks seem to use 16-bit float with no issues.
426 if (fmtl
->channels
.r
.bits
== 32 && fmtl
->channels
.r
.type
== ISL_SFLOAT
)
433 * Configure aux for the resource, but don't allocate it. For images which
434 * might be shared with modifiers, we must allocate the image and aux data in
438 iris_resource_configure_aux(struct iris_screen
*screen
,
439 struct iris_resource
*res
, bool imported
,
440 uint64_t *aux_size_B
,
441 uint32_t *alloc_flags
)
443 const struct gen_device_info
*devinfo
= &screen
->devinfo
;
445 /* Try to create the auxiliary surfaces allowed by the modifier or by
446 * the user if no modifier is specified.
448 assert(!res
->mod_info
|| res
->mod_info
->aux_usage
== ISL_AUX_USAGE_NONE
||
449 res
->mod_info
->aux_usage
== ISL_AUX_USAGE_CCS_E
);
451 const bool has_mcs
= !res
->mod_info
&&
452 isl_surf_get_mcs_surf(&screen
->isl_dev
, &res
->surf
, &res
->aux
.surf
);
454 const bool has_hiz
= !res
->mod_info
&& !(INTEL_DEBUG
& DEBUG_NO_HIZ
) &&
455 isl_surf_get_hiz_surf(&screen
->isl_dev
, &res
->surf
, &res
->aux
.surf
);
458 ((!res
->mod_info
&& !(INTEL_DEBUG
& DEBUG_NO_RBC
)) ||
459 (res
->mod_info
&& res
->mod_info
->aux_usage
!= ISL_AUX_USAGE_NONE
)) &&
460 isl_surf_get_ccs_surf(&screen
->isl_dev
, &res
->surf
, &res
->aux
.surf
,
461 &res
->aux
.extra_aux
.surf
, 0);
463 /* Having both HIZ and MCS is impossible. */
464 assert(!has_mcs
|| !has_hiz
);
466 /* Ensure aux surface creation for MCS_CCS and HIZ_CCS is correct. */
467 if (has_ccs
&& (has_mcs
|| has_hiz
)) {
468 assert(res
->aux
.extra_aux
.surf
.size_B
> 0 &&
469 res
->aux
.extra_aux
.surf
.usage
& ISL_SURF_USAGE_CCS_BIT
);
470 assert(res
->aux
.surf
.size_B
> 0 &&
471 res
->aux
.surf
.usage
&
472 (ISL_SURF_USAGE_HIZ_BIT
| ISL_SURF_USAGE_MCS_BIT
));
475 if (res
->mod_info
&& has_ccs
) {
476 /* Only allow a CCS modifier if the aux was created successfully. */
477 res
->aux
.possible_usages
|= 1 << res
->mod_info
->aux_usage
;
478 } else if (has_mcs
) {
479 res
->aux
.possible_usages
|= 1 << ISL_AUX_USAGE_MCS
;
480 } else if (has_hiz
) {
481 res
->aux
.possible_usages
|=
482 1 << (has_ccs
? ISL_AUX_USAGE_HIZ_CCS
: ISL_AUX_USAGE_HIZ
);
483 } else if (has_ccs
) {
484 if (want_ccs_e_for_format(devinfo
, res
->surf
.format
))
485 res
->aux
.possible_usages
|= 1 << ISL_AUX_USAGE_CCS_E
;
487 if (isl_format_supports_ccs_d(devinfo
, res
->surf
.format
))
488 res
->aux
.possible_usages
|= 1 << ISL_AUX_USAGE_CCS_D
;
491 res
->aux
.usage
= util_last_bit(res
->aux
.possible_usages
) - 1;
493 res
->aux
.sampler_usages
= res
->aux
.possible_usages
;
495 /* We don't always support sampling with hiz. But when we do, it must be
498 if (!devinfo
->has_sample_with_hiz
|| res
->surf
.samples
> 1)
499 res
->aux
.sampler_usages
&= ~(1 << ISL_AUX_USAGE_HIZ
);
501 /* We don't always support sampling with HIZ_CCS. But when we do, treat it
503 res
->aux
.sampler_usages
&= ~(1 << ISL_AUX_USAGE_HIZ_CCS
);
504 if (isl_surf_supports_hiz_ccs_wt(devinfo
, &res
->surf
, res
->aux
.usage
))
505 res
->aux
.sampler_usages
|= 1 << ISL_AUX_USAGE_CCS_E
;
507 enum isl_aux_state initial_state
;
510 assert(!res
->aux
.bo
);
512 switch (res
->aux
.usage
) {
513 case ISL_AUX_USAGE_NONE
:
514 /* Having no aux buffer is only okay if there's no modifier with aux. */
515 return !res
->mod_info
|| res
->mod_info
->aux_usage
== ISL_AUX_USAGE_NONE
;
516 case ISL_AUX_USAGE_HIZ
:
517 case ISL_AUX_USAGE_HIZ_CCS
:
518 initial_state
= ISL_AUX_STATE_AUX_INVALID
;
520 case ISL_AUX_USAGE_MCS
:
521 /* The Ivybridge PRM, Vol 2 Part 1 p326 says:
523 * "When MCS buffer is enabled and bound to MSRT, it is required
524 * that it is cleared prior to any rendering."
526 * Since we only use the MCS buffer for rendering, we just clear it
527 * immediately on allocation. The clear value for MCS buffers is all
528 * 1's, so we simply memset it to 0xff.
530 initial_state
= ISL_AUX_STATE_CLEAR
;
532 case ISL_AUX_USAGE_CCS_D
:
533 case ISL_AUX_USAGE_CCS_E
:
534 /* When CCS_E is used, we need to ensure that the CCS starts off in
535 * a valid state. From the Sky Lake PRM, "MCS Buffer for Render
538 * "If Software wants to enable Color Compression without Fast
539 * clear, Software needs to initialize MCS with zeros."
541 * A CCS value of 0 indicates that the corresponding block is in the
542 * pass-through state which is what we want.
544 * For CCS_D, do the same thing. On Gen9+, this avoids having any
545 * undefined bits in the aux buffer.
549 isl_drm_modifier_get_default_aux_state(res
->mod_info
->modifier
);
551 initial_state
= ISL_AUX_STATE_PASS_THROUGH
;
552 *alloc_flags
|= BO_ALLOC_ZEROED
;
556 if (!res
->aux
.state
) {
557 /* Create the aux_state for the auxiliary buffer. */
558 res
->aux
.state
= create_aux_state_map(res
, initial_state
);
563 uint64_t size
= res
->aux
.surf
.size_B
;
565 /* Allocate space in the buffer for storing the CCS. */
566 if (res
->aux
.extra_aux
.surf
.size_B
> 0) {
567 res
->aux
.extra_aux
.offset
=
568 ALIGN(size
, res
->aux
.extra_aux
.surf
.alignment_B
);
569 size
= res
->aux
.extra_aux
.offset
+ res
->aux
.extra_aux
.surf
.size_B
;
572 /* Allocate space in the buffer for storing the clear color. On modern
573 * platforms (gen > 9), we can read it directly from such buffer.
575 * On gen <= 9, we are going to store the clear color on the buffer
576 * anyways, and copy it back to the surface state during state emission.
578 res
->aux
.clear_color_offset
= size
;
579 size
+= iris_get_aux_clear_color_state_size(screen
);
582 if (isl_aux_usage_has_hiz(res
->aux
.usage
)) {
583 for (unsigned level
= 0; level
< res
->surf
.levels
; ++level
) {
584 uint32_t width
= u_minify(res
->surf
.phys_level0_sa
.width
, level
);
585 uint32_t height
= u_minify(res
->surf
.phys_level0_sa
.height
, level
);
587 /* Disable HiZ for LOD > 0 unless the width/height are 8x4 aligned.
588 * For LOD == 0, we can grow the dimensions to make it work.
590 if (level
== 0 || ((width
& 7) == 0 && (height
& 3) == 0))
591 res
->aux
.has_hiz
|= 1 << level
;
599 * Initialize the aux buffer contents.
602 iris_resource_init_aux_buf(struct iris_resource
*res
, uint32_t alloc_flags
,
603 unsigned clear_color_state_size
)
605 if (!(alloc_flags
& BO_ALLOC_ZEROED
)) {
606 void *map
= iris_bo_map(NULL
, res
->aux
.bo
, MAP_WRITE
| MAP_RAW
);
609 iris_resource_disable_aux(res
);
613 if (iris_resource_get_aux_state(res
, 0, 0) != ISL_AUX_STATE_AUX_INVALID
) {
614 uint8_t memset_value
= isl_aux_usage_has_mcs(res
->aux
.usage
) ? 0xFF : 0;
615 memset((char*)map
+ res
->aux
.offset
, memset_value
,
616 res
->aux
.surf
.size_B
);
619 /* Bspec section titled : MCS/CCS Buffers for Render Target(s) states:
620 * - If Software wants to enable Color Compression without Fast clear,
621 * Software needs to initialize MCS with zeros.
622 * - Lossless compression and CCS initialized to all F (using HW Fast
623 * Clear or SW direct Clear)
625 * We think, the first bullet point above is referring to CCS aux
626 * surface. Since we initialize the MCS in the clear state, we also
627 * initialize the CCS in the clear state (via SW direct clear) to keep
630 memset((char*)map
+ res
->aux
.extra_aux
.offset
,
631 isl_aux_usage_has_mcs(res
->aux
.usage
) ? 0xFF : 0,
632 res
->aux
.extra_aux
.surf
.size_B
);
634 /* Zero the indirect clear color to match ::fast_clear_color. */
635 memset((char *)map
+ res
->aux
.clear_color_offset
, 0,
636 clear_color_state_size
);
638 iris_bo_unmap(res
->aux
.bo
);
641 if (res
->aux
.extra_aux
.surf
.size_B
> 0) {
642 res
->aux
.extra_aux
.bo
= res
->aux
.bo
;
643 iris_bo_reference(res
->aux
.extra_aux
.bo
);
646 if (clear_color_state_size
> 0) {
647 res
->aux
.clear_color_bo
= res
->aux
.bo
;
648 iris_bo_reference(res
->aux
.clear_color_bo
);
655 * Allocate the initial aux surface for a resource based on aux.usage
658 iris_resource_alloc_separate_aux(struct iris_screen
*screen
,
659 struct iris_resource
*res
)
661 uint32_t alloc_flags
;
663 if (!iris_resource_configure_aux(screen
, res
, false, &size
, &alloc_flags
))
669 /* Allocate the auxiliary buffer. ISL has stricter set of alignment rules
670 * the drm allocator. Therefore, one can pass the ISL dimensions in terms
671 * of bytes instead of trying to recalculate based on different format
674 res
->aux
.bo
= iris_bo_alloc_tiled(screen
->bufmgr
, "aux buffer", size
, 4096,
676 isl_tiling_to_i915_tiling(res
->aux
.surf
.tiling
),
677 res
->aux
.surf
.row_pitch_B
, alloc_flags
);
682 if (!iris_resource_init_aux_buf(res
, alloc_flags
,
683 iris_get_aux_clear_color_state_size(screen
)))
686 map_aux_addresses(screen
, res
);
692 iris_resource_finish_aux_import(struct pipe_screen
*pscreen
,
693 struct iris_resource
*res
)
695 struct iris_screen
*screen
= (struct iris_screen
*)pscreen
;
696 assert(iris_resource_unfinished_aux_import(res
));
697 assert(!res
->mod_info
->supports_clear_color
);
699 struct iris_resource
*aux_res
= (void *) res
->base
.next
;
700 assert(aux_res
->aux
.surf
.row_pitch_B
&& aux_res
->aux
.offset
&&
703 assert(res
->bo
== aux_res
->aux
.bo
);
704 iris_bo_reference(aux_res
->aux
.bo
);
705 res
->aux
.bo
= aux_res
->aux
.bo
;
707 res
->aux
.offset
= aux_res
->aux
.offset
;
709 assert(res
->bo
->size
>= (res
->aux
.offset
+ res
->aux
.surf
.size_B
));
710 assert(res
->aux
.clear_color_bo
== NULL
);
711 res
->aux
.clear_color_offset
= 0;
713 assert(aux_res
->aux
.surf
.row_pitch_B
== res
->aux
.surf
.row_pitch_B
);
715 unsigned clear_color_state_size
=
716 iris_get_aux_clear_color_state_size(screen
);
718 if (clear_color_state_size
> 0) {
719 res
->aux
.clear_color_bo
=
720 iris_bo_alloc(screen
->bufmgr
, "clear color buffer",
721 clear_color_state_size
, IRIS_MEMZONE_OTHER
);
722 res
->aux
.clear_color_offset
= 0;
725 iris_resource_destroy(&screen
->base
, res
->base
.next
);
726 res
->base
.next
= NULL
;
729 static struct pipe_resource
*
730 iris_resource_create_for_buffer(struct pipe_screen
*pscreen
,
731 const struct pipe_resource
*templ
)
733 struct iris_screen
*screen
= (struct iris_screen
*)pscreen
;
734 struct iris_resource
*res
= iris_alloc_resource(pscreen
, templ
);
736 assert(templ
->target
== PIPE_BUFFER
);
737 assert(templ
->height0
<= 1);
738 assert(templ
->depth0
<= 1);
739 assert(templ
->format
== PIPE_FORMAT_NONE
||
740 util_format_get_blocksize(templ
->format
) == 1);
742 res
->internal_format
= templ
->format
;
743 res
->surf
.tiling
= ISL_TILING_LINEAR
;
745 enum iris_memory_zone memzone
= IRIS_MEMZONE_OTHER
;
746 const char *name
= templ
->target
== PIPE_BUFFER
? "buffer" : "miptree";
747 if (templ
->flags
& IRIS_RESOURCE_FLAG_SHADER_MEMZONE
) {
748 memzone
= IRIS_MEMZONE_SHADER
;
749 name
= "shader kernels";
750 } else if (templ
->flags
& IRIS_RESOURCE_FLAG_SURFACE_MEMZONE
) {
751 memzone
= IRIS_MEMZONE_SURFACE
;
752 name
= "surface state";
753 } else if (templ
->flags
& IRIS_RESOURCE_FLAG_DYNAMIC_MEMZONE
) {
754 memzone
= IRIS_MEMZONE_DYNAMIC
;
755 name
= "dynamic state";
758 res
->bo
= iris_bo_alloc(screen
->bufmgr
, name
, templ
->width0
, memzone
);
760 iris_resource_destroy(pscreen
, &res
->base
);
767 static struct pipe_resource
*
768 iris_resource_create_with_modifiers(struct pipe_screen
*pscreen
,
769 const struct pipe_resource
*templ
,
770 const uint64_t *modifiers
,
773 struct iris_screen
*screen
= (struct iris_screen
*)pscreen
;
774 struct gen_device_info
*devinfo
= &screen
->devinfo
;
775 struct iris_resource
*res
= iris_alloc_resource(pscreen
, templ
);
780 const struct util_format_description
*format_desc
=
781 util_format_description(templ
->format
);
782 const bool has_depth
= util_format_has_depth(format_desc
);
784 select_best_modifier(devinfo
, templ
->format
, modifiers
, modifiers_count
);
786 isl_tiling_flags_t tiling_flags
= ISL_TILING_ANY_MASK
;
788 if (modifier
!= DRM_FORMAT_MOD_INVALID
) {
789 res
->mod_info
= isl_drm_modifier_get_info(modifier
);
791 tiling_flags
= 1 << res
->mod_info
->tiling
;
793 if (modifiers_count
> 0) {
794 fprintf(stderr
, "Unsupported modifier, resource creation failed.\n");
798 /* Use linear for staging buffers */
799 if (templ
->usage
== PIPE_USAGE_STAGING
||
800 templ
->bind
& (PIPE_BIND_LINEAR
| PIPE_BIND_CURSOR
) )
801 tiling_flags
= ISL_TILING_LINEAR_BIT
;
804 isl_surf_usage_flags_t usage
= pipe_bind_to_isl_usage(templ
->bind
);
806 if (templ
->target
== PIPE_TEXTURE_CUBE
||
807 templ
->target
== PIPE_TEXTURE_CUBE_ARRAY
)
808 usage
|= ISL_SURF_USAGE_CUBE_BIT
;
810 if (templ
->usage
!= PIPE_USAGE_STAGING
) {
811 if (templ
->format
== PIPE_FORMAT_S8_UINT
)
812 usage
|= ISL_SURF_USAGE_STENCIL_BIT
;
814 usage
|= ISL_SURF_USAGE_DEPTH_BIT
;
817 enum pipe_format pfmt
= templ
->format
;
818 res
->internal_format
= pfmt
;
820 /* Should be handled by u_transfer_helper */
821 assert(!util_format_is_depth_and_stencil(pfmt
));
823 struct iris_format_info fmt
= iris_format_for_usage(devinfo
, pfmt
, usage
);
824 assert(fmt
.fmt
!= ISL_FORMAT_UNSUPPORTED
);
826 UNUSED
const bool isl_surf_created_successfully
=
827 isl_surf_init(&screen
->isl_dev
, &res
->surf
,
828 .dim
= target_to_isl_surf_dim(templ
->target
),
830 .width
= templ
->width0
,
831 .height
= templ
->height0
,
832 .depth
= templ
->depth0
,
833 .levels
= templ
->last_level
+ 1,
834 .array_len
= templ
->array_size
,
835 .samples
= MAX2(templ
->nr_samples
, 1),
836 .min_alignment_B
= 0,
839 .tiling_flags
= tiling_flags
);
840 assert(isl_surf_created_successfully
);
842 const char *name
= "miptree";
843 enum iris_memory_zone memzone
= IRIS_MEMZONE_OTHER
;
845 unsigned int flags
= 0;
846 if (templ
->usage
== PIPE_USAGE_STAGING
)
847 flags
|= BO_ALLOC_COHERENT
;
849 /* These are for u_upload_mgr buffers only */
850 assert(!(templ
->flags
& (IRIS_RESOURCE_FLAG_SHADER_MEMZONE
|
851 IRIS_RESOURCE_FLAG_SURFACE_MEMZONE
|
852 IRIS_RESOURCE_FLAG_DYNAMIC_MEMZONE
)));
854 uint32_t aux_preferred_alloc_flags
;
855 uint64_t aux_size
= 0;
857 iris_resource_configure_aux(screen
, res
, false, &aux_size
,
858 &aux_preferred_alloc_flags
);
859 aux_enabled
= aux_enabled
&& res
->aux
.surf
.size_B
> 0;
860 const bool separate_aux
= aux_enabled
&& !res
->mod_info
;
864 if (aux_enabled
&& !separate_aux
) {
865 /* Allocate aux data with main surface. This is required for modifiers
866 * with aux data (ccs).
868 aux_offset
= ALIGN(res
->surf
.size_B
, res
->aux
.surf
.alignment_B
);
869 bo_size
= aux_offset
+ aux_size
;
872 bo_size
= res
->surf
.size_B
;
875 uint32_t alignment
= MAX2(4096, res
->surf
.alignment_B
);
876 res
->bo
= iris_bo_alloc_tiled(screen
->bufmgr
, name
, bo_size
, alignment
,
878 isl_tiling_to_i915_tiling(res
->surf
.tiling
),
879 res
->surf
.row_pitch_B
, flags
);
886 if (!iris_resource_alloc_separate_aux(screen
, res
))
889 res
->aux
.bo
= res
->bo
;
890 iris_bo_reference(res
->aux
.bo
);
891 res
->aux
.offset
+= aux_offset
;
892 unsigned clear_color_state_size
=
893 iris_get_aux_clear_color_state_size(screen
);
894 if (clear_color_state_size
> 0)
895 res
->aux
.clear_color_offset
+= aux_offset
;
896 if (!iris_resource_init_aux_buf(res
, flags
, clear_color_state_size
))
898 map_aux_addresses(screen
, res
);
903 if (res
->mod_info
&& res
->mod_info
->aux_usage
!= ISL_AUX_USAGE_NONE
)
906 iris_resource_disable_aux(res
);
912 fprintf(stderr
, "XXX: resource creation failed\n");
913 iris_resource_destroy(pscreen
, &res
->base
);
918 static struct pipe_resource
*
919 iris_resource_create(struct pipe_screen
*pscreen
,
920 const struct pipe_resource
*templ
)
922 if (templ
->target
== PIPE_BUFFER
)
923 return iris_resource_create_for_buffer(pscreen
, templ
);
925 return iris_resource_create_with_modifiers(pscreen
, templ
, NULL
, 0);
929 tiling_to_modifier(uint32_t tiling
)
931 static const uint64_t map
[] = {
932 [I915_TILING_NONE
] = DRM_FORMAT_MOD_LINEAR
,
933 [I915_TILING_X
] = I915_FORMAT_MOD_X_TILED
,
934 [I915_TILING_Y
] = I915_FORMAT_MOD_Y_TILED
,
937 assert(tiling
< ARRAY_SIZE(map
));
942 static struct pipe_resource
*
943 iris_resource_from_user_memory(struct pipe_screen
*pscreen
,
944 const struct pipe_resource
*templ
,
947 struct iris_screen
*screen
= (struct iris_screen
*)pscreen
;
948 struct iris_bufmgr
*bufmgr
= screen
->bufmgr
;
949 struct iris_resource
*res
= iris_alloc_resource(pscreen
, templ
);
953 assert(templ
->target
== PIPE_BUFFER
);
955 res
->internal_format
= templ
->format
;
956 res
->bo
= iris_bo_create_userptr(bufmgr
, "user",
957 user_memory
, templ
->width0
,
964 util_range_add(&res
->base
, &res
->valid_buffer_range
, 0, templ
->width0
);
969 static struct pipe_resource
*
970 iris_resource_from_handle(struct pipe_screen
*pscreen
,
971 const struct pipe_resource
*templ
,
972 struct winsys_handle
*whandle
,
975 struct iris_screen
*screen
= (struct iris_screen
*)pscreen
;
976 struct gen_device_info
*devinfo
= &screen
->devinfo
;
977 struct iris_bufmgr
*bufmgr
= screen
->bufmgr
;
978 struct iris_resource
*res
= iris_alloc_resource(pscreen
, templ
);
982 switch (whandle
->type
) {
983 case WINSYS_HANDLE_TYPE_FD
:
984 res
->bo
= iris_bo_import_dmabuf(bufmgr
, whandle
->handle
);
986 case WINSYS_HANDLE_TYPE_SHARED
:
987 res
->bo
= iris_bo_gem_create_from_name(bufmgr
, "winsys image",
991 unreachable("invalid winsys handle type");
996 res
->offset
= whandle
->offset
;
998 uint64_t modifier
= whandle
->modifier
;
999 if (modifier
== DRM_FORMAT_MOD_INVALID
) {
1000 modifier
= tiling_to_modifier(res
->bo
->tiling_mode
);
1002 res
->mod_info
= isl_drm_modifier_get_info(modifier
);
1003 assert(res
->mod_info
);
1005 isl_surf_usage_flags_t isl_usage
= pipe_bind_to_isl_usage(templ
->bind
);
1007 const struct iris_format_info fmt
=
1008 iris_format_for_usage(devinfo
, templ
->format
, isl_usage
);
1009 res
->internal_format
= templ
->format
;
1011 if (templ
->target
== PIPE_BUFFER
) {
1012 res
->surf
.tiling
= ISL_TILING_LINEAR
;
1014 if (whandle
->modifier
== DRM_FORMAT_MOD_INVALID
|| whandle
->plane
== 0) {
1015 UNUSED
const bool isl_surf_created_successfully
=
1016 isl_surf_init(&screen
->isl_dev
, &res
->surf
,
1017 .dim
= target_to_isl_surf_dim(templ
->target
),
1019 .width
= templ
->width0
,
1020 .height
= templ
->height0
,
1021 .depth
= templ
->depth0
,
1022 .levels
= templ
->last_level
+ 1,
1023 .array_len
= templ
->array_size
,
1024 .samples
= MAX2(templ
->nr_samples
, 1),
1025 .min_alignment_B
= 0,
1026 .row_pitch_B
= whandle
->stride
,
1028 .tiling_flags
= 1 << res
->mod_info
->tiling
);
1029 assert(isl_surf_created_successfully
);
1030 assert(res
->bo
->tiling_mode
==
1031 isl_tiling_to_i915_tiling(res
->surf
.tiling
));
1033 // XXX: create_ccs_buf_for_image?
1034 if (whandle
->modifier
== DRM_FORMAT_MOD_INVALID
) {
1035 if (!iris_resource_alloc_separate_aux(screen
, res
))
1038 if (res
->mod_info
->aux_usage
!= ISL_AUX_USAGE_NONE
) {
1039 uint32_t alloc_flags
;
1041 bool ok
= iris_resource_configure_aux(screen
, res
, true, &size
,
1044 /* The gallium dri layer will create a separate plane resource
1045 * for the aux image. iris_resource_finish_aux_import will
1046 * merge the separate aux parameters back into a single
1052 /* Save modifier import information to reconstruct later. After
1053 * import, this will be available under a second image accessible
1054 * from the main image with res->base.next. See
1055 * iris_resource_finish_aux_import.
1057 res
->aux
.surf
.row_pitch_B
= whandle
->stride
;
1058 res
->aux
.offset
= whandle
->offset
;
1059 res
->aux
.bo
= res
->bo
;
1067 iris_resource_destroy(pscreen
, &res
->base
);
1072 iris_flush_resource(struct pipe_context
*ctx
, struct pipe_resource
*resource
)
1074 struct iris_context
*ice
= (struct iris_context
*)ctx
;
1075 struct iris_batch
*render_batch
= &ice
->batches
[IRIS_BATCH_RENDER
];
1076 struct iris_resource
*res
= (void *) resource
;
1077 const struct isl_drm_modifier_info
*mod
= res
->mod_info
;
1079 iris_resource_prepare_access(ice
, render_batch
, res
,
1080 0, INTEL_REMAINING_LEVELS
,
1081 0, INTEL_REMAINING_LAYERS
,
1082 mod
? mod
->aux_usage
: ISL_AUX_USAGE_NONE
,
1083 mod
? mod
->supports_clear_color
: false);
1087 iris_resource_disable_aux_on_first_query(struct pipe_resource
*resource
,
1090 struct iris_resource
*res
= (struct iris_resource
*)resource
;
1092 res
->mod_info
&& res
->mod_info
->aux_usage
!= ISL_AUX_USAGE_NONE
;
1094 /* Disable aux usage if explicit flush not set and this is the first time
1095 * we are dealing with this resource and the resource was not created with
1096 * a modifier with aux.
1098 if (!mod_with_aux
&&
1099 (!(usage
& PIPE_HANDLE_USAGE_EXPLICIT_FLUSH
) && res
->aux
.usage
!= 0) &&
1100 p_atomic_read(&resource
->reference
.count
) == 1) {
1101 iris_resource_disable_aux(res
);
1106 iris_resource_get_param(struct pipe_screen
*screen
,
1107 struct pipe_context
*context
,
1108 struct pipe_resource
*resource
,
1111 enum pipe_resource_param param
,
1112 unsigned handle_usage
,
1115 struct iris_resource
*res
= (struct iris_resource
*)resource
;
1117 res
->mod_info
&& res
->mod_info
->aux_usage
!= ISL_AUX_USAGE_NONE
;
1118 bool wants_aux
= mod_with_aux
&& plane
> 0;
1122 if (iris_resource_unfinished_aux_import(res
))
1123 iris_resource_finish_aux_import(screen
, res
);
1125 struct iris_bo
*bo
= wants_aux
? res
->aux
.bo
: res
->bo
;
1127 iris_resource_disable_aux_on_first_query(resource
, handle_usage
);
1130 case PIPE_RESOURCE_PARAM_NPLANES
:
1135 for (struct pipe_resource
*cur
= resource
; cur
; cur
= cur
->next
)
1140 case PIPE_RESOURCE_PARAM_STRIDE
:
1141 *value
= wants_aux
? res
->aux
.surf
.row_pitch_B
: res
->surf
.row_pitch_B
;
1143 case PIPE_RESOURCE_PARAM_OFFSET
:
1144 *value
= wants_aux
? res
->aux
.offset
: 0;
1146 case PIPE_RESOURCE_PARAM_MODIFIER
:
1147 *value
= res
->mod_info
? res
->mod_info
->modifier
:
1148 tiling_to_modifier(res
->bo
->tiling_mode
);
1150 case PIPE_RESOURCE_PARAM_HANDLE_TYPE_SHARED
:
1151 result
= iris_bo_flink(bo
, &handle
) == 0;
1155 case PIPE_RESOURCE_PARAM_HANDLE_TYPE_KMS
:
1156 *value
= iris_bo_export_gem_handle(bo
);
1158 case PIPE_RESOURCE_PARAM_HANDLE_TYPE_FD
:
1159 result
= iris_bo_export_dmabuf(bo
, (int *) &handle
) == 0;
1169 iris_resource_get_handle(struct pipe_screen
*pscreen
,
1170 struct pipe_context
*ctx
,
1171 struct pipe_resource
*resource
,
1172 struct winsys_handle
*whandle
,
1175 struct iris_resource
*res
= (struct iris_resource
*)resource
;
1177 res
->mod_info
&& res
->mod_info
->aux_usage
!= ISL_AUX_USAGE_NONE
;
1179 iris_resource_disable_aux_on_first_query(resource
, usage
);
1182 if (mod_with_aux
&& whandle
->plane
> 0) {
1183 assert(res
->aux
.bo
);
1185 whandle
->stride
= res
->aux
.surf
.row_pitch_B
;
1186 whandle
->offset
= res
->aux
.offset
;
1188 /* If this is a buffer, stride should be 0 - no need to special case */
1189 whandle
->stride
= res
->surf
.row_pitch_B
;
1193 res
->mod_info
? res
->mod_info
->modifier
1194 : tiling_to_modifier(res
->bo
->tiling_mode
);
1197 enum isl_aux_usage allowed_usage
=
1198 res
->mod_info
? res
->mod_info
->aux_usage
: ISL_AUX_USAGE_NONE
;
1200 if (res
->aux
.usage
!= allowed_usage
) {
1201 enum isl_aux_state aux_state
= iris_resource_get_aux_state(res
, 0, 0);
1202 assert(aux_state
== ISL_AUX_STATE_RESOLVED
||
1203 aux_state
== ISL_AUX_STATE_PASS_THROUGH
);
1207 switch (whandle
->type
) {
1208 case WINSYS_HANDLE_TYPE_SHARED
:
1209 return iris_bo_flink(bo
, &whandle
->handle
) == 0;
1210 case WINSYS_HANDLE_TYPE_KMS
:
1211 whandle
->handle
= iris_bo_export_gem_handle(bo
);
1213 case WINSYS_HANDLE_TYPE_FD
:
1214 return iris_bo_export_dmabuf(bo
, (int *) &whandle
->handle
) == 0;
1221 resource_is_busy(struct iris_context
*ice
,
1222 struct iris_resource
*res
)
1224 bool busy
= iris_bo_busy(res
->bo
);
1226 for (int i
= 0; i
< IRIS_BATCH_COUNT
; i
++)
1227 busy
|= iris_batch_references(&ice
->batches
[i
], res
->bo
);
1233 iris_invalidate_resource(struct pipe_context
*ctx
,
1234 struct pipe_resource
*resource
)
1236 struct iris_screen
*screen
= (void *) ctx
->screen
;
1237 struct iris_context
*ice
= (void *) ctx
;
1238 struct iris_resource
*res
= (void *) resource
;
1240 if (resource
->target
!= PIPE_BUFFER
)
1243 if (!resource_is_busy(ice
, res
)) {
1244 /* The resource is idle, so just mark that it contains no data and
1245 * keep using the same underlying buffer object.
1247 util_range_set_empty(&res
->valid_buffer_range
);
1251 /* Otherwise, try and replace the backing storage with a new BO. */
1253 /* We can't reallocate memory we didn't allocate in the first place. */
1254 if (res
->bo
->userptr
)
1257 // XXX: We should support this.
1258 if (res
->bind_history
& PIPE_BIND_STREAM_OUTPUT
)
1261 struct iris_bo
*old_bo
= res
->bo
;
1262 struct iris_bo
*new_bo
=
1263 iris_bo_alloc(screen
->bufmgr
, res
->bo
->name
, resource
->width0
,
1264 iris_memzone_for_address(old_bo
->gtt_offset
));
1268 /* Swap out the backing storage */
1271 /* Rebind the buffer, replacing any state referring to the old BO's
1272 * address, and marking state dirty so it's reemitted.
1274 ice
->vtbl
.rebind_buffer(ice
, res
, old_bo
->gtt_offset
);
1276 util_range_set_empty(&res
->valid_buffer_range
);
1278 iris_bo_unreference(old_bo
);
1282 iris_flush_staging_region(struct pipe_transfer
*xfer
,
1283 const struct pipe_box
*flush_box
)
1285 if (!(xfer
->usage
& PIPE_TRANSFER_WRITE
))
1288 struct iris_transfer
*map
= (void *) xfer
;
1290 struct pipe_box src_box
= *flush_box
;
1292 /* Account for extra alignment padding in staging buffer */
1293 if (xfer
->resource
->target
== PIPE_BUFFER
)
1294 src_box
.x
+= xfer
->box
.x
% IRIS_MAP_BUFFER_ALIGNMENT
;
1296 struct pipe_box dst_box
= (struct pipe_box
) {
1297 .x
= xfer
->box
.x
+ flush_box
->x
,
1298 .y
= xfer
->box
.y
+ flush_box
->y
,
1299 .z
= xfer
->box
.z
+ flush_box
->z
,
1300 .width
= flush_box
->width
,
1301 .height
= flush_box
->height
,
1302 .depth
= flush_box
->depth
,
1305 iris_copy_region(map
->blorp
, map
->batch
, xfer
->resource
, xfer
->level
,
1306 dst_box
.x
, dst_box
.y
, dst_box
.z
, map
->staging
, 0,
1311 iris_unmap_copy_region(struct iris_transfer
*map
)
1313 iris_resource_destroy(map
->staging
->screen
, map
->staging
);
1319 iris_map_copy_region(struct iris_transfer
*map
)
1321 struct pipe_screen
*pscreen
= &map
->batch
->screen
->base
;
1322 struct pipe_transfer
*xfer
= &map
->base
;
1323 struct pipe_box
*box
= &xfer
->box
;
1324 struct iris_resource
*res
= (void *) xfer
->resource
;
1326 unsigned extra
= xfer
->resource
->target
== PIPE_BUFFER
?
1327 box
->x
% IRIS_MAP_BUFFER_ALIGNMENT
: 0;
1329 struct pipe_resource templ
= (struct pipe_resource
) {
1330 .usage
= PIPE_USAGE_STAGING
,
1331 .width0
= box
->width
+ extra
,
1332 .height0
= box
->height
,
1334 .nr_samples
= xfer
->resource
->nr_samples
,
1335 .nr_storage_samples
= xfer
->resource
->nr_storage_samples
,
1336 .array_size
= box
->depth
,
1337 .format
= res
->internal_format
,
1340 if (xfer
->resource
->target
== PIPE_BUFFER
)
1341 templ
.target
= PIPE_BUFFER
;
1342 else if (templ
.array_size
> 1)
1343 templ
.target
= PIPE_TEXTURE_2D_ARRAY
;
1345 templ
.target
= PIPE_TEXTURE_2D
;
1347 map
->staging
= iris_resource_create(pscreen
, &templ
);
1348 assert(map
->staging
);
1350 if (templ
.target
!= PIPE_BUFFER
) {
1351 struct isl_surf
*surf
= &((struct iris_resource
*) map
->staging
)->surf
;
1352 xfer
->stride
= isl_surf_get_row_pitch_B(surf
);
1353 xfer
->layer_stride
= isl_surf_get_array_pitch(surf
);
1356 if (!(xfer
->usage
& PIPE_TRANSFER_DISCARD_RANGE
)) {
1357 iris_copy_region(map
->blorp
, map
->batch
, map
->staging
, 0, extra
, 0, 0,
1358 xfer
->resource
, xfer
->level
, box
);
1359 /* Ensure writes to the staging BO land before we map it below. */
1360 iris_emit_pipe_control_flush(map
->batch
,
1361 "transfer read: flush before mapping",
1362 PIPE_CONTROL_RENDER_TARGET_FLUSH
|
1363 PIPE_CONTROL_CS_STALL
);
1366 struct iris_bo
*staging_bo
= iris_resource_bo(map
->staging
);
1368 if (iris_batch_references(map
->batch
, staging_bo
))
1369 iris_batch_flush(map
->batch
);
1372 iris_bo_map(map
->dbg
, staging_bo
, xfer
->usage
& MAP_FLAGS
) + extra
;
1374 map
->unmap
= iris_unmap_copy_region
;
1378 get_image_offset_el(const struct isl_surf
*surf
, unsigned level
, unsigned z
,
1379 unsigned *out_x0_el
, unsigned *out_y0_el
)
1381 if (surf
->dim
== ISL_SURF_DIM_3D
) {
1382 isl_surf_get_image_offset_el(surf
, level
, 0, z
, out_x0_el
, out_y0_el
);
1384 isl_surf_get_image_offset_el(surf
, level
, z
, 0, out_x0_el
, out_y0_el
);
1389 * This function computes the tile_w (in bytes) and tile_h (in rows) of
1390 * different tiling patterns.
1393 iris_resource_get_tile_dims(enum isl_tiling tiling
, uint32_t cpp
,
1394 uint32_t *tile_w
, uint32_t *tile_h
)
1405 case ISL_TILING_LINEAR
:
1410 unreachable("not reached");
1416 * This function computes masks that may be used to select the bits of the X
1417 * and Y coordinates that indicate the offset within a tile. If the BO is
1418 * untiled, the masks are set to 0.
1421 iris_resource_get_tile_masks(enum isl_tiling tiling
, uint32_t cpp
,
1422 uint32_t *mask_x
, uint32_t *mask_y
)
1424 uint32_t tile_w_bytes
, tile_h
;
1426 iris_resource_get_tile_dims(tiling
, cpp
, &tile_w_bytes
, &tile_h
);
1428 *mask_x
= tile_w_bytes
/ cpp
- 1;
1429 *mask_y
= tile_h
- 1;
1433 * Compute the offset (in bytes) from the start of the BO to the given x
1434 * and y coordinate. For tiled BOs, caller must ensure that x and y are
1435 * multiples of the tile size.
1438 iris_resource_get_aligned_offset(const struct iris_resource
*res
,
1439 uint32_t x
, uint32_t y
)
1441 const struct isl_format_layout
*fmtl
= isl_format_get_layout(res
->surf
.format
);
1442 unsigned cpp
= fmtl
->bpb
/ 8;
1443 uint32_t pitch
= res
->surf
.row_pitch_B
;
1445 switch (res
->surf
.tiling
) {
1447 unreachable("not reached");
1448 case ISL_TILING_LINEAR
:
1449 return y
* pitch
+ x
* cpp
;
1451 assert((x
% (512 / cpp
)) == 0);
1452 assert((y
% 8) == 0);
1453 return y
* pitch
+ x
/ (512 / cpp
) * 4096;
1455 assert((x
% (128 / cpp
)) == 0);
1456 assert((y
% 32) == 0);
1457 return y
* pitch
+ x
/ (128 / cpp
) * 4096;
1462 * Rendering with tiled buffers requires that the base address of the buffer
1463 * be aligned to a page boundary. For renderbuffers, and sometimes with
1464 * textures, we may want the surface to point at a texture image level that
1465 * isn't at a page boundary.
1467 * This function returns an appropriately-aligned base offset
1468 * according to the tiling restrictions, plus any required x/y offset
1472 iris_resource_get_tile_offsets(const struct iris_resource
*res
,
1473 uint32_t level
, uint32_t z
,
1474 uint32_t *tile_x
, uint32_t *tile_y
)
1477 uint32_t mask_x
, mask_y
;
1479 const struct isl_format_layout
*fmtl
= isl_format_get_layout(res
->surf
.format
);
1480 const unsigned cpp
= fmtl
->bpb
/ 8;
1482 iris_resource_get_tile_masks(res
->surf
.tiling
, cpp
, &mask_x
, &mask_y
);
1483 get_image_offset_el(&res
->surf
, level
, z
, &x
, &y
);
1485 *tile_x
= x
& mask_x
;
1486 *tile_y
= y
& mask_y
;
1488 return iris_resource_get_aligned_offset(res
, x
& ~mask_x
, y
& ~mask_y
);
1492 * Get pointer offset into stencil buffer.
1494 * The stencil buffer is W tiled. Since the GTT is incapable of W fencing, we
1495 * must decode the tile's layout in software.
1498 * - PRM, 2011 Sandy Bridge, Volume 1, Part 2, Section 4.5.2.1 W-Major Tile
1500 * - PRM, 2011 Sandy Bridge, Volume 1, Part 2, Section 4.5.3 Tiling Algorithm
1502 * Even though the returned offset is always positive, the return type is
1504 * commit e8b1c6d6f55f5be3bef25084fdd8b6127517e137
1505 * mesa: Fix return type of _mesa_get_format_bytes() (#37351)
1508 s8_offset(uint32_t stride
, uint32_t x
, uint32_t y
)
1510 uint32_t tile_size
= 4096;
1511 uint32_t tile_width
= 64;
1512 uint32_t tile_height
= 64;
1513 uint32_t row_size
= 64 * stride
/ 2; /* Two rows are interleaved. */
1515 uint32_t tile_x
= x
/ tile_width
;
1516 uint32_t tile_y
= y
/ tile_height
;
1518 /* The byte's address relative to the tile's base addres. */
1519 uint32_t byte_x
= x
% tile_width
;
1520 uint32_t byte_y
= y
% tile_height
;
1522 uintptr_t u
= tile_y
* row_size
1523 + tile_x
* tile_size
1524 + 512 * (byte_x
/ 8)
1526 + 32 * ((byte_y
/ 4) % 2)
1527 + 16 * ((byte_x
/ 4) % 2)
1528 + 8 * ((byte_y
/ 2) % 2)
1529 + 4 * ((byte_x
/ 2) % 2)
1537 iris_unmap_s8(struct iris_transfer
*map
)
1539 struct pipe_transfer
*xfer
= &map
->base
;
1540 const struct pipe_box
*box
= &xfer
->box
;
1541 struct iris_resource
*res
= (struct iris_resource
*) xfer
->resource
;
1542 struct isl_surf
*surf
= &res
->surf
;
1544 if (xfer
->usage
& PIPE_TRANSFER_WRITE
) {
1545 uint8_t *untiled_s8_map
= map
->ptr
;
1546 uint8_t *tiled_s8_map
=
1547 iris_bo_map(map
->dbg
, res
->bo
, (xfer
->usage
| MAP_RAW
) & MAP_FLAGS
);
1549 for (int s
= 0; s
< box
->depth
; s
++) {
1550 unsigned x0_el
, y0_el
;
1551 get_image_offset_el(surf
, xfer
->level
, box
->z
+ s
, &x0_el
, &y0_el
);
1553 for (uint32_t y
= 0; y
< box
->height
; y
++) {
1554 for (uint32_t x
= 0; x
< box
->width
; x
++) {
1555 ptrdiff_t offset
= s8_offset(surf
->row_pitch_B
,
1557 y0_el
+ box
->y
+ y
);
1558 tiled_s8_map
[offset
] =
1559 untiled_s8_map
[s
* xfer
->layer_stride
+ y
* xfer
->stride
+ x
];
1569 iris_map_s8(struct iris_transfer
*map
)
1571 struct pipe_transfer
*xfer
= &map
->base
;
1572 const struct pipe_box
*box
= &xfer
->box
;
1573 struct iris_resource
*res
= (struct iris_resource
*) xfer
->resource
;
1574 struct isl_surf
*surf
= &res
->surf
;
1576 xfer
->stride
= surf
->row_pitch_B
;
1577 xfer
->layer_stride
= xfer
->stride
* box
->height
;
1579 /* The tiling and detiling functions require that the linear buffer has
1580 * a 16-byte alignment (that is, its `x0` is 16-byte aligned). Here we
1581 * over-allocate the linear buffer to get the proper alignment.
1583 map
->buffer
= map
->ptr
= malloc(xfer
->layer_stride
* box
->depth
);
1584 assert(map
->buffer
);
1586 /* One of either READ_BIT or WRITE_BIT or both is set. READ_BIT implies no
1587 * INVALIDATE_RANGE_BIT. WRITE_BIT needs the original values read in unless
1588 * invalidate is set, since we'll be writing the whole rectangle from our
1589 * temporary buffer back out.
1591 if (!(xfer
->usage
& PIPE_TRANSFER_DISCARD_RANGE
)) {
1592 uint8_t *untiled_s8_map
= map
->ptr
;
1593 uint8_t *tiled_s8_map
=
1594 iris_bo_map(map
->dbg
, res
->bo
, (xfer
->usage
| MAP_RAW
) & MAP_FLAGS
);
1596 for (int s
= 0; s
< box
->depth
; s
++) {
1597 unsigned x0_el
, y0_el
;
1598 get_image_offset_el(surf
, xfer
->level
, box
->z
+ s
, &x0_el
, &y0_el
);
1600 for (uint32_t y
= 0; y
< box
->height
; y
++) {
1601 for (uint32_t x
= 0; x
< box
->width
; x
++) {
1602 ptrdiff_t offset
= s8_offset(surf
->row_pitch_B
,
1604 y0_el
+ box
->y
+ y
);
1605 untiled_s8_map
[s
* xfer
->layer_stride
+ y
* xfer
->stride
+ x
] =
1606 tiled_s8_map
[offset
];
1612 map
->unmap
= iris_unmap_s8
;
1615 /* Compute extent parameters for use with tiled_memcpy functions.
1616 * xs are in units of bytes and ys are in units of strides.
1619 tile_extents(const struct isl_surf
*surf
,
1620 const struct pipe_box
*box
,
1621 unsigned level
, int z
,
1622 unsigned *x1_B
, unsigned *x2_B
,
1623 unsigned *y1_el
, unsigned *y2_el
)
1625 const struct isl_format_layout
*fmtl
= isl_format_get_layout(surf
->format
);
1626 const unsigned cpp
= fmtl
->bpb
/ 8;
1628 assert(box
->x
% fmtl
->bw
== 0);
1629 assert(box
->y
% fmtl
->bh
== 0);
1631 unsigned x0_el
, y0_el
;
1632 get_image_offset_el(surf
, level
, box
->z
+ z
, &x0_el
, &y0_el
);
1634 *x1_B
= (box
->x
/ fmtl
->bw
+ x0_el
) * cpp
;
1635 *y1_el
= box
->y
/ fmtl
->bh
+ y0_el
;
1636 *x2_B
= (DIV_ROUND_UP(box
->x
+ box
->width
, fmtl
->bw
) + x0_el
) * cpp
;
1637 *y2_el
= DIV_ROUND_UP(box
->y
+ box
->height
, fmtl
->bh
) + y0_el
;
1641 iris_unmap_tiled_memcpy(struct iris_transfer
*map
)
1643 struct pipe_transfer
*xfer
= &map
->base
;
1644 const struct pipe_box
*box
= &xfer
->box
;
1645 struct iris_resource
*res
= (struct iris_resource
*) xfer
->resource
;
1646 struct isl_surf
*surf
= &res
->surf
;
1648 const bool has_swizzling
= false;
1650 if (xfer
->usage
& PIPE_TRANSFER_WRITE
) {
1652 iris_bo_map(map
->dbg
, res
->bo
, (xfer
->usage
| MAP_RAW
) & MAP_FLAGS
);
1654 for (int s
= 0; s
< box
->depth
; s
++) {
1655 unsigned x1
, x2
, y1
, y2
;
1656 tile_extents(surf
, box
, xfer
->level
, s
, &x1
, &x2
, &y1
, &y2
);
1658 void *ptr
= map
->ptr
+ s
* xfer
->layer_stride
;
1660 isl_memcpy_linear_to_tiled(x1
, x2
, y1
, y2
, dst
, ptr
,
1661 surf
->row_pitch_B
, xfer
->stride
,
1662 has_swizzling
, surf
->tiling
, ISL_MEMCPY
);
1665 os_free_aligned(map
->buffer
);
1666 map
->buffer
= map
->ptr
= NULL
;
1670 iris_map_tiled_memcpy(struct iris_transfer
*map
)
1672 struct pipe_transfer
*xfer
= &map
->base
;
1673 const struct pipe_box
*box
= &xfer
->box
;
1674 struct iris_resource
*res
= (struct iris_resource
*) xfer
->resource
;
1675 struct isl_surf
*surf
= &res
->surf
;
1677 xfer
->stride
= ALIGN(surf
->row_pitch_B
, 16);
1678 xfer
->layer_stride
= xfer
->stride
* box
->height
;
1680 unsigned x1
, x2
, y1
, y2
;
1681 tile_extents(surf
, box
, xfer
->level
, 0, &x1
, &x2
, &y1
, &y2
);
1683 /* The tiling and detiling functions require that the linear buffer has
1684 * a 16-byte alignment (that is, its `x0` is 16-byte aligned). Here we
1685 * over-allocate the linear buffer to get the proper alignment.
1688 os_malloc_aligned(xfer
->layer_stride
* box
->depth
, 16);
1689 assert(map
->buffer
);
1690 map
->ptr
= (char *)map
->buffer
+ (x1
& 0xf);
1692 const bool has_swizzling
= false;
1694 if (!(xfer
->usage
& PIPE_TRANSFER_DISCARD_RANGE
)) {
1696 iris_bo_map(map
->dbg
, res
->bo
, (xfer
->usage
| MAP_RAW
) & MAP_FLAGS
);
1698 for (int s
= 0; s
< box
->depth
; s
++) {
1699 unsigned x1
, x2
, y1
, y2
;
1700 tile_extents(surf
, box
, xfer
->level
, s
, &x1
, &x2
, &y1
, &y2
);
1702 /* Use 's' rather than 'box->z' to rebase the first slice to 0. */
1703 void *ptr
= map
->ptr
+ s
* xfer
->layer_stride
;
1705 isl_memcpy_tiled_to_linear(x1
, x2
, y1
, y2
, ptr
, src
, xfer
->stride
,
1706 surf
->row_pitch_B
, has_swizzling
,
1707 surf
->tiling
, ISL_MEMCPY_STREAMING_LOAD
);
1711 map
->unmap
= iris_unmap_tiled_memcpy
;
1715 iris_map_direct(struct iris_transfer
*map
)
1717 struct pipe_transfer
*xfer
= &map
->base
;
1718 struct pipe_box
*box
= &xfer
->box
;
1719 struct iris_resource
*res
= (struct iris_resource
*) xfer
->resource
;
1721 void *ptr
= iris_bo_map(map
->dbg
, res
->bo
, xfer
->usage
& MAP_FLAGS
);
1723 if (res
->base
.target
== PIPE_BUFFER
) {
1725 xfer
->layer_stride
= 0;
1727 map
->ptr
= ptr
+ box
->x
;
1729 struct isl_surf
*surf
= &res
->surf
;
1730 const struct isl_format_layout
*fmtl
=
1731 isl_format_get_layout(surf
->format
);
1732 const unsigned cpp
= fmtl
->bpb
/ 8;
1733 unsigned x0_el
, y0_el
;
1735 get_image_offset_el(surf
, xfer
->level
, box
->z
, &x0_el
, &y0_el
);
1737 xfer
->stride
= isl_surf_get_row_pitch_B(surf
);
1738 xfer
->layer_stride
= isl_surf_get_array_pitch(surf
);
1740 map
->ptr
= ptr
+ (y0_el
+ box
->y
) * xfer
->stride
+ (x0_el
+ box
->x
) * cpp
;
1745 can_promote_to_async(const struct iris_resource
*res
,
1746 const struct pipe_box
*box
,
1747 enum pipe_transfer_usage usage
)
1749 /* If we're writing to a section of the buffer that hasn't even been
1750 * initialized with useful data, then we can safely promote this write
1751 * to be unsynchronized. This helps the common pattern of appending data.
1753 return res
->base
.target
== PIPE_BUFFER
&& (usage
& PIPE_TRANSFER_WRITE
) &&
1754 !(usage
& TC_TRANSFER_MAP_NO_INFER_UNSYNCHRONIZED
) &&
1755 !util_ranges_intersect(&res
->valid_buffer_range
, box
->x
,
1756 box
->x
+ box
->width
);
1760 iris_transfer_map(struct pipe_context
*ctx
,
1761 struct pipe_resource
*resource
,
1763 enum pipe_transfer_usage usage
,
1764 const struct pipe_box
*box
,
1765 struct pipe_transfer
**ptransfer
)
1767 struct iris_context
*ice
= (struct iris_context
*)ctx
;
1768 struct iris_resource
*res
= (struct iris_resource
*)resource
;
1769 struct isl_surf
*surf
= &res
->surf
;
1771 if (usage
& PIPE_TRANSFER_DISCARD_WHOLE_RESOURCE
) {
1772 /* Replace the backing storage with a fresh buffer for non-async maps */
1773 if (!(usage
& (PIPE_TRANSFER_UNSYNCHRONIZED
|
1774 TC_TRANSFER_MAP_NO_INVALIDATE
)))
1775 iris_invalidate_resource(ctx
, resource
);
1777 /* If we can discard the whole resource, we can discard the range. */
1778 usage
|= PIPE_TRANSFER_DISCARD_RANGE
;
1781 if (!(usage
& PIPE_TRANSFER_UNSYNCHRONIZED
) &&
1782 can_promote_to_async(res
, box
, usage
)) {
1783 usage
|= PIPE_TRANSFER_UNSYNCHRONIZED
;
1786 bool need_resolve
= false;
1787 bool need_color_resolve
= false;
1789 if (resource
->target
!= PIPE_BUFFER
) {
1790 bool need_hiz_resolve
= iris_resource_level_has_hiz(res
, level
);
1792 need_color_resolve
=
1793 (res
->aux
.usage
== ISL_AUX_USAGE_CCS_D
||
1794 res
->aux
.usage
== ISL_AUX_USAGE_CCS_E
) &&
1795 iris_has_color_unresolved(res
, level
, 1, box
->z
, box
->depth
);
1797 need_resolve
= need_color_resolve
|| need_hiz_resolve
;
1800 bool map_would_stall
= false;
1802 if (!(usage
& PIPE_TRANSFER_UNSYNCHRONIZED
)) {
1803 map_would_stall
= need_resolve
|| resource_is_busy(ice
, res
);
1805 if (map_would_stall
&& (usage
& PIPE_TRANSFER_DONTBLOCK
) &&
1806 (usage
& PIPE_TRANSFER_MAP_DIRECTLY
))
1810 if (surf
->tiling
!= ISL_TILING_LINEAR
&&
1811 (usage
& PIPE_TRANSFER_MAP_DIRECTLY
))
1814 struct iris_transfer
*map
= slab_alloc(&ice
->transfer_pool
);
1815 struct pipe_transfer
*xfer
= &map
->base
;
1820 memset(map
, 0, sizeof(*map
));
1821 map
->dbg
= &ice
->dbg
;
1823 pipe_resource_reference(&xfer
->resource
, resource
);
1824 xfer
->level
= level
;
1825 xfer
->usage
= usage
;
1829 map
->dest_had_defined_contents
=
1830 util_ranges_intersect(&res
->valid_buffer_range
, box
->x
,
1831 box
->x
+ box
->width
);
1833 if (usage
& PIPE_TRANSFER_WRITE
)
1834 util_range_add(&res
->base
, &res
->valid_buffer_range
, box
->x
, box
->x
+ box
->width
);
1836 /* Avoid using GPU copies for persistent/coherent buffers, as the idea
1837 * there is to access them simultaneously on the CPU & GPU. This also
1838 * avoids trying to use GPU copies for our u_upload_mgr buffers which
1839 * contain state we're constructing for a GPU draw call, which would
1840 * kill us with infinite stack recursion.
1842 bool no_gpu
= usage
& (PIPE_TRANSFER_PERSISTENT
|
1843 PIPE_TRANSFER_COHERENT
|
1844 PIPE_TRANSFER_MAP_DIRECTLY
);
1846 /* GPU copies are not useful for buffer reads. Instead of stalling to
1847 * read from the original buffer, we'd simply copy it to a temporary...
1848 * then stall (a bit longer) to read from that buffer.
1850 * Images are less clear-cut. Color resolves are destructive, removing
1851 * the underlying compression, so we'd rather blit the data to a linear
1852 * temporary and map that, to avoid the resolve. (It might be better to
1853 * a tiled temporary and use the tiled_memcpy paths...)
1855 if (!(usage
& PIPE_TRANSFER_DISCARD_RANGE
) && !need_color_resolve
)
1858 const struct isl_format_layout
*fmtl
= isl_format_get_layout(surf
->format
);
1859 if (fmtl
->txc
== ISL_TXC_ASTC
)
1862 if ((map_would_stall
|| res
->aux
.usage
== ISL_AUX_USAGE_CCS_E
) && !no_gpu
) {
1863 /* If we need a synchronous mapping and the resource is busy, or needs
1864 * resolving, we copy to/from a linear temporary buffer using the GPU.
1866 map
->batch
= &ice
->batches
[IRIS_BATCH_RENDER
];
1867 map
->blorp
= &ice
->blorp
;
1868 iris_map_copy_region(map
);
1870 /* Otherwise we're free to map on the CPU. */
1873 iris_resource_access_raw(ice
, &ice
->batches
[IRIS_BATCH_RENDER
], res
,
1874 level
, box
->z
, box
->depth
,
1875 usage
& PIPE_TRANSFER_WRITE
);
1878 if (!(usage
& PIPE_TRANSFER_UNSYNCHRONIZED
)) {
1879 for (int i
= 0; i
< IRIS_BATCH_COUNT
; i
++) {
1880 if (iris_batch_references(&ice
->batches
[i
], res
->bo
))
1881 iris_batch_flush(&ice
->batches
[i
]);
1885 if (surf
->tiling
== ISL_TILING_W
) {
1886 /* TODO: Teach iris_map_tiled_memcpy about W-tiling... */
1888 } else if (surf
->tiling
!= ISL_TILING_LINEAR
) {
1889 iris_map_tiled_memcpy(map
);
1891 iris_map_direct(map
);
1899 iris_transfer_flush_region(struct pipe_context
*ctx
,
1900 struct pipe_transfer
*xfer
,
1901 const struct pipe_box
*box
)
1903 struct iris_context
*ice
= (struct iris_context
*)ctx
;
1904 struct iris_resource
*res
= (struct iris_resource
*) xfer
->resource
;
1905 struct iris_transfer
*map
= (void *) xfer
;
1908 iris_flush_staging_region(xfer
, box
);
1910 uint32_t history_flush
= 0;
1912 if (res
->base
.target
== PIPE_BUFFER
) {
1914 history_flush
|= PIPE_CONTROL_RENDER_TARGET_FLUSH
;
1916 if (map
->dest_had_defined_contents
)
1917 history_flush
|= iris_flush_bits_for_history(res
);
1919 util_range_add(&res
->base
, &res
->valid_buffer_range
, box
->x
, box
->x
+ box
->width
);
1922 if (history_flush
& ~PIPE_CONTROL_CS_STALL
) {
1923 for (int i
= 0; i
< IRIS_BATCH_COUNT
; i
++) {
1924 struct iris_batch
*batch
= &ice
->batches
[i
];
1925 if (batch
->contains_draw
|| batch
->cache
.render
->entries
) {
1926 iris_batch_maybe_flush(batch
, 24);
1927 iris_emit_pipe_control_flush(batch
,
1928 "cache history: transfer flush",
1934 /* Make sure we flag constants dirty even if there's no need to emit
1935 * any PIPE_CONTROLs to a batch.
1937 iris_dirty_for_history(ice
, res
);
1941 iris_transfer_unmap(struct pipe_context
*ctx
, struct pipe_transfer
*xfer
)
1943 struct iris_context
*ice
= (struct iris_context
*)ctx
;
1944 struct iris_transfer
*map
= (void *) xfer
;
1946 if (!(xfer
->usage
& (PIPE_TRANSFER_FLUSH_EXPLICIT
|
1947 PIPE_TRANSFER_COHERENT
))) {
1948 struct pipe_box flush_box
= {
1949 .x
= 0, .y
= 0, .z
= 0,
1950 .width
= xfer
->box
.width
,
1951 .height
= xfer
->box
.height
,
1952 .depth
= xfer
->box
.depth
,
1954 iris_transfer_flush_region(ctx
, xfer
, &flush_box
);
1960 pipe_resource_reference(&xfer
->resource
, NULL
);
1961 slab_free(&ice
->transfer_pool
, map
);
1965 * Mark state dirty that needs to be re-emitted when a resource is written.
1968 iris_dirty_for_history(struct iris_context
*ice
,
1969 struct iris_resource
*res
)
1971 uint64_t dirty
= 0ull;
1973 if (res
->bind_history
& PIPE_BIND_CONSTANT_BUFFER
) {
1974 dirty
|= ((uint64_t)res
->bind_stages
) << IRIS_SHIFT_FOR_DIRTY_CONSTANTS
;
1977 ice
->state
.dirty
|= dirty
;
1981 * Produce a set of PIPE_CONTROL bits which ensure data written to a
1982 * resource becomes visible, and any stale read cache data is invalidated.
1985 iris_flush_bits_for_history(struct iris_resource
*res
)
1987 uint32_t flush
= PIPE_CONTROL_CS_STALL
;
1989 if (res
->bind_history
& PIPE_BIND_CONSTANT_BUFFER
) {
1990 flush
|= PIPE_CONTROL_CONST_CACHE_INVALIDATE
|
1991 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE
;
1994 if (res
->bind_history
& PIPE_BIND_SAMPLER_VIEW
)
1995 flush
|= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE
;
1997 if (res
->bind_history
& (PIPE_BIND_VERTEX_BUFFER
| PIPE_BIND_INDEX_BUFFER
))
1998 flush
|= PIPE_CONTROL_VF_CACHE_INVALIDATE
;
2000 if (res
->bind_history
& (PIPE_BIND_SHADER_BUFFER
| PIPE_BIND_SHADER_IMAGE
))
2001 flush
|= PIPE_CONTROL_DATA_CACHE_FLUSH
;
2007 iris_flush_and_dirty_for_history(struct iris_context
*ice
,
2008 struct iris_batch
*batch
,
2009 struct iris_resource
*res
,
2010 uint32_t extra_flags
,
2013 if (res
->base
.target
!= PIPE_BUFFER
)
2016 uint32_t flush
= iris_flush_bits_for_history(res
) | extra_flags
;
2018 iris_emit_pipe_control_flush(batch
, reason
, flush
);
2020 iris_dirty_for_history(ice
, res
);
2024 iris_resource_set_clear_color(struct iris_context
*ice
,
2025 struct iris_resource
*res
,
2026 union isl_color_value color
)
2028 if (memcmp(&res
->aux
.clear_color
, &color
, sizeof(color
)) != 0) {
2029 res
->aux
.clear_color
= color
;
2036 union isl_color_value
2037 iris_resource_get_clear_color(const struct iris_resource
*res
,
2038 struct iris_bo
**clear_color_bo
,
2039 uint64_t *clear_color_offset
)
2041 assert(res
->aux
.bo
);
2044 *clear_color_bo
= res
->aux
.clear_color_bo
;
2045 if (clear_color_offset
)
2046 *clear_color_offset
= res
->aux
.clear_color_offset
;
2047 return res
->aux
.clear_color
;
2050 static enum pipe_format
2051 iris_resource_get_internal_format(struct pipe_resource
*p_res
)
2053 struct iris_resource
*res
= (void *) p_res
;
2054 return res
->internal_format
;
2057 static const struct u_transfer_vtbl transfer_vtbl
= {
2058 .resource_create
= iris_resource_create
,
2059 .resource_destroy
= iris_resource_destroy
,
2060 .transfer_map
= iris_transfer_map
,
2061 .transfer_unmap
= iris_transfer_unmap
,
2062 .transfer_flush_region
= iris_transfer_flush_region
,
2063 .get_internal_format
= iris_resource_get_internal_format
,
2064 .set_stencil
= iris_resource_set_separate_stencil
,
2065 .get_stencil
= iris_resource_get_separate_stencil
,
2069 iris_init_screen_resource_functions(struct pipe_screen
*pscreen
)
2071 pscreen
->query_dmabuf_modifiers
= iris_query_dmabuf_modifiers
;
2072 pscreen
->resource_create_with_modifiers
=
2073 iris_resource_create_with_modifiers
;
2074 pscreen
->resource_create
= u_transfer_helper_resource_create
;
2075 pscreen
->resource_from_user_memory
= iris_resource_from_user_memory
;
2076 pscreen
->resource_from_handle
= iris_resource_from_handle
;
2077 pscreen
->resource_get_handle
= iris_resource_get_handle
;
2078 pscreen
->resource_get_param
= iris_resource_get_param
;
2079 pscreen
->resource_destroy
= u_transfer_helper_resource_destroy
;
2080 pscreen
->transfer_helper
=
2081 u_transfer_helper_create(&transfer_vtbl
, true, true, false, true);
2085 iris_init_resource_functions(struct pipe_context
*ctx
)
2087 ctx
->flush_resource
= iris_flush_resource
;
2088 ctx
->invalidate_resource
= iris_invalidate_resource
;
2089 ctx
->transfer_map
= u_transfer_helper_transfer_map
;
2090 ctx
->transfer_flush_region
= u_transfer_helper_transfer_flush_region
;
2091 ctx
->transfer_unmap
= u_transfer_helper_transfer_unmap
;
2092 ctx
->buffer_subdata
= u_default_buffer_subdata
;
2093 ctx
->texture_subdata
= u_default_texture_subdata
;