nvc0/ir: use SM35 ISA with GK20A
[mesa.git] / src / gallium / drivers / nouveau / codegen / nv50_ir_driver.h
1 /*
2 * Copyright 2011 Christoph Bumiller
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 */
22
23 #ifndef __NV50_IR_DRIVER_H__
24 #define __NV50_IR_DRIVER_H__
25
26 #include "pipe/p_shader_tokens.h"
27
28 #include "tgsi/tgsi_util.h"
29 #include "tgsi/tgsi_parse.h"
30 #include "tgsi/tgsi_scan.h"
31
32 /*
33 * This struct constitutes linkage information in TGSI terminology.
34 *
35 * It is created by the code generator and handed to the pipe driver
36 * for input/output slot assignment.
37 */
38 struct nv50_ir_varying
39 {
40 uint8_t slot[4]; /* native slots for xyzw (addresses in 32-bit words) */
41
42 unsigned mask : 4; /* vec4 mask */
43 unsigned linear : 1; /* linearly interpolated if true (and not flat) */
44 unsigned flat : 1;
45 unsigned sc : 1; /* special colour interpolation mode (SHADE_MODEL) */
46 unsigned centroid : 1;
47 unsigned patch : 1; /* patch constant value */
48 unsigned regular : 1; /* driver-specific meaning (e.g. input in sreg) */
49 unsigned input : 1; /* indicates direction of system values */
50 unsigned oread : 1; /* true if output is read from parallel TCP */
51
52 ubyte id; /* TGSI register index */
53 ubyte sn; /* TGSI semantic name */
54 ubyte si; /* TGSI semantic index */
55 };
56
57 #define NV50_PROGRAM_IR_TGSI 0
58 #define NV50_PROGRAM_IR_SM4 1
59 #define NV50_PROGRAM_IR_GLSL 2
60 #define NV50_PROGRAM_IR_LLVM 3
61
62 #ifdef DEBUG
63 # define NV50_IR_DEBUG_BASIC (1 << 0)
64 # define NV50_IR_DEBUG_VERBOSE (2 << 0)
65 # define NV50_IR_DEBUG_REG_ALLOC (1 << 2)
66 #else
67 # define NV50_IR_DEBUG_BASIC 0
68 # define NV50_IR_DEBUG_VERBOSE 0
69 # define NV50_IR_DEBUG_REG_ALLOC 0
70 #endif
71
72 #define NV50_SEMANTIC_CLIPDISTANCE (TGSI_SEMANTIC_COUNT + 0)
73 #define NV50_SEMANTIC_VIEWPORTINDEX (TGSI_SEMANTIC_COUNT + 4)
74 #define NV50_SEMANTIC_TESSFACTOR (TGSI_SEMANTIC_COUNT + 7)
75 #define NV50_SEMANTIC_TESSCOORD (TGSI_SEMANTIC_COUNT + 8)
76 #define NV50_SEMANTIC_COUNT (TGSI_SEMANTIC_COUNT + 10)
77
78 #define NV50_TESS_PART_FRACT_ODD 0
79 #define NV50_TESS_PART_FRACT_EVEN 1
80 #define NV50_TESS_PART_POW2 2
81 #define NV50_TESS_PART_INTEGER 3
82
83 #define NV50_PRIM_PATCHES PIPE_PRIM_MAX
84
85 struct nv50_ir_prog_symbol
86 {
87 uint32_t label;
88 uint32_t offset;
89 };
90
91 #define NVISA_GF100_CHIPSET_C0 0xc0
92 #define NVISA_GF100_CHIPSET_D0 0xd0
93 #define NVISA_GK104_CHIPSET 0xe0
94 #define NVISA_GK20A_CHIPSET 0xea
95 #define NVISA_GM107_CHIPSET 0x110
96
97 struct nv50_ir_prog_info
98 {
99 uint16_t target; /* chipset (0x50, 0x84, 0xc0, ...) */
100
101 uint8_t type; /* PIPE_SHADER */
102
103 uint8_t optLevel; /* optimization level (0 to 3) */
104 uint8_t dbgFlags;
105
106 struct {
107 int16_t maxGPR; /* may be -1 if none used */
108 int16_t maxOutput;
109 uint32_t tlsSpace; /* required local memory per thread */
110 uint32_t *code;
111 uint32_t codeSize;
112 uint8_t sourceRep; /* NV50_PROGRAM_IR */
113 const void *source;
114 void *relocData;
115 struct nv50_ir_prog_symbol *syms;
116 uint16_t numSyms;
117 } bin;
118
119 struct nv50_ir_varying sv[PIPE_MAX_SHADER_INPUTS];
120 struct nv50_ir_varying in[PIPE_MAX_SHADER_INPUTS];
121 struct nv50_ir_varying out[PIPE_MAX_SHADER_OUTPUTS];
122 uint8_t numInputs;
123 uint8_t numOutputs;
124 uint8_t numPatchConstants; /* also included in numInputs/numOutputs */
125 uint8_t numSysVals;
126
127 struct {
128 uint32_t *buf; /* for IMMEDIATE_ARRAY */
129 uint16_t bufSize; /* size of immediate array */
130 uint16_t count; /* count of inline immediates */
131 uint32_t *data; /* inline immediate data */
132 uint8_t *type; /* for each vec4 (128 bit) */
133 } immd;
134
135 union {
136 struct {
137 uint32_t inputMask[4]; /* mask of attributes read (1 bit per scalar) */
138 } vp;
139 struct {
140 uint8_t inputPatchSize;
141 uint8_t outputPatchSize;
142 uint8_t partitioning; /* PIPE_TESS_PART */
143 int8_t winding; /* +1 (clockwise) / -1 (counter-clockwise) */
144 uint8_t domain; /* PIPE_PRIM_{QUADS,TRIANGLES,LINES} */
145 uint8_t outputPrim; /* PIPE_PRIM_{TRIANGLES,LINES,POINTS} */
146 } tp;
147 struct {
148 uint8_t inputPrim;
149 uint8_t outputPrim;
150 unsigned instanceCount;
151 unsigned maxVertices;
152 } gp;
153 struct {
154 unsigned numColourResults;
155 boolean writesDepth;
156 boolean earlyFragTests;
157 boolean separateFragData;
158 boolean usesDiscard;
159 } fp;
160 struct {
161 uint32_t inputOffset; /* base address for user args */
162 uint32_t sharedOffset; /* reserved space in s[] */
163 uint32_t gridInfoBase; /* base address for NTID,NCTAID */
164 } cp;
165 } prop;
166
167 uint8_t numBarriers;
168
169 struct {
170 uint8_t clipDistance; /* index of first clip distance output */
171 uint8_t clipDistanceMask; /* mask of clip distances defined */
172 uint8_t cullDistanceMask; /* clip distance mode (1 bit per output) */
173 int8_t genUserClip; /* request user clip planes for ClipVertex */
174 uint16_t ucpBase; /* base address for UCPs */
175 uint8_t ucpCBSlot; /* constant buffer index of UCP data */
176 uint8_t pointSize; /* output index for PointSize */
177 uint8_t instanceId; /* system value index of InstanceID */
178 uint8_t vertexId; /* system value index of VertexID */
179 uint8_t edgeFlagIn;
180 uint8_t edgeFlagOut;
181 uint8_t fragDepth; /* output index of FragDepth */
182 uint8_t sampleMask; /* output index of SampleMask */
183 boolean sampleInterp; /* perform sample interp on all fp inputs */
184 uint8_t backFaceColor[2]; /* input/output indices of back face colour */
185 uint8_t globalAccess; /* 1 for read, 2 for wr, 3 for rw */
186 boolean nv50styleSurfaces; /* generate gX[] access for raw buffers */
187 uint8_t resInfoCBSlot; /* cX[] used for tex handles, surface info */
188 uint16_t texBindBase; /* base address for tex handles (nve4) */
189 uint16_t suInfoBase; /* base address for surface info (nve4) */
190 uint16_t sampleInfoBase; /* base address for sample positions */
191 uint8_t msInfoCBSlot; /* cX[] used for multisample info */
192 uint16_t msInfoBase; /* base address for multisample info */
193 } io;
194
195 /* driver callback to assign input/output locations */
196 int (*assignSlots)(struct nv50_ir_prog_info *);
197
198 void *driverPriv;
199 };
200
201 #ifdef __cplusplus
202 extern "C" {
203 #endif
204
205 extern int nv50_ir_generate_code(struct nv50_ir_prog_info *);
206
207 extern void nv50_ir_relocate_code(void *relocData, uint32_t *code,
208 uint32_t codePos,
209 uint32_t libPos,
210 uint32_t dataPos);
211
212 /* obtain code that will be shared among programs */
213 extern void nv50_ir_get_target_library(uint32_t chipset,
214 const uint32_t **code, uint32_t *size);
215
216 #ifdef __cplusplus
217 }
218 #endif
219
220 #endif // __NV50_IR_DRIVER_H__