gallium: introduce PIPE_CAP_MEMOBJ
[mesa.git] / src / gallium / drivers / nouveau / nv30 / nv30_screen.c
1 /*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 *
24 */
25
26 #include <xf86drm.h>
27 #include <nouveau_drm.h>
28 #include "util/u_format.h"
29 #include "util/u_format_s3tc.h"
30
31 #include "nv_object.xml.h"
32 #include "nv_m2mf.xml.h"
33 #include "nv30/nv30-40_3d.xml.h"
34 #include "nv30/nv01_2d.xml.h"
35
36 #include "nouveau_fence.h"
37 #include "nv30/nv30_screen.h"
38 #include "nv30/nv30_context.h"
39 #include "nv30/nv30_resource.h"
40 #include "nv30/nv30_format.h"
41
42 #define RANKINE_0397_CHIPSET 0x00000003
43 #define RANKINE_0497_CHIPSET 0x000001e0
44 #define RANKINE_0697_CHIPSET 0x00000010
45 #define CURIE_4097_CHIPSET 0x00000baf
46 #define CURIE_4497_CHIPSET 0x00005450
47 #define CURIE_4497_CHIPSET6X 0x00000088
48
49 static int
50 nv30_screen_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
51 {
52 struct nv30_screen *screen = nv30_screen(pscreen);
53 struct nouveau_object *eng3d = screen->eng3d;
54 struct nouveau_device *dev = nouveau_screen(pscreen)->device;
55
56 switch (param) {
57 /* non-boolean capabilities */
58 case PIPE_CAP_MAX_RENDER_TARGETS:
59 return (eng3d->oclass >= NV40_3D_CLASS) ? 4 : 1;
60 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
61 return 13;
62 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
63 return 10;
64 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
65 return 13;
66 case PIPE_CAP_GLSL_FEATURE_LEVEL:
67 return 120;
68 case PIPE_CAP_ENDIANNESS:
69 return PIPE_ENDIAN_LITTLE;
70 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
71 return 16;
72 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
73 return NOUVEAU_MIN_BUFFER_MAP_ALIGN;
74 case PIPE_CAP_MAX_VIEWPORTS:
75 return 1;
76 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
77 return 2048;
78 /* supported capabilities */
79 case PIPE_CAP_TWO_SIDED_STENCIL:
80 case PIPE_CAP_ANISOTROPIC_FILTER:
81 case PIPE_CAP_POINT_SPRITE:
82 case PIPE_CAP_OCCLUSION_QUERY:
83 case PIPE_CAP_QUERY_TIME_ELAPSED:
84 case PIPE_CAP_QUERY_TIMESTAMP:
85 case PIPE_CAP_TEXTURE_SHADOW_MAP:
86 case PIPE_CAP_TEXTURE_SWIZZLE:
87 case PIPE_CAP_DEPTH_CLIP_DISABLE:
88 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
89 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
90 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
91 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
92 case PIPE_CAP_TGSI_TEXCOORD:
93 case PIPE_CAP_USER_CONSTANT_BUFFERS:
94 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
95 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
96 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
97 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
98 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
99 case PIPE_CAP_ALLOW_MAPPED_BUFFERS_DURING_EXECUTION:
100 return 1;
101 /* nv35 capabilities */
102 case PIPE_CAP_DEPTH_BOUNDS_TEST:
103 return eng3d->oclass == NV35_3D_CLASS || eng3d->oclass >= NV40_3D_CLASS;
104 /* nv4x capabilities */
105 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
106 case PIPE_CAP_NPOT_TEXTURES:
107 case PIPE_CAP_CONDITIONAL_RENDER:
108 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
109 case PIPE_CAP_PRIMITIVE_RESTART:
110 return (eng3d->oclass >= NV40_3D_CLASS) ? 1 : 0;
111 /* unsupported */
112 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
113 case PIPE_CAP_SM3:
114 case PIPE_CAP_INDEP_BLEND_ENABLE:
115 case PIPE_CAP_INDEP_BLEND_FUNC:
116 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
117 case PIPE_CAP_SHADER_STENCIL_EXPORT:
118 case PIPE_CAP_TGSI_INSTANCEID:
119 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR: /* XXX: yes? */
120 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
121 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
122 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
123 case PIPE_CAP_MIN_TEXEL_OFFSET:
124 case PIPE_CAP_MAX_TEXEL_OFFSET:
125 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
126 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
127 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
128 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
129 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
130 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
131 case PIPE_CAP_MAX_VERTEX_STREAMS:
132 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
133 case PIPE_CAP_TEXTURE_BARRIER:
134 case PIPE_CAP_SEAMLESS_CUBE_MAP:
135 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
136 case PIPE_CAP_CUBE_MAP_ARRAY:
137 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
138 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
139 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
140 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
141 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
142 case PIPE_CAP_START_INSTANCE:
143 case PIPE_CAP_TEXTURE_MULTISAMPLE:
144 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
145 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
146 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
147 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
148 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
149 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
150 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
151 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
152 case PIPE_CAP_TEXTURE_GATHER_SM5:
153 case PIPE_CAP_FAKE_SW_MSAA:
154 case PIPE_CAP_TEXTURE_QUERY_LOD:
155 case PIPE_CAP_SAMPLE_SHADING:
156 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
157 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
158 case PIPE_CAP_USER_VERTEX_BUFFERS:
159 case PIPE_CAP_COMPUTE:
160 case PIPE_CAP_DRAW_INDIRECT:
161 case PIPE_CAP_MULTI_DRAW_INDIRECT:
162 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
163 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
164 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
165 case PIPE_CAP_SAMPLER_VIEW_TARGET:
166 case PIPE_CAP_CLIP_HALFZ:
167 case PIPE_CAP_VERTEXID_NOBASE:
168 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
169 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
170 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
171 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
172 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
173 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
174 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
175 case PIPE_CAP_TGSI_TXQS:
176 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
177 case PIPE_CAP_SHAREABLE_SHADERS:
178 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
179 case PIPE_CAP_CLEAR_TEXTURE:
180 case PIPE_CAP_DRAW_PARAMETERS:
181 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
182 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
183 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
184 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
185 case PIPE_CAP_INVALIDATE_BUFFER:
186 case PIPE_CAP_GENERATE_MIPMAP:
187 case PIPE_CAP_STRING_MARKER:
188 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
189 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
190 case PIPE_CAP_QUERY_BUFFER_OBJECT:
191 case PIPE_CAP_QUERY_MEMORY_INFO:
192 case PIPE_CAP_PCI_GROUP:
193 case PIPE_CAP_PCI_BUS:
194 case PIPE_CAP_PCI_DEVICE:
195 case PIPE_CAP_PCI_FUNCTION:
196 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
197 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
198 case PIPE_CAP_CULL_DISTANCE:
199 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
200 case PIPE_CAP_TGSI_VOTE:
201 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
202 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
203 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
204 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
205 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
206 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS:
207 case PIPE_CAP_NATIVE_FENCE_FD:
208 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY:
209 case PIPE_CAP_TGSI_FS_FBFETCH:
210 case PIPE_CAP_TGSI_MUL_ZERO_WINS:
211 case PIPE_CAP_DOUBLES:
212 case PIPE_CAP_INT64:
213 case PIPE_CAP_INT64_DIVMOD:
214 case PIPE_CAP_TGSI_TEX_TXF_LZ:
215 case PIPE_CAP_TGSI_CLOCK:
216 case PIPE_CAP_POLYGON_MODE_FILL_RECTANGLE:
217 case PIPE_CAP_SPARSE_BUFFER_PAGE_SIZE:
218 case PIPE_CAP_TGSI_BALLOT:
219 case PIPE_CAP_TGSI_TES_LAYER_VIEWPORT:
220 case PIPE_CAP_CAN_BIND_CONST_BUFFER_AS_VERTEX:
221 case PIPE_CAP_POST_DEPTH_COVERAGE:
222 case PIPE_CAP_BINDLESS_TEXTURE:
223 case PIPE_CAP_NIR_SAMPLERS_AS_DEREF:
224 case PIPE_CAP_QUERY_SO_OVERFLOW:
225 case PIPE_CAP_MEMOBJ:
226 return 0;
227
228 case PIPE_CAP_VENDOR_ID:
229 return 0x10de;
230 case PIPE_CAP_DEVICE_ID: {
231 uint64_t device_id;
232 if (nouveau_getparam(dev, NOUVEAU_GETPARAM_PCI_DEVICE, &device_id)) {
233 NOUVEAU_ERR("NOUVEAU_GETPARAM_PCI_DEVICE failed.\n");
234 return -1;
235 }
236 return device_id;
237 }
238 case PIPE_CAP_ACCELERATED:
239 return 1;
240 case PIPE_CAP_VIDEO_MEMORY:
241 return dev->vram_size >> 20;
242 case PIPE_CAP_UMA:
243 return 0;
244 }
245
246 debug_printf("unknown param %d\n", param);
247 return 0;
248 }
249
250 static float
251 nv30_screen_get_paramf(struct pipe_screen *pscreen, enum pipe_capf param)
252 {
253 struct nv30_screen *screen = nv30_screen(pscreen);
254 struct nouveau_object *eng3d = screen->eng3d;
255
256 switch (param) {
257 case PIPE_CAPF_MAX_LINE_WIDTH:
258 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
259 return 10.0;
260 case PIPE_CAPF_MAX_POINT_WIDTH:
261 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
262 return 64.0;
263 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
264 return (eng3d->oclass >= NV40_3D_CLASS) ? 16.0 : 8.0;
265 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
266 return 15.0;
267 default:
268 debug_printf("unknown paramf %d\n", param);
269 return 0;
270 }
271 }
272
273 static int
274 nv30_screen_get_shader_param(struct pipe_screen *pscreen,
275 enum pipe_shader_type shader,
276 enum pipe_shader_cap param)
277 {
278 struct nv30_screen *screen = nv30_screen(pscreen);
279 struct nouveau_object *eng3d = screen->eng3d;
280
281 switch (shader) {
282 case PIPE_SHADER_VERTEX:
283 switch (param) {
284 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
285 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
286 return (eng3d->oclass >= NV40_3D_CLASS) ? 512 : 256;
287 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
288 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
289 return (eng3d->oclass >= NV40_3D_CLASS) ? 512 : 0;
290 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
291 return 0;
292 case PIPE_SHADER_CAP_MAX_INPUTS:
293 case PIPE_SHADER_CAP_MAX_OUTPUTS:
294 return 16;
295 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
296 return ((eng3d->oclass >= NV40_3D_CLASS) ? (468 - 6): (256 - 6)) * sizeof(float[4]);
297 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
298 return 1;
299 case PIPE_SHADER_CAP_MAX_TEMPS:
300 return (eng3d->oclass >= NV40_3D_CLASS) ? 32 : 13;
301 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
302 return 32;
303 case PIPE_SHADER_CAP_PREFERRED_IR:
304 return PIPE_SHADER_IR_TGSI;
305 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
306 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
307 return 0;
308 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
309 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
310 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
311 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
312 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
313 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
314 case PIPE_SHADER_CAP_SUBROUTINES:
315 case PIPE_SHADER_CAP_INTEGERS:
316 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
317 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
318 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
319 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
320 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
321 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
322 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
323 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
324 return 0;
325 default:
326 debug_printf("unknown vertex shader param %d\n", param);
327 return 0;
328 }
329 break;
330 case PIPE_SHADER_FRAGMENT:
331 switch (param) {
332 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
333 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
334 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
335 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
336 return 4096;
337 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
338 return 0;
339 case PIPE_SHADER_CAP_MAX_INPUTS:
340 return 8; /* should be possible to do 10 with nv4x */
341 case PIPE_SHADER_CAP_MAX_OUTPUTS:
342 return 4;
343 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
344 return ((eng3d->oclass >= NV40_3D_CLASS) ? 224 : 32) * sizeof(float[4]);
345 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
346 return 1;
347 case PIPE_SHADER_CAP_MAX_TEMPS:
348 return 32;
349 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
350 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
351 return 16;
352 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
353 return 32;
354 case PIPE_SHADER_CAP_PREFERRED_IR:
355 return PIPE_SHADER_IR_TGSI;
356 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
357 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
358 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
359 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
360 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
361 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
362 case PIPE_SHADER_CAP_SUBROUTINES:
363 case PIPE_SHADER_CAP_INTEGERS:
364 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
365 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
366 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
367 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
368 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
369 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
370 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
371 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
372 return 0;
373 default:
374 debug_printf("unknown fragment shader param %d\n", param);
375 return 0;
376 }
377 break;
378 default:
379 return 0;
380 }
381 }
382
383 static boolean
384 nv30_screen_is_format_supported(struct pipe_screen *pscreen,
385 enum pipe_format format,
386 enum pipe_texture_target target,
387 unsigned sample_count,
388 unsigned bindings)
389 {
390 if (sample_count > nv30_screen(pscreen)->max_sample_count)
391 return false;
392
393 if (!(0x00000017 & (1 << sample_count)))
394 return false;
395
396 if (!util_format_is_supported(format, bindings)) {
397 return false;
398 }
399
400 /* shared is always supported */
401 bindings &= ~PIPE_BIND_SHARED;
402
403 return (nv30_format_info(pscreen, format)->bindings & bindings) == bindings;
404 }
405
406 static void
407 nv30_screen_fence_emit(struct pipe_screen *pscreen, uint32_t *sequence)
408 {
409 struct nv30_screen *screen = nv30_screen(pscreen);
410 struct nouveau_pushbuf *push = screen->base.pushbuf;
411
412 *sequence = ++screen->base.fence.sequence;
413
414 assert(PUSH_AVAIL(push) + push->rsvd_kick >= 3);
415 PUSH_DATA (push, NV30_3D_FENCE_OFFSET |
416 (2 /* size */ << 18) | (7 /* subchan */ << 13));
417 PUSH_DATA (push, 0);
418 PUSH_DATA (push, *sequence);
419 }
420
421 static uint32_t
422 nv30_screen_fence_update(struct pipe_screen *pscreen)
423 {
424 struct nv30_screen *screen = nv30_screen(pscreen);
425 struct nv04_notify *fence = screen->fence->data;
426 return *(uint32_t *)((char *)screen->notify->map + fence->offset);
427 }
428
429 static void
430 nv30_screen_destroy(struct pipe_screen *pscreen)
431 {
432 struct nv30_screen *screen = nv30_screen(pscreen);
433
434 if (!nouveau_drm_screen_unref(&screen->base))
435 return;
436
437 if (screen->base.fence.current) {
438 struct nouveau_fence *current = NULL;
439
440 /* nouveau_fence_wait will create a new current fence, so wait on the
441 * _current_ one, and remove both.
442 */
443 nouveau_fence_ref(screen->base.fence.current, &current);
444 nouveau_fence_wait(current, NULL);
445 nouveau_fence_ref(NULL, &current);
446 nouveau_fence_ref(NULL, &screen->base.fence.current);
447 }
448
449 nouveau_bo_ref(NULL, &screen->notify);
450
451 nouveau_heap_destroy(&screen->query_heap);
452 nouveau_heap_destroy(&screen->vp_exec_heap);
453 nouveau_heap_destroy(&screen->vp_data_heap);
454
455 nouveau_object_del(&screen->query);
456 nouveau_object_del(&screen->fence);
457 nouveau_object_del(&screen->ntfy);
458
459 nouveau_object_del(&screen->sifm);
460 nouveau_object_del(&screen->swzsurf);
461 nouveau_object_del(&screen->surf2d);
462 nouveau_object_del(&screen->m2mf);
463 nouveau_object_del(&screen->eng3d);
464 nouveau_object_del(&screen->null);
465
466 nouveau_screen_fini(&screen->base);
467 FREE(screen);
468 }
469
470 #define FAIL_SCREEN_INIT(str, err) \
471 do { \
472 NOUVEAU_ERR(str, err); \
473 screen->base.base.context_create = NULL; \
474 return &screen->base; \
475 } while(0)
476
477 struct nouveau_screen *
478 nv30_screen_create(struct nouveau_device *dev)
479 {
480 struct nv30_screen *screen;
481 struct pipe_screen *pscreen;
482 struct nouveau_pushbuf *push;
483 struct nv04_fifo *fifo;
484 unsigned oclass = 0;
485 int ret, i;
486
487 switch (dev->chipset & 0xf0) {
488 case 0x30:
489 if (RANKINE_0397_CHIPSET & (1 << (dev->chipset & 0x0f)))
490 oclass = NV30_3D_CLASS;
491 else
492 if (RANKINE_0697_CHIPSET & (1 << (dev->chipset & 0x0f)))
493 oclass = NV34_3D_CLASS;
494 else
495 if (RANKINE_0497_CHIPSET & (1 << (dev->chipset & 0x0f)))
496 oclass = NV35_3D_CLASS;
497 break;
498 case 0x40:
499 if (CURIE_4097_CHIPSET & (1 << (dev->chipset & 0x0f)))
500 oclass = NV40_3D_CLASS;
501 else
502 if (CURIE_4497_CHIPSET & (1 << (dev->chipset & 0x0f)))
503 oclass = NV44_3D_CLASS;
504 break;
505 case 0x60:
506 if (CURIE_4497_CHIPSET6X & (1 << (dev->chipset & 0x0f)))
507 oclass = NV44_3D_CLASS;
508 break;
509 default:
510 break;
511 }
512
513 if (!oclass) {
514 NOUVEAU_ERR("unknown 3d class for 0x%02x\n", dev->chipset);
515 return NULL;
516 }
517
518 screen = CALLOC_STRUCT(nv30_screen);
519 if (!screen)
520 return NULL;
521
522 pscreen = &screen->base.base;
523 pscreen->destroy = nv30_screen_destroy;
524
525 /*
526 * Some modern apps try to use msaa without keeping in mind the
527 * restrictions on videomem of older cards. Resulting in dmesg saying:
528 * [ 1197.850642] nouveau E[soffice.bin[3785]] fail ttm_validate
529 * [ 1197.850648] nouveau E[soffice.bin[3785]] validating bo list
530 * [ 1197.850654] nouveau E[soffice.bin[3785]] validate: -12
531 *
532 * Because we are running out of video memory, after which the program
533 * using the msaa visual freezes, and eventually the entire system freezes.
534 *
535 * To work around this we do not allow msaa visauls by default and allow
536 * the user to override this via NV30_MAX_MSAA.
537 */
538 screen->max_sample_count = debug_get_num_option("NV30_MAX_MSAA", 0);
539 if (screen->max_sample_count > 4)
540 screen->max_sample_count = 4;
541
542 pscreen->get_param = nv30_screen_get_param;
543 pscreen->get_paramf = nv30_screen_get_paramf;
544 pscreen->get_shader_param = nv30_screen_get_shader_param;
545 pscreen->context_create = nv30_context_create;
546 pscreen->is_format_supported = nv30_screen_is_format_supported;
547 nv30_resource_screen_init(pscreen);
548 nouveau_screen_init_vdec(&screen->base);
549
550 screen->base.fence.emit = nv30_screen_fence_emit;
551 screen->base.fence.update = nv30_screen_fence_update;
552
553 ret = nouveau_screen_init(&screen->base, dev);
554 if (ret)
555 FAIL_SCREEN_INIT("nv30_screen_init failed: %d\n", ret);
556
557 screen->base.vidmem_bindings |= PIPE_BIND_VERTEX_BUFFER;
558 screen->base.sysmem_bindings |= PIPE_BIND_VERTEX_BUFFER;
559 if (oclass == NV40_3D_CLASS) {
560 screen->base.vidmem_bindings |= PIPE_BIND_INDEX_BUFFER;
561 screen->base.sysmem_bindings |= PIPE_BIND_INDEX_BUFFER;
562 }
563
564 fifo = screen->base.channel->data;
565 push = screen->base.pushbuf;
566 push->rsvd_kick = 16;
567
568 ret = nouveau_object_new(screen->base.channel, 0x00000000, NV01_NULL_CLASS,
569 NULL, 0, &screen->null);
570 if (ret)
571 FAIL_SCREEN_INIT("error allocating null object: %d\n", ret);
572
573 /* DMA_FENCE refuses to accept DMA objects with "adjust" filled in,
574 * this means that the address pointed at by the DMA object must
575 * be 4KiB aligned, which means this object needs to be the first
576 * one allocated on the channel.
577 */
578 ret = nouveau_object_new(screen->base.channel, 0xbeef1e00,
579 NOUVEAU_NOTIFIER_CLASS, &(struct nv04_notify) {
580 .length = 32 }, sizeof(struct nv04_notify),
581 &screen->fence);
582 if (ret)
583 FAIL_SCREEN_INIT("error allocating fence notifier: %d\n", ret);
584
585 /* DMA_NOTIFY object, we don't actually use this but M2MF fails without */
586 ret = nouveau_object_new(screen->base.channel, 0xbeef0301,
587 NOUVEAU_NOTIFIER_CLASS, &(struct nv04_notify) {
588 .length = 32 }, sizeof(struct nv04_notify),
589 &screen->ntfy);
590 if (ret)
591 FAIL_SCREEN_INIT("error allocating sync notifier: %d\n", ret);
592
593 /* DMA_QUERY, used to implement occlusion queries, we attempt to allocate
594 * the remainder of the "notifier block" assigned by the kernel for
595 * use as query objects
596 */
597 ret = nouveau_object_new(screen->base.channel, 0xbeef0351,
598 NOUVEAU_NOTIFIER_CLASS, &(struct nv04_notify) {
599 .length = 4096 - 128 }, sizeof(struct nv04_notify),
600 &screen->query);
601 if (ret)
602 FAIL_SCREEN_INIT("error allocating query notifier: %d\n", ret);
603
604 ret = nouveau_heap_init(&screen->query_heap, 0, 4096 - 128);
605 if (ret)
606 FAIL_SCREEN_INIT("error creating query heap: %d\n", ret);
607
608 LIST_INITHEAD(&screen->queries);
609
610 /* Vertex program resources (code/data), currently 6 of the constant
611 * slots are reserved to implement user clipping planes
612 */
613 if (oclass < NV40_3D_CLASS) {
614 nouveau_heap_init(&screen->vp_exec_heap, 0, 256);
615 nouveau_heap_init(&screen->vp_data_heap, 6, 256 - 6);
616 } else {
617 nouveau_heap_init(&screen->vp_exec_heap, 0, 512);
618 nouveau_heap_init(&screen->vp_data_heap, 6, 468 - 6);
619 }
620
621 ret = nouveau_bo_wrap(screen->base.device, fifo->notify, &screen->notify);
622 if (ret == 0)
623 ret = nouveau_bo_map(screen->notify, 0, screen->base.client);
624 if (ret)
625 FAIL_SCREEN_INIT("error mapping notifier memory: %d\n", ret);
626
627 ret = nouveau_object_new(screen->base.channel, 0xbeef3097, oclass,
628 NULL, 0, &screen->eng3d);
629 if (ret)
630 FAIL_SCREEN_INIT("error allocating 3d object: %d\n", ret);
631
632 BEGIN_NV04(push, NV01_SUBC(3D, OBJECT), 1);
633 PUSH_DATA (push, screen->eng3d->handle);
634 BEGIN_NV04(push, NV30_3D(DMA_NOTIFY), 13);
635 PUSH_DATA (push, screen->ntfy->handle);
636 PUSH_DATA (push, fifo->vram); /* TEXTURE0 */
637 PUSH_DATA (push, fifo->gart); /* TEXTURE1 */
638 PUSH_DATA (push, fifo->vram); /* COLOR1 */
639 PUSH_DATA (push, screen->null->handle); /* UNK190 */
640 PUSH_DATA (push, fifo->vram); /* COLOR0 */
641 PUSH_DATA (push, fifo->vram); /* ZETA */
642 PUSH_DATA (push, fifo->vram); /* VTXBUF0 */
643 PUSH_DATA (push, fifo->gart); /* VTXBUF1 */
644 PUSH_DATA (push, screen->fence->handle); /* FENCE */
645 PUSH_DATA (push, screen->query->handle); /* QUERY - intr 0x80 if nullobj */
646 PUSH_DATA (push, screen->null->handle); /* UNK1AC */
647 PUSH_DATA (push, screen->null->handle); /* UNK1B0 */
648 if (screen->eng3d->oclass < NV40_3D_CLASS) {
649 BEGIN_NV04(push, SUBC_3D(0x03b0), 1);
650 PUSH_DATA (push, 0x00100000);
651 BEGIN_NV04(push, SUBC_3D(0x1d80), 1);
652 PUSH_DATA (push, 3);
653
654 BEGIN_NV04(push, SUBC_3D(0x1e98), 1);
655 PUSH_DATA (push, 0);
656 BEGIN_NV04(push, SUBC_3D(0x17e0), 3);
657 PUSH_DATA (push, fui(0.0));
658 PUSH_DATA (push, fui(0.0));
659 PUSH_DATA (push, fui(1.0));
660 BEGIN_NV04(push, SUBC_3D(0x1f80), 16);
661 for (i = 0; i < 16; i++)
662 PUSH_DATA (push, (i == 8) ? 0x0000ffff : 0);
663
664 BEGIN_NV04(push, NV30_3D(RC_ENABLE), 1);
665 PUSH_DATA (push, 0);
666 } else {
667 BEGIN_NV04(push, NV40_3D(DMA_COLOR2), 2);
668 PUSH_DATA (push, fifo->vram);
669 PUSH_DATA (push, fifo->vram); /* COLOR3 */
670
671 BEGIN_NV04(push, SUBC_3D(0x1450), 1);
672 PUSH_DATA (push, 0x00000004);
673
674 BEGIN_NV04(push, SUBC_3D(0x1ea4), 3); /* ZCULL */
675 PUSH_DATA (push, 0x00000010);
676 PUSH_DATA (push, 0x01000100);
677 PUSH_DATA (push, 0xff800006);
678
679 /* vtxprog output routing */
680 BEGIN_NV04(push, SUBC_3D(0x1fc4), 1);
681 PUSH_DATA (push, 0x06144321);
682 BEGIN_NV04(push, SUBC_3D(0x1fc8), 2);
683 PUSH_DATA (push, 0xedcba987);
684 PUSH_DATA (push, 0x0000006f);
685 BEGIN_NV04(push, SUBC_3D(0x1fd0), 1);
686 PUSH_DATA (push, 0x00171615);
687 BEGIN_NV04(push, SUBC_3D(0x1fd4), 1);
688 PUSH_DATA (push, 0x001b1a19);
689
690 BEGIN_NV04(push, SUBC_3D(0x1ef8), 1);
691 PUSH_DATA (push, 0x0020ffff);
692 BEGIN_NV04(push, SUBC_3D(0x1d64), 1);
693 PUSH_DATA (push, 0x01d300d4);
694
695 BEGIN_NV04(push, NV40_3D(MIPMAP_ROUNDING), 1);
696 PUSH_DATA (push, NV40_3D_MIPMAP_ROUNDING_MODE_DOWN);
697 }
698
699 ret = nouveau_object_new(screen->base.channel, 0xbeef3901, NV03_M2MF_CLASS,
700 NULL, 0, &screen->m2mf);
701 if (ret)
702 FAIL_SCREEN_INIT("error allocating m2mf object: %d\n", ret);
703
704 BEGIN_NV04(push, NV01_SUBC(M2MF, OBJECT), 1);
705 PUSH_DATA (push, screen->m2mf->handle);
706 BEGIN_NV04(push, NV03_M2MF(DMA_NOTIFY), 1);
707 PUSH_DATA (push, screen->ntfy->handle);
708
709 ret = nouveau_object_new(screen->base.channel, 0xbeef6201,
710 NV10_SURFACE_2D_CLASS, NULL, 0, &screen->surf2d);
711 if (ret)
712 FAIL_SCREEN_INIT("error allocating surf2d object: %d\n", ret);
713
714 BEGIN_NV04(push, NV01_SUBC(SF2D, OBJECT), 1);
715 PUSH_DATA (push, screen->surf2d->handle);
716 BEGIN_NV04(push, NV04_SF2D(DMA_NOTIFY), 1);
717 PUSH_DATA (push, screen->ntfy->handle);
718
719 if (dev->chipset < 0x40)
720 oclass = NV30_SURFACE_SWZ_CLASS;
721 else
722 oclass = NV40_SURFACE_SWZ_CLASS;
723
724 ret = nouveau_object_new(screen->base.channel, 0xbeef5201, oclass,
725 NULL, 0, &screen->swzsurf);
726 if (ret)
727 FAIL_SCREEN_INIT("error allocating swizzled surface object: %d\n", ret);
728
729 BEGIN_NV04(push, NV01_SUBC(SSWZ, OBJECT), 1);
730 PUSH_DATA (push, screen->swzsurf->handle);
731 BEGIN_NV04(push, NV04_SSWZ(DMA_NOTIFY), 1);
732 PUSH_DATA (push, screen->ntfy->handle);
733
734 if (dev->chipset < 0x40)
735 oclass = NV30_SIFM_CLASS;
736 else
737 oclass = NV40_SIFM_CLASS;
738
739 ret = nouveau_object_new(screen->base.channel, 0xbeef7701, oclass,
740 NULL, 0, &screen->sifm);
741 if (ret)
742 FAIL_SCREEN_INIT("error allocating scaled image object: %d\n", ret);
743
744 BEGIN_NV04(push, NV01_SUBC(SIFM, OBJECT), 1);
745 PUSH_DATA (push, screen->sifm->handle);
746 BEGIN_NV04(push, NV03_SIFM(DMA_NOTIFY), 1);
747 PUSH_DATA (push, screen->ntfy->handle);
748 BEGIN_NV04(push, NV05_SIFM(COLOR_CONVERSION), 1);
749 PUSH_DATA (push, NV05_SIFM_COLOR_CONVERSION_TRUNCATE);
750
751 nouveau_pushbuf_kick(push, push->channel);
752
753 nouveau_fence_new(&screen->base, &screen->base.fence.current);
754 return &screen->base;
755 }