gallium: add PIPE_CAP_TGSI_CAN_READ_OUTPUTS
[mesa.git] / src / gallium / drivers / nouveau / nv30 / nv30_screen.c
1 /*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 *
24 */
25
26 #include <xf86drm.h>
27 #include <nouveau_drm.h>
28 #include "util/u_format.h"
29 #include "util/u_format_s3tc.h"
30
31 #include "nv_object.xml.h"
32 #include "nv_m2mf.xml.h"
33 #include "nv30/nv30-40_3d.xml.h"
34 #include "nv30/nv01_2d.xml.h"
35
36 #include "nouveau_fence.h"
37 #include "nv30/nv30_screen.h"
38 #include "nv30/nv30_context.h"
39 #include "nv30/nv30_resource.h"
40 #include "nv30/nv30_format.h"
41
42 #define RANKINE_0397_CHIPSET 0x00000003
43 #define RANKINE_0497_CHIPSET 0x000001e0
44 #define RANKINE_0697_CHIPSET 0x00000010
45 #define CURIE_4097_CHIPSET 0x00000baf
46 #define CURIE_4497_CHIPSET 0x00005450
47 #define CURIE_4497_CHIPSET6X 0x00000088
48
49 static int
50 nv30_screen_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
51 {
52 struct nv30_screen *screen = nv30_screen(pscreen);
53 struct nouveau_object *eng3d = screen->eng3d;
54 struct nouveau_device *dev = nouveau_screen(pscreen)->device;
55
56 switch (param) {
57 /* non-boolean capabilities */
58 case PIPE_CAP_MAX_RENDER_TARGETS:
59 return (eng3d->oclass >= NV40_3D_CLASS) ? 4 : 1;
60 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
61 return 13;
62 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
63 return 10;
64 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
65 return 13;
66 case PIPE_CAP_GLSL_FEATURE_LEVEL:
67 return 120;
68 case PIPE_CAP_ENDIANNESS:
69 return PIPE_ENDIAN_LITTLE;
70 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
71 return 16;
72 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
73 return NOUVEAU_MIN_BUFFER_MAP_ALIGN;
74 case PIPE_CAP_MAX_VIEWPORTS:
75 return 1;
76 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
77 return 2048;
78 /* supported capabilities */
79 case PIPE_CAP_TWO_SIDED_STENCIL:
80 case PIPE_CAP_ANISOTROPIC_FILTER:
81 case PIPE_CAP_POINT_SPRITE:
82 case PIPE_CAP_OCCLUSION_QUERY:
83 case PIPE_CAP_QUERY_TIME_ELAPSED:
84 case PIPE_CAP_QUERY_TIMESTAMP:
85 case PIPE_CAP_TEXTURE_SHADOW_MAP:
86 case PIPE_CAP_TEXTURE_SWIZZLE:
87 case PIPE_CAP_DEPTH_CLIP_DISABLE:
88 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
89 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
90 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
91 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
92 case PIPE_CAP_TGSI_TEXCOORD:
93 case PIPE_CAP_USER_CONSTANT_BUFFERS:
94 case PIPE_CAP_USER_INDEX_BUFFERS:
95 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
96 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
97 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
98 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
99 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
100 return 1;
101 /* nv35 capabilities */
102 case PIPE_CAP_DEPTH_BOUNDS_TEST:
103 return eng3d->oclass == NV35_3D_CLASS || eng3d->oclass >= NV40_3D_CLASS;
104 /* nv4x capabilities */
105 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
106 case PIPE_CAP_NPOT_TEXTURES:
107 case PIPE_CAP_CONDITIONAL_RENDER:
108 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
109 case PIPE_CAP_PRIMITIVE_RESTART:
110 return (eng3d->oclass >= NV40_3D_CLASS) ? 1 : 0;
111 /* unsupported */
112 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
113 case PIPE_CAP_SM3:
114 case PIPE_CAP_INDEP_BLEND_ENABLE:
115 case PIPE_CAP_INDEP_BLEND_FUNC:
116 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
117 case PIPE_CAP_SHADER_STENCIL_EXPORT:
118 case PIPE_CAP_TGSI_INSTANCEID:
119 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR: /* XXX: yes? */
120 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
121 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
122 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
123 case PIPE_CAP_MIN_TEXEL_OFFSET:
124 case PIPE_CAP_MAX_TEXEL_OFFSET:
125 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
126 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
127 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
128 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
129 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
130 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
131 case PIPE_CAP_MAX_VERTEX_STREAMS:
132 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
133 case PIPE_CAP_TEXTURE_BARRIER:
134 case PIPE_CAP_SEAMLESS_CUBE_MAP:
135 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
136 case PIPE_CAP_CUBE_MAP_ARRAY:
137 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
138 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
139 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
140 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
141 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
142 case PIPE_CAP_START_INSTANCE:
143 case PIPE_CAP_TEXTURE_MULTISAMPLE:
144 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
145 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
146 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
147 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
148 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
149 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
150 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
151 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
152 case PIPE_CAP_TEXTURE_GATHER_SM5:
153 case PIPE_CAP_FAKE_SW_MSAA:
154 case PIPE_CAP_TEXTURE_QUERY_LOD:
155 case PIPE_CAP_SAMPLE_SHADING:
156 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
157 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
158 case PIPE_CAP_USER_VERTEX_BUFFERS:
159 case PIPE_CAP_COMPUTE:
160 case PIPE_CAP_DRAW_INDIRECT:
161 case PIPE_CAP_MULTI_DRAW_INDIRECT:
162 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
163 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
164 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
165 case PIPE_CAP_SAMPLER_VIEW_TARGET:
166 case PIPE_CAP_CLIP_HALFZ:
167 case PIPE_CAP_VERTEXID_NOBASE:
168 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
169 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
170 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
171 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
172 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
173 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
174 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
175 case PIPE_CAP_TGSI_TXQS:
176 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
177 case PIPE_CAP_SHAREABLE_SHADERS:
178 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
179 case PIPE_CAP_CLEAR_TEXTURE:
180 case PIPE_CAP_DRAW_PARAMETERS:
181 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
182 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
183 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
184 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
185 case PIPE_CAP_INVALIDATE_BUFFER:
186 case PIPE_CAP_GENERATE_MIPMAP:
187 case PIPE_CAP_STRING_MARKER:
188 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
189 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
190 case PIPE_CAP_QUERY_BUFFER_OBJECT:
191 case PIPE_CAP_QUERY_MEMORY_INFO:
192 case PIPE_CAP_PCI_GROUP:
193 case PIPE_CAP_PCI_BUS:
194 case PIPE_CAP_PCI_DEVICE:
195 case PIPE_CAP_PCI_FUNCTION:
196 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
197 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
198 case PIPE_CAP_CULL_DISTANCE:
199 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
200 case PIPE_CAP_TGSI_VOTE:
201 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
202 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
203 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
204 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
205 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
206 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS:
207 return 0;
208
209 case PIPE_CAP_VENDOR_ID:
210 return 0x10de;
211 case PIPE_CAP_DEVICE_ID: {
212 uint64_t device_id;
213 if (nouveau_getparam(dev, NOUVEAU_GETPARAM_PCI_DEVICE, &device_id)) {
214 NOUVEAU_ERR("NOUVEAU_GETPARAM_PCI_DEVICE failed.\n");
215 return -1;
216 }
217 return device_id;
218 }
219 case PIPE_CAP_ACCELERATED:
220 return 1;
221 case PIPE_CAP_VIDEO_MEMORY:
222 return dev->vram_size >> 20;
223 case PIPE_CAP_UMA:
224 return 0;
225 }
226
227 debug_printf("unknown param %d\n", param);
228 return 0;
229 }
230
231 static float
232 nv30_screen_get_paramf(struct pipe_screen *pscreen, enum pipe_capf param)
233 {
234 struct nv30_screen *screen = nv30_screen(pscreen);
235 struct nouveau_object *eng3d = screen->eng3d;
236
237 switch (param) {
238 case PIPE_CAPF_MAX_LINE_WIDTH:
239 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
240 return 10.0;
241 case PIPE_CAPF_MAX_POINT_WIDTH:
242 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
243 return 64.0;
244 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
245 return (eng3d->oclass >= NV40_3D_CLASS) ? 16.0 : 8.0;
246 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
247 return 15.0;
248 default:
249 debug_printf("unknown paramf %d\n", param);
250 return 0;
251 }
252 }
253
254 static int
255 nv30_screen_get_shader_param(struct pipe_screen *pscreen, unsigned shader,
256 enum pipe_shader_cap param)
257 {
258 struct nv30_screen *screen = nv30_screen(pscreen);
259 struct nouveau_object *eng3d = screen->eng3d;
260
261 switch (shader) {
262 case PIPE_SHADER_VERTEX:
263 switch (param) {
264 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
265 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
266 return (eng3d->oclass >= NV40_3D_CLASS) ? 512 : 256;
267 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
268 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
269 return (eng3d->oclass >= NV40_3D_CLASS) ? 512 : 0;
270 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
271 return 0;
272 case PIPE_SHADER_CAP_MAX_INPUTS:
273 case PIPE_SHADER_CAP_MAX_OUTPUTS:
274 return 16;
275 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
276 return ((eng3d->oclass >= NV40_3D_CLASS) ? (468 - 6): (256 - 6)) * sizeof(float[4]);
277 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
278 return 1;
279 case PIPE_SHADER_CAP_MAX_TEMPS:
280 return (eng3d->oclass >= NV40_3D_CLASS) ? 32 : 13;
281 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
282 return 32;
283 case PIPE_SHADER_CAP_PREFERRED_IR:
284 return PIPE_SHADER_IR_TGSI;
285 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
286 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
287 return 0;
288 case PIPE_SHADER_CAP_MAX_PREDS:
289 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
290 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
291 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
292 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
293 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
294 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
295 case PIPE_SHADER_CAP_SUBROUTINES:
296 case PIPE_SHADER_CAP_INTEGERS:
297 case PIPE_SHADER_CAP_DOUBLES:
298 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
299 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
300 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
301 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
302 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
303 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
304 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
305 return 0;
306 default:
307 debug_printf("unknown vertex shader param %d\n", param);
308 return 0;
309 }
310 break;
311 case PIPE_SHADER_FRAGMENT:
312 switch (param) {
313 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
314 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
315 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
316 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
317 return 4096;
318 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
319 return 0;
320 case PIPE_SHADER_CAP_MAX_INPUTS:
321 return 8; /* should be possible to do 10 with nv4x */
322 case PIPE_SHADER_CAP_MAX_OUTPUTS:
323 return 4;
324 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
325 return ((eng3d->oclass >= NV40_3D_CLASS) ? 224 : 32) * sizeof(float[4]);
326 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
327 return 1;
328 case PIPE_SHADER_CAP_MAX_TEMPS:
329 return 32;
330 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
331 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
332 return 16;
333 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
334 return 32;
335 case PIPE_SHADER_CAP_PREFERRED_IR:
336 return PIPE_SHADER_IR_TGSI;
337 case PIPE_SHADER_CAP_MAX_PREDS:
338 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
339 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
340 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
341 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
342 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
343 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
344 case PIPE_SHADER_CAP_SUBROUTINES:
345 case PIPE_SHADER_CAP_INTEGERS:
346 case PIPE_SHADER_CAP_DOUBLES:
347 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
348 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
349 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
350 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
351 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
352 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
353 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
354 return 0;
355 default:
356 debug_printf("unknown fragment shader param %d\n", param);
357 return 0;
358 }
359 break;
360 default:
361 return 0;
362 }
363 }
364
365 static boolean
366 nv30_screen_is_format_supported(struct pipe_screen *pscreen,
367 enum pipe_format format,
368 enum pipe_texture_target target,
369 unsigned sample_count,
370 unsigned bindings)
371 {
372 if (sample_count > nv30_screen(pscreen)->max_sample_count)
373 return false;
374
375 if (!(0x00000017 & (1 << sample_count)))
376 return false;
377
378 if (!util_format_is_supported(format, bindings)) {
379 return false;
380 }
381
382 /* shared is always supported */
383 bindings &= ~PIPE_BIND_SHARED;
384
385 return (nv30_format_info(pscreen, format)->bindings & bindings) == bindings;
386 }
387
388 static void
389 nv30_screen_fence_emit(struct pipe_screen *pscreen, uint32_t *sequence)
390 {
391 struct nv30_screen *screen = nv30_screen(pscreen);
392 struct nouveau_pushbuf *push = screen->base.pushbuf;
393
394 *sequence = ++screen->base.fence.sequence;
395
396 assert(PUSH_AVAIL(push) + push->rsvd_kick >= 3);
397 PUSH_DATA (push, NV30_3D_FENCE_OFFSET |
398 (2 /* size */ << 18) | (7 /* subchan */ << 13));
399 PUSH_DATA (push, 0);
400 PUSH_DATA (push, *sequence);
401 }
402
403 static uint32_t
404 nv30_screen_fence_update(struct pipe_screen *pscreen)
405 {
406 struct nv30_screen *screen = nv30_screen(pscreen);
407 struct nv04_notify *fence = screen->fence->data;
408 return *(uint32_t *)((char *)screen->notify->map + fence->offset);
409 }
410
411 static void
412 nv30_screen_destroy(struct pipe_screen *pscreen)
413 {
414 struct nv30_screen *screen = nv30_screen(pscreen);
415
416 if (!nouveau_drm_screen_unref(&screen->base))
417 return;
418
419 if (screen->base.fence.current) {
420 struct nouveau_fence *current = NULL;
421
422 /* nouveau_fence_wait will create a new current fence, so wait on the
423 * _current_ one, and remove both.
424 */
425 nouveau_fence_ref(screen->base.fence.current, &current);
426 nouveau_fence_wait(current, NULL);
427 nouveau_fence_ref(NULL, &current);
428 nouveau_fence_ref(NULL, &screen->base.fence.current);
429 }
430
431 nouveau_bo_ref(NULL, &screen->notify);
432
433 nouveau_heap_destroy(&screen->query_heap);
434 nouveau_heap_destroy(&screen->vp_exec_heap);
435 nouveau_heap_destroy(&screen->vp_data_heap);
436
437 nouveau_object_del(&screen->query);
438 nouveau_object_del(&screen->fence);
439 nouveau_object_del(&screen->ntfy);
440
441 nouveau_object_del(&screen->sifm);
442 nouveau_object_del(&screen->swzsurf);
443 nouveau_object_del(&screen->surf2d);
444 nouveau_object_del(&screen->m2mf);
445 nouveau_object_del(&screen->eng3d);
446 nouveau_object_del(&screen->null);
447
448 nouveau_screen_fini(&screen->base);
449 FREE(screen);
450 }
451
452 #define FAIL_SCREEN_INIT(str, err) \
453 do { \
454 NOUVEAU_ERR(str, err); \
455 screen->base.base.context_create = NULL; \
456 return &screen->base; \
457 } while(0)
458
459 struct nouveau_screen *
460 nv30_screen_create(struct nouveau_device *dev)
461 {
462 struct nv30_screen *screen;
463 struct pipe_screen *pscreen;
464 struct nouveau_pushbuf *push;
465 struct nv04_fifo *fifo;
466 unsigned oclass = 0;
467 int ret, i;
468
469 switch (dev->chipset & 0xf0) {
470 case 0x30:
471 if (RANKINE_0397_CHIPSET & (1 << (dev->chipset & 0x0f)))
472 oclass = NV30_3D_CLASS;
473 else
474 if (RANKINE_0697_CHIPSET & (1 << (dev->chipset & 0x0f)))
475 oclass = NV34_3D_CLASS;
476 else
477 if (RANKINE_0497_CHIPSET & (1 << (dev->chipset & 0x0f)))
478 oclass = NV35_3D_CLASS;
479 break;
480 case 0x40:
481 if (CURIE_4097_CHIPSET & (1 << (dev->chipset & 0x0f)))
482 oclass = NV40_3D_CLASS;
483 else
484 if (CURIE_4497_CHIPSET & (1 << (dev->chipset & 0x0f)))
485 oclass = NV44_3D_CLASS;
486 break;
487 case 0x60:
488 if (CURIE_4497_CHIPSET6X & (1 << (dev->chipset & 0x0f)))
489 oclass = NV44_3D_CLASS;
490 break;
491 default:
492 break;
493 }
494
495 if (!oclass) {
496 NOUVEAU_ERR("unknown 3d class for 0x%02x\n", dev->chipset);
497 return NULL;
498 }
499
500 screen = CALLOC_STRUCT(nv30_screen);
501 if (!screen)
502 return NULL;
503
504 pscreen = &screen->base.base;
505 pscreen->destroy = nv30_screen_destroy;
506
507 /*
508 * Some modern apps try to use msaa without keeping in mind the
509 * restrictions on videomem of older cards. Resulting in dmesg saying:
510 * [ 1197.850642] nouveau E[soffice.bin[3785]] fail ttm_validate
511 * [ 1197.850648] nouveau E[soffice.bin[3785]] validating bo list
512 * [ 1197.850654] nouveau E[soffice.bin[3785]] validate: -12
513 *
514 * Because we are running out of video memory, after which the program
515 * using the msaa visual freezes, and eventually the entire system freezes.
516 *
517 * To work around this we do not allow msaa visauls by default and allow
518 * the user to override this via NV30_MAX_MSAA.
519 */
520 screen->max_sample_count = debug_get_num_option("NV30_MAX_MSAA", 0);
521 if (screen->max_sample_count > 4)
522 screen->max_sample_count = 4;
523
524 pscreen->get_param = nv30_screen_get_param;
525 pscreen->get_paramf = nv30_screen_get_paramf;
526 pscreen->get_shader_param = nv30_screen_get_shader_param;
527 pscreen->context_create = nv30_context_create;
528 pscreen->is_format_supported = nv30_screen_is_format_supported;
529 nv30_resource_screen_init(pscreen);
530 nouveau_screen_init_vdec(&screen->base);
531
532 screen->base.fence.emit = nv30_screen_fence_emit;
533 screen->base.fence.update = nv30_screen_fence_update;
534
535 ret = nouveau_screen_init(&screen->base, dev);
536 if (ret)
537 FAIL_SCREEN_INIT("nv30_screen_init failed: %d\n", ret);
538
539 screen->base.vidmem_bindings |= PIPE_BIND_VERTEX_BUFFER;
540 screen->base.sysmem_bindings |= PIPE_BIND_VERTEX_BUFFER;
541 if (oclass == NV40_3D_CLASS) {
542 screen->base.vidmem_bindings |= PIPE_BIND_INDEX_BUFFER;
543 screen->base.sysmem_bindings |= PIPE_BIND_INDEX_BUFFER;
544 }
545
546 fifo = screen->base.channel->data;
547 push = screen->base.pushbuf;
548 push->rsvd_kick = 16;
549
550 ret = nouveau_object_new(screen->base.channel, 0x00000000, NV01_NULL_CLASS,
551 NULL, 0, &screen->null);
552 if (ret)
553 FAIL_SCREEN_INIT("error allocating null object: %d\n", ret);
554
555 /* DMA_FENCE refuses to accept DMA objects with "adjust" filled in,
556 * this means that the address pointed at by the DMA object must
557 * be 4KiB aligned, which means this object needs to be the first
558 * one allocated on the channel.
559 */
560 ret = nouveau_object_new(screen->base.channel, 0xbeef1e00,
561 NOUVEAU_NOTIFIER_CLASS, &(struct nv04_notify) {
562 .length = 32 }, sizeof(struct nv04_notify),
563 &screen->fence);
564 if (ret)
565 FAIL_SCREEN_INIT("error allocating fence notifier: %d\n", ret);
566
567 /* DMA_NOTIFY object, we don't actually use this but M2MF fails without */
568 ret = nouveau_object_new(screen->base.channel, 0xbeef0301,
569 NOUVEAU_NOTIFIER_CLASS, &(struct nv04_notify) {
570 .length = 32 }, sizeof(struct nv04_notify),
571 &screen->ntfy);
572 if (ret)
573 FAIL_SCREEN_INIT("error allocating sync notifier: %d\n", ret);
574
575 /* DMA_QUERY, used to implement occlusion queries, we attempt to allocate
576 * the remainder of the "notifier block" assigned by the kernel for
577 * use as query objects
578 */
579 ret = nouveau_object_new(screen->base.channel, 0xbeef0351,
580 NOUVEAU_NOTIFIER_CLASS, &(struct nv04_notify) {
581 .length = 4096 - 128 }, sizeof(struct nv04_notify),
582 &screen->query);
583 if (ret)
584 FAIL_SCREEN_INIT("error allocating query notifier: %d\n", ret);
585
586 ret = nouveau_heap_init(&screen->query_heap, 0, 4096 - 128);
587 if (ret)
588 FAIL_SCREEN_INIT("error creating query heap: %d\n", ret);
589
590 LIST_INITHEAD(&screen->queries);
591
592 /* Vertex program resources (code/data), currently 6 of the constant
593 * slots are reserved to implement user clipping planes
594 */
595 if (oclass < NV40_3D_CLASS) {
596 nouveau_heap_init(&screen->vp_exec_heap, 0, 256);
597 nouveau_heap_init(&screen->vp_data_heap, 6, 256 - 6);
598 } else {
599 nouveau_heap_init(&screen->vp_exec_heap, 0, 512);
600 nouveau_heap_init(&screen->vp_data_heap, 6, 468 - 6);
601 }
602
603 ret = nouveau_bo_wrap(screen->base.device, fifo->notify, &screen->notify);
604 if (ret == 0)
605 ret = nouveau_bo_map(screen->notify, 0, screen->base.client);
606 if (ret)
607 FAIL_SCREEN_INIT("error mapping notifier memory: %d\n", ret);
608
609 ret = nouveau_object_new(screen->base.channel, 0xbeef3097, oclass,
610 NULL, 0, &screen->eng3d);
611 if (ret)
612 FAIL_SCREEN_INIT("error allocating 3d object: %d\n", ret);
613
614 BEGIN_NV04(push, NV01_SUBC(3D, OBJECT), 1);
615 PUSH_DATA (push, screen->eng3d->handle);
616 BEGIN_NV04(push, NV30_3D(DMA_NOTIFY), 13);
617 PUSH_DATA (push, screen->ntfy->handle);
618 PUSH_DATA (push, fifo->vram); /* TEXTURE0 */
619 PUSH_DATA (push, fifo->gart); /* TEXTURE1 */
620 PUSH_DATA (push, fifo->vram); /* COLOR1 */
621 PUSH_DATA (push, screen->null->handle); /* UNK190 */
622 PUSH_DATA (push, fifo->vram); /* COLOR0 */
623 PUSH_DATA (push, fifo->vram); /* ZETA */
624 PUSH_DATA (push, fifo->vram); /* VTXBUF0 */
625 PUSH_DATA (push, fifo->gart); /* VTXBUF1 */
626 PUSH_DATA (push, screen->fence->handle); /* FENCE */
627 PUSH_DATA (push, screen->query->handle); /* QUERY - intr 0x80 if nullobj */
628 PUSH_DATA (push, screen->null->handle); /* UNK1AC */
629 PUSH_DATA (push, screen->null->handle); /* UNK1B0 */
630 if (screen->eng3d->oclass < NV40_3D_CLASS) {
631 BEGIN_NV04(push, SUBC_3D(0x03b0), 1);
632 PUSH_DATA (push, 0x00100000);
633 BEGIN_NV04(push, SUBC_3D(0x1d80), 1);
634 PUSH_DATA (push, 3);
635
636 BEGIN_NV04(push, SUBC_3D(0x1e98), 1);
637 PUSH_DATA (push, 0);
638 BEGIN_NV04(push, SUBC_3D(0x17e0), 3);
639 PUSH_DATA (push, fui(0.0));
640 PUSH_DATA (push, fui(0.0));
641 PUSH_DATA (push, fui(1.0));
642 BEGIN_NV04(push, SUBC_3D(0x1f80), 16);
643 for (i = 0; i < 16; i++)
644 PUSH_DATA (push, (i == 8) ? 0x0000ffff : 0);
645
646 BEGIN_NV04(push, NV30_3D(RC_ENABLE), 1);
647 PUSH_DATA (push, 0);
648 } else {
649 BEGIN_NV04(push, NV40_3D(DMA_COLOR2), 2);
650 PUSH_DATA (push, fifo->vram);
651 PUSH_DATA (push, fifo->vram); /* COLOR3 */
652
653 BEGIN_NV04(push, SUBC_3D(0x1450), 1);
654 PUSH_DATA (push, 0x00000004);
655
656 BEGIN_NV04(push, SUBC_3D(0x1ea4), 3); /* ZCULL */
657 PUSH_DATA (push, 0x00000010);
658 PUSH_DATA (push, 0x01000100);
659 PUSH_DATA (push, 0xff800006);
660
661 /* vtxprog output routing */
662 BEGIN_NV04(push, SUBC_3D(0x1fc4), 1);
663 PUSH_DATA (push, 0x06144321);
664 BEGIN_NV04(push, SUBC_3D(0x1fc8), 2);
665 PUSH_DATA (push, 0xedcba987);
666 PUSH_DATA (push, 0x0000006f);
667 BEGIN_NV04(push, SUBC_3D(0x1fd0), 1);
668 PUSH_DATA (push, 0x00171615);
669 BEGIN_NV04(push, SUBC_3D(0x1fd4), 1);
670 PUSH_DATA (push, 0x001b1a19);
671
672 BEGIN_NV04(push, SUBC_3D(0x1ef8), 1);
673 PUSH_DATA (push, 0x0020ffff);
674 BEGIN_NV04(push, SUBC_3D(0x1d64), 1);
675 PUSH_DATA (push, 0x01d300d4);
676
677 BEGIN_NV04(push, NV40_3D(MIPMAP_ROUNDING), 1);
678 PUSH_DATA (push, NV40_3D_MIPMAP_ROUNDING_MODE_DOWN);
679 }
680
681 ret = nouveau_object_new(screen->base.channel, 0xbeef3901, NV03_M2MF_CLASS,
682 NULL, 0, &screen->m2mf);
683 if (ret)
684 FAIL_SCREEN_INIT("error allocating m2mf object: %d\n", ret);
685
686 BEGIN_NV04(push, NV01_SUBC(M2MF, OBJECT), 1);
687 PUSH_DATA (push, screen->m2mf->handle);
688 BEGIN_NV04(push, NV03_M2MF(DMA_NOTIFY), 1);
689 PUSH_DATA (push, screen->ntfy->handle);
690
691 ret = nouveau_object_new(screen->base.channel, 0xbeef6201,
692 NV10_SURFACE_2D_CLASS, NULL, 0, &screen->surf2d);
693 if (ret)
694 FAIL_SCREEN_INIT("error allocating surf2d object: %d\n", ret);
695
696 BEGIN_NV04(push, NV01_SUBC(SF2D, OBJECT), 1);
697 PUSH_DATA (push, screen->surf2d->handle);
698 BEGIN_NV04(push, NV04_SF2D(DMA_NOTIFY), 1);
699 PUSH_DATA (push, screen->ntfy->handle);
700
701 if (dev->chipset < 0x40)
702 oclass = NV30_SURFACE_SWZ_CLASS;
703 else
704 oclass = NV40_SURFACE_SWZ_CLASS;
705
706 ret = nouveau_object_new(screen->base.channel, 0xbeef5201, oclass,
707 NULL, 0, &screen->swzsurf);
708 if (ret)
709 FAIL_SCREEN_INIT("error allocating swizzled surface object: %d\n", ret);
710
711 BEGIN_NV04(push, NV01_SUBC(SSWZ, OBJECT), 1);
712 PUSH_DATA (push, screen->swzsurf->handle);
713 BEGIN_NV04(push, NV04_SSWZ(DMA_NOTIFY), 1);
714 PUSH_DATA (push, screen->ntfy->handle);
715
716 if (dev->chipset < 0x40)
717 oclass = NV30_SIFM_CLASS;
718 else
719 oclass = NV40_SIFM_CLASS;
720
721 ret = nouveau_object_new(screen->base.channel, 0xbeef7701, oclass,
722 NULL, 0, &screen->sifm);
723 if (ret)
724 FAIL_SCREEN_INIT("error allocating scaled image object: %d\n", ret);
725
726 BEGIN_NV04(push, NV01_SUBC(SIFM, OBJECT), 1);
727 PUSH_DATA (push, screen->sifm->handle);
728 BEGIN_NV04(push, NV03_SIFM(DMA_NOTIFY), 1);
729 PUSH_DATA (push, screen->ntfy->handle);
730 BEGIN_NV04(push, NV05_SIFM(COLOR_CONVERSION), 1);
731 PUSH_DATA (push, NV05_SIFM_COLOR_CONVERSION_TRUNCATE);
732
733 nouveau_pushbuf_kick(push, push->channel);
734
735 nouveau_fence_new(&screen->base, &screen->base.fence.current, false);
736 return &screen->base;
737 }