gallium: add a cap to expose whether driver supports mixed color/zs bits
[mesa.git] / src / gallium / drivers / nouveau / nv50 / nv50_screen.c
1 /*
2 * Copyright 2010 Christoph Bumiller
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 */
22
23 #include <errno.h>
24 #include <xf86drm.h>
25 #include <nouveau_drm.h>
26 #include "util/u_format.h"
27 #include "util/u_format_s3tc.h"
28 #include "pipe/p_screen.h"
29
30 #include "nv50/nv50_context.h"
31 #include "nv50/nv50_screen.h"
32
33 #include "nouveau_vp3_video.h"
34
35 #include "nv_object.xml.h"
36
37 /* affected by LOCAL_WARPS_LOG_ALLOC / LOCAL_WARPS_NO_CLAMP */
38 #define LOCAL_WARPS_ALLOC 32
39 /* affected by STACK_WARPS_LOG_ALLOC / STACK_WARPS_NO_CLAMP */
40 #define STACK_WARPS_ALLOC 32
41
42 #define THREADS_IN_WARP 32
43
44 static boolean
45 nv50_screen_is_format_supported(struct pipe_screen *pscreen,
46 enum pipe_format format,
47 enum pipe_texture_target target,
48 unsigned sample_count,
49 unsigned bindings)
50 {
51 if (sample_count > 8)
52 return false;
53 if (!(0x117 & (1 << sample_count))) /* 0, 1, 2, 4 or 8 */
54 return false;
55 if (sample_count == 8 && util_format_get_blocksizebits(format) >= 128)
56 return false;
57
58 if (!util_format_is_supported(format, bindings))
59 return false;
60
61 switch (format) {
62 case PIPE_FORMAT_Z16_UNORM:
63 if (nv50_screen(pscreen)->tesla->oclass < NVA0_3D_CLASS)
64 return false;
65 break;
66 default:
67 break;
68 }
69
70 if (bindings & PIPE_BIND_LINEAR)
71 if (util_format_is_depth_or_stencil(format) ||
72 (target != PIPE_TEXTURE_1D &&
73 target != PIPE_TEXTURE_2D &&
74 target != PIPE_TEXTURE_RECT) ||
75 sample_count > 1)
76 return false;
77
78 /* transfers & shared are always supported */
79 bindings &= ~(PIPE_BIND_TRANSFER_READ |
80 PIPE_BIND_TRANSFER_WRITE |
81 PIPE_BIND_LINEAR |
82 PIPE_BIND_SHARED);
83
84 return (( nv50_format_table[format].usage |
85 nv50_vertex_format[format].usage) & bindings) == bindings;
86 }
87
88 static int
89 nv50_screen_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
90 {
91 const uint16_t class_3d = nouveau_screen(pscreen)->class_3d;
92 struct nouveau_device *dev = nouveau_screen(pscreen)->device;
93
94 switch (param) {
95 /* non-boolean caps */
96 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
97 return 14;
98 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
99 return 12;
100 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
101 return 14;
102 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
103 return 512;
104 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
105 case PIPE_CAP_MIN_TEXEL_OFFSET:
106 return -8;
107 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
108 case PIPE_CAP_MAX_TEXEL_OFFSET:
109 return 7;
110 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
111 return 128 * 1024 * 1024;
112 case PIPE_CAP_GLSL_FEATURE_LEVEL:
113 return 330;
114 case PIPE_CAP_MAX_RENDER_TARGETS:
115 return 8;
116 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
117 return 1;
118 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
119 return 4;
120 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
121 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
122 return 64;
123 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
124 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
125 return 1024;
126 case PIPE_CAP_MAX_VERTEX_STREAMS:
127 return 1;
128 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
129 return 2048;
130 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
131 return 256;
132 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
133 return 16; /* 256 for binding as RT, but that's not possible in GL */
134 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
135 return NOUVEAU_MIN_BUFFER_MAP_ALIGN;
136 case PIPE_CAP_MAX_VIEWPORTS:
137 return NV50_MAX_VIEWPORTS;
138 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
139 return PIPE_QUIRK_TEXTURE_BORDER_COLOR_SWIZZLE_NV50;
140 case PIPE_CAP_ENDIANNESS:
141 return PIPE_ENDIAN_LITTLE;
142 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
143 return (class_3d >= NVA3_3D_CLASS) ? 4 : 0;
144 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
145 return NV50_MAX_WINDOW_RECTANGLES;
146
147 /* supported caps */
148 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
149 case PIPE_CAP_TEXTURE_SWIZZLE:
150 case PIPE_CAP_TEXTURE_SHADOW_MAP:
151 case PIPE_CAP_NPOT_TEXTURES:
152 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
153 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
154 case PIPE_CAP_ANISOTROPIC_FILTER:
155 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
156 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
157 case PIPE_CAP_TWO_SIDED_STENCIL:
158 case PIPE_CAP_DEPTH_CLIP_DISABLE:
159 case PIPE_CAP_POINT_SPRITE:
160 case PIPE_CAP_SM3:
161 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
162 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
163 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
164 case PIPE_CAP_QUERY_TIMESTAMP:
165 case PIPE_CAP_QUERY_TIME_ELAPSED:
166 case PIPE_CAP_OCCLUSION_QUERY:
167 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
168 case PIPE_CAP_INDEP_BLEND_ENABLE:
169 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
170 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
171 case PIPE_CAP_PRIMITIVE_RESTART:
172 case PIPE_CAP_TGSI_INSTANCEID:
173 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
174 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
175 case PIPE_CAP_CONDITIONAL_RENDER:
176 case PIPE_CAP_TEXTURE_BARRIER:
177 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
178 case PIPE_CAP_START_INSTANCE:
179 case PIPE_CAP_USER_CONSTANT_BUFFERS:
180 case PIPE_CAP_USER_INDEX_BUFFERS:
181 case PIPE_CAP_USER_VERTEX_BUFFERS:
182 case PIPE_CAP_TEXTURE_MULTISAMPLE:
183 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
184 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
185 case PIPE_CAP_SAMPLER_VIEW_TARGET:
186 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
187 case PIPE_CAP_CLIP_HALFZ:
188 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
189 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
190 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
191 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
192 case PIPE_CAP_DEPTH_BOUNDS_TEST:
193 case PIPE_CAP_TGSI_TXQS:
194 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
195 case PIPE_CAP_SHAREABLE_SHADERS:
196 case PIPE_CAP_CLEAR_TEXTURE:
197 case PIPE_CAP_COMPUTE:
198 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
199 case PIPE_CAP_INVALIDATE_BUFFER:
200 case PIPE_CAP_STRING_MARKER:
201 case PIPE_CAP_CULL_DISTANCE:
202 return 1;
203 case PIPE_CAP_SEAMLESS_CUBE_MAP:
204 return 1; /* class_3d >= NVA0_3D_CLASS; */
205 /* supported on nva0+ */
206 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
207 return class_3d >= NVA0_3D_CLASS;
208 /* supported on nva3+ */
209 case PIPE_CAP_CUBE_MAP_ARRAY:
210 case PIPE_CAP_INDEP_BLEND_FUNC:
211 case PIPE_CAP_TEXTURE_QUERY_LOD:
212 case PIPE_CAP_SAMPLE_SHADING:
213 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
214 return class_3d >= NVA3_3D_CLASS;
215
216 /* unsupported caps */
217 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
218 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
219 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
220 case PIPE_CAP_SHADER_STENCIL_EXPORT:
221 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
222 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
223 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
224 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
225 case PIPE_CAP_TGSI_TEXCOORD:
226 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
227 case PIPE_CAP_TEXTURE_GATHER_SM5:
228 case PIPE_CAP_FAKE_SW_MSAA:
229 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
230 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
231 case PIPE_CAP_DRAW_INDIRECT:
232 case PIPE_CAP_MULTI_DRAW_INDIRECT:
233 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
234 case PIPE_CAP_VERTEXID_NOBASE:
235 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE: /* potentially supported on some hw */
236 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
237 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
238 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
239 case PIPE_CAP_DRAW_PARAMETERS:
240 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
241 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
242 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
243 case PIPE_CAP_GENERATE_MIPMAP:
244 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
245 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
246 case PIPE_CAP_QUERY_BUFFER_OBJECT:
247 case PIPE_CAP_QUERY_MEMORY_INFO:
248 case PIPE_CAP_PCI_GROUP:
249 case PIPE_CAP_PCI_BUS:
250 case PIPE_CAP_PCI_DEVICE:
251 case PIPE_CAP_PCI_FUNCTION:
252 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
253 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
254 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
255 case PIPE_CAP_TGSI_VOTE:
256 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
257 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
258 return 0;
259
260 case PIPE_CAP_VENDOR_ID:
261 return 0x10de;
262 case PIPE_CAP_DEVICE_ID: {
263 uint64_t device_id;
264 if (nouveau_getparam(dev, NOUVEAU_GETPARAM_PCI_DEVICE, &device_id)) {
265 NOUVEAU_ERR("NOUVEAU_GETPARAM_PCI_DEVICE failed.\n");
266 return -1;
267 }
268 return device_id;
269 }
270 case PIPE_CAP_ACCELERATED:
271 return 1;
272 case PIPE_CAP_VIDEO_MEMORY:
273 return dev->vram_size >> 20;
274 case PIPE_CAP_UMA:
275 return 0;
276 }
277
278 NOUVEAU_ERR("unknown PIPE_CAP %d\n", param);
279 return 0;
280 }
281
282 static int
283 nv50_screen_get_shader_param(struct pipe_screen *pscreen, unsigned shader,
284 enum pipe_shader_cap param)
285 {
286 switch (shader) {
287 case PIPE_SHADER_VERTEX:
288 case PIPE_SHADER_GEOMETRY:
289 case PIPE_SHADER_FRAGMENT:
290 break;
291 case PIPE_SHADER_COMPUTE:
292 default:
293 return 0;
294 }
295
296 switch (param) {
297 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
298 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
299 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
300 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
301 return 16384;
302 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
303 return 4;
304 case PIPE_SHADER_CAP_MAX_INPUTS:
305 if (shader == PIPE_SHADER_VERTEX)
306 return 32;
307 return 15;
308 case PIPE_SHADER_CAP_MAX_OUTPUTS:
309 return 16;
310 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
311 return 65536;
312 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
313 return NV50_MAX_PIPE_CONSTBUFS;
314 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
315 return shader != PIPE_SHADER_FRAGMENT;
316 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
317 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
318 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
319 return 1;
320 case PIPE_SHADER_CAP_MAX_PREDS:
321 return 0;
322 case PIPE_SHADER_CAP_MAX_TEMPS:
323 return nv50_screen(pscreen)->max_tls_space / ONE_TEMP_SIZE;
324 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
325 return 1;
326 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
327 return 1;
328 case PIPE_SHADER_CAP_SUBROUTINES:
329 return 0; /* please inline, or provide function declarations */
330 case PIPE_SHADER_CAP_INTEGERS:
331 return 1;
332 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
333 /* The chip could handle more sampler views than samplers */
334 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
335 return MIN2(16, PIPE_MAX_SAMPLERS);
336 case PIPE_SHADER_CAP_PREFERRED_IR:
337 return PIPE_SHADER_IR_TGSI;
338 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
339 return 32;
340 case PIPE_SHADER_CAP_DOUBLES:
341 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
342 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
343 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
344 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
345 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
346 case PIPE_SHADER_CAP_SUPPORTED_IRS:
347 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
348 return 0;
349 default:
350 NOUVEAU_ERR("unknown PIPE_SHADER_CAP %d\n", param);
351 return 0;
352 }
353 }
354
355 static float
356 nv50_screen_get_paramf(struct pipe_screen *pscreen, enum pipe_capf param)
357 {
358 switch (param) {
359 case PIPE_CAPF_MAX_LINE_WIDTH:
360 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
361 return 10.0f;
362 case PIPE_CAPF_MAX_POINT_WIDTH:
363 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
364 return 64.0f;
365 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
366 return 16.0f;
367 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
368 return 4.0f;
369 case PIPE_CAPF_GUARD_BAND_LEFT:
370 case PIPE_CAPF_GUARD_BAND_TOP:
371 return 0.0f;
372 case PIPE_CAPF_GUARD_BAND_RIGHT:
373 case PIPE_CAPF_GUARD_BAND_BOTTOM:
374 return 0.0f; /* that or infinity */
375 }
376
377 NOUVEAU_ERR("unknown PIPE_CAPF %d\n", param);
378 return 0.0f;
379 }
380
381 static int
382 nv50_screen_get_compute_param(struct pipe_screen *pscreen,
383 enum pipe_shader_ir ir_type,
384 enum pipe_compute_cap param, void *data)
385 {
386 struct nv50_screen *screen = nv50_screen(pscreen);
387
388 #define RET(x) do { \
389 if (data) \
390 memcpy(data, x, sizeof(x)); \
391 return sizeof(x); \
392 } while (0)
393
394 switch (param) {
395 case PIPE_COMPUTE_CAP_GRID_DIMENSION:
396 RET((uint64_t []) { 2 });
397 case PIPE_COMPUTE_CAP_MAX_GRID_SIZE:
398 RET(((uint64_t []) { 65535, 65535 }));
399 case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE:
400 RET(((uint64_t []) { 512, 512, 64 }));
401 case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK:
402 RET((uint64_t []) { 512 });
403 case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE: /* g0-15[] */
404 RET((uint64_t []) { 1ULL << 32 });
405 case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE: /* s[] */
406 RET((uint64_t []) { 16 << 10 });
407 case PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE: /* l[] */
408 RET((uint64_t []) { 16 << 10 });
409 case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE: /* c[], arbitrary limit */
410 RET((uint64_t []) { 4096 });
411 case PIPE_COMPUTE_CAP_SUBGROUP_SIZE:
412 RET((uint32_t []) { 32 });
413 case PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE:
414 RET((uint64_t []) { 1ULL << 40 });
415 case PIPE_COMPUTE_CAP_IMAGES_SUPPORTED:
416 RET((uint32_t []) { 0 });
417 case PIPE_COMPUTE_CAP_MAX_COMPUTE_UNITS:
418 RET((uint32_t []) { screen->mp_count });
419 case PIPE_COMPUTE_CAP_MAX_CLOCK_FREQUENCY:
420 RET((uint32_t []) { 512 }); /* FIXME: arbitrary limit */
421 default:
422 return 0;
423 }
424
425 #undef RET
426 }
427
428 static void
429 nv50_screen_destroy(struct pipe_screen *pscreen)
430 {
431 struct nv50_screen *screen = nv50_screen(pscreen);
432
433 if (!nouveau_drm_screen_unref(&screen->base))
434 return;
435
436 if (screen->base.fence.current) {
437 struct nouveau_fence *current = NULL;
438
439 /* nouveau_fence_wait will create a new current fence, so wait on the
440 * _current_ one, and remove both.
441 */
442 nouveau_fence_ref(screen->base.fence.current, &current);
443 nouveau_fence_wait(current, NULL);
444 nouveau_fence_ref(NULL, &current);
445 nouveau_fence_ref(NULL, &screen->base.fence.current);
446 }
447 if (screen->base.pushbuf)
448 screen->base.pushbuf->user_priv = NULL;
449
450 if (screen->blitter)
451 nv50_blitter_destroy(screen);
452 if (screen->pm.prog) {
453 screen->pm.prog->code = NULL; /* hardcoded, don't FREE */
454 nv50_program_destroy(NULL, screen->pm.prog);
455 FREE(screen->pm.prog);
456 }
457
458 nouveau_bo_ref(NULL, &screen->code);
459 nouveau_bo_ref(NULL, &screen->tls_bo);
460 nouveau_bo_ref(NULL, &screen->stack_bo);
461 nouveau_bo_ref(NULL, &screen->txc);
462 nouveau_bo_ref(NULL, &screen->uniforms);
463 nouveau_bo_ref(NULL, &screen->fence.bo);
464
465 nouveau_heap_destroy(&screen->vp_code_heap);
466 nouveau_heap_destroy(&screen->gp_code_heap);
467 nouveau_heap_destroy(&screen->fp_code_heap);
468
469 FREE(screen->tic.entries);
470
471 nouveau_object_del(&screen->tesla);
472 nouveau_object_del(&screen->eng2d);
473 nouveau_object_del(&screen->m2mf);
474 nouveau_object_del(&screen->compute);
475 nouveau_object_del(&screen->sync);
476
477 nouveau_screen_fini(&screen->base);
478
479 FREE(screen);
480 }
481
482 static void
483 nv50_screen_fence_emit(struct pipe_screen *pscreen, u32 *sequence)
484 {
485 struct nv50_screen *screen = nv50_screen(pscreen);
486 struct nouveau_pushbuf *push = screen->base.pushbuf;
487
488 /* we need to do it after possible flush in MARK_RING */
489 *sequence = ++screen->base.fence.sequence;
490
491 assert(PUSH_AVAIL(push) + push->rsvd_kick >= 5);
492 PUSH_DATA (push, NV50_FIFO_PKHDR(NV50_3D(QUERY_ADDRESS_HIGH), 4));
493 PUSH_DATAh(push, screen->fence.bo->offset);
494 PUSH_DATA (push, screen->fence.bo->offset);
495 PUSH_DATA (push, *sequence);
496 PUSH_DATA (push, NV50_3D_QUERY_GET_MODE_WRITE_UNK0 |
497 NV50_3D_QUERY_GET_UNK4 |
498 NV50_3D_QUERY_GET_UNIT_CROP |
499 NV50_3D_QUERY_GET_TYPE_QUERY |
500 NV50_3D_QUERY_GET_QUERY_SELECT_ZERO |
501 NV50_3D_QUERY_GET_SHORT);
502 }
503
504 static u32
505 nv50_screen_fence_update(struct pipe_screen *pscreen)
506 {
507 return nv50_screen(pscreen)->fence.map[0];
508 }
509
510 static void
511 nv50_screen_init_hwctx(struct nv50_screen *screen)
512 {
513 struct nouveau_pushbuf *push = screen->base.pushbuf;
514 struct nv04_fifo *fifo;
515 unsigned i;
516
517 fifo = (struct nv04_fifo *)screen->base.channel->data;
518
519 BEGIN_NV04(push, SUBC_M2MF(NV01_SUBCHAN_OBJECT), 1);
520 PUSH_DATA (push, screen->m2mf->handle);
521 BEGIN_NV04(push, SUBC_M2MF(NV03_M2MF_DMA_NOTIFY), 3);
522 PUSH_DATA (push, screen->sync->handle);
523 PUSH_DATA (push, fifo->vram);
524 PUSH_DATA (push, fifo->vram);
525
526 BEGIN_NV04(push, SUBC_2D(NV01_SUBCHAN_OBJECT), 1);
527 PUSH_DATA (push, screen->eng2d->handle);
528 BEGIN_NV04(push, NV50_2D(DMA_NOTIFY), 4);
529 PUSH_DATA (push, screen->sync->handle);
530 PUSH_DATA (push, fifo->vram);
531 PUSH_DATA (push, fifo->vram);
532 PUSH_DATA (push, fifo->vram);
533 BEGIN_NV04(push, NV50_2D(OPERATION), 1);
534 PUSH_DATA (push, NV50_2D_OPERATION_SRCCOPY);
535 BEGIN_NV04(push, NV50_2D(CLIP_ENABLE), 1);
536 PUSH_DATA (push, 0);
537 BEGIN_NV04(push, NV50_2D(COLOR_KEY_ENABLE), 1);
538 PUSH_DATA (push, 0);
539 BEGIN_NV04(push, SUBC_2D(0x0888), 1);
540 PUSH_DATA (push, 1);
541 BEGIN_NV04(push, NV50_2D(COND_MODE), 1);
542 PUSH_DATA (push, NV50_2D_COND_MODE_ALWAYS);
543
544 BEGIN_NV04(push, SUBC_3D(NV01_SUBCHAN_OBJECT), 1);
545 PUSH_DATA (push, screen->tesla->handle);
546
547 BEGIN_NV04(push, NV50_3D(COND_MODE), 1);
548 PUSH_DATA (push, NV50_3D_COND_MODE_ALWAYS);
549
550 BEGIN_NV04(push, NV50_3D(DMA_NOTIFY), 1);
551 PUSH_DATA (push, screen->sync->handle);
552 BEGIN_NV04(push, NV50_3D(DMA_ZETA), 11);
553 for (i = 0; i < 11; ++i)
554 PUSH_DATA(push, fifo->vram);
555 BEGIN_NV04(push, NV50_3D(DMA_COLOR(0)), NV50_3D_DMA_COLOR__LEN);
556 for (i = 0; i < NV50_3D_DMA_COLOR__LEN; ++i)
557 PUSH_DATA(push, fifo->vram);
558
559 BEGIN_NV04(push, NV50_3D(REG_MODE), 1);
560 PUSH_DATA (push, NV50_3D_REG_MODE_STRIPED);
561 BEGIN_NV04(push, NV50_3D(UNK1400_LANES), 1);
562 PUSH_DATA (push, 0xf);
563
564 if (debug_get_bool_option("NOUVEAU_SHADER_WATCHDOG", true)) {
565 BEGIN_NV04(push, NV50_3D(WATCHDOG_TIMER), 1);
566 PUSH_DATA (push, 0x18);
567 }
568
569 BEGIN_NV04(push, NV50_3D(ZETA_COMP_ENABLE), 1);
570 PUSH_DATA(push, screen->base.drm->version >= 0x01000101);
571
572 BEGIN_NV04(push, NV50_3D(RT_COMP_ENABLE(0)), 8);
573 for (i = 0; i < 8; ++i)
574 PUSH_DATA(push, screen->base.drm->version >= 0x01000101);
575
576 BEGIN_NV04(push, NV50_3D(RT_CONTROL), 1);
577 PUSH_DATA (push, 1);
578
579 BEGIN_NV04(push, NV50_3D(CSAA_ENABLE), 1);
580 PUSH_DATA (push, 0);
581 BEGIN_NV04(push, NV50_3D(MULTISAMPLE_ENABLE), 1);
582 PUSH_DATA (push, 0);
583 BEGIN_NV04(push, NV50_3D(MULTISAMPLE_MODE), 1);
584 PUSH_DATA (push, NV50_3D_MULTISAMPLE_MODE_MS1);
585 BEGIN_NV04(push, NV50_3D(MULTISAMPLE_CTRL), 1);
586 PUSH_DATA (push, 0);
587 BEGIN_NV04(push, NV50_3D(PRIM_RESTART_WITH_DRAW_ARRAYS), 1);
588 PUSH_DATA (push, 1);
589 BEGIN_NV04(push, NV50_3D(BLEND_SEPARATE_ALPHA), 1);
590 PUSH_DATA (push, 1);
591
592 if (screen->tesla->oclass >= NVA0_3D_CLASS) {
593 BEGIN_NV04(push, SUBC_3D(NVA0_3D_TEX_MISC), 1);
594 PUSH_DATA (push, 0);
595 }
596
597 BEGIN_NV04(push, NV50_3D(SCREEN_Y_CONTROL), 1);
598 PUSH_DATA (push, 0);
599 BEGIN_NV04(push, NV50_3D(WINDOW_OFFSET_X), 2);
600 PUSH_DATA (push, 0);
601 PUSH_DATA (push, 0);
602 BEGIN_NV04(push, NV50_3D(ZCULL_REGION), 1);
603 PUSH_DATA (push, 0x3f);
604
605 BEGIN_NV04(push, NV50_3D(VP_ADDRESS_HIGH), 2);
606 PUSH_DATAh(push, screen->code->offset + (0 << NV50_CODE_BO_SIZE_LOG2));
607 PUSH_DATA (push, screen->code->offset + (0 << NV50_CODE_BO_SIZE_LOG2));
608
609 BEGIN_NV04(push, NV50_3D(FP_ADDRESS_HIGH), 2);
610 PUSH_DATAh(push, screen->code->offset + (1 << NV50_CODE_BO_SIZE_LOG2));
611 PUSH_DATA (push, screen->code->offset + (1 << NV50_CODE_BO_SIZE_LOG2));
612
613 BEGIN_NV04(push, NV50_3D(GP_ADDRESS_HIGH), 2);
614 PUSH_DATAh(push, screen->code->offset + (2 << NV50_CODE_BO_SIZE_LOG2));
615 PUSH_DATA (push, screen->code->offset + (2 << NV50_CODE_BO_SIZE_LOG2));
616
617 BEGIN_NV04(push, NV50_3D(LOCAL_ADDRESS_HIGH), 3);
618 PUSH_DATAh(push, screen->tls_bo->offset);
619 PUSH_DATA (push, screen->tls_bo->offset);
620 PUSH_DATA (push, util_logbase2(screen->cur_tls_space / 8));
621
622 BEGIN_NV04(push, NV50_3D(STACK_ADDRESS_HIGH), 3);
623 PUSH_DATAh(push, screen->stack_bo->offset);
624 PUSH_DATA (push, screen->stack_bo->offset);
625 PUSH_DATA (push, 4);
626
627 BEGIN_NV04(push, NV50_3D(CB_DEF_ADDRESS_HIGH), 3);
628 PUSH_DATAh(push, screen->uniforms->offset + (0 << 16));
629 PUSH_DATA (push, screen->uniforms->offset + (0 << 16));
630 PUSH_DATA (push, (NV50_CB_PVP << 16) | 0x0000);
631
632 BEGIN_NV04(push, NV50_3D(CB_DEF_ADDRESS_HIGH), 3);
633 PUSH_DATAh(push, screen->uniforms->offset + (1 << 16));
634 PUSH_DATA (push, screen->uniforms->offset + (1 << 16));
635 PUSH_DATA (push, (NV50_CB_PGP << 16) | 0x0000);
636
637 BEGIN_NV04(push, NV50_3D(CB_DEF_ADDRESS_HIGH), 3);
638 PUSH_DATAh(push, screen->uniforms->offset + (2 << 16));
639 PUSH_DATA (push, screen->uniforms->offset + (2 << 16));
640 PUSH_DATA (push, (NV50_CB_PFP << 16) | 0x0000);
641
642 BEGIN_NV04(push, NV50_3D(CB_DEF_ADDRESS_HIGH), 3);
643 PUSH_DATAh(push, screen->uniforms->offset + (3 << 16));
644 PUSH_DATA (push, screen->uniforms->offset + (3 << 16));
645 PUSH_DATA (push, (NV50_CB_AUX << 16) | (NV50_CB_AUX_SIZE & 0xffff));
646
647 BEGIN_NI04(push, NV50_3D(SET_PROGRAM_CB), 3);
648 PUSH_DATA (push, (NV50_CB_AUX << 12) | 0xf01);
649 PUSH_DATA (push, (NV50_CB_AUX << 12) | 0xf21);
650 PUSH_DATA (push, (NV50_CB_AUX << 12) | 0xf31);
651
652 /* return { 0.0, 0.0, 0.0, 0.0 } on out-of-bounds vtxbuf access */
653 BEGIN_NV04(push, NV50_3D(CB_ADDR), 1);
654 PUSH_DATA (push, (NV50_CB_AUX_RUNOUT_OFFSET << (8 - 2)) | NV50_CB_AUX);
655 BEGIN_NI04(push, NV50_3D(CB_DATA(0)), 4);
656 PUSH_DATAf(push, 0.0f);
657 PUSH_DATAf(push, 0.0f);
658 PUSH_DATAf(push, 0.0f);
659 PUSH_DATAf(push, 0.0f);
660 BEGIN_NV04(push, NV50_3D(VERTEX_RUNOUT_ADDRESS_HIGH), 2);
661 PUSH_DATAh(push, screen->uniforms->offset + (3 << 16) + NV50_CB_AUX_RUNOUT_OFFSET);
662 PUSH_DATA (push, screen->uniforms->offset + (3 << 16) + NV50_CB_AUX_RUNOUT_OFFSET);
663
664 nv50_upload_ms_info(push);
665
666 /* max TIC (bits 4:8) & TSC bindings, per program type */
667 for (i = 0; i < 3; ++i) {
668 BEGIN_NV04(push, NV50_3D(TEX_LIMITS(i)), 1);
669 PUSH_DATA (push, 0x54);
670 }
671
672 BEGIN_NV04(push, NV50_3D(TIC_ADDRESS_HIGH), 3);
673 PUSH_DATAh(push, screen->txc->offset);
674 PUSH_DATA (push, screen->txc->offset);
675 PUSH_DATA (push, NV50_TIC_MAX_ENTRIES - 1);
676
677 BEGIN_NV04(push, NV50_3D(TSC_ADDRESS_HIGH), 3);
678 PUSH_DATAh(push, screen->txc->offset + 65536);
679 PUSH_DATA (push, screen->txc->offset + 65536);
680 PUSH_DATA (push, NV50_TSC_MAX_ENTRIES - 1);
681
682 BEGIN_NV04(push, NV50_3D(LINKED_TSC), 1);
683 PUSH_DATA (push, 0);
684
685 BEGIN_NV04(push, NV50_3D(CLIP_RECTS_EN), 1);
686 PUSH_DATA (push, 0);
687 BEGIN_NV04(push, NV50_3D(CLIP_RECTS_MODE), 1);
688 PUSH_DATA (push, NV50_3D_CLIP_RECTS_MODE_INSIDE_ANY);
689 BEGIN_NV04(push, NV50_3D(CLIP_RECT_HORIZ(0)), 8 * 2);
690 for (i = 0; i < 8 * 2; ++i)
691 PUSH_DATA(push, 0);
692 BEGIN_NV04(push, NV50_3D(CLIPID_ENABLE), 1);
693 PUSH_DATA (push, 0);
694
695 BEGIN_NV04(push, NV50_3D(VIEWPORT_TRANSFORM_EN), 1);
696 PUSH_DATA (push, 1);
697 for (i = 0; i < NV50_MAX_VIEWPORTS; i++) {
698 BEGIN_NV04(push, NV50_3D(DEPTH_RANGE_NEAR(i)), 2);
699 PUSH_DATAf(push, 0.0f);
700 PUSH_DATAf(push, 1.0f);
701 BEGIN_NV04(push, NV50_3D(VIEWPORT_HORIZ(i)), 2);
702 PUSH_DATA (push, 8192 << 16);
703 PUSH_DATA (push, 8192 << 16);
704 }
705
706 BEGIN_NV04(push, NV50_3D(VIEW_VOLUME_CLIP_CTRL), 1);
707 #ifdef NV50_SCISSORS_CLIPPING
708 PUSH_DATA (push, 0x0000);
709 #else
710 PUSH_DATA (push, 0x1080);
711 #endif
712
713 BEGIN_NV04(push, NV50_3D(CLEAR_FLAGS), 1);
714 PUSH_DATA (push, NV50_3D_CLEAR_FLAGS_CLEAR_RECT_VIEWPORT);
715
716 /* We use scissors instead of exact view volume clipping,
717 * so they're always enabled.
718 */
719 for (i = 0; i < NV50_MAX_VIEWPORTS; i++) {
720 BEGIN_NV04(push, NV50_3D(SCISSOR_ENABLE(i)), 3);
721 PUSH_DATA (push, 1);
722 PUSH_DATA (push, 8192 << 16);
723 PUSH_DATA (push, 8192 << 16);
724 }
725
726 BEGIN_NV04(push, NV50_3D(RASTERIZE_ENABLE), 1);
727 PUSH_DATA (push, 1);
728 BEGIN_NV04(push, NV50_3D(POINT_RASTER_RULES), 1);
729 PUSH_DATA (push, NV50_3D_POINT_RASTER_RULES_OGL);
730 BEGIN_NV04(push, NV50_3D(FRAG_COLOR_CLAMP_EN), 1);
731 PUSH_DATA (push, 0x11111111);
732 BEGIN_NV04(push, NV50_3D(EDGEFLAG), 1);
733 PUSH_DATA (push, 1);
734
735 BEGIN_NV04(push, NV50_3D(VB_ELEMENT_BASE), 1);
736 PUSH_DATA (push, 0);
737 if (screen->base.class_3d >= NV84_3D_CLASS) {
738 BEGIN_NV04(push, NV84_3D(VERTEX_ID_BASE), 1);
739 PUSH_DATA (push, 0);
740 }
741
742 PUSH_KICK (push);
743 }
744
745 static int nv50_tls_alloc(struct nv50_screen *screen, unsigned tls_space,
746 uint64_t *tls_size)
747 {
748 struct nouveau_device *dev = screen->base.device;
749 int ret;
750
751 screen->cur_tls_space = util_next_power_of_two(tls_space / ONE_TEMP_SIZE) *
752 ONE_TEMP_SIZE;
753 if (nouveau_mesa_debug)
754 debug_printf("allocating space for %u temps\n",
755 util_next_power_of_two(tls_space / ONE_TEMP_SIZE));
756 *tls_size = screen->cur_tls_space * util_next_power_of_two(screen->TPs) *
757 screen->MPsInTP * LOCAL_WARPS_ALLOC * THREADS_IN_WARP;
758
759 ret = nouveau_bo_new(dev, NOUVEAU_BO_VRAM, 1 << 16,
760 *tls_size, NULL, &screen->tls_bo);
761 if (ret) {
762 NOUVEAU_ERR("Failed to allocate local bo: %d\n", ret);
763 return ret;
764 }
765
766 return 0;
767 }
768
769 int nv50_tls_realloc(struct nv50_screen *screen, unsigned tls_space)
770 {
771 struct nouveau_pushbuf *push = screen->base.pushbuf;
772 int ret;
773 uint64_t tls_size;
774
775 if (tls_space < screen->cur_tls_space)
776 return 0;
777 if (tls_space > screen->max_tls_space) {
778 /* fixable by limiting number of warps (LOCAL_WARPS_LOG_ALLOC /
779 * LOCAL_WARPS_NO_CLAMP) */
780 NOUVEAU_ERR("Unsupported number of temporaries (%u > %u). Fixable if someone cares.\n",
781 (unsigned)(tls_space / ONE_TEMP_SIZE),
782 (unsigned)(screen->max_tls_space / ONE_TEMP_SIZE));
783 return -ENOMEM;
784 }
785
786 nouveau_bo_ref(NULL, &screen->tls_bo);
787 ret = nv50_tls_alloc(screen, tls_space, &tls_size);
788 if (ret)
789 return ret;
790
791 BEGIN_NV04(push, NV50_3D(LOCAL_ADDRESS_HIGH), 3);
792 PUSH_DATAh(push, screen->tls_bo->offset);
793 PUSH_DATA (push, screen->tls_bo->offset);
794 PUSH_DATA (push, util_logbase2(screen->cur_tls_space / 8));
795
796 return 1;
797 }
798
799 struct nouveau_screen *
800 nv50_screen_create(struct nouveau_device *dev)
801 {
802 struct nv50_screen *screen;
803 struct pipe_screen *pscreen;
804 struct nouveau_object *chan;
805 uint64_t value;
806 uint32_t tesla_class;
807 unsigned stack_size;
808 int ret;
809
810 screen = CALLOC_STRUCT(nv50_screen);
811 if (!screen)
812 return NULL;
813 pscreen = &screen->base.base;
814 pscreen->destroy = nv50_screen_destroy;
815
816 ret = nouveau_screen_init(&screen->base, dev);
817 if (ret) {
818 NOUVEAU_ERR("nouveau_screen_init failed: %d\n", ret);
819 goto fail;
820 }
821
822 /* TODO: Prevent FIFO prefetch before transfer of index buffers and
823 * admit them to VRAM.
824 */
825 screen->base.vidmem_bindings |= PIPE_BIND_CONSTANT_BUFFER |
826 PIPE_BIND_VERTEX_BUFFER;
827 screen->base.sysmem_bindings |=
828 PIPE_BIND_VERTEX_BUFFER | PIPE_BIND_INDEX_BUFFER;
829
830 screen->base.pushbuf->user_priv = screen;
831 screen->base.pushbuf->rsvd_kick = 5;
832
833 chan = screen->base.channel;
834
835 pscreen->context_create = nv50_create;
836 pscreen->is_format_supported = nv50_screen_is_format_supported;
837 pscreen->get_param = nv50_screen_get_param;
838 pscreen->get_shader_param = nv50_screen_get_shader_param;
839 pscreen->get_paramf = nv50_screen_get_paramf;
840 pscreen->get_compute_param = nv50_screen_get_compute_param;
841 pscreen->get_driver_query_info = nv50_screen_get_driver_query_info;
842 pscreen->get_driver_query_group_info = nv50_screen_get_driver_query_group_info;
843
844 nv50_screen_init_resource_functions(pscreen);
845
846 if (screen->base.device->chipset < 0x84 ||
847 debug_get_bool_option("NOUVEAU_PMPEG", false)) {
848 /* PMPEG */
849 nouveau_screen_init_vdec(&screen->base);
850 } else if (screen->base.device->chipset < 0x98 ||
851 screen->base.device->chipset == 0xa0) {
852 /* VP2 */
853 screen->base.base.get_video_param = nv84_screen_get_video_param;
854 screen->base.base.is_video_format_supported = nv84_screen_video_supported;
855 } else {
856 /* VP3/4 */
857 screen->base.base.get_video_param = nouveau_vp3_screen_get_video_param;
858 screen->base.base.is_video_format_supported = nouveau_vp3_screen_video_supported;
859 }
860
861 ret = nouveau_bo_new(dev, NOUVEAU_BO_GART | NOUVEAU_BO_MAP, 0, 4096,
862 NULL, &screen->fence.bo);
863 if (ret) {
864 NOUVEAU_ERR("Failed to allocate fence bo: %d\n", ret);
865 goto fail;
866 }
867
868 nouveau_bo_map(screen->fence.bo, 0, NULL);
869 screen->fence.map = screen->fence.bo->map;
870 screen->base.fence.emit = nv50_screen_fence_emit;
871 screen->base.fence.update = nv50_screen_fence_update;
872
873 ret = nouveau_object_new(chan, 0xbeef0301, NOUVEAU_NOTIFIER_CLASS,
874 &(struct nv04_notify){ .length = 32 },
875 sizeof(struct nv04_notify), &screen->sync);
876 if (ret) {
877 NOUVEAU_ERR("Failed to allocate notifier: %d\n", ret);
878 goto fail;
879 }
880
881 ret = nouveau_object_new(chan, 0xbeef5039, NV50_M2MF_CLASS,
882 NULL, 0, &screen->m2mf);
883 if (ret) {
884 NOUVEAU_ERR("Failed to allocate PGRAPH context for M2MF: %d\n", ret);
885 goto fail;
886 }
887
888 ret = nouveau_object_new(chan, 0xbeef502d, NV50_2D_CLASS,
889 NULL, 0, &screen->eng2d);
890 if (ret) {
891 NOUVEAU_ERR("Failed to allocate PGRAPH context for 2D: %d\n", ret);
892 goto fail;
893 }
894
895 switch (dev->chipset & 0xf0) {
896 case 0x50:
897 tesla_class = NV50_3D_CLASS;
898 break;
899 case 0x80:
900 case 0x90:
901 tesla_class = NV84_3D_CLASS;
902 break;
903 case 0xa0:
904 switch (dev->chipset) {
905 case 0xa0:
906 case 0xaa:
907 case 0xac:
908 tesla_class = NVA0_3D_CLASS;
909 break;
910 case 0xaf:
911 tesla_class = NVAF_3D_CLASS;
912 break;
913 default:
914 tesla_class = NVA3_3D_CLASS;
915 break;
916 }
917 break;
918 default:
919 NOUVEAU_ERR("Not a known NV50 chipset: NV%02x\n", dev->chipset);
920 goto fail;
921 }
922 screen->base.class_3d = tesla_class;
923
924 ret = nouveau_object_new(chan, 0xbeef5097, tesla_class,
925 NULL, 0, &screen->tesla);
926 if (ret) {
927 NOUVEAU_ERR("Failed to allocate PGRAPH context for 3D: %d\n", ret);
928 goto fail;
929 }
930
931 /* This over-allocates by a page. The GP, which would execute at the end of
932 * the last page, would trigger faults. The going theory is that it
933 * prefetches up to a certain amount.
934 */
935 ret = nouveau_bo_new(dev, NOUVEAU_BO_VRAM, 1 << 16,
936 (3 << NV50_CODE_BO_SIZE_LOG2) + 0x1000,
937 NULL, &screen->code);
938 if (ret) {
939 NOUVEAU_ERR("Failed to allocate code bo: %d\n", ret);
940 goto fail;
941 }
942
943 nouveau_heap_init(&screen->vp_code_heap, 0, 1 << NV50_CODE_BO_SIZE_LOG2);
944 nouveau_heap_init(&screen->gp_code_heap, 0, 1 << NV50_CODE_BO_SIZE_LOG2);
945 nouveau_heap_init(&screen->fp_code_heap, 0, 1 << NV50_CODE_BO_SIZE_LOG2);
946
947 nouveau_getparam(dev, NOUVEAU_GETPARAM_GRAPH_UNITS, &value);
948
949 screen->TPs = util_bitcount(value & 0xffff);
950 screen->MPsInTP = util_bitcount((value >> 24) & 0xf);
951
952 screen->mp_count = screen->TPs * screen->MPsInTP;
953
954 stack_size = util_next_power_of_two(screen->TPs) * screen->MPsInTP *
955 STACK_WARPS_ALLOC * 64 * 8;
956
957 ret = nouveau_bo_new(dev, NOUVEAU_BO_VRAM, 1 << 16, stack_size, NULL,
958 &screen->stack_bo);
959 if (ret) {
960 NOUVEAU_ERR("Failed to allocate stack bo: %d\n", ret);
961 goto fail;
962 }
963
964 uint64_t size_of_one_temp = util_next_power_of_two(screen->TPs) *
965 screen->MPsInTP * LOCAL_WARPS_ALLOC * THREADS_IN_WARP *
966 ONE_TEMP_SIZE;
967 screen->max_tls_space = dev->vram_size / size_of_one_temp * ONE_TEMP_SIZE;
968 screen->max_tls_space /= 2; /* half of vram */
969
970 /* hw can address max 64 KiB */
971 screen->max_tls_space = MIN2(screen->max_tls_space, 64 << 10);
972
973 uint64_t tls_size;
974 unsigned tls_space = 4/*temps*/ * ONE_TEMP_SIZE;
975 ret = nv50_tls_alloc(screen, tls_space, &tls_size);
976 if (ret)
977 goto fail;
978
979 if (nouveau_mesa_debug)
980 debug_printf("TPs = %u, MPsInTP = %u, VRAM = %"PRIu64" MiB, tls_size = %"PRIu64" KiB\n",
981 screen->TPs, screen->MPsInTP, dev->vram_size >> 20, tls_size >> 10);
982
983 ret = nouveau_bo_new(dev, NOUVEAU_BO_VRAM, 1 << 16, 4 << 16, NULL,
984 &screen->uniforms);
985 if (ret) {
986 NOUVEAU_ERR("Failed to allocate uniforms bo: %d\n", ret);
987 goto fail;
988 }
989
990 ret = nouveau_bo_new(dev, NOUVEAU_BO_VRAM, 1 << 16, 3 << 16, NULL,
991 &screen->txc);
992 if (ret) {
993 NOUVEAU_ERR("Failed to allocate TIC/TSC bo: %d\n", ret);
994 goto fail;
995 }
996
997 screen->tic.entries = CALLOC(4096, sizeof(void *));
998 screen->tsc.entries = screen->tic.entries + 2048;
999
1000 if (!nv50_blitter_create(screen))
1001 goto fail;
1002
1003 nv50_screen_init_hwctx(screen);
1004
1005 ret = nv50_screen_compute_setup(screen, screen->base.pushbuf);
1006 if (ret) {
1007 NOUVEAU_ERR("Failed to init compute context: %d\n", ret);
1008 goto fail;
1009 }
1010
1011 nouveau_fence_new(&screen->base, &screen->base.fence.current, false);
1012
1013 return &screen->base;
1014
1015 fail:
1016 screen->base.base.context_create = NULL;
1017 return &screen->base;
1018 }
1019
1020 int
1021 nv50_screen_tic_alloc(struct nv50_screen *screen, void *entry)
1022 {
1023 int i = screen->tic.next;
1024
1025 while (screen->tic.lock[i / 32] & (1 << (i % 32)))
1026 i = (i + 1) & (NV50_TIC_MAX_ENTRIES - 1);
1027
1028 screen->tic.next = (i + 1) & (NV50_TIC_MAX_ENTRIES - 1);
1029
1030 if (screen->tic.entries[i])
1031 nv50_tic_entry(screen->tic.entries[i])->id = -1;
1032
1033 screen->tic.entries[i] = entry;
1034 return i;
1035 }
1036
1037 int
1038 nv50_screen_tsc_alloc(struct nv50_screen *screen, void *entry)
1039 {
1040 int i = screen->tsc.next;
1041
1042 while (screen->tsc.lock[i / 32] & (1 << (i % 32)))
1043 i = (i + 1) & (NV50_TSC_MAX_ENTRIES - 1);
1044
1045 screen->tsc.next = (i + 1) & (NV50_TSC_MAX_ENTRIES - 1);
1046
1047 if (screen->tsc.entries[i])
1048 nv50_tsc_entry(screen->tsc.entries[i])->id = -1;
1049
1050 screen->tsc.entries[i] = entry;
1051 return i;
1052 }