2 * Copyright 2010 Christoph Bumiller
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
25 #include <nouveau_drm.h>
26 #include "util/u_format.h"
27 #include "util/u_format_s3tc.h"
28 #include "pipe/p_screen.h"
30 #include "nv50/nv50_context.h"
31 #include "nv50/nv50_screen.h"
33 #include "nouveau_vp3_video.h"
35 #include "nv_object.xml.h"
37 /* affected by LOCAL_WARPS_LOG_ALLOC / LOCAL_WARPS_NO_CLAMP */
38 #define LOCAL_WARPS_ALLOC 32
39 /* affected by STACK_WARPS_LOG_ALLOC / STACK_WARPS_NO_CLAMP */
40 #define STACK_WARPS_ALLOC 32
42 #define THREADS_IN_WARP 32
45 nv50_screen_is_format_supported(struct pipe_screen
*pscreen
,
46 enum pipe_format format
,
47 enum pipe_texture_target target
,
48 unsigned sample_count
,
53 if (!(0x117 & (1 << sample_count
))) /* 0, 1, 2, 4 or 8 */
55 if (sample_count
== 8 && util_format_get_blocksizebits(format
) >= 128)
58 if (!util_format_is_supported(format
, bindings
))
62 case PIPE_FORMAT_Z16_UNORM
:
63 if (nv50_screen(pscreen
)->tesla
->oclass
< NVA0_3D_CLASS
)
70 if (bindings
& PIPE_BIND_LINEAR
)
71 if (util_format_is_depth_or_stencil(format
) ||
72 (target
!= PIPE_TEXTURE_1D
&&
73 target
!= PIPE_TEXTURE_2D
&&
74 target
!= PIPE_TEXTURE_RECT
) ||
78 /* shared is always supported */
79 bindings
&= ~(PIPE_BIND_LINEAR
|
82 return (( nv50_format_table
[format
].usage
|
83 nv50_vertex_format
[format
].usage
) & bindings
) == bindings
;
87 nv50_screen_get_param(struct pipe_screen
*pscreen
, enum pipe_cap param
)
89 const uint16_t class_3d
= nouveau_screen(pscreen
)->class_3d
;
90 struct nouveau_device
*dev
= nouveau_screen(pscreen
)->device
;
93 /* non-boolean caps */
94 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS
:
96 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS
:
98 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS
:
100 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS
:
102 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET
:
103 case PIPE_CAP_MIN_TEXEL_OFFSET
:
105 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET
:
106 case PIPE_CAP_MAX_TEXEL_OFFSET
:
108 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE
:
109 return 128 * 1024 * 1024;
110 case PIPE_CAP_GLSL_FEATURE_LEVEL
:
112 case PIPE_CAP_MAX_RENDER_TARGETS
:
114 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS
:
116 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS
:
118 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS
:
119 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS
:
121 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES
:
122 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS
:
124 case PIPE_CAP_MAX_VERTEX_STREAMS
:
126 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE
:
128 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT
:
130 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT
:
131 return 16; /* 256 for binding as RT, but that's not possible in GL */
132 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT
:
133 return NOUVEAU_MIN_BUFFER_MAP_ALIGN
;
134 case PIPE_CAP_MAX_VIEWPORTS
:
135 return NV50_MAX_VIEWPORTS
;
136 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK
:
137 return PIPE_QUIRK_TEXTURE_BORDER_COLOR_SWIZZLE_NV50
;
138 case PIPE_CAP_ENDIANNESS
:
139 return PIPE_ENDIAN_LITTLE
;
140 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS
:
141 return (class_3d
>= NVA3_3D_CLASS
) ? 4 : 0;
142 case PIPE_CAP_MAX_WINDOW_RECTANGLES
:
143 return NV50_MAX_WINDOW_RECTANGLES
;
146 case PIPE_CAP_TEXTURE_MIRROR_CLAMP
:
147 case PIPE_CAP_TEXTURE_SWIZZLE
:
148 case PIPE_CAP_NPOT_TEXTURES
:
149 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES
:
150 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS
:
151 case PIPE_CAP_ANISOTROPIC_FILTER
:
152 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS
:
153 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT
:
154 case PIPE_CAP_DEPTH_CLIP_DISABLE
:
155 case PIPE_CAP_POINT_SPRITE
:
157 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED
:
158 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED
:
159 case PIPE_CAP_VERTEX_COLOR_CLAMPED
:
160 case PIPE_CAP_QUERY_TIMESTAMP
:
161 case PIPE_CAP_QUERY_TIME_ELAPSED
:
162 case PIPE_CAP_OCCLUSION_QUERY
:
163 case PIPE_CAP_BLEND_EQUATION_SEPARATE
:
164 case PIPE_CAP_INDEP_BLEND_ENABLE
:
165 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT
:
166 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER
:
167 case PIPE_CAP_PRIMITIVE_RESTART
:
168 case PIPE_CAP_TGSI_INSTANCEID
:
169 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR
:
170 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS
:
171 case PIPE_CAP_CONDITIONAL_RENDER
:
172 case PIPE_CAP_TEXTURE_BARRIER
:
173 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION
:
174 case PIPE_CAP_START_INSTANCE
:
175 case PIPE_CAP_USER_VERTEX_BUFFERS
:
176 case PIPE_CAP_TEXTURE_MULTISAMPLE
:
177 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER
:
178 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE
:
179 case PIPE_CAP_SAMPLER_VIEW_TARGET
:
180 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED
:
181 case PIPE_CAP_CLIP_HALFZ
:
182 case PIPE_CAP_POLYGON_OFFSET_CLAMP
:
183 case PIPE_CAP_QUERY_PIPELINE_STATISTICS
:
184 case PIPE_CAP_TEXTURE_FLOAT_LINEAR
:
185 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR
:
186 case PIPE_CAP_DEPTH_BOUNDS_TEST
:
187 case PIPE_CAP_TGSI_TXQS
:
188 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS
:
189 case PIPE_CAP_SHAREABLE_SHADERS
:
190 case PIPE_CAP_CLEAR_TEXTURE
:
191 case PIPE_CAP_COMPUTE
:
192 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL
:
193 case PIPE_CAP_INVALIDATE_BUFFER
:
194 case PIPE_CAP_STRING_MARKER
:
195 case PIPE_CAP_CULL_DISTANCE
:
196 case PIPE_CAP_TGSI_ARRAY_COMPONENTS
:
197 case PIPE_CAP_TGSI_MUL_ZERO_WINS
:
198 case PIPE_CAP_TGSI_TEX_TXF_LZ
:
199 case PIPE_CAP_TGSI_CLOCK
:
200 case PIPE_CAP_CAN_BIND_CONST_BUFFER_AS_VERTEX
:
201 case PIPE_CAP_ALLOW_MAPPED_BUFFERS_DURING_EXECUTION
:
203 case PIPE_CAP_SEAMLESS_CUBE_MAP
:
204 return 1; /* class_3d >= NVA0_3D_CLASS; */
205 /* supported on nva0+ */
206 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME
:
207 return class_3d
>= NVA0_3D_CLASS
;
208 /* supported on nva3+ */
209 case PIPE_CAP_CUBE_MAP_ARRAY
:
210 case PIPE_CAP_INDEP_BLEND_FUNC
:
211 case PIPE_CAP_TEXTURE_QUERY_LOD
:
212 case PIPE_CAP_SAMPLE_SHADING
:
213 case PIPE_CAP_FORCE_PERSAMPLE_INTERP
:
214 return class_3d
>= NVA3_3D_CLASS
;
216 /* unsupported caps */
217 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE
:
218 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT
:
219 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER
:
220 case PIPE_CAP_SHADER_STENCIL_EXPORT
:
221 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS
:
222 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY
:
223 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY
:
224 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY
:
225 case PIPE_CAP_TGSI_TEXCOORD
:
226 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT
:
227 case PIPE_CAP_TEXTURE_GATHER_SM5
:
228 case PIPE_CAP_FAKE_SW_MSAA
:
229 case PIPE_CAP_TEXTURE_GATHER_OFFSETS
:
230 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION
:
231 case PIPE_CAP_DRAW_INDIRECT
:
232 case PIPE_CAP_MULTI_DRAW_INDIRECT
:
233 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS
:
234 case PIPE_CAP_VERTEXID_NOBASE
:
235 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE
: /* potentially supported on some hw */
236 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY
:
237 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY
:
238 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS
:
239 case PIPE_CAP_DRAW_PARAMETERS
:
240 case PIPE_CAP_TGSI_PACK_HALF_FLOAT
:
241 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL
:
242 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT
:
243 case PIPE_CAP_GENERATE_MIPMAP
:
244 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY
:
245 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS
:
246 case PIPE_CAP_QUERY_BUFFER_OBJECT
:
247 case PIPE_CAP_QUERY_MEMORY_INFO
:
248 case PIPE_CAP_PCI_GROUP
:
249 case PIPE_CAP_PCI_BUS
:
250 case PIPE_CAP_PCI_DEVICE
:
251 case PIPE_CAP_PCI_FUNCTION
:
252 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT
:
253 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR
:
254 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES
:
255 case PIPE_CAP_TGSI_VOTE
:
256 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED
:
257 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS
:
258 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS
:
259 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS
:
260 case PIPE_CAP_NATIVE_FENCE_FD
:
261 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY
:
262 case PIPE_CAP_TGSI_FS_FBFETCH
:
263 case PIPE_CAP_DOUBLES
:
265 case PIPE_CAP_INT64_DIVMOD
:
266 case PIPE_CAP_POLYGON_MODE_FILL_RECTANGLE
:
267 case PIPE_CAP_SPARSE_BUFFER_PAGE_SIZE
:
268 case PIPE_CAP_TGSI_BALLOT
:
269 case PIPE_CAP_TGSI_TES_LAYER_VIEWPORT
:
270 case PIPE_CAP_POST_DEPTH_COVERAGE
:
271 case PIPE_CAP_BINDLESS_TEXTURE
:
272 case PIPE_CAP_NIR_SAMPLERS_AS_DEREF
:
273 case PIPE_CAP_QUERY_SO_OVERFLOW
:
274 case PIPE_CAP_MEMOBJ
:
275 case PIPE_CAP_LOAD_CONSTBUF
:
276 case PIPE_CAP_TGSI_ANY_REG_AS_ADDRESS
:
277 case PIPE_CAP_TILE_RASTER_ORDER
:
278 case PIPE_CAP_MAX_COMBINED_SHADER_OUTPUT_RESOURCES
:
279 case PIPE_CAP_SIGNED_VERTEX_BUFFER_OFFSET
:
280 case PIPE_CAP_CONTEXT_PRIORITY_MASK
:
281 case PIPE_CAP_FENCE_SIGNAL
:
284 case PIPE_CAP_VENDOR_ID
:
286 case PIPE_CAP_DEVICE_ID
: {
288 if (nouveau_getparam(dev
, NOUVEAU_GETPARAM_PCI_DEVICE
, &device_id
)) {
289 NOUVEAU_ERR("NOUVEAU_GETPARAM_PCI_DEVICE failed.\n");
294 case PIPE_CAP_ACCELERATED
:
296 case PIPE_CAP_VIDEO_MEMORY
:
297 return dev
->vram_size
>> 20;
302 NOUVEAU_ERR("unknown PIPE_CAP %d\n", param
);
307 nv50_screen_get_shader_param(struct pipe_screen
*pscreen
,
308 enum pipe_shader_type shader
,
309 enum pipe_shader_cap param
)
312 case PIPE_SHADER_VERTEX
:
313 case PIPE_SHADER_GEOMETRY
:
314 case PIPE_SHADER_FRAGMENT
:
316 case PIPE_SHADER_COMPUTE
:
322 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS
:
323 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS
:
324 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS
:
325 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS
:
327 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH
:
329 case PIPE_SHADER_CAP_MAX_INPUTS
:
330 if (shader
== PIPE_SHADER_VERTEX
)
333 case PIPE_SHADER_CAP_MAX_OUTPUTS
:
335 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE
:
337 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS
:
338 return NV50_MAX_PIPE_CONSTBUFS
;
339 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR
:
340 return shader
!= PIPE_SHADER_FRAGMENT
;
341 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR
:
342 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR
:
343 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR
:
345 case PIPE_SHADER_CAP_MAX_TEMPS
:
346 return nv50_screen(pscreen
)->max_tls_space
/ ONE_TEMP_SIZE
;
347 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED
:
349 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED
:
351 case PIPE_SHADER_CAP_INT64_ATOMICS
:
352 case PIPE_SHADER_CAP_FP16
:
353 case PIPE_SHADER_CAP_SUBROUTINES
:
354 return 0; /* please inline, or provide function declarations */
355 case PIPE_SHADER_CAP_INTEGERS
:
357 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS
:
359 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS
:
360 /* The chip could handle more sampler views than samplers */
361 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS
:
362 return MIN2(16, PIPE_MAX_SAMPLERS
);
363 case PIPE_SHADER_CAP_PREFERRED_IR
:
364 return PIPE_SHADER_IR_TGSI
;
365 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT
:
367 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED
:
368 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED
:
369 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED
:
370 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED
:
371 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE
:
372 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS
:
373 case PIPE_SHADER_CAP_SUPPORTED_IRS
:
374 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES
:
375 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD
:
376 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS
:
377 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS
:
380 NOUVEAU_ERR("unknown PIPE_SHADER_CAP %d\n", param
);
386 nv50_screen_get_paramf(struct pipe_screen
*pscreen
, enum pipe_capf param
)
389 case PIPE_CAPF_MAX_LINE_WIDTH
:
390 case PIPE_CAPF_MAX_LINE_WIDTH_AA
:
392 case PIPE_CAPF_MAX_POINT_WIDTH
:
393 case PIPE_CAPF_MAX_POINT_WIDTH_AA
:
395 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY
:
397 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS
:
401 NOUVEAU_ERR("unknown PIPE_CAPF %d\n", param
);
406 nv50_screen_get_compute_param(struct pipe_screen
*pscreen
,
407 enum pipe_shader_ir ir_type
,
408 enum pipe_compute_cap param
, void *data
)
410 struct nv50_screen
*screen
= nv50_screen(pscreen
);
412 #define RET(x) do { \
414 memcpy(data, x, sizeof(x)); \
419 case PIPE_COMPUTE_CAP_GRID_DIMENSION
:
420 RET((uint64_t []) { 2 });
421 case PIPE_COMPUTE_CAP_MAX_GRID_SIZE
:
422 RET(((uint64_t []) { 65535, 65535 }));
423 case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE
:
424 RET(((uint64_t []) { 512, 512, 64 }));
425 case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK
:
426 RET((uint64_t []) { 512 });
427 case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE
: /* g0-15[] */
428 RET((uint64_t []) { 1ULL << 32 });
429 case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE
: /* s[] */
430 RET((uint64_t []) { 16 << 10 });
431 case PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE
: /* l[] */
432 RET((uint64_t []) { 16 << 10 });
433 case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE
: /* c[], arbitrary limit */
434 RET((uint64_t []) { 4096 });
435 case PIPE_COMPUTE_CAP_SUBGROUP_SIZE
:
436 RET((uint32_t []) { 32 });
437 case PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE
:
438 RET((uint64_t []) { 1ULL << 40 });
439 case PIPE_COMPUTE_CAP_IMAGES_SUPPORTED
:
440 RET((uint32_t []) { 0 });
441 case PIPE_COMPUTE_CAP_MAX_COMPUTE_UNITS
:
442 RET((uint32_t []) { screen
->mp_count
});
443 case PIPE_COMPUTE_CAP_MAX_CLOCK_FREQUENCY
:
444 RET((uint32_t []) { 512 }); /* FIXME: arbitrary limit */
445 case PIPE_COMPUTE_CAP_ADDRESS_BITS
:
446 RET((uint32_t []) { 32 });
447 case PIPE_COMPUTE_CAP_MAX_VARIABLE_THREADS_PER_BLOCK
:
448 RET((uint64_t []) { 0 });
457 nv50_screen_destroy(struct pipe_screen
*pscreen
)
459 struct nv50_screen
*screen
= nv50_screen(pscreen
);
461 if (!nouveau_drm_screen_unref(&screen
->base
))
464 if (screen
->base
.fence
.current
) {
465 struct nouveau_fence
*current
= NULL
;
467 /* nouveau_fence_wait will create a new current fence, so wait on the
468 * _current_ one, and remove both.
470 nouveau_fence_ref(screen
->base
.fence
.current
, ¤t
);
471 nouveau_fence_wait(current
, NULL
);
472 nouveau_fence_ref(NULL
, ¤t
);
473 nouveau_fence_ref(NULL
, &screen
->base
.fence
.current
);
475 if (screen
->base
.pushbuf
)
476 screen
->base
.pushbuf
->user_priv
= NULL
;
479 nv50_blitter_destroy(screen
);
480 if (screen
->pm
.prog
) {
481 screen
->pm
.prog
->code
= NULL
; /* hardcoded, don't FREE */
482 nv50_program_destroy(NULL
, screen
->pm
.prog
);
483 FREE(screen
->pm
.prog
);
486 nouveau_bo_ref(NULL
, &screen
->code
);
487 nouveau_bo_ref(NULL
, &screen
->tls_bo
);
488 nouveau_bo_ref(NULL
, &screen
->stack_bo
);
489 nouveau_bo_ref(NULL
, &screen
->txc
);
490 nouveau_bo_ref(NULL
, &screen
->uniforms
);
491 nouveau_bo_ref(NULL
, &screen
->fence
.bo
);
493 nouveau_heap_destroy(&screen
->vp_code_heap
);
494 nouveau_heap_destroy(&screen
->gp_code_heap
);
495 nouveau_heap_destroy(&screen
->fp_code_heap
);
497 FREE(screen
->tic
.entries
);
499 nouveau_object_del(&screen
->tesla
);
500 nouveau_object_del(&screen
->eng2d
);
501 nouveau_object_del(&screen
->m2mf
);
502 nouveau_object_del(&screen
->compute
);
503 nouveau_object_del(&screen
->sync
);
505 nouveau_screen_fini(&screen
->base
);
511 nv50_screen_fence_emit(struct pipe_screen
*pscreen
, u32
*sequence
)
513 struct nv50_screen
*screen
= nv50_screen(pscreen
);
514 struct nouveau_pushbuf
*push
= screen
->base
.pushbuf
;
516 /* we need to do it after possible flush in MARK_RING */
517 *sequence
= ++screen
->base
.fence
.sequence
;
519 assert(PUSH_AVAIL(push
) + push
->rsvd_kick
>= 5);
520 PUSH_DATA (push
, NV50_FIFO_PKHDR(NV50_3D(QUERY_ADDRESS_HIGH
), 4));
521 PUSH_DATAh(push
, screen
->fence
.bo
->offset
);
522 PUSH_DATA (push
, screen
->fence
.bo
->offset
);
523 PUSH_DATA (push
, *sequence
);
524 PUSH_DATA (push
, NV50_3D_QUERY_GET_MODE_WRITE_UNK0
|
525 NV50_3D_QUERY_GET_UNK4
|
526 NV50_3D_QUERY_GET_UNIT_CROP
|
527 NV50_3D_QUERY_GET_TYPE_QUERY
|
528 NV50_3D_QUERY_GET_QUERY_SELECT_ZERO
|
529 NV50_3D_QUERY_GET_SHORT
);
533 nv50_screen_fence_update(struct pipe_screen
*pscreen
)
535 return nv50_screen(pscreen
)->fence
.map
[0];
539 nv50_screen_init_hwctx(struct nv50_screen
*screen
)
541 struct nouveau_pushbuf
*push
= screen
->base
.pushbuf
;
542 struct nv04_fifo
*fifo
;
545 fifo
= (struct nv04_fifo
*)screen
->base
.channel
->data
;
547 BEGIN_NV04(push
, SUBC_M2MF(NV01_SUBCHAN_OBJECT
), 1);
548 PUSH_DATA (push
, screen
->m2mf
->handle
);
549 BEGIN_NV04(push
, SUBC_M2MF(NV03_M2MF_DMA_NOTIFY
), 3);
550 PUSH_DATA (push
, screen
->sync
->handle
);
551 PUSH_DATA (push
, fifo
->vram
);
552 PUSH_DATA (push
, fifo
->vram
);
554 BEGIN_NV04(push
, SUBC_2D(NV01_SUBCHAN_OBJECT
), 1);
555 PUSH_DATA (push
, screen
->eng2d
->handle
);
556 BEGIN_NV04(push
, NV50_2D(DMA_NOTIFY
), 4);
557 PUSH_DATA (push
, screen
->sync
->handle
);
558 PUSH_DATA (push
, fifo
->vram
);
559 PUSH_DATA (push
, fifo
->vram
);
560 PUSH_DATA (push
, fifo
->vram
);
561 BEGIN_NV04(push
, NV50_2D(OPERATION
), 1);
562 PUSH_DATA (push
, NV50_2D_OPERATION_SRCCOPY
);
563 BEGIN_NV04(push
, NV50_2D(CLIP_ENABLE
), 1);
565 BEGIN_NV04(push
, NV50_2D(COLOR_KEY_ENABLE
), 1);
567 BEGIN_NV04(push
, SUBC_2D(0x0888), 1);
569 BEGIN_NV04(push
, NV50_2D(COND_MODE
), 1);
570 PUSH_DATA (push
, NV50_2D_COND_MODE_ALWAYS
);
572 BEGIN_NV04(push
, SUBC_3D(NV01_SUBCHAN_OBJECT
), 1);
573 PUSH_DATA (push
, screen
->tesla
->handle
);
575 BEGIN_NV04(push
, NV50_3D(COND_MODE
), 1);
576 PUSH_DATA (push
, NV50_3D_COND_MODE_ALWAYS
);
578 BEGIN_NV04(push
, NV50_3D(DMA_NOTIFY
), 1);
579 PUSH_DATA (push
, screen
->sync
->handle
);
580 BEGIN_NV04(push
, NV50_3D(DMA_ZETA
), 11);
581 for (i
= 0; i
< 11; ++i
)
582 PUSH_DATA(push
, fifo
->vram
);
583 BEGIN_NV04(push
, NV50_3D(DMA_COLOR(0)), NV50_3D_DMA_COLOR__LEN
);
584 for (i
= 0; i
< NV50_3D_DMA_COLOR__LEN
; ++i
)
585 PUSH_DATA(push
, fifo
->vram
);
587 BEGIN_NV04(push
, NV50_3D(REG_MODE
), 1);
588 PUSH_DATA (push
, NV50_3D_REG_MODE_STRIPED
);
589 BEGIN_NV04(push
, NV50_3D(UNK1400_LANES
), 1);
590 PUSH_DATA (push
, 0xf);
592 if (debug_get_bool_option("NOUVEAU_SHADER_WATCHDOG", true)) {
593 BEGIN_NV04(push
, NV50_3D(WATCHDOG_TIMER
), 1);
594 PUSH_DATA (push
, 0x18);
597 BEGIN_NV04(push
, NV50_3D(ZETA_COMP_ENABLE
), 1);
598 PUSH_DATA(push
, screen
->base
.drm
->version
>= 0x01000101);
600 BEGIN_NV04(push
, NV50_3D(RT_COMP_ENABLE(0)), 8);
601 for (i
= 0; i
< 8; ++i
)
602 PUSH_DATA(push
, screen
->base
.drm
->version
>= 0x01000101);
604 BEGIN_NV04(push
, NV50_3D(RT_CONTROL
), 1);
607 BEGIN_NV04(push
, NV50_3D(CSAA_ENABLE
), 1);
609 BEGIN_NV04(push
, NV50_3D(MULTISAMPLE_ENABLE
), 1);
611 BEGIN_NV04(push
, NV50_3D(MULTISAMPLE_MODE
), 1);
612 PUSH_DATA (push
, NV50_3D_MULTISAMPLE_MODE_MS1
);
613 BEGIN_NV04(push
, NV50_3D(MULTISAMPLE_CTRL
), 1);
615 BEGIN_NV04(push
, NV50_3D(PRIM_RESTART_WITH_DRAW_ARRAYS
), 1);
617 BEGIN_NV04(push
, NV50_3D(BLEND_SEPARATE_ALPHA
), 1);
620 if (screen
->tesla
->oclass
>= NVA0_3D_CLASS
) {
621 BEGIN_NV04(push
, SUBC_3D(NVA0_3D_TEX_MISC
), 1);
625 BEGIN_NV04(push
, NV50_3D(SCREEN_Y_CONTROL
), 1);
627 BEGIN_NV04(push
, NV50_3D(WINDOW_OFFSET_X
), 2);
630 BEGIN_NV04(push
, NV50_3D(ZCULL_REGION
), 1);
631 PUSH_DATA (push
, 0x3f);
633 BEGIN_NV04(push
, NV50_3D(VP_ADDRESS_HIGH
), 2);
634 PUSH_DATAh(push
, screen
->code
->offset
+ (0 << NV50_CODE_BO_SIZE_LOG2
));
635 PUSH_DATA (push
, screen
->code
->offset
+ (0 << NV50_CODE_BO_SIZE_LOG2
));
637 BEGIN_NV04(push
, NV50_3D(FP_ADDRESS_HIGH
), 2);
638 PUSH_DATAh(push
, screen
->code
->offset
+ (1 << NV50_CODE_BO_SIZE_LOG2
));
639 PUSH_DATA (push
, screen
->code
->offset
+ (1 << NV50_CODE_BO_SIZE_LOG2
));
641 BEGIN_NV04(push
, NV50_3D(GP_ADDRESS_HIGH
), 2);
642 PUSH_DATAh(push
, screen
->code
->offset
+ (2 << NV50_CODE_BO_SIZE_LOG2
));
643 PUSH_DATA (push
, screen
->code
->offset
+ (2 << NV50_CODE_BO_SIZE_LOG2
));
645 BEGIN_NV04(push
, NV50_3D(LOCAL_ADDRESS_HIGH
), 3);
646 PUSH_DATAh(push
, screen
->tls_bo
->offset
);
647 PUSH_DATA (push
, screen
->tls_bo
->offset
);
648 PUSH_DATA (push
, util_logbase2(screen
->cur_tls_space
/ 8));
650 BEGIN_NV04(push
, NV50_3D(STACK_ADDRESS_HIGH
), 3);
651 PUSH_DATAh(push
, screen
->stack_bo
->offset
);
652 PUSH_DATA (push
, screen
->stack_bo
->offset
);
655 BEGIN_NV04(push
, NV50_3D(CB_DEF_ADDRESS_HIGH
), 3);
656 PUSH_DATAh(push
, screen
->uniforms
->offset
+ (0 << 16));
657 PUSH_DATA (push
, screen
->uniforms
->offset
+ (0 << 16));
658 PUSH_DATA (push
, (NV50_CB_PVP
<< 16) | 0x0000);
660 BEGIN_NV04(push
, NV50_3D(CB_DEF_ADDRESS_HIGH
), 3);
661 PUSH_DATAh(push
, screen
->uniforms
->offset
+ (1 << 16));
662 PUSH_DATA (push
, screen
->uniforms
->offset
+ (1 << 16));
663 PUSH_DATA (push
, (NV50_CB_PGP
<< 16) | 0x0000);
665 BEGIN_NV04(push
, NV50_3D(CB_DEF_ADDRESS_HIGH
), 3);
666 PUSH_DATAh(push
, screen
->uniforms
->offset
+ (2 << 16));
667 PUSH_DATA (push
, screen
->uniforms
->offset
+ (2 << 16));
668 PUSH_DATA (push
, (NV50_CB_PFP
<< 16) | 0x0000);
670 BEGIN_NV04(push
, NV50_3D(CB_DEF_ADDRESS_HIGH
), 3);
671 PUSH_DATAh(push
, screen
->uniforms
->offset
+ (3 << 16));
672 PUSH_DATA (push
, screen
->uniforms
->offset
+ (3 << 16));
673 PUSH_DATA (push
, (NV50_CB_AUX
<< 16) | (NV50_CB_AUX_SIZE
& 0xffff));
675 BEGIN_NI04(push
, NV50_3D(SET_PROGRAM_CB
), 3);
676 PUSH_DATA (push
, (NV50_CB_AUX
<< 12) | 0xf01);
677 PUSH_DATA (push
, (NV50_CB_AUX
<< 12) | 0xf21);
678 PUSH_DATA (push
, (NV50_CB_AUX
<< 12) | 0xf31);
680 /* return { 0.0, 0.0, 0.0, 0.0 } on out-of-bounds vtxbuf access */
681 BEGIN_NV04(push
, NV50_3D(CB_ADDR
), 1);
682 PUSH_DATA (push
, (NV50_CB_AUX_RUNOUT_OFFSET
<< (8 - 2)) | NV50_CB_AUX
);
683 BEGIN_NI04(push
, NV50_3D(CB_DATA(0)), 4);
684 PUSH_DATAf(push
, 0.0f
);
685 PUSH_DATAf(push
, 0.0f
);
686 PUSH_DATAf(push
, 0.0f
);
687 PUSH_DATAf(push
, 0.0f
);
688 BEGIN_NV04(push
, NV50_3D(VERTEX_RUNOUT_ADDRESS_HIGH
), 2);
689 PUSH_DATAh(push
, screen
->uniforms
->offset
+ (3 << 16) + NV50_CB_AUX_RUNOUT_OFFSET
);
690 PUSH_DATA (push
, screen
->uniforms
->offset
+ (3 << 16) + NV50_CB_AUX_RUNOUT_OFFSET
);
692 nv50_upload_ms_info(push
);
694 /* max TIC (bits 4:8) & TSC bindings, per program type */
695 for (i
= 0; i
< 3; ++i
) {
696 BEGIN_NV04(push
, NV50_3D(TEX_LIMITS(i
)), 1);
697 PUSH_DATA (push
, 0x54);
700 BEGIN_NV04(push
, NV50_3D(TIC_ADDRESS_HIGH
), 3);
701 PUSH_DATAh(push
, screen
->txc
->offset
);
702 PUSH_DATA (push
, screen
->txc
->offset
);
703 PUSH_DATA (push
, NV50_TIC_MAX_ENTRIES
- 1);
705 BEGIN_NV04(push
, NV50_3D(TSC_ADDRESS_HIGH
), 3);
706 PUSH_DATAh(push
, screen
->txc
->offset
+ 65536);
707 PUSH_DATA (push
, screen
->txc
->offset
+ 65536);
708 PUSH_DATA (push
, NV50_TSC_MAX_ENTRIES
- 1);
710 BEGIN_NV04(push
, NV50_3D(LINKED_TSC
), 1);
713 BEGIN_NV04(push
, NV50_3D(CLIP_RECTS_EN
), 1);
715 BEGIN_NV04(push
, NV50_3D(CLIP_RECTS_MODE
), 1);
716 PUSH_DATA (push
, NV50_3D_CLIP_RECTS_MODE_INSIDE_ANY
);
717 BEGIN_NV04(push
, NV50_3D(CLIP_RECT_HORIZ(0)), 8 * 2);
718 for (i
= 0; i
< 8 * 2; ++i
)
720 BEGIN_NV04(push
, NV50_3D(CLIPID_ENABLE
), 1);
723 BEGIN_NV04(push
, NV50_3D(VIEWPORT_TRANSFORM_EN
), 1);
725 for (i
= 0; i
< NV50_MAX_VIEWPORTS
; i
++) {
726 BEGIN_NV04(push
, NV50_3D(DEPTH_RANGE_NEAR(i
)), 2);
727 PUSH_DATAf(push
, 0.0f
);
728 PUSH_DATAf(push
, 1.0f
);
729 BEGIN_NV04(push
, NV50_3D(VIEWPORT_HORIZ(i
)), 2);
730 PUSH_DATA (push
, 8192 << 16);
731 PUSH_DATA (push
, 8192 << 16);
734 BEGIN_NV04(push
, NV50_3D(VIEW_VOLUME_CLIP_CTRL
), 1);
735 #ifdef NV50_SCISSORS_CLIPPING
736 PUSH_DATA (push
, 0x0000);
738 PUSH_DATA (push
, 0x1080);
741 BEGIN_NV04(push
, NV50_3D(CLEAR_FLAGS
), 1);
742 PUSH_DATA (push
, NV50_3D_CLEAR_FLAGS_CLEAR_RECT_VIEWPORT
);
744 /* We use scissors instead of exact view volume clipping,
745 * so they're always enabled.
747 for (i
= 0; i
< NV50_MAX_VIEWPORTS
; i
++) {
748 BEGIN_NV04(push
, NV50_3D(SCISSOR_ENABLE(i
)), 3);
750 PUSH_DATA (push
, 8192 << 16);
751 PUSH_DATA (push
, 8192 << 16);
754 BEGIN_NV04(push
, NV50_3D(RASTERIZE_ENABLE
), 1);
756 BEGIN_NV04(push
, NV50_3D(POINT_RASTER_RULES
), 1);
757 PUSH_DATA (push
, NV50_3D_POINT_RASTER_RULES_OGL
);
758 BEGIN_NV04(push
, NV50_3D(FRAG_COLOR_CLAMP_EN
), 1);
759 PUSH_DATA (push
, 0x11111111);
760 BEGIN_NV04(push
, NV50_3D(EDGEFLAG
), 1);
763 BEGIN_NV04(push
, NV50_3D(VB_ELEMENT_BASE
), 1);
765 if (screen
->base
.class_3d
>= NV84_3D_CLASS
) {
766 BEGIN_NV04(push
, NV84_3D(VERTEX_ID_BASE
), 1);
770 BEGIN_NV04(push
, NV50_3D(UNK0FDC
), 1);
772 BEGIN_NV04(push
, NV50_3D(UNK19C0
), 1);
778 static int nv50_tls_alloc(struct nv50_screen
*screen
, unsigned tls_space
,
781 struct nouveau_device
*dev
= screen
->base
.device
;
784 screen
->cur_tls_space
= util_next_power_of_two(tls_space
/ ONE_TEMP_SIZE
) *
786 if (nouveau_mesa_debug
)
787 debug_printf("allocating space for %u temps\n",
788 util_next_power_of_two(tls_space
/ ONE_TEMP_SIZE
));
789 *tls_size
= screen
->cur_tls_space
* util_next_power_of_two(screen
->TPs
) *
790 screen
->MPsInTP
* LOCAL_WARPS_ALLOC
* THREADS_IN_WARP
;
792 ret
= nouveau_bo_new(dev
, NOUVEAU_BO_VRAM
, 1 << 16,
793 *tls_size
, NULL
, &screen
->tls_bo
);
795 NOUVEAU_ERR("Failed to allocate local bo: %d\n", ret
);
802 int nv50_tls_realloc(struct nv50_screen
*screen
, unsigned tls_space
)
804 struct nouveau_pushbuf
*push
= screen
->base
.pushbuf
;
808 if (tls_space
< screen
->cur_tls_space
)
810 if (tls_space
> screen
->max_tls_space
) {
811 /* fixable by limiting number of warps (LOCAL_WARPS_LOG_ALLOC /
812 * LOCAL_WARPS_NO_CLAMP) */
813 NOUVEAU_ERR("Unsupported number of temporaries (%u > %u). Fixable if someone cares.\n",
814 (unsigned)(tls_space
/ ONE_TEMP_SIZE
),
815 (unsigned)(screen
->max_tls_space
/ ONE_TEMP_SIZE
));
819 nouveau_bo_ref(NULL
, &screen
->tls_bo
);
820 ret
= nv50_tls_alloc(screen
, tls_space
, &tls_size
);
824 BEGIN_NV04(push
, NV50_3D(LOCAL_ADDRESS_HIGH
), 3);
825 PUSH_DATAh(push
, screen
->tls_bo
->offset
);
826 PUSH_DATA (push
, screen
->tls_bo
->offset
);
827 PUSH_DATA (push
, util_logbase2(screen
->cur_tls_space
/ 8));
832 struct nouveau_screen
*
833 nv50_screen_create(struct nouveau_device
*dev
)
835 struct nv50_screen
*screen
;
836 struct pipe_screen
*pscreen
;
837 struct nouveau_object
*chan
;
839 uint32_t tesla_class
;
843 screen
= CALLOC_STRUCT(nv50_screen
);
846 pscreen
= &screen
->base
.base
;
847 pscreen
->destroy
= nv50_screen_destroy
;
849 ret
= nouveau_screen_init(&screen
->base
, dev
);
851 NOUVEAU_ERR("nouveau_screen_init failed: %d\n", ret
);
855 /* TODO: Prevent FIFO prefetch before transfer of index buffers and
856 * admit them to VRAM.
858 screen
->base
.vidmem_bindings
|= PIPE_BIND_CONSTANT_BUFFER
|
859 PIPE_BIND_VERTEX_BUFFER
;
860 screen
->base
.sysmem_bindings
|=
861 PIPE_BIND_VERTEX_BUFFER
| PIPE_BIND_INDEX_BUFFER
;
863 screen
->base
.pushbuf
->user_priv
= screen
;
864 screen
->base
.pushbuf
->rsvd_kick
= 5;
866 chan
= screen
->base
.channel
;
868 pscreen
->context_create
= nv50_create
;
869 pscreen
->is_format_supported
= nv50_screen_is_format_supported
;
870 pscreen
->get_param
= nv50_screen_get_param
;
871 pscreen
->get_shader_param
= nv50_screen_get_shader_param
;
872 pscreen
->get_paramf
= nv50_screen_get_paramf
;
873 pscreen
->get_compute_param
= nv50_screen_get_compute_param
;
874 pscreen
->get_driver_query_info
= nv50_screen_get_driver_query_info
;
875 pscreen
->get_driver_query_group_info
= nv50_screen_get_driver_query_group_info
;
877 nv50_screen_init_resource_functions(pscreen
);
879 if (screen
->base
.device
->chipset
< 0x84 ||
880 debug_get_bool_option("NOUVEAU_PMPEG", false)) {
882 nouveau_screen_init_vdec(&screen
->base
);
883 } else if (screen
->base
.device
->chipset
< 0x98 ||
884 screen
->base
.device
->chipset
== 0xa0) {
886 screen
->base
.base
.get_video_param
= nv84_screen_get_video_param
;
887 screen
->base
.base
.is_video_format_supported
= nv84_screen_video_supported
;
890 screen
->base
.base
.get_video_param
= nouveau_vp3_screen_get_video_param
;
891 screen
->base
.base
.is_video_format_supported
= nouveau_vp3_screen_video_supported
;
894 ret
= nouveau_bo_new(dev
, NOUVEAU_BO_GART
| NOUVEAU_BO_MAP
, 0, 4096,
895 NULL
, &screen
->fence
.bo
);
897 NOUVEAU_ERR("Failed to allocate fence bo: %d\n", ret
);
901 nouveau_bo_map(screen
->fence
.bo
, 0, NULL
);
902 screen
->fence
.map
= screen
->fence
.bo
->map
;
903 screen
->base
.fence
.emit
= nv50_screen_fence_emit
;
904 screen
->base
.fence
.update
= nv50_screen_fence_update
;
906 ret
= nouveau_object_new(chan
, 0xbeef0301, NOUVEAU_NOTIFIER_CLASS
,
907 &(struct nv04_notify
){ .length
= 32 },
908 sizeof(struct nv04_notify
), &screen
->sync
);
910 NOUVEAU_ERR("Failed to allocate notifier: %d\n", ret
);
914 ret
= nouveau_object_new(chan
, 0xbeef5039, NV50_M2MF_CLASS
,
915 NULL
, 0, &screen
->m2mf
);
917 NOUVEAU_ERR("Failed to allocate PGRAPH context for M2MF: %d\n", ret
);
921 ret
= nouveau_object_new(chan
, 0xbeef502d, NV50_2D_CLASS
,
922 NULL
, 0, &screen
->eng2d
);
924 NOUVEAU_ERR("Failed to allocate PGRAPH context for 2D: %d\n", ret
);
928 switch (dev
->chipset
& 0xf0) {
930 tesla_class
= NV50_3D_CLASS
;
934 tesla_class
= NV84_3D_CLASS
;
937 switch (dev
->chipset
) {
941 tesla_class
= NVA0_3D_CLASS
;
944 tesla_class
= NVAF_3D_CLASS
;
947 tesla_class
= NVA3_3D_CLASS
;
952 NOUVEAU_ERR("Not a known NV50 chipset: NV%02x\n", dev
->chipset
);
955 screen
->base
.class_3d
= tesla_class
;
957 ret
= nouveau_object_new(chan
, 0xbeef5097, tesla_class
,
958 NULL
, 0, &screen
->tesla
);
960 NOUVEAU_ERR("Failed to allocate PGRAPH context for 3D: %d\n", ret
);
964 /* This over-allocates by a page. The GP, which would execute at the end of
965 * the last page, would trigger faults. The going theory is that it
966 * prefetches up to a certain amount.
968 ret
= nouveau_bo_new(dev
, NOUVEAU_BO_VRAM
, 1 << 16,
969 (3 << NV50_CODE_BO_SIZE_LOG2
) + 0x1000,
970 NULL
, &screen
->code
);
972 NOUVEAU_ERR("Failed to allocate code bo: %d\n", ret
);
976 nouveau_heap_init(&screen
->vp_code_heap
, 0, 1 << NV50_CODE_BO_SIZE_LOG2
);
977 nouveau_heap_init(&screen
->gp_code_heap
, 0, 1 << NV50_CODE_BO_SIZE_LOG2
);
978 nouveau_heap_init(&screen
->fp_code_heap
, 0, 1 << NV50_CODE_BO_SIZE_LOG2
);
980 nouveau_getparam(dev
, NOUVEAU_GETPARAM_GRAPH_UNITS
, &value
);
982 screen
->TPs
= util_bitcount(value
& 0xffff);
983 screen
->MPsInTP
= util_bitcount((value
>> 24) & 0xf);
985 screen
->mp_count
= screen
->TPs
* screen
->MPsInTP
;
987 stack_size
= util_next_power_of_two(screen
->TPs
) * screen
->MPsInTP
*
988 STACK_WARPS_ALLOC
* 64 * 8;
990 ret
= nouveau_bo_new(dev
, NOUVEAU_BO_VRAM
, 1 << 16, stack_size
, NULL
,
993 NOUVEAU_ERR("Failed to allocate stack bo: %d\n", ret
);
997 uint64_t size_of_one_temp
= util_next_power_of_two(screen
->TPs
) *
998 screen
->MPsInTP
* LOCAL_WARPS_ALLOC
* THREADS_IN_WARP
*
1000 screen
->max_tls_space
= dev
->vram_size
/ size_of_one_temp
* ONE_TEMP_SIZE
;
1001 screen
->max_tls_space
/= 2; /* half of vram */
1003 /* hw can address max 64 KiB */
1004 screen
->max_tls_space
= MIN2(screen
->max_tls_space
, 64 << 10);
1007 unsigned tls_space
= 4/*temps*/ * ONE_TEMP_SIZE
;
1008 ret
= nv50_tls_alloc(screen
, tls_space
, &tls_size
);
1012 if (nouveau_mesa_debug
)
1013 debug_printf("TPs = %u, MPsInTP = %u, VRAM = %"PRIu64
" MiB, tls_size = %"PRIu64
" KiB\n",
1014 screen
->TPs
, screen
->MPsInTP
, dev
->vram_size
>> 20, tls_size
>> 10);
1016 ret
= nouveau_bo_new(dev
, NOUVEAU_BO_VRAM
, 1 << 16, 4 << 16, NULL
,
1019 NOUVEAU_ERR("Failed to allocate uniforms bo: %d\n", ret
);
1023 ret
= nouveau_bo_new(dev
, NOUVEAU_BO_VRAM
, 1 << 16, 3 << 16, NULL
,
1026 NOUVEAU_ERR("Failed to allocate TIC/TSC bo: %d\n", ret
);
1030 screen
->tic
.entries
= CALLOC(4096, sizeof(void *));
1031 screen
->tsc
.entries
= screen
->tic
.entries
+ 2048;
1033 if (!nv50_blitter_create(screen
))
1036 nv50_screen_init_hwctx(screen
);
1038 ret
= nv50_screen_compute_setup(screen
, screen
->base
.pushbuf
);
1040 NOUVEAU_ERR("Failed to init compute context: %d\n", ret
);
1044 nouveau_fence_new(&screen
->base
, &screen
->base
.fence
.current
);
1046 return &screen
->base
;
1049 screen
->base
.base
.context_create
= NULL
;
1050 return &screen
->base
;
1054 nv50_screen_tic_alloc(struct nv50_screen
*screen
, void *entry
)
1056 int i
= screen
->tic
.next
;
1058 while (screen
->tic
.lock
[i
/ 32] & (1 << (i
% 32)))
1059 i
= (i
+ 1) & (NV50_TIC_MAX_ENTRIES
- 1);
1061 screen
->tic
.next
= (i
+ 1) & (NV50_TIC_MAX_ENTRIES
- 1);
1063 if (screen
->tic
.entries
[i
])
1064 nv50_tic_entry(screen
->tic
.entries
[i
])->id
= -1;
1066 screen
->tic
.entries
[i
] = entry
;
1071 nv50_screen_tsc_alloc(struct nv50_screen
*screen
, void *entry
)
1073 int i
= screen
->tsc
.next
;
1075 while (screen
->tsc
.lock
[i
/ 32] & (1 << (i
% 32)))
1076 i
= (i
+ 1) & (NV50_TSC_MAX_ENTRIES
- 1);
1078 screen
->tsc
.next
= (i
+ 1) & (NV50_TSC_MAX_ENTRIES
- 1);
1080 if (screen
->tsc
.entries
[i
])
1081 nv50_tsc_entry(screen
->tsc
.entries
[i
])->id
= -1;
1083 screen
->tsc
.entries
[i
] = entry
;