nvc0: fix wrong indentation in nvc0_validate_fb()
[mesa.git] / src / gallium / drivers / nouveau / nvc0 / nvc0_program.c
1 /*
2 * Copyright 2010 Christoph Bumiller
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 */
22
23 #include "pipe/p_defines.h"
24
25 #include "tgsi/tgsi_ureg.h"
26
27 #include "nvc0/nvc0_context.h"
28
29 #include "codegen/nv50_ir_driver.h"
30 #include "nvc0/nve4_compute.h"
31
32 /* NOTE: Using a[0x270] in FP may cause an error even if we're using less than
33 * 124 scalar varying values.
34 */
35 static uint32_t
36 nvc0_shader_input_address(unsigned sn, unsigned si)
37 {
38 switch (sn) {
39 case TGSI_SEMANTIC_TESSOUTER: return 0x000 + si * 0x4;
40 case TGSI_SEMANTIC_TESSINNER: return 0x010 + si * 0x4;
41 case TGSI_SEMANTIC_PATCH: return 0x020 + si * 0x10;
42 case TGSI_SEMANTIC_PRIMID: return 0x060;
43 case TGSI_SEMANTIC_LAYER: return 0x064;
44 case TGSI_SEMANTIC_VIEWPORT_INDEX:return 0x068;
45 case TGSI_SEMANTIC_PSIZE: return 0x06c;
46 case TGSI_SEMANTIC_POSITION: return 0x070;
47 case TGSI_SEMANTIC_GENERIC: return 0x080 + si * 0x10;
48 case TGSI_SEMANTIC_FOG: return 0x2e8;
49 case TGSI_SEMANTIC_COLOR: return 0x280 + si * 0x10;
50 case TGSI_SEMANTIC_BCOLOR: return 0x2a0 + si * 0x10;
51 case TGSI_SEMANTIC_CLIPDIST: return 0x2c0 + si * 0x10;
52 case TGSI_SEMANTIC_CLIPVERTEX: return 0x270;
53 case TGSI_SEMANTIC_PCOORD: return 0x2e0;
54 case TGSI_SEMANTIC_TESSCOORD: return 0x2f0;
55 case TGSI_SEMANTIC_INSTANCEID: return 0x2f8;
56 case TGSI_SEMANTIC_VERTEXID: return 0x2fc;
57 case TGSI_SEMANTIC_TEXCOORD: return 0x300 + si * 0x10;
58 default:
59 assert(!"invalid TGSI input semantic");
60 return ~0;
61 }
62 }
63
64 static uint32_t
65 nvc0_shader_output_address(unsigned sn, unsigned si)
66 {
67 switch (sn) {
68 case TGSI_SEMANTIC_TESSOUTER: return 0x000 + si * 0x4;
69 case TGSI_SEMANTIC_TESSINNER: return 0x010 + si * 0x4;
70 case TGSI_SEMANTIC_PATCH: return 0x020 + si * 0x10;
71 case TGSI_SEMANTIC_PRIMID: return 0x060;
72 case TGSI_SEMANTIC_LAYER: return 0x064;
73 case TGSI_SEMANTIC_VIEWPORT_INDEX:return 0x068;
74 case TGSI_SEMANTIC_PSIZE: return 0x06c;
75 case TGSI_SEMANTIC_POSITION: return 0x070;
76 case TGSI_SEMANTIC_GENERIC: return 0x080 + si * 0x10;
77 case TGSI_SEMANTIC_FOG: return 0x2e8;
78 case TGSI_SEMANTIC_COLOR: return 0x280 + si * 0x10;
79 case TGSI_SEMANTIC_BCOLOR: return 0x2a0 + si * 0x10;
80 case TGSI_SEMANTIC_CLIPDIST: return 0x2c0 + si * 0x10;
81 case TGSI_SEMANTIC_CLIPVERTEX: return 0x270;
82 case TGSI_SEMANTIC_TEXCOORD: return 0x300 + si * 0x10;
83 /* case TGSI_SEMANTIC_VIEWPORT_MASK: return 0x3a0; */
84 case TGSI_SEMANTIC_EDGEFLAG: return ~0;
85 default:
86 assert(!"invalid TGSI output semantic");
87 return ~0;
88 }
89 }
90
91 static int
92 nvc0_vp_assign_input_slots(struct nv50_ir_prog_info *info)
93 {
94 unsigned i, c, n;
95
96 for (n = 0, i = 0; i < info->numInputs; ++i) {
97 switch (info->in[i].sn) {
98 case TGSI_SEMANTIC_INSTANCEID: /* for SM4 only, in TGSI they're SVs */
99 case TGSI_SEMANTIC_VERTEXID:
100 info->in[i].mask = 0x1;
101 info->in[i].slot[0] =
102 nvc0_shader_input_address(info->in[i].sn, 0) / 4;
103 continue;
104 default:
105 break;
106 }
107 for (c = 0; c < 4; ++c)
108 info->in[i].slot[c] = (0x80 + n * 0x10 + c * 0x4) / 4;
109 ++n;
110 }
111
112 return 0;
113 }
114
115 static int
116 nvc0_sp_assign_input_slots(struct nv50_ir_prog_info *info)
117 {
118 unsigned offset;
119 unsigned i, c;
120
121 for (i = 0; i < info->numInputs; ++i) {
122 offset = nvc0_shader_input_address(info->in[i].sn, info->in[i].si);
123
124 for (c = 0; c < 4; ++c)
125 info->in[i].slot[c] = (offset + c * 0x4) / 4;
126 }
127
128 return 0;
129 }
130
131 static int
132 nvc0_fp_assign_output_slots(struct nv50_ir_prog_info *info)
133 {
134 unsigned count = info->prop.fp.numColourResults * 4;
135 unsigned i, c;
136
137 for (i = 0; i < info->numOutputs; ++i)
138 if (info->out[i].sn == TGSI_SEMANTIC_COLOR)
139 for (c = 0; c < 4; ++c)
140 info->out[i].slot[c] = info->out[i].si * 4 + c;
141
142 if (info->io.sampleMask < PIPE_MAX_SHADER_OUTPUTS)
143 info->out[info->io.sampleMask].slot[0] = count++;
144 else
145 if (info->target >= 0xe0)
146 count++; /* on Kepler, depth is always last colour reg + 2 */
147
148 if (info->io.fragDepth < PIPE_MAX_SHADER_OUTPUTS)
149 info->out[info->io.fragDepth].slot[2] = count;
150
151 return 0;
152 }
153
154 static int
155 nvc0_sp_assign_output_slots(struct nv50_ir_prog_info *info)
156 {
157 unsigned offset;
158 unsigned i, c;
159
160 for (i = 0; i < info->numOutputs; ++i) {
161 offset = nvc0_shader_output_address(info->out[i].sn, info->out[i].si);
162
163 for (c = 0; c < 4; ++c)
164 info->out[i].slot[c] = (offset + c * 0x4) / 4;
165 }
166
167 return 0;
168 }
169
170 static int
171 nvc0_program_assign_varying_slots(struct nv50_ir_prog_info *info)
172 {
173 int ret;
174
175 if (info->type == PIPE_SHADER_VERTEX)
176 ret = nvc0_vp_assign_input_slots(info);
177 else
178 ret = nvc0_sp_assign_input_slots(info);
179 if (ret)
180 return ret;
181
182 if (info->type == PIPE_SHADER_FRAGMENT)
183 ret = nvc0_fp_assign_output_slots(info);
184 else
185 ret = nvc0_sp_assign_output_slots(info);
186 return ret;
187 }
188
189 static inline void
190 nvc0_vtgp_hdr_update_oread(struct nvc0_program *vp, uint8_t slot)
191 {
192 uint8_t min = (vp->hdr[4] >> 12) & 0xff;
193 uint8_t max = (vp->hdr[4] >> 24);
194
195 min = MIN2(min, slot);
196 max = MAX2(max, slot);
197
198 vp->hdr[4] = (max << 24) | (min << 12);
199 }
200
201 /* Common part of header generation for VP, TCP, TEP and GP. */
202 static int
203 nvc0_vtgp_gen_header(struct nvc0_program *vp, struct nv50_ir_prog_info *info)
204 {
205 unsigned i, c, a;
206
207 for (i = 0; i < info->numInputs; ++i) {
208 if (info->in[i].patch)
209 continue;
210 for (c = 0; c < 4; ++c) {
211 a = info->in[i].slot[c];
212 if (info->in[i].mask & (1 << c))
213 vp->hdr[5 + a / 32] |= 1 << (a % 32);
214 }
215 }
216
217 for (i = 0; i < info->numOutputs; ++i) {
218 if (info->out[i].patch)
219 continue;
220 for (c = 0; c < 4; ++c) {
221 if (!(info->out[i].mask & (1 << c)))
222 continue;
223 assert(info->out[i].slot[c] >= 0x40 / 4);
224 a = info->out[i].slot[c] - 0x40 / 4;
225 vp->hdr[13 + a / 32] |= 1 << (a % 32);
226 if (info->out[i].oread)
227 nvc0_vtgp_hdr_update_oread(vp, info->out[i].slot[c]);
228 }
229 }
230
231 for (i = 0; i < info->numSysVals; ++i) {
232 switch (info->sv[i].sn) {
233 case TGSI_SEMANTIC_PRIMID:
234 vp->hdr[5] |= 1 << 24;
235 break;
236 case TGSI_SEMANTIC_INSTANCEID:
237 vp->hdr[10] |= 1 << 30;
238 break;
239 case TGSI_SEMANTIC_VERTEXID:
240 vp->hdr[10] |= 1 << 31;
241 break;
242 case TGSI_SEMANTIC_TESSCOORD:
243 /* We don't have the mask, nor the slots populated. While this could
244 * be achieved, the vast majority of the time if either of the coords
245 * are read, then both will be read.
246 */
247 nvc0_vtgp_hdr_update_oread(vp, 0x2f0 / 4);
248 nvc0_vtgp_hdr_update_oread(vp, 0x2f4 / 4);
249 break;
250 default:
251 break;
252 }
253 }
254
255 vp->vp.clip_enable = (1 << info->io.clipDistances) - 1;
256 vp->vp.cull_enable =
257 ((1 << info->io.cullDistances) - 1) << info->io.clipDistances;
258 for (i = 0; i < info->io.cullDistances; ++i)
259 vp->vp.clip_mode |= 1 << ((info->io.clipDistances + i) * 4);
260
261 if (info->io.genUserClip < 0)
262 vp->vp.num_ucps = PIPE_MAX_CLIP_PLANES + 1; /* prevent rebuilding */
263
264 return 0;
265 }
266
267 static int
268 nvc0_vp_gen_header(struct nvc0_program *vp, struct nv50_ir_prog_info *info)
269 {
270 vp->hdr[0] = 0x20061 | (1 << 10);
271 vp->hdr[4] = 0xff000;
272
273 return nvc0_vtgp_gen_header(vp, info);
274 }
275
276 static void
277 nvc0_tp_get_tess_mode(struct nvc0_program *tp, struct nv50_ir_prog_info *info)
278 {
279 if (info->prop.tp.outputPrim == PIPE_PRIM_MAX) {
280 tp->tp.tess_mode = ~0;
281 return;
282 }
283 switch (info->prop.tp.domain) {
284 case PIPE_PRIM_LINES:
285 tp->tp.tess_mode = NVC0_3D_TESS_MODE_PRIM_ISOLINES;
286 break;
287 case PIPE_PRIM_TRIANGLES:
288 tp->tp.tess_mode = NVC0_3D_TESS_MODE_PRIM_TRIANGLES;
289 break;
290 case PIPE_PRIM_QUADS:
291 tp->tp.tess_mode = NVC0_3D_TESS_MODE_PRIM_QUADS;
292 break;
293 default:
294 tp->tp.tess_mode = ~0;
295 return;
296 }
297
298 /* It seems like lines want the "CW" bit to indicate they're connected, and
299 * spit out errors in dmesg when the "CONNECTED" bit is set.
300 */
301 if (info->prop.tp.outputPrim != PIPE_PRIM_POINTS) {
302 if (info->prop.tp.domain == PIPE_PRIM_LINES)
303 tp->tp.tess_mode |= NVC0_3D_TESS_MODE_CW;
304 else
305 tp->tp.tess_mode |= NVC0_3D_TESS_MODE_CONNECTED;
306 }
307
308 /* Winding only matters for triangles/quads, not lines. */
309 if (info->prop.tp.domain != PIPE_PRIM_LINES &&
310 info->prop.tp.outputPrim != PIPE_PRIM_POINTS &&
311 info->prop.tp.winding > 0)
312 tp->tp.tess_mode |= NVC0_3D_TESS_MODE_CW;
313
314 switch (info->prop.tp.partitioning) {
315 case PIPE_TESS_SPACING_EQUAL:
316 tp->tp.tess_mode |= NVC0_3D_TESS_MODE_SPACING_EQUAL;
317 break;
318 case PIPE_TESS_SPACING_FRACTIONAL_ODD:
319 tp->tp.tess_mode |= NVC0_3D_TESS_MODE_SPACING_FRACTIONAL_ODD;
320 break;
321 case PIPE_TESS_SPACING_FRACTIONAL_EVEN:
322 tp->tp.tess_mode |= NVC0_3D_TESS_MODE_SPACING_FRACTIONAL_EVEN;
323 break;
324 default:
325 assert(!"invalid tessellator partitioning");
326 break;
327 }
328 }
329
330 static int
331 nvc0_tcp_gen_header(struct nvc0_program *tcp, struct nv50_ir_prog_info *info)
332 {
333 unsigned opcs = 6; /* output patch constants (at least the TessFactors) */
334
335 tcp->tp.input_patch_size = info->prop.tp.inputPatchSize;
336
337 if (info->numPatchConstants)
338 opcs = 8 + info->numPatchConstants * 4;
339
340 tcp->hdr[0] = 0x20061 | (2 << 10);
341
342 tcp->hdr[1] = opcs << 24;
343 tcp->hdr[2] = info->prop.tp.outputPatchSize << 24;
344
345 tcp->hdr[4] = 0xff000; /* initial min/max parallel output read address */
346
347 nvc0_vtgp_gen_header(tcp, info);
348
349 nvc0_tp_get_tess_mode(tcp, info);
350
351 return 0;
352 }
353
354 static int
355 nvc0_tep_gen_header(struct nvc0_program *tep, struct nv50_ir_prog_info *info)
356 {
357 tep->tp.input_patch_size = ~0;
358
359 tep->hdr[0] = 0x20061 | (3 << 10);
360 tep->hdr[4] = 0xff000;
361
362 nvc0_vtgp_gen_header(tep, info);
363
364 nvc0_tp_get_tess_mode(tep, info);
365
366 tep->hdr[18] |= 0x3 << 12; /* ? */
367
368 return 0;
369 }
370
371 static int
372 nvc0_gp_gen_header(struct nvc0_program *gp, struct nv50_ir_prog_info *info)
373 {
374 gp->hdr[0] = 0x20061 | (4 << 10);
375
376 gp->hdr[2] = MIN2(info->prop.gp.instanceCount, 32) << 24;
377
378 switch (info->prop.gp.outputPrim) {
379 case PIPE_PRIM_POINTS:
380 gp->hdr[3] = 0x01000000;
381 gp->hdr[0] |= 0xf0000000;
382 break;
383 case PIPE_PRIM_LINE_STRIP:
384 gp->hdr[3] = 0x06000000;
385 gp->hdr[0] |= 0x10000000;
386 break;
387 case PIPE_PRIM_TRIANGLE_STRIP:
388 gp->hdr[3] = 0x07000000;
389 gp->hdr[0] |= 0x10000000;
390 break;
391 default:
392 assert(0);
393 break;
394 }
395
396 gp->hdr[4] = CLAMP(info->prop.gp.maxVertices, 1, 1024);
397
398 return nvc0_vtgp_gen_header(gp, info);
399 }
400
401 #define NVC0_INTERP_FLAT (1 << 0)
402 #define NVC0_INTERP_PERSPECTIVE (2 << 0)
403 #define NVC0_INTERP_LINEAR (3 << 0)
404 #define NVC0_INTERP_CENTROID (1 << 2)
405
406 static uint8_t
407 nvc0_hdr_interp_mode(const struct nv50_ir_varying *var)
408 {
409 if (var->linear)
410 return NVC0_INTERP_LINEAR;
411 if (var->flat)
412 return NVC0_INTERP_FLAT;
413 return NVC0_INTERP_PERSPECTIVE;
414 }
415
416 static int
417 nvc0_fp_gen_header(struct nvc0_program *fp, struct nv50_ir_prog_info *info)
418 {
419 unsigned i, c, a, m;
420
421 /* just 00062 on Kepler */
422 fp->hdr[0] = 0x20062 | (5 << 10);
423 fp->hdr[5] = 0x80000000; /* getting a trap if FRAG_COORD_UMASK.w = 0 */
424
425 if (info->prop.fp.usesDiscard)
426 fp->hdr[0] |= 0x8000;
427 if (info->prop.fp.numColourResults > 1)
428 fp->hdr[0] |= 0x4000;
429 if (info->io.sampleMask < PIPE_MAX_SHADER_OUTPUTS)
430 fp->hdr[19] |= 0x1;
431 if (info->prop.fp.writesDepth) {
432 fp->hdr[19] |= 0x2;
433 fp->flags[0] = 0x11; /* deactivate ZCULL */
434 }
435
436 for (i = 0; i < info->numInputs; ++i) {
437 m = nvc0_hdr_interp_mode(&info->in[i]);
438 if (info->in[i].sn == TGSI_SEMANTIC_COLOR) {
439 fp->fp.colors |= 1 << info->in[i].si;
440 if (info->in[i].sc)
441 fp->fp.color_interp[info->in[i].si] = m | (info->in[i].mask << 4);
442 }
443 for (c = 0; c < 4; ++c) {
444 if (!(info->in[i].mask & (1 << c)))
445 continue;
446 a = info->in[i].slot[c];
447 if (info->in[i].slot[0] >= (0x060 / 4) &&
448 info->in[i].slot[0] <= (0x07c / 4)) {
449 fp->hdr[5] |= 1 << (24 + (a - 0x060 / 4));
450 } else
451 if (info->in[i].slot[0] >= (0x2c0 / 4) &&
452 info->in[i].slot[0] <= (0x2fc / 4)) {
453 fp->hdr[14] |= (1 << (a - 0x280 / 4)) & 0x07ff0000;
454 } else {
455 if (info->in[i].slot[c] < (0x040 / 4) ||
456 info->in[i].slot[c] > (0x380 / 4))
457 continue;
458 a *= 2;
459 if (info->in[i].slot[0] >= (0x300 / 4))
460 a -= 32;
461 fp->hdr[4 + a / 32] |= m << (a % 32);
462 }
463 }
464 }
465
466 for (i = 0; i < info->numOutputs; ++i) {
467 if (info->out[i].sn == TGSI_SEMANTIC_COLOR)
468 fp->hdr[18] |= 0xf << info->out[i].slot[0];
469 }
470
471 /* There are no "regular" attachments, but the shader still needs to be
472 * executed. It seems like it wants to think that it has some color
473 * outputs in order to actually run.
474 */
475 if (info->prop.fp.numColourResults == 0 && !info->prop.fp.writesDepth)
476 fp->hdr[18] |= 0xf;
477
478 fp->fp.early_z = info->prop.fp.earlyFragTests;
479 fp->fp.sample_mask_in = info->prop.fp.usesSampleMaskIn;
480
481 return 0;
482 }
483
484 static struct nvc0_transform_feedback_state *
485 nvc0_program_create_tfb_state(const struct nv50_ir_prog_info *info,
486 const struct pipe_stream_output_info *pso)
487 {
488 struct nvc0_transform_feedback_state *tfb;
489 unsigned b, i, c;
490
491 tfb = MALLOC_STRUCT(nvc0_transform_feedback_state);
492 if (!tfb)
493 return NULL;
494 for (b = 0; b < 4; ++b) {
495 tfb->stride[b] = pso->stride[b] * 4;
496 tfb->varying_count[b] = 0;
497 }
498 memset(tfb->varying_index, 0xff, sizeof(tfb->varying_index)); /* = skip */
499
500 for (i = 0; i < pso->num_outputs; ++i) {
501 unsigned s = pso->output[i].start_component;
502 unsigned p = pso->output[i].dst_offset;
503 b = pso->output[i].output_buffer;
504
505 for (c = 0; c < pso->output[i].num_components; ++c)
506 tfb->varying_index[b][p++] =
507 info->out[pso->output[i].register_index].slot[s + c];
508
509 tfb->varying_count[b] = MAX2(tfb->varying_count[b], p);
510 tfb->stream[b] = pso->output[i].stream;
511 }
512 for (b = 0; b < 4; ++b) // zero unused indices (looks nicer)
513 for (c = tfb->varying_count[b]; c & 3; ++c)
514 tfb->varying_index[b][c] = 0;
515
516 return tfb;
517 }
518
519 #ifdef DEBUG
520 static void
521 nvc0_program_dump(struct nvc0_program *prog)
522 {
523 unsigned pos;
524
525 if (prog->type != PIPE_SHADER_COMPUTE) {
526 for (pos = 0; pos < ARRAY_SIZE(prog->hdr); ++pos)
527 debug_printf("HDR[%02"PRIxPTR"] = 0x%08x\n",
528 pos * sizeof(prog->hdr[0]), prog->hdr[pos]);
529 }
530 debug_printf("shader binary code (0x%x bytes):", prog->code_size);
531 for (pos = 0; pos < prog->code_size / 4; ++pos) {
532 if ((pos % 8) == 0)
533 debug_printf("\n");
534 debug_printf("%08x ", prog->code[pos]);
535 }
536 debug_printf("\n");
537 }
538 #endif
539
540 bool
541 nvc0_program_translate(struct nvc0_program *prog, uint16_t chipset,
542 struct pipe_debug_callback *debug)
543 {
544 struct nv50_ir_prog_info *info;
545 int ret;
546
547 info = CALLOC_STRUCT(nv50_ir_prog_info);
548 if (!info)
549 return false;
550
551 info->type = prog->type;
552 info->target = chipset;
553 info->bin.sourceRep = NV50_PROGRAM_IR_TGSI;
554 info->bin.source = (void *)prog->pipe.tokens;
555
556 info->io.genUserClip = prog->vp.num_ucps;
557 info->io.auxCBSlot = 15;
558 info->io.msInfoCBSlot = 15;
559 info->io.ucpBase = NVC0_CB_AUX_UCP_INFO;
560 info->io.drawInfoBase = NVC0_CB_AUX_DRAW_INFO;
561 info->io.msInfoBase = NVC0_CB_AUX_MS_INFO;
562 info->io.bufInfoBase = NVC0_CB_AUX_BUF_INFO(0);
563 info->io.suInfoBase = NVC0_CB_AUX_SU_INFO(0);
564 if (chipset >= NVISA_GK104_CHIPSET) {
565 info->io.texBindBase = NVC0_CB_AUX_TEX_INFO(0);
566 }
567
568 if (prog->type == PIPE_SHADER_COMPUTE) {
569 if (chipset >= NVISA_GK104_CHIPSET) {
570 info->io.auxCBSlot = 7;
571 info->io.msInfoCBSlot = 7;
572 info->io.uboInfoBase = NVC0_CB_AUX_UBO_INFO(0);
573 }
574 info->prop.cp.gridInfoBase = NVC0_CB_AUX_GRID_INFO(0);
575 } else {
576 info->io.sampleInfoBase = NVC0_CB_AUX_SAMPLE_INFO;
577 }
578
579 info->assignSlots = nvc0_program_assign_varying_slots;
580
581 #ifdef DEBUG
582 info->optLevel = debug_get_num_option("NV50_PROG_OPTIMIZE", 3);
583 info->dbgFlags = debug_get_num_option("NV50_PROG_DEBUG", 0);
584 #else
585 info->optLevel = 3;
586 #endif
587
588 ret = nv50_ir_generate_code(info);
589 if (ret) {
590 NOUVEAU_ERR("shader translation failed: %i\n", ret);
591 goto out;
592 }
593 if (prog->type != PIPE_SHADER_COMPUTE)
594 FREE(info->bin.syms);
595
596 prog->code = info->bin.code;
597 prog->code_size = info->bin.codeSize;
598 prog->immd_data = info->immd.buf;
599 prog->immd_size = info->immd.bufSize;
600 prog->relocs = info->bin.relocData;
601 prog->fixups = info->bin.fixupData;
602 prog->num_gprs = MAX2(4, (info->bin.maxGPR + 1));
603 prog->num_barriers = info->numBarriers;
604
605 prog->vp.need_vertex_id = info->io.vertexId < PIPE_MAX_SHADER_INPUTS;
606 prog->vp.need_draw_parameters = info->prop.vp.usesDrawParameters;
607
608 if (info->io.edgeFlagOut < PIPE_MAX_ATTRIBS)
609 info->out[info->io.edgeFlagOut].mask = 0; /* for headergen */
610 prog->vp.edgeflag = info->io.edgeFlagIn;
611
612 switch (prog->type) {
613 case PIPE_SHADER_VERTEX:
614 ret = nvc0_vp_gen_header(prog, info);
615 break;
616 case PIPE_SHADER_TESS_CTRL:
617 ret = nvc0_tcp_gen_header(prog, info);
618 break;
619 case PIPE_SHADER_TESS_EVAL:
620 ret = nvc0_tep_gen_header(prog, info);
621 break;
622 case PIPE_SHADER_GEOMETRY:
623 ret = nvc0_gp_gen_header(prog, info);
624 break;
625 case PIPE_SHADER_FRAGMENT:
626 ret = nvc0_fp_gen_header(prog, info);
627 break;
628 case PIPE_SHADER_COMPUTE:
629 prog->cp.syms = info->bin.syms;
630 prog->cp.num_syms = info->bin.numSyms;
631 break;
632 default:
633 ret = -1;
634 NOUVEAU_ERR("unknown program type: %u\n", prog->type);
635 break;
636 }
637 if (ret)
638 goto out;
639
640 if (info->bin.tlsSpace) {
641 assert(info->bin.tlsSpace < (1 << 24));
642 prog->hdr[0] |= 1 << 26;
643 prog->hdr[1] |= align(info->bin.tlsSpace, 0x10); /* l[] size */
644 prog->need_tls = true;
645 }
646 /* TODO: factor 2 only needed where joinat/precont is used,
647 * and we only have to count non-uniform branches
648 */
649 /*
650 if ((info->maxCFDepth * 2) > 16) {
651 prog->hdr[2] |= (((info->maxCFDepth * 2) + 47) / 48) * 0x200;
652 prog->need_tls = true;
653 }
654 */
655 if (info->io.globalAccess)
656 prog->hdr[0] |= 1 << 26;
657 if (info->io.globalAccess & 0x2)
658 prog->hdr[0] |= 1 << 16;
659 if (info->io.fp64)
660 prog->hdr[0] |= 1 << 27;
661
662 if (prog->pipe.stream_output.num_outputs)
663 prog->tfb = nvc0_program_create_tfb_state(info,
664 &prog->pipe.stream_output);
665
666 pipe_debug_message(debug, SHADER_INFO,
667 "type: %d, local: %d, gpr: %d, inst: %d, bytes: %d",
668 prog->type, info->bin.tlsSpace, prog->num_gprs,
669 info->bin.instructions, info->bin.codeSize);
670
671 out:
672 FREE(info);
673 return !ret;
674 }
675
676 bool
677 nvc0_program_upload_code(struct nvc0_context *nvc0, struct nvc0_program *prog)
678 {
679 struct nvc0_screen *screen = nvc0->screen;
680 const bool is_cp = prog->type == PIPE_SHADER_COMPUTE;
681 int ret;
682 uint32_t size = prog->code_size + (is_cp ? 0 : NVC0_SHADER_HEADER_SIZE);
683 uint32_t lib_pos = screen->lib_code->start;
684 uint32_t code_pos;
685
686 /* c[] bindings need to be aligned to 0x100, but we could use relocations
687 * to save space. */
688 if (prog->immd_size) {
689 prog->immd_base = size;
690 size = align(size, 0x40);
691 size += prog->immd_size + 0xc0; /* add 0xc0 for align 0x40 -> 0x100 */
692 }
693 /* On Fermi, SP_START_ID must be aligned to 0x40.
694 * On Kepler, the first instruction must be aligned to 0x80 because
695 * latency information is expected only at certain positions.
696 */
697 if (screen->base.class_3d >= NVE4_3D_CLASS)
698 size = size + (is_cp ? 0x40 : 0x70);
699 size = align(size, 0x40);
700
701 ret = nouveau_heap_alloc(screen->text_heap, size, prog, &prog->mem);
702 if (ret) {
703 struct nouveau_heap *heap = screen->text_heap;
704 /* Note that the code library, which is allocated before anything else,
705 * does not have a priv pointer. We can stop once we hit it.
706 */
707 while (heap->next && heap->next->priv) {
708 struct nvc0_program *evict = heap->next->priv;
709 nouveau_heap_free(&evict->mem);
710 }
711 debug_printf("WARNING: out of code space, evicting all shaders.\n");
712 ret = nouveau_heap_alloc(heap, size, prog, &prog->mem);
713 if (ret) {
714 NOUVEAU_ERR("shader too large (0x%x) to fit in code space ?\n", size);
715 return false;
716 }
717 IMMED_NVC0(nvc0->base.pushbuf, NVC0_3D(SERIALIZE), 0);
718 }
719 prog->code_base = prog->mem->start;
720 prog->immd_base = align(prog->mem->start + prog->immd_base, 0x100);
721 assert((prog->immd_size == 0) || (prog->immd_base + prog->immd_size <=
722 prog->mem->start + prog->mem->size));
723
724 if (!is_cp) {
725 if (screen->base.class_3d >= NVE4_3D_CLASS) {
726 switch (prog->mem->start & 0xff) {
727 case 0x40: prog->code_base += 0x70; break;
728 case 0x80: prog->code_base += 0x30; break;
729 case 0xc0: prog->code_base += 0x70; break;
730 default:
731 prog->code_base += 0x30;
732 assert((prog->mem->start & 0xff) == 0x00);
733 break;
734 }
735 }
736 code_pos = prog->code_base + NVC0_SHADER_HEADER_SIZE;
737 } else {
738 if (screen->base.class_3d >= NVE4_3D_CLASS) {
739 if (prog->mem->start & 0x40)
740 prog->code_base += 0x40;
741 assert((prog->code_base & 0x7f) == 0x00);
742 }
743 code_pos = prog->code_base;
744 }
745
746 if (prog->relocs)
747 nv50_ir_relocate_code(prog->relocs, prog->code, code_pos, lib_pos, 0);
748 if (prog->fixups) {
749 nv50_ir_apply_fixups(prog->fixups, prog->code,
750 prog->fp.force_persample_interp,
751 prog->fp.flatshade,
752 0 /* alphatest */);
753 for (int i = 0; i < 2; i++) {
754 unsigned mask = prog->fp.color_interp[i] >> 4;
755 unsigned interp = prog->fp.color_interp[i] & 3;
756 if (!mask)
757 continue;
758 prog->hdr[14] &= ~(0xff << (8 * i));
759 if (prog->fp.flatshade)
760 interp = NVC0_INTERP_FLAT;
761 for (int c = 0; c < 4; c++)
762 if (mask & (1 << c))
763 prog->hdr[14] |= interp << (2 * (4 * i + c));
764 }
765 }
766
767 #ifdef DEBUG
768 if (debug_get_bool_option("NV50_PROG_DEBUG", false))
769 nvc0_program_dump(prog);
770 #endif
771
772 if (!is_cp)
773 nvc0->base.push_data(&nvc0->base, screen->text, prog->code_base,
774 NV_VRAM_DOMAIN(&screen->base), NVC0_SHADER_HEADER_SIZE, prog->hdr);
775 nvc0->base.push_data(&nvc0->base, screen->text, code_pos,
776 NV_VRAM_DOMAIN(&screen->base), prog->code_size, prog->code);
777 if (prog->immd_size)
778 nvc0->base.push_data(&nvc0->base,
779 screen->text, prog->immd_base, NV_VRAM_DOMAIN(&screen->base),
780 prog->immd_size, prog->immd_data);
781
782 BEGIN_NVC0(nvc0->base.pushbuf, NVC0_3D(MEM_BARRIER), 1);
783 PUSH_DATA (nvc0->base.pushbuf, 0x1011);
784
785 return true;
786 }
787
788 /* Upload code for builtin functions like integer division emulation. */
789 void
790 nvc0_program_library_upload(struct nvc0_context *nvc0)
791 {
792 struct nvc0_screen *screen = nvc0->screen;
793 int ret;
794 uint32_t size;
795 const uint32_t *code;
796
797 if (screen->lib_code)
798 return;
799
800 nv50_ir_get_target_library(screen->base.device->chipset, &code, &size);
801 if (!size)
802 return;
803
804 ret = nouveau_heap_alloc(screen->text_heap, align(size, 0x100), NULL,
805 &screen->lib_code);
806 if (ret)
807 return;
808
809 nvc0->base.push_data(&nvc0->base,
810 screen->text, screen->lib_code->start, NV_VRAM_DOMAIN(&screen->base),
811 size, code);
812 /* no need for a memory barrier, will be emitted with first program */
813 }
814
815 void
816 nvc0_program_destroy(struct nvc0_context *nvc0, struct nvc0_program *prog)
817 {
818 const struct pipe_shader_state pipe = prog->pipe;
819 const ubyte type = prog->type;
820
821 if (prog->mem)
822 nouveau_heap_free(&prog->mem);
823 FREE(prog->code); /* may be 0 for hardcoded shaders */
824 FREE(prog->immd_data);
825 FREE(prog->relocs);
826 FREE(prog->fixups);
827 if (prog->type == PIPE_SHADER_COMPUTE && prog->cp.syms)
828 FREE(prog->cp.syms);
829 if (prog->tfb) {
830 if (nvc0->state.tfb == prog->tfb)
831 nvc0->state.tfb = NULL;
832 FREE(prog->tfb);
833 }
834
835 memset(prog, 0, sizeof(*prog));
836
837 prog->pipe = pipe;
838 prog->type = type;
839 }
840
841 uint32_t
842 nvc0_program_symbol_offset(const struct nvc0_program *prog, uint32_t label)
843 {
844 const struct nv50_ir_prog_symbol *syms =
845 (const struct nv50_ir_prog_symbol *)prog->cp.syms;
846 unsigned base = 0;
847 unsigned i;
848 if (prog->type != PIPE_SHADER_COMPUTE)
849 base = NVC0_SHADER_HEADER_SIZE;
850 for (i = 0; i < prog->cp.num_syms; ++i)
851 if (syms[i].label == label)
852 return prog->code_base + base + syms[i].offset;
853 return prog->code_base; /* no symbols or symbol not found */
854 }
855
856 void
857 nvc0_program_init_tcp_empty(struct nvc0_context *nvc0)
858 {
859 struct ureg_program *ureg;
860
861 ureg = ureg_create(PIPE_SHADER_TESS_CTRL);
862 if (!ureg)
863 return;
864
865 ureg_property(ureg, TGSI_PROPERTY_TCS_VERTICES_OUT, 1);
866 ureg_END(ureg);
867
868 nvc0->tcp_empty = ureg_create_shader_and_destroy(ureg, &nvc0->base.pipe);
869 }