gallium: add CAPs returning PCI device location
[mesa.git] / src / gallium / drivers / nouveau / nvc0 / nvc0_screen.c
1 /*
2 * Copyright 2010 Christoph Bumiller
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 */
22
23 #include <xf86drm.h>
24 #include <nouveau_drm.h>
25 #include <nvif/class.h>
26 #include "util/u_format.h"
27 #include "util/u_format_s3tc.h"
28 #include "pipe/p_screen.h"
29
30 #include "vl/vl_decoder.h"
31 #include "vl/vl_video_buffer.h"
32
33 #include "nouveau_vp3_video.h"
34
35 #include "nvc0/nvc0_context.h"
36 #include "nvc0/nvc0_screen.h"
37
38 #include "nvc0/mme/com9097.mme.h"
39 #include "nvc0/mme/com90c0.mme.h"
40
41 static boolean
42 nvc0_screen_is_format_supported(struct pipe_screen *pscreen,
43 enum pipe_format format,
44 enum pipe_texture_target target,
45 unsigned sample_count,
46 unsigned bindings)
47 {
48 if (sample_count > 8)
49 return false;
50 if (!(0x117 & (1 << sample_count))) /* 0, 1, 2, 4 or 8 */
51 return false;
52
53 if (!util_format_is_supported(format, bindings))
54 return false;
55
56 if ((bindings & PIPE_BIND_SAMPLER_VIEW) && (target != PIPE_BUFFER))
57 if (util_format_get_blocksizebits(format) == 3 * 32)
58 return false;
59
60 /* transfers & shared are always supported */
61 bindings &= ~(PIPE_BIND_TRANSFER_READ |
62 PIPE_BIND_TRANSFER_WRITE |
63 PIPE_BIND_SHARED);
64
65 return (( nvc0_format_table[format].usage |
66 nvc0_vertex_format[format].usage) & bindings) == bindings;
67 }
68
69 static int
70 nvc0_screen_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
71 {
72 const uint16_t class_3d = nouveau_screen(pscreen)->class_3d;
73 struct nouveau_device *dev = nouveau_screen(pscreen)->device;
74
75 switch (param) {
76 /* non-boolean caps */
77 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
78 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
79 return 15;
80 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
81 return (class_3d >= NVE4_3D_CLASS) ? 13 : 12;
82 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
83 return 2048;
84 case PIPE_CAP_MIN_TEXEL_OFFSET:
85 return -8;
86 case PIPE_CAP_MAX_TEXEL_OFFSET:
87 return 7;
88 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
89 return -32;
90 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
91 return 31;
92 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
93 return 128 * 1024 * 1024;
94 case PIPE_CAP_GLSL_FEATURE_LEVEL:
95 return 410;
96 case PIPE_CAP_MAX_RENDER_TARGETS:
97 return 8;
98 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
99 return 1;
100 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
101 return 4;
102 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
103 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
104 return 128;
105 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
106 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
107 return 1024;
108 case PIPE_CAP_MAX_VERTEX_STREAMS:
109 return 4;
110 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
111 return 2048;
112 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
113 return 256;
114 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
115 return 16; /* 256 for binding as RT, but that's not possible in GL */
116 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
117 return 16;
118 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
119 return NOUVEAU_MIN_BUFFER_MAP_ALIGN;
120 case PIPE_CAP_MAX_VIEWPORTS:
121 return NVC0_MAX_VIEWPORTS;
122 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
123 return 4;
124 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
125 return PIPE_QUIRK_TEXTURE_BORDER_COLOR_SWIZZLE_NV50;
126 case PIPE_CAP_ENDIANNESS:
127 return PIPE_ENDIAN_LITTLE;
128 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
129 return 30;
130
131 /* supported caps */
132 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
133 case PIPE_CAP_TEXTURE_SWIZZLE:
134 case PIPE_CAP_TEXTURE_SHADOW_MAP:
135 case PIPE_CAP_NPOT_TEXTURES:
136 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
137 case PIPE_CAP_ANISOTROPIC_FILTER:
138 case PIPE_CAP_SEAMLESS_CUBE_MAP:
139 case PIPE_CAP_CUBE_MAP_ARRAY:
140 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
141 case PIPE_CAP_TEXTURE_MULTISAMPLE:
142 case PIPE_CAP_TWO_SIDED_STENCIL:
143 case PIPE_CAP_DEPTH_CLIP_DISABLE:
144 case PIPE_CAP_POINT_SPRITE:
145 case PIPE_CAP_TGSI_TEXCOORD:
146 case PIPE_CAP_SM3:
147 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
148 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
149 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
150 case PIPE_CAP_QUERY_TIMESTAMP:
151 case PIPE_CAP_QUERY_TIME_ELAPSED:
152 case PIPE_CAP_OCCLUSION_QUERY:
153 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
154 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
155 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
156 case PIPE_CAP_INDEP_BLEND_ENABLE:
157 case PIPE_CAP_INDEP_BLEND_FUNC:
158 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
159 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
160 case PIPE_CAP_PRIMITIVE_RESTART:
161 case PIPE_CAP_TGSI_INSTANCEID:
162 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
163 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
164 case PIPE_CAP_CONDITIONAL_RENDER:
165 case PIPE_CAP_TEXTURE_BARRIER:
166 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
167 case PIPE_CAP_START_INSTANCE:
168 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
169 case PIPE_CAP_DRAW_INDIRECT:
170 case PIPE_CAP_USER_CONSTANT_BUFFERS:
171 case PIPE_CAP_USER_INDEX_BUFFERS:
172 case PIPE_CAP_USER_VERTEX_BUFFERS:
173 case PIPE_CAP_TEXTURE_QUERY_LOD:
174 case PIPE_CAP_SAMPLE_SHADING:
175 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
176 case PIPE_CAP_TEXTURE_GATHER_SM5:
177 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
178 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
179 case PIPE_CAP_SAMPLER_VIEW_TARGET:
180 case PIPE_CAP_CLIP_HALFZ:
181 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
182 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
183 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
184 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
185 case PIPE_CAP_DEPTH_BOUNDS_TEST:
186 case PIPE_CAP_TGSI_TXQS:
187 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
188 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
189 case PIPE_CAP_SHAREABLE_SHADERS:
190 case PIPE_CAP_CLEAR_TEXTURE:
191 case PIPE_CAP_DRAW_PARAMETERS:
192 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
193 case PIPE_CAP_MULTI_DRAW_INDIRECT:
194 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
195 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
196 case PIPE_CAP_QUERY_BUFFER_OBJECT:
197 return 1;
198 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
199 return (class_3d >= NVE4_3D_CLASS) ? 1 : 0;
200 case PIPE_CAP_COMPUTE:
201 if (debug_get_bool_option("NVF0_COMPUTE", false))
202 return 1;
203 return (class_3d <= NVE4_3D_CLASS) ? 1 : 0;
204 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
205 return nouveau_screen(pscreen)->vram_domain & NOUVEAU_BO_VRAM ? 1 : 0;
206
207 /* unsupported caps */
208 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
209 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
210 case PIPE_CAP_SHADER_STENCIL_EXPORT:
211 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
212 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
213 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
214 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
215 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
216 case PIPE_CAP_FAKE_SW_MSAA:
217 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
218 case PIPE_CAP_VERTEXID_NOBASE:
219 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
220 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
221 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
222 case PIPE_CAP_INVALIDATE_BUFFER:
223 case PIPE_CAP_GENERATE_MIPMAP:
224 case PIPE_CAP_STRING_MARKER:
225 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
226 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
227 case PIPE_CAP_QUERY_MEMORY_INFO:
228 case PIPE_CAP_PCI_GROUP:
229 case PIPE_CAP_PCI_BUS:
230 case PIPE_CAP_PCI_DEVICE:
231 case PIPE_CAP_PCI_FUNCTION:
232 return 0;
233
234 case PIPE_CAP_VENDOR_ID:
235 return 0x10de;
236 case PIPE_CAP_DEVICE_ID: {
237 uint64_t device_id;
238 if (nouveau_getparam(dev, NOUVEAU_GETPARAM_PCI_DEVICE, &device_id)) {
239 NOUVEAU_ERR("NOUVEAU_GETPARAM_PCI_DEVICE failed.\n");
240 return -1;
241 }
242 return device_id;
243 }
244 case PIPE_CAP_ACCELERATED:
245 return 1;
246 case PIPE_CAP_VIDEO_MEMORY:
247 return dev->vram_size >> 20;
248 case PIPE_CAP_UMA:
249 return 0;
250 }
251
252 NOUVEAU_ERR("unknown PIPE_CAP %d\n", param);
253 return 0;
254 }
255
256 static int
257 nvc0_screen_get_shader_param(struct pipe_screen *pscreen, unsigned shader,
258 enum pipe_shader_cap param)
259 {
260 const uint16_t class_3d = nouveau_screen(pscreen)->class_3d;
261
262 switch (shader) {
263 case PIPE_SHADER_VERTEX:
264 case PIPE_SHADER_GEOMETRY:
265 case PIPE_SHADER_FRAGMENT:
266 break;
267 case PIPE_SHADER_TESS_CTRL:
268 case PIPE_SHADER_TESS_EVAL:
269 if (class_3d >= GM107_3D_CLASS)
270 return 0;
271 break;
272 case PIPE_SHADER_COMPUTE:
273 if (!debug_get_bool_option("NVF0_COMPUTE", false))
274 if (class_3d > NVE4_3D_CLASS)
275 return 0;
276 break;
277 default:
278 return 0;
279 }
280
281 switch (param) {
282 case PIPE_SHADER_CAP_PREFERRED_IR:
283 return PIPE_SHADER_IR_TGSI;
284 case PIPE_SHADER_CAP_SUPPORTED_IRS:
285 if (class_3d >= NVE4_3D_CLASS)
286 return 0;
287 return 1 << PIPE_SHADER_IR_TGSI;
288 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
289 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
290 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
291 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
292 return 16384;
293 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
294 return 16;
295 case PIPE_SHADER_CAP_MAX_INPUTS:
296 if (shader == PIPE_SHADER_VERTEX)
297 return 32;
298 /* NOTE: These only count our slots for GENERIC varyings.
299 * The address space may be larger, but the actual hard limit seems to be
300 * less than what the address space layout permits, so don't add TEXCOORD,
301 * COLOR, etc. here.
302 */
303 if (shader == PIPE_SHADER_FRAGMENT)
304 return 0x1f0 / 16;
305 /* Actually this counts CLIPVERTEX, which occupies the last generic slot,
306 * and excludes 0x60 per-patch inputs.
307 */
308 return 0x200 / 16;
309 case PIPE_SHADER_CAP_MAX_OUTPUTS:
310 return 32;
311 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
312 return 65536;
313 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
314 if (shader == PIPE_SHADER_COMPUTE && class_3d >= NVE4_3D_CLASS)
315 return NVE4_MAX_PIPE_CONSTBUFS_COMPUTE;
316 return NVC0_MAX_PIPE_CONSTBUFS;
317 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
318 return shader != PIPE_SHADER_FRAGMENT;
319 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
320 return shader != PIPE_SHADER_FRAGMENT || class_3d < GM107_3D_CLASS;
321 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
322 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
323 return 1;
324 case PIPE_SHADER_CAP_MAX_PREDS:
325 return 0;
326 case PIPE_SHADER_CAP_MAX_TEMPS:
327 return NVC0_CAP_MAX_PROGRAM_TEMPS;
328 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
329 return 1;
330 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
331 return 0;
332 case PIPE_SHADER_CAP_SUBROUTINES:
333 return 1;
334 case PIPE_SHADER_CAP_INTEGERS:
335 return 1;
336 case PIPE_SHADER_CAP_DOUBLES:
337 return 1;
338 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
339 return 1;
340 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
341 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
342 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
343 return 0;
344 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
345 return NVC0_MAX_BUFFERS;
346 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
347 return 16; /* would be 32 in linked (OpenGL-style) mode */
348 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
349 return 16; /* XXX not sure if more are really safe */
350 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
351 return 32;
352 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
353 return 0;
354 default:
355 NOUVEAU_ERR("unknown PIPE_SHADER_CAP %d\n", param);
356 return 0;
357 }
358 }
359
360 static float
361 nvc0_screen_get_paramf(struct pipe_screen *pscreen, enum pipe_capf param)
362 {
363 switch (param) {
364 case PIPE_CAPF_MAX_LINE_WIDTH:
365 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
366 return 10.0f;
367 case PIPE_CAPF_MAX_POINT_WIDTH:
368 return 63.0f;
369 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
370 return 63.375f;
371 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
372 return 16.0f;
373 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
374 return 15.0f;
375 case PIPE_CAPF_GUARD_BAND_LEFT:
376 case PIPE_CAPF_GUARD_BAND_TOP:
377 return 0.0f;
378 case PIPE_CAPF_GUARD_BAND_RIGHT:
379 case PIPE_CAPF_GUARD_BAND_BOTTOM:
380 return 0.0f; /* that or infinity */
381 }
382
383 NOUVEAU_ERR("unknown PIPE_CAPF %d\n", param);
384 return 0.0f;
385 }
386
387 static int
388 nvc0_screen_get_compute_param(struct pipe_screen *pscreen,
389 enum pipe_compute_cap param, void *data)
390 {
391 struct nvc0_screen *screen = nvc0_screen(pscreen);
392 const uint16_t obj_class = screen->compute->oclass;
393
394 #define RET(x) do { \
395 if (data) \
396 memcpy(data, x, sizeof(x)); \
397 return sizeof(x); \
398 } while (0)
399
400 switch (param) {
401 case PIPE_COMPUTE_CAP_GRID_DIMENSION:
402 RET((uint64_t []) { 3 });
403 case PIPE_COMPUTE_CAP_MAX_GRID_SIZE:
404 if (obj_class >= NVE4_COMPUTE_CLASS) {
405 RET(((uint64_t []) { 0x7fffffff, 65535, 65535 }));
406 } else {
407 RET(((uint64_t []) { 65535, 65535, 65535 }));
408 }
409 case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE:
410 RET(((uint64_t []) { 1024, 1024, 64 }));
411 case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK:
412 RET((uint64_t []) { 1024 });
413 case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE: /* g[] */
414 RET((uint64_t []) { 1ULL << 40 });
415 case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE: /* s[] */
416 RET((uint64_t []) { 48 << 10 });
417 case PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE: /* l[] */
418 RET((uint64_t []) { 512 << 10 });
419 case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE: /* c[], arbitrary limit */
420 RET((uint64_t []) { 4096 });
421 case PIPE_COMPUTE_CAP_SUBGROUP_SIZE:
422 RET((uint32_t []) { 32 });
423 case PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE:
424 RET((uint64_t []) { 1ULL << 40 });
425 case PIPE_COMPUTE_CAP_IMAGES_SUPPORTED:
426 RET((uint32_t []) { 0 });
427 case PIPE_COMPUTE_CAP_MAX_COMPUTE_UNITS:
428 RET((uint32_t []) { screen->mp_count_compute });
429 case PIPE_COMPUTE_CAP_MAX_CLOCK_FREQUENCY:
430 RET((uint32_t []) { 512 }); /* FIXME: arbitrary limit */
431 default:
432 return 0;
433 }
434
435 #undef RET
436 }
437
438 static void
439 nvc0_screen_destroy(struct pipe_screen *pscreen)
440 {
441 struct nvc0_screen *screen = nvc0_screen(pscreen);
442
443 if (!nouveau_drm_screen_unref(&screen->base))
444 return;
445
446 if (screen->base.fence.current) {
447 struct nouveau_fence *current = NULL;
448
449 /* nouveau_fence_wait will create a new current fence, so wait on the
450 * _current_ one, and remove both.
451 */
452 nouveau_fence_ref(screen->base.fence.current, &current);
453 nouveau_fence_wait(current, NULL);
454 nouveau_fence_ref(NULL, &current);
455 nouveau_fence_ref(NULL, &screen->base.fence.current);
456 }
457 if (screen->base.pushbuf)
458 screen->base.pushbuf->user_priv = NULL;
459
460 if (screen->blitter)
461 nvc0_blitter_destroy(screen);
462 if (screen->pm.prog) {
463 screen->pm.prog->code = NULL; /* hardcoded, don't FREE */
464 nvc0_program_destroy(NULL, screen->pm.prog);
465 FREE(screen->pm.prog);
466 }
467
468 nouveau_bo_ref(NULL, &screen->text);
469 nouveau_bo_ref(NULL, &screen->uniform_bo);
470 nouveau_bo_ref(NULL, &screen->tls);
471 nouveau_bo_ref(NULL, &screen->txc);
472 nouveau_bo_ref(NULL, &screen->fence.bo);
473 nouveau_bo_ref(NULL, &screen->poly_cache);
474 nouveau_bo_ref(NULL, &screen->parm);
475
476 nouveau_heap_destroy(&screen->lib_code);
477 nouveau_heap_destroy(&screen->text_heap);
478
479 FREE(screen->tic.entries);
480
481 nouveau_object_del(&screen->eng3d);
482 nouveau_object_del(&screen->eng2d);
483 nouveau_object_del(&screen->m2mf);
484 nouveau_object_del(&screen->compute);
485 nouveau_object_del(&screen->nvsw);
486
487 nouveau_screen_fini(&screen->base);
488
489 FREE(screen);
490 }
491
492 static int
493 nvc0_graph_set_macro(struct nvc0_screen *screen, uint32_t m, unsigned pos,
494 unsigned size, const uint32_t *data)
495 {
496 struct nouveau_pushbuf *push = screen->base.pushbuf;
497
498 size /= 4;
499
500 assert((pos + size) <= 0x800);
501
502 BEGIN_NVC0(push, SUBC_3D(NVC0_GRAPH_MACRO_ID), 2);
503 PUSH_DATA (push, (m - 0x3800) / 8);
504 PUSH_DATA (push, pos);
505 BEGIN_1IC0(push, SUBC_3D(NVC0_GRAPH_MACRO_UPLOAD_POS), size + 1);
506 PUSH_DATA (push, pos);
507 PUSH_DATAp(push, data, size);
508
509 return pos + size;
510 }
511
512 static void
513 nvc0_magic_3d_init(struct nouveau_pushbuf *push, uint16_t obj_class)
514 {
515 BEGIN_NVC0(push, SUBC_3D(0x10cc), 1);
516 PUSH_DATA (push, 0xff);
517 BEGIN_NVC0(push, SUBC_3D(0x10e0), 2);
518 PUSH_DATA (push, 0xff);
519 PUSH_DATA (push, 0xff);
520 BEGIN_NVC0(push, SUBC_3D(0x10ec), 2);
521 PUSH_DATA (push, 0xff);
522 PUSH_DATA (push, 0xff);
523 BEGIN_NVC0(push, SUBC_3D(0x074c), 1);
524 PUSH_DATA (push, 0x3f);
525
526 BEGIN_NVC0(push, SUBC_3D(0x16a8), 1);
527 PUSH_DATA (push, (3 << 16) | 3);
528 BEGIN_NVC0(push, SUBC_3D(0x1794), 1);
529 PUSH_DATA (push, (2 << 16) | 2);
530
531 if (obj_class < GM107_3D_CLASS) {
532 BEGIN_NVC0(push, SUBC_3D(0x12ac), 1);
533 PUSH_DATA (push, 0);
534 }
535 BEGIN_NVC0(push, SUBC_3D(0x0218), 1);
536 PUSH_DATA (push, 0x10);
537 BEGIN_NVC0(push, SUBC_3D(0x10fc), 1);
538 PUSH_DATA (push, 0x10);
539 BEGIN_NVC0(push, SUBC_3D(0x1290), 1);
540 PUSH_DATA (push, 0x10);
541 BEGIN_NVC0(push, SUBC_3D(0x12d8), 2);
542 PUSH_DATA (push, 0x10);
543 PUSH_DATA (push, 0x10);
544 BEGIN_NVC0(push, SUBC_3D(0x1140), 1);
545 PUSH_DATA (push, 0x10);
546 BEGIN_NVC0(push, SUBC_3D(0x1610), 1);
547 PUSH_DATA (push, 0xe);
548
549 BEGIN_NVC0(push, NVC0_3D(VERTEX_ID_GEN_MODE), 1);
550 PUSH_DATA (push, NVC0_3D_VERTEX_ID_GEN_MODE_DRAW_ARRAYS_ADD_START);
551 BEGIN_NVC0(push, SUBC_3D(0x030c), 1);
552 PUSH_DATA (push, 0);
553 BEGIN_NVC0(push, SUBC_3D(0x0300), 1);
554 PUSH_DATA (push, 3);
555
556 BEGIN_NVC0(push, SUBC_3D(0x02d0), 1);
557 PUSH_DATA (push, 0x3fffff);
558 BEGIN_NVC0(push, SUBC_3D(0x0fdc), 1);
559 PUSH_DATA (push, 1);
560 BEGIN_NVC0(push, SUBC_3D(0x19c0), 1);
561 PUSH_DATA (push, 1);
562
563 if (obj_class < GM107_3D_CLASS) {
564 BEGIN_NVC0(push, SUBC_3D(0x075c), 1);
565 PUSH_DATA (push, 3);
566
567 if (obj_class >= NVE4_3D_CLASS) {
568 BEGIN_NVC0(push, SUBC_3D(0x07fc), 1);
569 PUSH_DATA (push, 1);
570 }
571 }
572
573 /* TODO: find out what software methods 0x1528, 0x1280 and (on nve4) 0x02dc
574 * are supposed to do */
575 }
576
577 static void
578 nvc0_screen_fence_emit(struct pipe_screen *pscreen, u32 *sequence)
579 {
580 struct nvc0_screen *screen = nvc0_screen(pscreen);
581 struct nouveau_pushbuf *push = screen->base.pushbuf;
582
583 /* we need to do it after possible flush in MARK_RING */
584 *sequence = ++screen->base.fence.sequence;
585
586 assert(PUSH_AVAIL(push) + push->rsvd_kick >= 5);
587 PUSH_DATA (push, NVC0_FIFO_PKHDR_SQ(NVC0_3D(QUERY_ADDRESS_HIGH), 4));
588 PUSH_DATAh(push, screen->fence.bo->offset);
589 PUSH_DATA (push, screen->fence.bo->offset);
590 PUSH_DATA (push, *sequence);
591 PUSH_DATA (push, NVC0_3D_QUERY_GET_FENCE | NVC0_3D_QUERY_GET_SHORT |
592 (0xf << NVC0_3D_QUERY_GET_UNIT__SHIFT));
593 }
594
595 static u32
596 nvc0_screen_fence_update(struct pipe_screen *pscreen)
597 {
598 struct nvc0_screen *screen = nvc0_screen(pscreen);
599 return screen->fence.map[0];
600 }
601
602 static int
603 nvc0_screen_init_compute(struct nvc0_screen *screen)
604 {
605 screen->base.base.get_compute_param = nvc0_screen_get_compute_param;
606
607 switch (screen->base.device->chipset & ~0xf) {
608 case 0xc0:
609 case 0xd0:
610 return nvc0_screen_compute_setup(screen, screen->base.pushbuf);
611 case 0xe0:
612 return nve4_screen_compute_setup(screen, screen->base.pushbuf);
613 case 0xf0:
614 case 0x100:
615 case 0x110:
616 if (debug_get_bool_option("NVF0_COMPUTE", false))
617 return nve4_screen_compute_setup(screen, screen->base.pushbuf);
618 case 0x120:
619 return 0;
620 default:
621 return -1;
622 }
623 }
624
625 bool
626 nvc0_screen_resize_tls_area(struct nvc0_screen *screen,
627 uint32_t lpos, uint32_t lneg, uint32_t cstack)
628 {
629 struct nouveau_bo *bo = NULL;
630 int ret;
631 uint64_t size = (lpos + lneg) * 32 + cstack;
632
633 if (size >= (1 << 20)) {
634 NOUVEAU_ERR("requested TLS size too large: 0x%"PRIx64"\n", size);
635 return false;
636 }
637
638 size *= (screen->base.device->chipset >= 0xe0) ? 64 : 48; /* max warps */
639 size = align(size, 0x8000);
640 size *= screen->mp_count;
641
642 size = align(size, 1 << 17);
643
644 ret = nouveau_bo_new(screen->base.device, NV_VRAM_DOMAIN(&screen->base), 1 << 17, size,
645 NULL, &bo);
646 if (ret) {
647 NOUVEAU_ERR("failed to allocate TLS area, size: 0x%"PRIx64"\n", size);
648 return false;
649 }
650 nouveau_bo_ref(NULL, &screen->tls);
651 screen->tls = bo;
652 return true;
653 }
654
655 #define FAIL_SCREEN_INIT(str, err) \
656 do { \
657 NOUVEAU_ERR(str, err); \
658 goto fail; \
659 } while(0)
660
661 struct nouveau_screen *
662 nvc0_screen_create(struct nouveau_device *dev)
663 {
664 struct nvc0_screen *screen;
665 struct pipe_screen *pscreen;
666 struct nouveau_object *chan;
667 struct nouveau_pushbuf *push;
668 uint64_t value;
669 uint32_t obj_class;
670 uint32_t flags;
671 int ret;
672 unsigned i;
673
674 switch (dev->chipset & ~0xf) {
675 case 0xc0:
676 case 0xd0:
677 case 0xe0:
678 case 0xf0:
679 case 0x100:
680 case 0x110:
681 case 0x120:
682 break;
683 default:
684 return NULL;
685 }
686
687 screen = CALLOC_STRUCT(nvc0_screen);
688 if (!screen)
689 return NULL;
690 pscreen = &screen->base.base;
691 pscreen->destroy = nvc0_screen_destroy;
692
693 ret = nouveau_screen_init(&screen->base, dev);
694 if (ret) {
695 nvc0_screen_destroy(pscreen);
696 return NULL;
697 }
698 chan = screen->base.channel;
699 push = screen->base.pushbuf;
700 push->user_priv = screen;
701 push->rsvd_kick = 5;
702
703 screen->base.vidmem_bindings |= PIPE_BIND_CONSTANT_BUFFER |
704 PIPE_BIND_SHADER_BUFFER |
705 PIPE_BIND_VERTEX_BUFFER | PIPE_BIND_INDEX_BUFFER |
706 PIPE_BIND_COMMAND_ARGS_BUFFER | PIPE_BIND_QUERY_BUFFER;
707 screen->base.sysmem_bindings |=
708 PIPE_BIND_VERTEX_BUFFER | PIPE_BIND_INDEX_BUFFER;
709
710 if (screen->base.vram_domain & NOUVEAU_BO_GART) {
711 screen->base.sysmem_bindings |= screen->base.vidmem_bindings;
712 screen->base.vidmem_bindings = 0;
713 }
714
715 pscreen->context_create = nvc0_create;
716 pscreen->is_format_supported = nvc0_screen_is_format_supported;
717 pscreen->get_param = nvc0_screen_get_param;
718 pscreen->get_shader_param = nvc0_screen_get_shader_param;
719 pscreen->get_paramf = nvc0_screen_get_paramf;
720 pscreen->get_driver_query_info = nvc0_screen_get_driver_query_info;
721 pscreen->get_driver_query_group_info = nvc0_screen_get_driver_query_group_info;
722
723 nvc0_screen_init_resource_functions(pscreen);
724
725 screen->base.base.get_video_param = nouveau_vp3_screen_get_video_param;
726 screen->base.base.is_video_format_supported = nouveau_vp3_screen_video_supported;
727
728 flags = NOUVEAU_BO_GART | NOUVEAU_BO_MAP;
729 if (screen->base.drm->version >= 0x01000202)
730 flags |= NOUVEAU_BO_COHERENT;
731
732 ret = nouveau_bo_new(dev, flags, 0, 4096, NULL, &screen->fence.bo);
733 if (ret)
734 goto fail;
735 nouveau_bo_map(screen->fence.bo, 0, NULL);
736 screen->fence.map = screen->fence.bo->map;
737 screen->base.fence.emit = nvc0_screen_fence_emit;
738 screen->base.fence.update = nvc0_screen_fence_update;
739
740
741 ret = nouveau_object_new(chan, (dev->chipset < 0xe0) ? 0x1f906e : 0x906e,
742 NVIF_CLASS_SW_GF100, NULL, 0, &screen->nvsw);
743 if (ret)
744 FAIL_SCREEN_INIT("Error creating SW object: %d\n", ret);
745
746 BEGIN_NVC0(push, SUBC_SW(NV01_SUBCHAN_OBJECT), 1);
747 PUSH_DATA (push, screen->nvsw->handle);
748
749 switch (dev->chipset & ~0xf) {
750 case 0x120:
751 case 0x110:
752 case 0x100:
753 case 0xf0:
754 obj_class = NVF0_P2MF_CLASS;
755 break;
756 case 0xe0:
757 obj_class = NVE4_P2MF_CLASS;
758 break;
759 default:
760 obj_class = NVC0_M2MF_CLASS;
761 break;
762 }
763 ret = nouveau_object_new(chan, 0xbeef323f, obj_class, NULL, 0,
764 &screen->m2mf);
765 if (ret)
766 FAIL_SCREEN_INIT("Error allocating PGRAPH context for M2MF: %d\n", ret);
767
768 BEGIN_NVC0(push, SUBC_M2MF(NV01_SUBCHAN_OBJECT), 1);
769 PUSH_DATA (push, screen->m2mf->oclass);
770 if (screen->m2mf->oclass == NVE4_P2MF_CLASS) {
771 BEGIN_NVC0(push, SUBC_COPY(NV01_SUBCHAN_OBJECT), 1);
772 PUSH_DATA (push, 0xa0b5);
773 }
774
775 ret = nouveau_object_new(chan, 0xbeef902d, NVC0_2D_CLASS, NULL, 0,
776 &screen->eng2d);
777 if (ret)
778 FAIL_SCREEN_INIT("Error allocating PGRAPH context for 2D: %d\n", ret);
779
780 BEGIN_NVC0(push, SUBC_2D(NV01_SUBCHAN_OBJECT), 1);
781 PUSH_DATA (push, screen->eng2d->oclass);
782 BEGIN_NVC0(push, SUBC_2D(NVC0_2D_SINGLE_GPC), 1);
783 PUSH_DATA (push, 0);
784 BEGIN_NVC0(push, NVC0_2D(OPERATION), 1);
785 PUSH_DATA (push, NV50_2D_OPERATION_SRCCOPY);
786 BEGIN_NVC0(push, NVC0_2D(CLIP_ENABLE), 1);
787 PUSH_DATA (push, 0);
788 BEGIN_NVC0(push, NVC0_2D(COLOR_KEY_ENABLE), 1);
789 PUSH_DATA (push, 0);
790 BEGIN_NVC0(push, SUBC_2D(0x0884), 1);
791 PUSH_DATA (push, 0x3f);
792 BEGIN_NVC0(push, SUBC_2D(0x0888), 1);
793 PUSH_DATA (push, 1);
794 BEGIN_NVC0(push, NVC0_2D(COND_MODE), 1);
795 PUSH_DATA (push, NV50_2D_COND_MODE_ALWAYS);
796
797 BEGIN_NVC0(push, SUBC_2D(NVC0_GRAPH_NOTIFY_ADDRESS_HIGH), 2);
798 PUSH_DATAh(push, screen->fence.bo->offset + 16);
799 PUSH_DATA (push, screen->fence.bo->offset + 16);
800
801 switch (dev->chipset & ~0xf) {
802 case 0x120:
803 obj_class = GM200_3D_CLASS;
804 break;
805 case 0x110:
806 obj_class = GM107_3D_CLASS;
807 break;
808 case 0x100:
809 case 0xf0:
810 obj_class = NVF0_3D_CLASS;
811 break;
812 case 0xe0:
813 switch (dev->chipset) {
814 case 0xea:
815 obj_class = NVEA_3D_CLASS;
816 break;
817 default:
818 obj_class = NVE4_3D_CLASS;
819 break;
820 }
821 break;
822 case 0xd0:
823 obj_class = NVC8_3D_CLASS;
824 break;
825 case 0xc0:
826 default:
827 switch (dev->chipset) {
828 case 0xc8:
829 obj_class = NVC8_3D_CLASS;
830 break;
831 case 0xc1:
832 obj_class = NVC1_3D_CLASS;
833 break;
834 default:
835 obj_class = NVC0_3D_CLASS;
836 break;
837 }
838 break;
839 }
840 ret = nouveau_object_new(chan, 0xbeef003d, obj_class, NULL, 0,
841 &screen->eng3d);
842 if (ret)
843 FAIL_SCREEN_INIT("Error allocating PGRAPH context for 3D: %d\n", ret);
844 screen->base.class_3d = obj_class;
845
846 BEGIN_NVC0(push, SUBC_3D(NV01_SUBCHAN_OBJECT), 1);
847 PUSH_DATA (push, screen->eng3d->oclass);
848
849 BEGIN_NVC0(push, NVC0_3D(COND_MODE), 1);
850 PUSH_DATA (push, NVC0_3D_COND_MODE_ALWAYS);
851
852 if (debug_get_bool_option("NOUVEAU_SHADER_WATCHDOG", true)) {
853 /* kill shaders after about 1 second (at 100 MHz) */
854 BEGIN_NVC0(push, NVC0_3D(WATCHDOG_TIMER), 1);
855 PUSH_DATA (push, 0x17);
856 }
857
858 IMMED_NVC0(push, NVC0_3D(ZETA_COMP_ENABLE),
859 screen->base.drm->version >= 0x01000101);
860 BEGIN_NVC0(push, NVC0_3D(RT_COMP_ENABLE(0)), 8);
861 for (i = 0; i < 8; ++i)
862 PUSH_DATA(push, screen->base.drm->version >= 0x01000101);
863
864 BEGIN_NVC0(push, NVC0_3D(RT_CONTROL), 1);
865 PUSH_DATA (push, 1);
866
867 BEGIN_NVC0(push, NVC0_3D(CSAA_ENABLE), 1);
868 PUSH_DATA (push, 0);
869 BEGIN_NVC0(push, NVC0_3D(MULTISAMPLE_ENABLE), 1);
870 PUSH_DATA (push, 0);
871 BEGIN_NVC0(push, NVC0_3D(MULTISAMPLE_MODE), 1);
872 PUSH_DATA (push, NVC0_3D_MULTISAMPLE_MODE_MS1);
873 BEGIN_NVC0(push, NVC0_3D(MULTISAMPLE_CTRL), 1);
874 PUSH_DATA (push, 0);
875 BEGIN_NVC0(push, NVC0_3D(LINE_WIDTH_SEPARATE), 1);
876 PUSH_DATA (push, 1);
877 BEGIN_NVC0(push, NVC0_3D(PRIM_RESTART_WITH_DRAW_ARRAYS), 1);
878 PUSH_DATA (push, 1);
879 BEGIN_NVC0(push, NVC0_3D(BLEND_SEPARATE_ALPHA), 1);
880 PUSH_DATA (push, 1);
881 BEGIN_NVC0(push, NVC0_3D(BLEND_ENABLE_COMMON), 1);
882 PUSH_DATA (push, 0);
883 BEGIN_NVC0(push, NVC0_3D(SHADE_MODEL), 1);
884 PUSH_DATA (push, NVC0_3D_SHADE_MODEL_SMOOTH);
885 if (screen->eng3d->oclass < NVE4_3D_CLASS) {
886 IMMED_NVC0(push, NVC0_3D(TEX_MISC), 0);
887 } else {
888 BEGIN_NVC0(push, NVE4_3D(TEX_CB_INDEX), 1);
889 PUSH_DATA (push, 15);
890 }
891 BEGIN_NVC0(push, NVC0_3D(CALL_LIMIT_LOG), 1);
892 PUSH_DATA (push, 8); /* 128 */
893 BEGIN_NVC0(push, NVC0_3D(ZCULL_STATCTRS_ENABLE), 1);
894 PUSH_DATA (push, 1);
895 if (screen->eng3d->oclass >= NVC1_3D_CLASS) {
896 BEGIN_NVC0(push, NVC0_3D(CACHE_SPLIT), 1);
897 PUSH_DATA (push, NVC0_3D_CACHE_SPLIT_48K_SHARED_16K_L1);
898 }
899
900 nvc0_magic_3d_init(push, screen->eng3d->oclass);
901
902 ret = nouveau_bo_new(dev, NV_VRAM_DOMAIN(&screen->base), 1 << 17, 1 << 20, NULL,
903 &screen->text);
904 if (ret)
905 goto fail;
906
907 /* XXX: getting a page fault at the end of the code buffer every few
908 * launches, don't use the last 256 bytes to work around them - prefetch ?
909 */
910 nouveau_heap_init(&screen->text_heap, 0, (1 << 20) - 0x100);
911
912 ret = nouveau_bo_new(dev, NV_VRAM_DOMAIN(&screen->base), 1 << 12, 7 << 16, NULL,
913 &screen->uniform_bo);
914 if (ret)
915 goto fail;
916
917 PUSH_REFN (push, screen->uniform_bo, NV_VRAM_DOMAIN(&screen->base) | NOUVEAU_BO_WR);
918
919 for (i = 0; i < 5; ++i) {
920 /* TIC and TSC entries for each unit (nve4+ only) */
921 /* auxiliary constants (6 user clip planes, base instance id) */
922 BEGIN_NVC0(push, NVC0_3D(CB_SIZE), 3);
923 PUSH_DATA (push, 1024);
924 PUSH_DATAh(push, screen->uniform_bo->offset + (6 << 16) + (i << 10));
925 PUSH_DATA (push, screen->uniform_bo->offset + (6 << 16) + (i << 10));
926 BEGIN_NVC0(push, NVC0_3D(CB_BIND(i)), 1);
927 PUSH_DATA (push, (15 << 4) | 1);
928 if (screen->eng3d->oclass >= NVE4_3D_CLASS) {
929 unsigned j;
930 BEGIN_1IC0(push, NVC0_3D(CB_POS), 9);
931 PUSH_DATA (push, 0);
932 for (j = 0; j < 8; ++j)
933 PUSH_DATA(push, j);
934 } else {
935 BEGIN_NVC0(push, NVC0_3D(TEX_LIMITS(i)), 1);
936 PUSH_DATA (push, 0x54);
937 }
938 }
939 BEGIN_NVC0(push, NVC0_3D(LINKED_TSC), 1);
940 PUSH_DATA (push, 0);
941
942 /* return { 0.0, 0.0, 0.0, 0.0 } for out-of-bounds vtxbuf access */
943 BEGIN_NVC0(push, NVC0_3D(CB_SIZE), 3);
944 PUSH_DATA (push, 256);
945 PUSH_DATAh(push, screen->uniform_bo->offset + (6 << 16) + (6 << 10));
946 PUSH_DATA (push, screen->uniform_bo->offset + (6 << 16) + (6 << 10));
947 BEGIN_1IC0(push, NVC0_3D(CB_POS), 5);
948 PUSH_DATA (push, 0);
949 PUSH_DATAf(push, 0.0f);
950 PUSH_DATAf(push, 0.0f);
951 PUSH_DATAf(push, 0.0f);
952 PUSH_DATAf(push, 0.0f);
953 BEGIN_NVC0(push, NVC0_3D(VERTEX_RUNOUT_ADDRESS_HIGH), 2);
954 PUSH_DATAh(push, screen->uniform_bo->offset + (6 << 16) + (6 << 10));
955 PUSH_DATA (push, screen->uniform_bo->offset + (6 << 16) + (6 << 10));
956
957 if (screen->base.drm->version >= 0x01000101) {
958 ret = nouveau_getparam(dev, NOUVEAU_GETPARAM_GRAPH_UNITS, &value);
959 if (ret) {
960 NOUVEAU_ERR("NOUVEAU_GETPARAM_GRAPH_UNITS failed.\n");
961 goto fail;
962 }
963 } else {
964 if (dev->chipset >= 0xe0 && dev->chipset < 0xf0)
965 value = (8 << 8) | 4;
966 else
967 value = (16 << 8) | 4;
968 }
969 screen->gpc_count = value & 0x000000ff;
970 screen->mp_count = value >> 8;
971 screen->mp_count_compute = screen->mp_count;
972
973 nvc0_screen_resize_tls_area(screen, 128 * 16, 0, 0x200);
974
975 BEGIN_NVC0(push, NVC0_3D(CODE_ADDRESS_HIGH), 2);
976 PUSH_DATAh(push, screen->text->offset);
977 PUSH_DATA (push, screen->text->offset);
978 BEGIN_NVC0(push, NVC0_3D(TEMP_ADDRESS_HIGH), 4);
979 PUSH_DATAh(push, screen->tls->offset);
980 PUSH_DATA (push, screen->tls->offset);
981 PUSH_DATA (push, screen->tls->size >> 32);
982 PUSH_DATA (push, screen->tls->size);
983 BEGIN_NVC0(push, NVC0_3D(WARP_TEMP_ALLOC), 1);
984 PUSH_DATA (push, 0);
985 /* Reduce likelihood of collision with real buffers by placing the hole at
986 * the top of the 4G area. This will have to be dealt with for real
987 * eventually by blocking off that area from the VM.
988 */
989 BEGIN_NVC0(push, NVC0_3D(LOCAL_BASE), 1);
990 PUSH_DATA (push, 0xff << 24);
991
992 if (screen->eng3d->oclass < GM107_3D_CLASS) {
993 ret = nouveau_bo_new(dev, NV_VRAM_DOMAIN(&screen->base), 1 << 17, 1 << 20, NULL,
994 &screen->poly_cache);
995 if (ret)
996 goto fail;
997
998 BEGIN_NVC0(push, NVC0_3D(VERTEX_QUARANTINE_ADDRESS_HIGH), 3);
999 PUSH_DATAh(push, screen->poly_cache->offset);
1000 PUSH_DATA (push, screen->poly_cache->offset);
1001 PUSH_DATA (push, 3);
1002 }
1003
1004 ret = nouveau_bo_new(dev, NV_VRAM_DOMAIN(&screen->base), 1 << 17, 1 << 17, NULL,
1005 &screen->txc);
1006 if (ret)
1007 goto fail;
1008
1009 BEGIN_NVC0(push, NVC0_3D(TIC_ADDRESS_HIGH), 3);
1010 PUSH_DATAh(push, screen->txc->offset);
1011 PUSH_DATA (push, screen->txc->offset);
1012 PUSH_DATA (push, NVC0_TIC_MAX_ENTRIES - 1);
1013 if (screen->eng3d->oclass >= GM107_3D_CLASS) {
1014 screen->tic.maxwell = true;
1015 if (screen->eng3d->oclass == GM107_3D_CLASS) {
1016 screen->tic.maxwell =
1017 debug_get_bool_option("NOUVEAU_MAXWELL_TIC", true);
1018 IMMED_NVC0(push, SUBC_3D(0x0f10), screen->tic.maxwell);
1019 }
1020 }
1021
1022 BEGIN_NVC0(push, NVC0_3D(TSC_ADDRESS_HIGH), 3);
1023 PUSH_DATAh(push, screen->txc->offset + 65536);
1024 PUSH_DATA (push, screen->txc->offset + 65536);
1025 PUSH_DATA (push, NVC0_TSC_MAX_ENTRIES - 1);
1026
1027 BEGIN_NVC0(push, NVC0_3D(SCREEN_Y_CONTROL), 1);
1028 PUSH_DATA (push, 0);
1029 BEGIN_NVC0(push, NVC0_3D(WINDOW_OFFSET_X), 2);
1030 PUSH_DATA (push, 0);
1031 PUSH_DATA (push, 0);
1032 BEGIN_NVC0(push, NVC0_3D(ZCULL_REGION), 1); /* deactivate ZCULL */
1033 PUSH_DATA (push, 0x3f);
1034
1035 BEGIN_NVC0(push, NVC0_3D(CLIP_RECTS_MODE), 1);
1036 PUSH_DATA (push, NVC0_3D_CLIP_RECTS_MODE_INSIDE_ANY);
1037 BEGIN_NVC0(push, NVC0_3D(CLIP_RECT_HORIZ(0)), 8 * 2);
1038 for (i = 0; i < 8 * 2; ++i)
1039 PUSH_DATA(push, 0);
1040 BEGIN_NVC0(push, NVC0_3D(CLIP_RECTS_EN), 1);
1041 PUSH_DATA (push, 0);
1042 BEGIN_NVC0(push, NVC0_3D(CLIPID_ENABLE), 1);
1043 PUSH_DATA (push, 0);
1044
1045 /* neither scissors, viewport nor stencil mask should affect clears */
1046 BEGIN_NVC0(push, NVC0_3D(CLEAR_FLAGS), 1);
1047 PUSH_DATA (push, 0);
1048
1049 BEGIN_NVC0(push, NVC0_3D(VIEWPORT_TRANSFORM_EN), 1);
1050 PUSH_DATA (push, 1);
1051 for (i = 0; i < NVC0_MAX_VIEWPORTS; i++) {
1052 BEGIN_NVC0(push, NVC0_3D(DEPTH_RANGE_NEAR(i)), 2);
1053 PUSH_DATAf(push, 0.0f);
1054 PUSH_DATAf(push, 1.0f);
1055 }
1056 BEGIN_NVC0(push, NVC0_3D(VIEW_VOLUME_CLIP_CTRL), 1);
1057 PUSH_DATA (push, NVC0_3D_VIEW_VOLUME_CLIP_CTRL_UNK1_UNK1);
1058
1059 /* We use scissors instead of exact view volume clipping,
1060 * so they're always enabled.
1061 */
1062 for (i = 0; i < NVC0_MAX_VIEWPORTS; i++) {
1063 BEGIN_NVC0(push, NVC0_3D(SCISSOR_ENABLE(i)), 3);
1064 PUSH_DATA (push, 1);
1065 PUSH_DATA (push, 8192 << 16);
1066 PUSH_DATA (push, 8192 << 16);
1067 }
1068
1069 #define MK_MACRO(m, n) i = nvc0_graph_set_macro(screen, m, i, sizeof(n), n);
1070
1071 i = 0;
1072 MK_MACRO(NVC0_3D_MACRO_VERTEX_ARRAY_PER_INSTANCE, mme9097_per_instance_bf);
1073 MK_MACRO(NVC0_3D_MACRO_BLEND_ENABLES, mme9097_blend_enables);
1074 MK_MACRO(NVC0_3D_MACRO_VERTEX_ARRAY_SELECT, mme9097_vertex_array_select);
1075 MK_MACRO(NVC0_3D_MACRO_TEP_SELECT, mme9097_tep_select);
1076 MK_MACRO(NVC0_3D_MACRO_GP_SELECT, mme9097_gp_select);
1077 MK_MACRO(NVC0_3D_MACRO_POLYGON_MODE_FRONT, mme9097_poly_mode_front);
1078 MK_MACRO(NVC0_3D_MACRO_POLYGON_MODE_BACK, mme9097_poly_mode_back);
1079 MK_MACRO(NVC0_3D_MACRO_DRAW_ARRAYS_INDIRECT, mme9097_draw_arrays_indirect);
1080 MK_MACRO(NVC0_3D_MACRO_DRAW_ELEMENTS_INDIRECT, mme9097_draw_elts_indirect);
1081 MK_MACRO(NVC0_3D_MACRO_DRAW_ARRAYS_INDIRECT_COUNT, mme9097_draw_arrays_indirect_count);
1082 MK_MACRO(NVC0_3D_MACRO_DRAW_ELEMENTS_INDIRECT_COUNT, mme9097_draw_elts_indirect_count);
1083 MK_MACRO(NVC0_3D_MACRO_QUERY_BUFFER_WRITE, mme9097_query_buffer_write);
1084 MK_MACRO(NVC0_CP_MACRO_LAUNCH_GRID_INDIRECT, mme90c0_launch_grid_indirect);
1085
1086 BEGIN_NVC0(push, NVC0_3D(RASTERIZE_ENABLE), 1);
1087 PUSH_DATA (push, 1);
1088 BEGIN_NVC0(push, NVC0_3D(RT_SEPARATE_FRAG_DATA), 1);
1089 PUSH_DATA (push, 1);
1090 BEGIN_NVC0(push, NVC0_3D(MACRO_GP_SELECT), 1);
1091 PUSH_DATA (push, 0x40);
1092 BEGIN_NVC0(push, NVC0_3D(LAYER), 1);
1093 PUSH_DATA (push, 0);
1094 BEGIN_NVC0(push, NVC0_3D(MACRO_TEP_SELECT), 1);
1095 PUSH_DATA (push, 0x30);
1096 BEGIN_NVC0(push, NVC0_3D(PATCH_VERTICES), 1);
1097 PUSH_DATA (push, 3);
1098 BEGIN_NVC0(push, NVC0_3D(SP_SELECT(2)), 1);
1099 PUSH_DATA (push, 0x20);
1100 BEGIN_NVC0(push, NVC0_3D(SP_SELECT(0)), 1);
1101 PUSH_DATA (push, 0x00);
1102 screen->save_state.patch_vertices = 3;
1103
1104 BEGIN_NVC0(push, NVC0_3D(POINT_COORD_REPLACE), 1);
1105 PUSH_DATA (push, 0);
1106 BEGIN_NVC0(push, NVC0_3D(POINT_RASTER_RULES), 1);
1107 PUSH_DATA (push, NVC0_3D_POINT_RASTER_RULES_OGL);
1108
1109 IMMED_NVC0(push, NVC0_3D(EDGEFLAG), 1);
1110
1111 if (nvc0_screen_init_compute(screen))
1112 goto fail;
1113
1114 PUSH_KICK (push);
1115
1116 screen->tic.entries = CALLOC(4096, sizeof(void *));
1117 screen->tsc.entries = screen->tic.entries + 2048;
1118
1119 if (!nvc0_blitter_create(screen))
1120 goto fail;
1121
1122 nouveau_fence_new(&screen->base, &screen->base.fence.current, false);
1123
1124 return &screen->base;
1125
1126 fail:
1127 screen->base.base.context_create = NULL;
1128 return &screen->base;
1129 }
1130
1131 int
1132 nvc0_screen_tic_alloc(struct nvc0_screen *screen, void *entry)
1133 {
1134 int i = screen->tic.next;
1135
1136 while (screen->tic.lock[i / 32] & (1 << (i % 32)))
1137 i = (i + 1) & (NVC0_TIC_MAX_ENTRIES - 1);
1138
1139 screen->tic.next = (i + 1) & (NVC0_TIC_MAX_ENTRIES - 1);
1140
1141 if (screen->tic.entries[i])
1142 nv50_tic_entry(screen->tic.entries[i])->id = -1;
1143
1144 screen->tic.entries[i] = entry;
1145 return i;
1146 }
1147
1148 int
1149 nvc0_screen_tsc_alloc(struct nvc0_screen *screen, void *entry)
1150 {
1151 int i = screen->tsc.next;
1152
1153 while (screen->tsc.lock[i / 32] & (1 << (i % 32)))
1154 i = (i + 1) & (NVC0_TSC_MAX_ENTRIES - 1);
1155
1156 screen->tsc.next = (i + 1) & (NVC0_TSC_MAX_ENTRIES - 1);
1157
1158 if (screen->tsc.entries[i])
1159 nv50_tsc_entry(screen->tsc.entries[i])->id = -1;
1160
1161 screen->tsc.entries[i] = entry;
1162 return i;
1163 }