nv50,nvc0: Mark PIPE_QUERY_TIMESTAMP_DISJOINT as ready immediately
[mesa.git] / src / gallium / drivers / nouveau / nvc0 / nvc0_screen.h
1 #ifndef __NVC0_SCREEN_H__
2 #define __NVC0_SCREEN_H__
3
4 #include "nouveau_screen.h"
5 #include "nouveau_mm.h"
6 #include "nouveau_fence.h"
7 #include "nouveau_heap.h"
8
9 #include "nv_object.xml.h"
10
11 #include "nvc0/nvc0_winsys.h"
12 #include "nvc0/nvc0_stateobj.h"
13
14 #define NVC0_TIC_MAX_ENTRIES 2048
15 #define NVC0_TSC_MAX_ENTRIES 2048
16
17 /* doesn't count reserved slots (for auxiliary constants, immediates, etc.) */
18 #define NVC0_MAX_PIPE_CONSTBUFS 14
19 #define NVE4_MAX_PIPE_CONSTBUFS_COMPUTE 7
20
21 #define NVC0_MAX_SURFACE_SLOTS 16
22
23 #define NVC0_MAX_VIEWPORTS 16
24
25
26 struct nvc0_context;
27
28 struct nvc0_blitter;
29
30 struct nvc0_screen {
31 struct nouveau_screen base;
32
33 struct nvc0_context *cur_ctx;
34
35 int num_occlusion_queries_active;
36
37 struct nouveau_bo *text;
38 struct nouveau_bo *parm; /* for COMPUTE */
39 struct nouveau_bo *uniform_bo; /* for 3D */
40 struct nouveau_bo *tls;
41 struct nouveau_bo *txc; /* TIC (offset 0) and TSC (65536) */
42 struct nouveau_bo *poly_cache;
43
44 uint16_t mp_count;
45 uint16_t mp_count_compute; /* magic reg can make compute use fewer MPs */
46
47 struct nouveau_heap *text_heap;
48 struct nouveau_heap *lib_code; /* allocated from text_heap */
49
50 struct nvc0_blitter *blitter;
51
52 struct {
53 void **entries;
54 int next;
55 uint32_t lock[NVC0_TIC_MAX_ENTRIES / 32];
56 } tic;
57
58 struct {
59 void **entries;
60 int next;
61 uint32_t lock[NVC0_TSC_MAX_ENTRIES / 32];
62 } tsc;
63
64 struct {
65 struct nouveau_bo *bo;
66 uint32_t *map;
67 } fence;
68
69 struct {
70 struct nvc0_program *prog; /* compute state object to read MP counters */
71 struct pipe_query *mp_counter[8]; /* counter to query allocation */
72 uint8_t num_mp_pm_active[2];
73 boolean mp_counters_enabled;
74 } pm;
75
76 struct nouveau_object *eng3d; /* sqrt(1/2)|kepler> + sqrt(1/2)|fermi> */
77 struct nouveau_object *eng2d;
78 struct nouveau_object *m2mf;
79 struct nouveau_object *compute;
80 struct nouveau_object *nvsw;
81 };
82
83 static INLINE struct nvc0_screen *
84 nvc0_screen(struct pipe_screen *screen)
85 {
86 return (struct nvc0_screen *)screen;
87 }
88
89
90 /* Performance counter queries:
91 */
92 #define NVE4_PM_QUERY_COUNT 49
93 #define NVE4_PM_QUERY(i) (PIPE_QUERY_DRIVER_SPECIFIC + (i))
94 #define NVE4_PM_QUERY_LAST NVE4_PM_QUERY(NVE4_PM_QUERY_COUNT - 1)
95 #define NVE4_PM_QUERY_PROF_TRIGGER_0 0
96 #define NVE4_PM_QUERY_PROF_TRIGGER_1 1
97 #define NVE4_PM_QUERY_PROF_TRIGGER_2 2
98 #define NVE4_PM_QUERY_PROF_TRIGGER_3 3
99 #define NVE4_PM_QUERY_PROF_TRIGGER_4 4
100 #define NVE4_PM_QUERY_PROF_TRIGGER_5 5
101 #define NVE4_PM_QUERY_PROF_TRIGGER_6 6
102 #define NVE4_PM_QUERY_PROF_TRIGGER_7 7
103 #define NVE4_PM_QUERY_LAUNCHED_WARPS 8
104 #define NVE4_PM_QUERY_LAUNCHED_THREADS 9
105 #define NVE4_PM_QUERY_LAUNCHED_CTA 10
106 #define NVE4_PM_QUERY_INST_ISSUED1 11
107 #define NVE4_PM_QUERY_INST_ISSUED2 12
108 #define NVE4_PM_QUERY_INST_EXECUTED 13
109 #define NVE4_PM_QUERY_LD_LOCAL 14
110 #define NVE4_PM_QUERY_ST_LOCAL 15
111 #define NVE4_PM_QUERY_LD_SHARED 16
112 #define NVE4_PM_QUERY_ST_SHARED 17
113 #define NVE4_PM_QUERY_L1_LOCAL_LOAD_HIT 18
114 #define NVE4_PM_QUERY_L1_LOCAL_LOAD_MISS 19
115 #define NVE4_PM_QUERY_L1_LOCAL_STORE_HIT 20
116 #define NVE4_PM_QUERY_L1_LOCAL_STORE_MISS 21
117 #define NVE4_PM_QUERY_GLD_REQUEST 22
118 #define NVE4_PM_QUERY_GST_REQUEST 23
119 #define NVE4_PM_QUERY_L1_GLOBAL_LOAD_HIT 24
120 #define NVE4_PM_QUERY_L1_GLOBAL_LOAD_MISS 25
121 #define NVE4_PM_QUERY_GLD_TRANSACTIONS_UNCACHED 26
122 #define NVE4_PM_QUERY_GST_TRANSACTIONS 27
123 #define NVE4_PM_QUERY_BRANCH 28
124 #define NVE4_PM_QUERY_BRANCH_DIVERGENT 29
125 #define NVE4_PM_QUERY_ACTIVE_WARPS 30
126 #define NVE4_PM_QUERY_ACTIVE_CYCLES 31
127 #define NVE4_PM_QUERY_INST_ISSUED 32
128 #define NVE4_PM_QUERY_ATOM_COUNT 33
129 #define NVE4_PM_QUERY_GRED_COUNT 34
130 #define NVE4_PM_QUERY_LD_SHARED_REPLAY 35
131 #define NVE4_PM_QUERY_ST_SHARED_REPLAY 36
132 #define NVE4_PM_QUERY_LD_LOCAL_TRANSACTIONS 37
133 #define NVE4_PM_QUERY_ST_LOCAL_TRANSACTIONS 38
134 #define NVE4_PM_QUERY_L1_LD_SHARED_TRANSACTIONS 39
135 #define NVE4_PM_QUERY_L1_ST_SHARED_TRANSACTIONS 40
136 #define NVE4_PM_QUERY_GLD_MEM_DIV_REPLAY 41
137 #define NVE4_PM_QUERY_GST_MEM_DIV_REPLAY 42
138 #define NVE4_PM_QUERY_METRIC_IPC 43
139 #define NVE4_PM_QUERY_METRIC_IPAC 44
140 #define NVE4_PM_QUERY_METRIC_IPEC 45
141 #define NVE4_PM_QUERY_METRIC_MP_OCCUPANCY 46
142 #define NVE4_PM_QUERY_METRIC_MP_EFFICIENCY 47
143 #define NVE4_PM_QUERY_METRIC_INST_REPLAY_OHEAD 48
144
145 /*
146 #define NVE4_PM_QUERY_GR_IDLE 50
147 #define NVE4_PM_QUERY_BSP_IDLE 51
148 #define NVE4_PM_QUERY_VP_IDLE 52
149 #define NVE4_PM_QUERY_PPP_IDLE 53
150 #define NVE4_PM_QUERY_CE0_IDLE 54
151 #define NVE4_PM_QUERY_CE1_IDLE 55
152 #define NVE4_PM_QUERY_CE2_IDLE 56
153 */
154 /* L2 queries (PCOUNTER) */
155 /*
156 #define NVE4_PM_QUERY_L2_SUBP_WRITE_L1_SECTOR_QUERIES 57
157 ...
158 */
159 /* TEX queries (PCOUNTER) */
160 /*
161 #define NVE4_PM_QUERY_TEX0_CACHE_SECTOR_QUERIES 58
162 ...
163 */
164
165 #define NVC0_PM_QUERY_COUNT 31
166 #define NVC0_PM_QUERY(i) (PIPE_QUERY_DRIVER_SPECIFIC + 2048 + (i))
167 #define NVC0_PM_QUERY_LAST NVC0_PM_QUERY(NVC0_PM_QUERY_COUNT - 1)
168 #define NVC0_PM_QUERY_INST_EXECUTED 0
169 #define NVC0_PM_QUERY_BRANCH 1
170 #define NVC0_PM_QUERY_BRANCH_DIVERGENT 2
171 #define NVC0_PM_QUERY_ACTIVE_WARPS 3
172 #define NVC0_PM_QUERY_ACTIVE_CYCLES 4
173 #define NVC0_PM_QUERY_LAUNCHED_WARPS 5
174 #define NVC0_PM_QUERY_LAUNCHED_THREADS 6
175 #define NVC0_PM_QUERY_LD_SHARED 7
176 #define NVC0_PM_QUERY_ST_SHARED 8
177 #define NVC0_PM_QUERY_LD_LOCAL 9
178 #define NVC0_PM_QUERY_ST_LOCAL 10
179 #define NVC0_PM_QUERY_GRED_COUNT 11
180 #define NVC0_PM_QUERY_ATOM_COUNT 12
181 #define NVC0_PM_QUERY_GLD_REQUEST 13
182 #define NVC0_PM_QUERY_GST_REQUEST 14
183 #define NVC0_PM_QUERY_INST_ISSUED1_0 15
184 #define NVC0_PM_QUERY_INST_ISSUED1_1 16
185 #define NVC0_PM_QUERY_INST_ISSUED2_0 17
186 #define NVC0_PM_QUERY_INST_ISSUED2_1 18
187 #define NVC0_PM_QUERY_TH_INST_EXECUTED_0 19
188 #define NVC0_PM_QUERY_TH_INST_EXECUTED_1 20
189 #define NVC0_PM_QUERY_TH_INST_EXECUTED_2 21
190 #define NVC0_PM_QUERY_TH_INST_EXECUTED_3 22
191 #define NVC0_PM_QUERY_PROF_TRIGGER_0 23
192 #define NVC0_PM_QUERY_PROF_TRIGGER_1 24
193 #define NVC0_PM_QUERY_PROF_TRIGGER_2 25
194 #define NVC0_PM_QUERY_PROF_TRIGGER_3 26
195 #define NVC0_PM_QUERY_PROF_TRIGGER_4 27
196 #define NVC0_PM_QUERY_PROF_TRIGGER_5 28
197 #define NVC0_PM_QUERY_PROF_TRIGGER_6 29
198 #define NVC0_PM_QUERY_PROF_TRIGGER_7 30
199
200 /* Driver statistics queries:
201 */
202 #ifdef NOUVEAU_ENABLE_DRIVER_STATISTICS
203
204 #define NVC0_QUERY_DRV_STAT(i) (PIPE_QUERY_DRIVER_SPECIFIC + 1024 + (i))
205 #define NVC0_QUERY_DRV_STAT_COUNT 29
206 #define NVC0_QUERY_DRV_STAT_LAST NVC0_QUERY_DRV_STAT(NVC0_QUERY_DRV_STAT_COUNT - 1)
207 #define NVC0_QUERY_DRV_STAT_TEX_OBJECT_CURRENT_COUNT 0
208 #define NVC0_QUERY_DRV_STAT_TEX_OBJECT_CURRENT_BYTES 1
209 #define NVC0_QUERY_DRV_STAT_BUF_OBJECT_CURRENT_COUNT 2
210 #define NVC0_QUERY_DRV_STAT_BUF_OBJECT_CURRENT_BYTES_VID 3
211 #define NVC0_QUERY_DRV_STAT_BUF_OBJECT_CURRENT_BYTES_SYS 4
212 #define NVC0_QUERY_DRV_STAT_TEX_TRANSFERS_READ 5
213 #define NVC0_QUERY_DRV_STAT_TEX_TRANSFERS_WRITE 6
214 #define NVC0_QUERY_DRV_STAT_TEX_COPY_COUNT 7
215 #define NVC0_QUERY_DRV_STAT_TEX_BLIT_COUNT 8
216 #define NVC0_QUERY_DRV_STAT_TEX_CACHE_FLUSH_COUNT 9
217 #define NVC0_QUERY_DRV_STAT_BUF_TRANSFERS_READ 10
218 #define NVC0_QUERY_DRV_STAT_BUF_TRANSFERS_WRITE 11
219 #define NVC0_QUERY_DRV_STAT_BUF_READ_BYTES_STAGING_VID 12
220 #define NVC0_QUERY_DRV_STAT_BUF_WRITE_BYTES_DIRECT 13
221 #define NVC0_QUERY_DRV_STAT_BUF_WRITE_BYTES_STAGING_VID 14
222 #define NVC0_QUERY_DRV_STAT_BUF_WRITE_BYTES_STAGING_SYS 15
223 #define NVC0_QUERY_DRV_STAT_BUF_COPY_BYTES 16
224 #define NVC0_QUERY_DRV_STAT_BUF_NON_KERNEL_FENCE_SYNC_COUNT 17
225 #define NVC0_QUERY_DRV_STAT_ANY_NON_KERNEL_FENCE_SYNC_COUNT 18
226 #define NVC0_QUERY_DRV_STAT_QUERY_SYNC_COUNT 19
227 #define NVC0_QUERY_DRV_STAT_GPU_SERIALIZE_COUNT 20
228 #define NVC0_QUERY_DRV_STAT_DRAW_CALLS_ARRAY 21
229 #define NVC0_QUERY_DRV_STAT_DRAW_CALLS_INDEXED 22
230 #define NVC0_QUERY_DRV_STAT_DRAW_CALLS_FALLBACK_COUNT 23
231 #define NVC0_QUERY_DRV_STAT_USER_BUFFER_UPLOAD_BYTES 24
232 #define NVC0_QUERY_DRV_STAT_CONSTBUF_UPLOAD_COUNT 25
233 #define NVC0_QUERY_DRV_STAT_CONSTBUF_UPLOAD_BYTES 26
234 #define NVC0_QUERY_DRV_STAT_PUSHBUF_COUNT 27
235 #define NVC0_QUERY_DRV_STAT_RESOURCE_VALIDATE_COUNT 28
236
237 #else
238
239 #define NVC0_QUERY_DRV_STAT_COUNT 0
240
241 #endif
242
243 int nvc0_screen_get_driver_query_info(struct pipe_screen *, unsigned,
244 struct pipe_driver_query_info *);
245
246 boolean nvc0_blitter_create(struct nvc0_screen *);
247 void nvc0_blitter_destroy(struct nvc0_screen *);
248
249 void nvc0_screen_make_buffers_resident(struct nvc0_screen *);
250
251 int nvc0_screen_tic_alloc(struct nvc0_screen *, void *);
252 int nvc0_screen_tsc_alloc(struct nvc0_screen *, void *);
253
254 int nve4_screen_compute_setup(struct nvc0_screen *, struct nouveau_pushbuf *);
255 int nvc0_screen_compute_setup(struct nvc0_screen *, struct nouveau_pushbuf *);
256
257 boolean nvc0_screen_resize_tls_area(struct nvc0_screen *, uint32_t lpos,
258 uint32_t lneg, uint32_t cstack);
259
260 static INLINE void
261 nvc0_resource_fence(struct nv04_resource *res, uint32_t flags)
262 {
263 struct nvc0_screen *screen = nvc0_screen(res->base.screen);
264
265 if (res->mm) {
266 nouveau_fence_ref(screen->base.fence.current, &res->fence);
267 if (flags & NOUVEAU_BO_WR)
268 nouveau_fence_ref(screen->base.fence.current, &res->fence_wr);
269 }
270 }
271
272 static INLINE void
273 nvc0_resource_validate(struct nv04_resource *res, uint32_t flags)
274 {
275 if (likely(res->bo)) {
276 if (flags & NOUVEAU_BO_WR)
277 res->status |= NOUVEAU_BUFFER_STATUS_GPU_WRITING |
278 NOUVEAU_BUFFER_STATUS_DIRTY;
279 if (flags & NOUVEAU_BO_RD)
280 res->status |= NOUVEAU_BUFFER_STATUS_GPU_READING;
281
282 nvc0_resource_fence(res, flags);
283 }
284 }
285
286 struct nvc0_format {
287 uint32_t rt;
288 uint32_t tic;
289 uint32_t vtx;
290 uint32_t usage;
291 };
292
293 extern const struct nvc0_format nvc0_format_table[];
294
295 static INLINE void
296 nvc0_screen_tic_unlock(struct nvc0_screen *screen, struct nv50_tic_entry *tic)
297 {
298 if (tic->id >= 0)
299 screen->tic.lock[tic->id / 32] &= ~(1 << (tic->id % 32));
300 }
301
302 static INLINE void
303 nvc0_screen_tsc_unlock(struct nvc0_screen *screen, struct nv50_tsc_entry *tsc)
304 {
305 if (tsc->id >= 0)
306 screen->tsc.lock[tsc->id / 32] &= ~(1 << (tsc->id % 32));
307 }
308
309 static INLINE void
310 nvc0_screen_tic_free(struct nvc0_screen *screen, struct nv50_tic_entry *tic)
311 {
312 if (tic->id >= 0) {
313 screen->tic.entries[tic->id] = NULL;
314 screen->tic.lock[tic->id / 32] &= ~(1 << (tic->id % 32));
315 }
316 }
317
318 static INLINE void
319 nvc0_screen_tsc_free(struct nvc0_screen *screen, struct nv50_tsc_entry *tsc)
320 {
321 if (tsc->id >= 0) {
322 screen->tsc.entries[tsc->id] = NULL;
323 screen->tsc.lock[tsc->id / 32] &= ~(1 << (tsc->id % 32));
324 }
325 }
326
327 #endif