1 #include "pipe/p_context.h"
2 #include "pipe/p_state.h"
3 #include "util/u_inlines.h"
4 #include "util/u_format.h"
6 #include "nv30_context.h"
7 #include "nvfx_state.h"
9 #include "nouveau/nouveau_channel.h"
10 #include "nouveau/nouveau_pushbuf.h"
11 #include "nouveau/nouveau_util.h"
16 nv30_vbo_format_to_hw(enum pipe_format pipe
, unsigned *fmt
, unsigned *ncomp
)
19 case PIPE_FORMAT_R32_FLOAT
:
20 case PIPE_FORMAT_R32G32_FLOAT
:
21 case PIPE_FORMAT_R32G32B32_FLOAT
:
22 case PIPE_FORMAT_R32G32B32A32_FLOAT
:
23 *fmt
= NV34TCL_VTXFMT_TYPE_FLOAT
;
25 case PIPE_FORMAT_R8_UNORM
:
26 case PIPE_FORMAT_R8G8_UNORM
:
27 case PIPE_FORMAT_R8G8B8_UNORM
:
28 case PIPE_FORMAT_R8G8B8A8_UNORM
:
29 *fmt
= NV34TCL_VTXFMT_TYPE_UBYTE
;
31 case PIPE_FORMAT_R16_SSCALED
:
32 case PIPE_FORMAT_R16G16_SSCALED
:
33 case PIPE_FORMAT_R16G16B16_SSCALED
:
34 case PIPE_FORMAT_R16G16B16A16_SSCALED
:
35 *fmt
= NV34TCL_VTXFMT_TYPE_USHORT
;
38 NOUVEAU_ERR("Unknown format %s\n", util_format_name(pipe
));
43 case PIPE_FORMAT_R8_UNORM
:
44 case PIPE_FORMAT_R32_FLOAT
:
45 case PIPE_FORMAT_R16_SSCALED
:
48 case PIPE_FORMAT_R8G8_UNORM
:
49 case PIPE_FORMAT_R32G32_FLOAT
:
50 case PIPE_FORMAT_R16G16_SSCALED
:
53 case PIPE_FORMAT_R8G8B8_UNORM
:
54 case PIPE_FORMAT_R32G32B32_FLOAT
:
55 case PIPE_FORMAT_R16G16B16_SSCALED
:
58 case PIPE_FORMAT_R8G8B8A8_UNORM
:
59 case PIPE_FORMAT_R32G32B32A32_FLOAT
:
60 case PIPE_FORMAT_R16G16B16A16_SSCALED
:
64 NOUVEAU_ERR("Unknown format %s\n", util_format_name(pipe
));
72 nv30_vbo_set_idxbuf(struct nvfx_context
*nvfx
, struct pipe_buffer
*ib
,
75 struct pipe_screen
*pscreen
= &nvfx
->screen
->base
.base
;
80 nvfx
->idxbuf_format
= 0xdeadbeef;
84 if (!pscreen
->get_param(pscreen
, NOUVEAU_CAP_HW_IDXBUF
) || ib_size
== 1)
89 type
= NV34TCL_IDXBUF_FORMAT_TYPE_U16
;
92 type
= NV34TCL_IDXBUF_FORMAT_TYPE_U32
;
98 if (ib
!= nvfx
->idxbuf
||
99 type
!= nvfx
->idxbuf_format
) {
100 nvfx
->dirty
|= NVFX_NEW_ARRAYS
;
102 nvfx
->idxbuf_format
= type
;
109 nv30_vbo_static_attrib(struct nvfx_context
*nvfx
, struct nouveau_stateobj
*so
,
110 int attrib
, struct pipe_vertex_element
*ve
,
111 struct pipe_vertex_buffer
*vb
)
113 struct pipe_screen
*pscreen
= nvfx
->pipe
.screen
;
114 struct nouveau_grobj
*eng3d
= nvfx
->screen
->eng3d
;
115 unsigned type
, ncomp
;
118 if (nv30_vbo_format_to_hw(ve
->src_format
, &type
, &ncomp
))
121 map
= pipe_buffer_map(pscreen
, vb
->buffer
, PIPE_BUFFER_USAGE_CPU_READ
);
122 map
+= vb
->buffer_offset
+ ve
->src_offset
;
125 case NV34TCL_VTXFMT_TYPE_FLOAT
:
131 so_method(so
, eng3d
, NV34TCL_VTX_ATTR_4F_X(attrib
), 4);
132 so_data (so
, fui(v
[0]));
133 so_data (so
, fui(v
[1]));
134 so_data (so
, fui(v
[2]));
135 so_data (so
, fui(v
[3]));
138 so_method(so
, eng3d
, NV34TCL_VTX_ATTR_3F_X(attrib
), 3);
139 so_data (so
, fui(v
[0]));
140 so_data (so
, fui(v
[1]));
141 so_data (so
, fui(v
[2]));
144 so_method(so
, eng3d
, NV34TCL_VTX_ATTR_2F_X(attrib
), 2);
145 so_data (so
, fui(v
[0]));
146 so_data (so
, fui(v
[1]));
149 so_method(so
, eng3d
, NV34TCL_VTX_ATTR_1F(attrib
), 1);
150 so_data (so
, fui(v
[0]));
153 pipe_buffer_unmap(pscreen
, vb
->buffer
);
159 pipe_buffer_unmap(pscreen
, vb
->buffer
);
163 pipe_buffer_unmap(pscreen
, vb
->buffer
);
168 nv30_draw_arrays(struct pipe_context
*pipe
,
169 unsigned mode
, unsigned start
, unsigned count
)
171 struct nvfx_context
*nvfx
= nvfx_context(pipe
);
172 struct nvfx_screen
*screen
= nvfx
->screen
;
173 struct nouveau_channel
*chan
= screen
->base
.channel
;
174 struct nouveau_grobj
*eng3d
= screen
->eng3d
;
175 unsigned restart
= 0;
177 nv30_vbo_set_idxbuf(nvfx
, NULL
, 0);
178 if (FORCE_SWTNL
|| !nvfx_state_validate(nvfx
)) {
179 /*return nv30_draw_elements_swtnl(pipe, NULL, 0,
180 mode, start, count);*/
187 nvfx_state_emit(nvfx
);
189 vc
= nouveau_vbuf_split(AVAIL_RING(chan
), 6, 256,
190 mode
, start
, count
, &restart
);
196 BEGIN_RING(chan
, eng3d
, NV34TCL_VERTEX_BEGIN_END
, 1);
197 OUT_RING (chan
, nvgl_primitive(mode
));
201 BEGIN_RING(chan
, eng3d
, NV34TCL_VB_VERTEX_BATCH
, 1);
202 OUT_RING (chan
, ((nr
- 1) << 24) | start
);
208 unsigned push
= nr
> 2047 ? 2047 : nr
;
212 BEGIN_RING_NI(chan
, eng3d
, NV34TCL_VB_VERTEX_BATCH
, push
);
214 OUT_RING(chan
, ((0x100 - 1) << 24) | start
);
219 BEGIN_RING(chan
, eng3d
, NV34TCL_VERTEX_BEGIN_END
, 1);
226 pipe
->flush(pipe
, 0, NULL
);
230 nv30_draw_elements_u08(struct nvfx_context
*nvfx
, void *ib
,
231 unsigned mode
, unsigned start
, unsigned count
)
233 struct nvfx_screen
*screen
= nvfx
->screen
;
234 struct nouveau_channel
*chan
= screen
->base
.channel
;
235 struct nouveau_grobj
*eng3d
= screen
->eng3d
;
238 uint8_t *elts
= (uint8_t *)ib
+ start
;
239 unsigned vc
, push
, restart
= 0;
241 nvfx_state_emit(nvfx
);
243 vc
= nouveau_vbuf_split(AVAIL_RING(chan
), 6, 2,
244 mode
, start
, count
, &restart
);
251 BEGIN_RING(chan
, eng3d
, NV34TCL_VERTEX_BEGIN_END
, 1);
252 OUT_RING (chan
, nvgl_primitive(mode
));
255 BEGIN_RING(chan
, eng3d
, NV34TCL_VB_ELEMENT_U32
, 1);
256 OUT_RING (chan
, elts
[0]);
263 push
= MIN2(vc
, 2047 * 2);
265 BEGIN_RING_NI(chan
, eng3d
, NV34TCL_VB_ELEMENT_U16
, push
>> 1);
266 for (i
= 0; i
< push
; i
+=2)
267 OUT_RING(chan
, (elts
[i
+1] << 16) | elts
[i
]);
273 BEGIN_RING(chan
, eng3d
, NV34TCL_VERTEX_BEGIN_END
, 1);
281 nv30_draw_elements_u16(struct nvfx_context
*nvfx
, void *ib
,
282 unsigned mode
, unsigned start
, unsigned count
)
284 struct nvfx_screen
*screen
= nvfx
->screen
;
285 struct nouveau_channel
*chan
= screen
->base
.channel
;
286 struct nouveau_grobj
*eng3d
= screen
->eng3d
;
289 uint16_t *elts
= (uint16_t *)ib
+ start
;
290 unsigned vc
, push
, restart
= 0;
292 nvfx_state_emit(nvfx
);
294 vc
= nouveau_vbuf_split(AVAIL_RING(chan
), 6, 2,
295 mode
, start
, count
, &restart
);
302 BEGIN_RING(chan
, eng3d
, NV34TCL_VERTEX_BEGIN_END
, 1);
303 OUT_RING (chan
, nvgl_primitive(mode
));
306 BEGIN_RING(chan
, eng3d
, NV34TCL_VB_ELEMENT_U32
, 1);
307 OUT_RING (chan
, elts
[0]);
314 push
= MIN2(vc
, 2047 * 2);
316 BEGIN_RING_NI(chan
, eng3d
, NV34TCL_VB_ELEMENT_U16
, push
>> 1);
317 for (i
= 0; i
< push
; i
+=2)
318 OUT_RING(chan
, (elts
[i
+1] << 16) | elts
[i
]);
324 BEGIN_RING(chan
, eng3d
, NV34TCL_VERTEX_BEGIN_END
, 1);
332 nv30_draw_elements_u32(struct nvfx_context
*nvfx
, void *ib
,
333 unsigned mode
, unsigned start
, unsigned count
)
335 struct nvfx_screen
*screen
= nvfx
->screen
;
336 struct nouveau_channel
*chan
= screen
->base
.channel
;
337 struct nouveau_grobj
*eng3d
= screen
->eng3d
;
340 uint32_t *elts
= (uint32_t *)ib
+ start
;
341 unsigned vc
, push
, restart
= 0;
343 nvfx_state_emit(nvfx
);
345 vc
= nouveau_vbuf_split(AVAIL_RING(chan
), 5, 1,
346 mode
, start
, count
, &restart
);
353 BEGIN_RING(chan
, eng3d
, NV34TCL_VERTEX_BEGIN_END
, 1);
354 OUT_RING (chan
, nvgl_primitive(mode
));
357 push
= MIN2(vc
, 2047);
359 BEGIN_RING_NI(chan
, eng3d
, NV34TCL_VB_ELEMENT_U32
, push
);
360 OUT_RINGp (chan
, elts
, push
);
366 BEGIN_RING(chan
, eng3d
, NV34TCL_VERTEX_BEGIN_END
, 1);
374 nv30_draw_elements_inline(struct pipe_context
*pipe
,
375 struct pipe_buffer
*ib
, unsigned ib_size
,
376 unsigned mode
, unsigned start
, unsigned count
)
378 struct nvfx_context
*nvfx
= nvfx_context(pipe
);
379 struct pipe_screen
*pscreen
= pipe
->screen
;
382 map
= pipe_buffer_map(pscreen
, ib
, PIPE_BUFFER_USAGE_CPU_READ
);
384 NOUVEAU_ERR("failed mapping ib\n");
390 nv30_draw_elements_u08(nvfx
, map
, mode
, start
, count
);
393 nv30_draw_elements_u16(nvfx
, map
, mode
, start
, count
);
396 nv30_draw_elements_u32(nvfx
, map
, mode
, start
, count
);
399 NOUVEAU_ERR("invalid idxbuf fmt %d\n", ib_size
);
403 pipe_buffer_unmap(pscreen
, ib
);
407 nv30_draw_elements_vbo(struct pipe_context
*pipe
,
408 unsigned mode
, unsigned start
, unsigned count
)
410 struct nvfx_context
*nvfx
= nvfx_context(pipe
);
411 struct nvfx_screen
*screen
= nvfx
->screen
;
412 struct nouveau_channel
*chan
= screen
->base
.channel
;
413 struct nouveau_grobj
*eng3d
= screen
->eng3d
;
414 unsigned restart
= 0;
419 nvfx_state_emit(nvfx
);
421 vc
= nouveau_vbuf_split(AVAIL_RING(chan
), 6, 256,
422 mode
, start
, count
, &restart
);
428 BEGIN_RING(chan
, eng3d
, NV34TCL_VERTEX_BEGIN_END
, 1);
429 OUT_RING (chan
, nvgl_primitive(mode
));
433 BEGIN_RING(chan
, eng3d
, NV34TCL_VB_INDEX_BATCH
, 1);
434 OUT_RING (chan
, ((nr
- 1) << 24) | start
);
440 unsigned push
= nr
> 2047 ? 2047 : nr
;
444 BEGIN_RING_NI(chan
, eng3d
, NV34TCL_VB_INDEX_BATCH
, push
);
446 OUT_RING(chan
, ((0x100 - 1) << 24) | start
);
451 BEGIN_RING(chan
, eng3d
, NV34TCL_VERTEX_BEGIN_END
, 1);
460 nv30_draw_elements(struct pipe_context
*pipe
,
461 struct pipe_buffer
*indexBuffer
, unsigned indexSize
,
462 unsigned mode
, unsigned start
, unsigned count
)
464 struct nvfx_context
*nvfx
= nvfx_context(pipe
);
467 idxbuf
= nv30_vbo_set_idxbuf(nvfx
, indexBuffer
, indexSize
);
468 if (FORCE_SWTNL
|| !nvfx_state_validate(nvfx
)) {
469 /*return nv30_draw_elements_swtnl(pipe, NULL, 0,
470 mode, start, count);*/
475 nv30_draw_elements_vbo(pipe
, mode
, start
, count
);
477 nv30_draw_elements_inline(pipe
, indexBuffer
, indexSize
,
481 pipe
->flush(pipe
, 0, NULL
);
485 nv30_vbo_validate(struct nvfx_context
*nvfx
)
487 struct nouveau_stateobj
*vtxbuf
, *vtxfmt
, *sattr
= NULL
;
488 struct nouveau_grobj
*eng3d
= nvfx
->screen
->eng3d
;
489 struct pipe_buffer
*ib
= nvfx
->idxbuf
;
490 unsigned ib_format
= nvfx
->idxbuf_format
;
491 unsigned vb_flags
= NOUVEAU_BO_VRAM
| NOUVEAU_BO_GART
| NOUVEAU_BO_RD
;
494 vtxbuf
= so_new(3, 17, 18);
495 so_method(vtxbuf
, eng3d
, NV34TCL_VTXBUF_ADDRESS(0), nvfx
->vtxelt
->num_elements
);
496 vtxfmt
= so_new(1, 16, 0);
497 so_method(vtxfmt
, eng3d
, NV34TCL_VTXFMT(0), nvfx
->vtxelt
->num_elements
);
499 for (hw
= 0; hw
< nvfx
->vtxelt
->num_elements
; hw
++) {
500 struct pipe_vertex_element
*ve
;
501 struct pipe_vertex_buffer
*vb
;
502 unsigned type
, ncomp
;
504 ve
= &nvfx
->vtxelt
->pipe
[hw
];
505 vb
= &nvfx
->vtxbuf
[ve
->vertex_buffer_index
];
509 sattr
= so_new(16, 16 * 4, 0);
511 if (nv30_vbo_static_attrib(nvfx
, sattr
, hw
, ve
, vb
)) {
513 so_data(vtxfmt
, NV34TCL_VTXFMT_TYPE_FLOAT
);
518 if (nv30_vbo_format_to_hw(ve
->src_format
, &type
, &ncomp
)) {
519 /*nvfx->fallback_swtnl |= NVFX_NEW_ARRAYS;*/
520 so_ref(NULL
, &vtxbuf
);
521 so_ref(NULL
, &vtxfmt
);
525 so_reloc(vtxbuf
, nouveau_bo(vb
->buffer
), vb
->buffer_offset
+
526 ve
->src_offset
, vb_flags
| NOUVEAU_BO_LOW
|
527 NOUVEAU_BO_OR
, 0, NV34TCL_VTXBUF_ADDRESS_DMA1
);
528 so_data (vtxfmt
, ((vb
->stride
<< NV34TCL_VTXFMT_STRIDE_SHIFT
) |
529 (ncomp
<< NV34TCL_VTXFMT_SIZE_SHIFT
) | type
));
533 struct nouveau_bo
*bo
= nouveau_bo(ib
);
535 so_method(vtxbuf
, eng3d
, NV34TCL_IDXBUF_ADDRESS
, 2);
536 so_reloc (vtxbuf
, bo
, 0, vb_flags
| NOUVEAU_BO_LOW
, 0, 0);
537 so_reloc (vtxbuf
, bo
, ib_format
, vb_flags
| NOUVEAU_BO_OR
,
538 0, NV34TCL_IDXBUF_FORMAT_DMA1
);
541 so_method(vtxbuf
, eng3d
, 0x1710, 1);
544 so_ref(vtxbuf
, &nvfx
->state
.hw
[NVFX_STATE_VTXBUF
]);
545 so_ref(NULL
, &vtxbuf
);
546 nvfx
->state
.dirty
|= (1ULL << NVFX_STATE_VTXBUF
);
547 so_ref(vtxfmt
, &nvfx
->state
.hw
[NVFX_STATE_VTXFMT
]);
548 so_ref(NULL
, &vtxfmt
);
549 nvfx
->state
.dirty
|= (1ULL << NVFX_STATE_VTXFMT
);
550 so_ref(sattr
, &nvfx
->state
.hw
[NVFX_STATE_VTXATTR
]);
551 so_ref(NULL
, &sattr
);
552 nvfx
->state
.dirty
|= (1ULL << NVFX_STATE_VTXATTR
);
556 struct nvfx_state_entry nv30_state_vbo
= {
557 .validate
= nv30_vbo_validate
,
559 .pipe
= NVFX_NEW_ARRAYS
,