Merge branch '7.8'
[mesa.git] / src / gallium / drivers / nv50 / nv50_screen.c
1 /*
2 * Copyright 2008 Ben Skeggs
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE AUTHORS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
18 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF
19 * OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
20 * SOFTWARE.
21 */
22
23 #include "pipe/p_screen.h"
24
25 #include "nv50_context.h"
26 #include "nv50_screen.h"
27 #include "nv50_resource.h"
28
29 #include "nouveau/nouveau_stateobj.h"
30
31 static boolean
32 nv50_screen_is_format_supported(struct pipe_screen *pscreen,
33 enum pipe_format format,
34 enum pipe_texture_target target,
35 unsigned tex_usage, unsigned geom_flags)
36 {
37 if (tex_usage & PIPE_BIND_RENDER_TARGET) {
38 switch (format) {
39 case PIPE_FORMAT_B8G8R8X8_UNORM:
40 case PIPE_FORMAT_B8G8R8A8_UNORM:
41 case PIPE_FORMAT_B5G6R5_UNORM:
42 case PIPE_FORMAT_R16G16B16A16_SNORM:
43 case PIPE_FORMAT_R16G16B16A16_UNORM:
44 case PIPE_FORMAT_R32G32B32A32_FLOAT:
45 case PIPE_FORMAT_R16G16_SNORM:
46 case PIPE_FORMAT_R16G16_UNORM:
47 return TRUE;
48 default:
49 break;
50 }
51 } else
52 if (tex_usage & PIPE_BIND_DEPTH_STENCIL) {
53 switch (format) {
54 case PIPE_FORMAT_Z32_FLOAT:
55 case PIPE_FORMAT_S8_USCALED_Z24_UNORM:
56 case PIPE_FORMAT_Z24X8_UNORM:
57 case PIPE_FORMAT_Z24_UNORM_S8_USCALED:
58 return TRUE;
59 default:
60 break;
61 }
62 } else {
63 switch (format) {
64 case PIPE_FORMAT_B8G8R8A8_UNORM:
65 case PIPE_FORMAT_B8G8R8X8_UNORM:
66 case PIPE_FORMAT_B8G8R8A8_SRGB:
67 case PIPE_FORMAT_B8G8R8X8_SRGB:
68 case PIPE_FORMAT_B5G5R5A1_UNORM:
69 case PIPE_FORMAT_B4G4R4A4_UNORM:
70 case PIPE_FORMAT_B5G6R5_UNORM:
71 case PIPE_FORMAT_L8_UNORM:
72 case PIPE_FORMAT_A8_UNORM:
73 case PIPE_FORMAT_I8_UNORM:
74 case PIPE_FORMAT_L8A8_UNORM:
75 case PIPE_FORMAT_DXT1_RGB:
76 case PIPE_FORMAT_DXT1_RGBA:
77 case PIPE_FORMAT_DXT3_RGBA:
78 case PIPE_FORMAT_DXT5_RGBA:
79 case PIPE_FORMAT_S8_USCALED_Z24_UNORM:
80 case PIPE_FORMAT_Z24_UNORM_S8_USCALED:
81 case PIPE_FORMAT_Z32_FLOAT:
82 case PIPE_FORMAT_R16G16B16A16_SNORM:
83 case PIPE_FORMAT_R16G16B16A16_UNORM:
84 case PIPE_FORMAT_R32G32B32A32_FLOAT:
85 case PIPE_FORMAT_R16G16_SNORM:
86 case PIPE_FORMAT_R16G16_UNORM:
87 return TRUE;
88 default:
89 break;
90 }
91 }
92
93 return FALSE;
94 }
95
96 static int
97 nv50_screen_get_param(struct pipe_screen *pscreen, int param)
98 {
99 switch (param) {
100 case PIPE_CAP_MAX_TEXTURE_IMAGE_UNITS:
101 return 32;
102 case PIPE_CAP_MAX_VERTEX_TEXTURE_UNITS:
103 return 32;
104 case PIPE_CAP_MAX_COMBINED_SAMPLERS:
105 return 64;
106 case PIPE_CAP_NPOT_TEXTURES:
107 return 1;
108 case PIPE_CAP_TWO_SIDED_STENCIL:
109 return 1;
110 case PIPE_CAP_GLSL:
111 return 1;
112 case PIPE_CAP_ANISOTROPIC_FILTER:
113 return 1;
114 case PIPE_CAP_POINT_SPRITE:
115 return 1;
116 case PIPE_CAP_MAX_RENDER_TARGETS:
117 return 8;
118 case PIPE_CAP_OCCLUSION_QUERY:
119 return 1;
120 case PIPE_CAP_TEXTURE_SHADOW_MAP:
121 return 1;
122 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
123 return 13;
124 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
125 return 10;
126 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
127 return 13;
128 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
129 case PIPE_CAP_TEXTURE_MIRROR_REPEAT:
130 return 1;
131 case PIPE_CAP_TGSI_CONT_SUPPORTED:
132 return 1;
133 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
134 return 1;
135 case PIPE_CAP_INDEP_BLEND_ENABLE:
136 return 1;
137 case PIPE_CAP_INDEP_BLEND_FUNC:
138 return 0;
139 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
140 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
141 return 1;
142 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
143 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
144 return 0;
145 default:
146 NOUVEAU_ERR("Unknown PIPE_CAP %d\n", param);
147 return 0;
148 }
149 }
150
151 static float
152 nv50_screen_get_paramf(struct pipe_screen *pscreen, int param)
153 {
154 switch (param) {
155 case PIPE_CAP_MAX_LINE_WIDTH:
156 case PIPE_CAP_MAX_LINE_WIDTH_AA:
157 return 10.0;
158 case PIPE_CAP_MAX_POINT_WIDTH:
159 case PIPE_CAP_MAX_POINT_WIDTH_AA:
160 return 64.0;
161 case PIPE_CAP_MAX_TEXTURE_ANISOTROPY:
162 return 16.0;
163 case PIPE_CAP_MAX_TEXTURE_LOD_BIAS:
164 return 4.0;
165 default:
166 NOUVEAU_ERR("Unknown PIPE_CAP %d\n", param);
167 return 0.0;
168 }
169 }
170
171 static void
172 nv50_screen_destroy(struct pipe_screen *pscreen)
173 {
174 struct nv50_screen *screen = nv50_screen(pscreen);
175 unsigned i;
176
177 for (i = 0; i < 3; i++) {
178 if (screen->constbuf_parm[i])
179 nouveau_bo_ref(NULL, &screen->constbuf_parm[i]);
180 }
181
182 if (screen->constbuf_misc[0])
183 nouveau_bo_ref(NULL, &screen->constbuf_misc[0]);
184 if (screen->tic)
185 nouveau_bo_ref(NULL, &screen->tic);
186 if (screen->tsc)
187 nouveau_bo_ref(NULL, &screen->tsc);
188
189 nouveau_notifier_free(&screen->sync);
190 nouveau_grobj_free(&screen->tesla);
191 nouveau_grobj_free(&screen->eng2d);
192 nouveau_grobj_free(&screen->m2mf);
193 nouveau_resource_destroy(&screen->immd_heap[0]);
194 nouveau_resource_destroy(&screen->parm_heap[0]);
195 nouveau_resource_destroy(&screen->parm_heap[1]);
196 nouveau_screen_fini(&screen->base);
197 FREE(screen);
198 }
199
200 #define BGN_RELOC(ch, bo, gr, m, n, fl) \
201 OUT_RELOC(ch, bo, (n << 18) | (gr->subc << 13) | m, fl, 0, 0)
202
203 void
204 nv50_screen_relocs(struct nv50_screen *screen)
205 {
206 struct nouveau_channel *chan = screen->base.channel;
207 struct nouveau_grobj *tesla = screen->tesla;
208 unsigned i;
209 const unsigned rl = NOUVEAU_BO_VRAM | NOUVEAU_BO_RD | NOUVEAU_BO_DUMMY;
210
211 MARK_RING (chan, 28, 26);
212
213 /* cause grobj autobind */
214 BEGIN_RING(chan, tesla, 0x0100, 1);
215 OUT_RING (chan, 0);
216
217 BGN_RELOC (chan, screen->tic, tesla, NV50TCL_TIC_ADDRESS_HIGH, 2, rl);
218 OUT_RELOCh(chan, screen->tic, 0, rl);
219 OUT_RELOCl(chan, screen->tic, 0, rl);
220
221 BGN_RELOC (chan, screen->tsc, tesla, NV50TCL_TSC_ADDRESS_HIGH, 2, rl);
222 OUT_RELOCh(chan, screen->tsc, 0, rl);
223 OUT_RELOCl(chan, screen->tsc, 0, rl);
224
225 BGN_RELOC (chan, screen->constbuf_misc[0],
226 tesla, NV50TCL_CB_DEF_ADDRESS_HIGH, 3, rl);
227 OUT_RELOCh(chan, screen->constbuf_misc[0], 0, rl);
228 OUT_RELOCl(chan, screen->constbuf_misc[0], 0, rl);
229 OUT_RELOC (chan, screen->constbuf_misc[0],
230 (NV50_CB_PMISC << 16) | 0x0200, rl, 0, 0);
231
232 BGN_RELOC (chan, screen->constbuf_misc[0],
233 tesla, NV50TCL_CB_DEF_ADDRESS_HIGH, 3, rl);
234 OUT_RELOCh(chan, screen->constbuf_misc[0], 0x200, rl);
235 OUT_RELOCl(chan, screen->constbuf_misc[0], 0x200, rl);
236 OUT_RELOC (chan, screen->constbuf_misc[0],
237 (NV50_CB_AUX << 16) | 0x0200, rl, 0, 0);
238
239 for (i = 0; i < 3; ++i) {
240 BGN_RELOC (chan, screen->constbuf_parm[i],
241 tesla, NV50TCL_CB_DEF_ADDRESS_HIGH, 3, rl);
242 OUT_RELOCh(chan, screen->constbuf_parm[i], 0, rl);
243 OUT_RELOCl(chan, screen->constbuf_parm[i], 0, rl);
244 OUT_RELOC (chan, screen->constbuf_parm[i],
245 ((NV50_CB_PVP + i) << 16) | 0x0800, rl, 0, 0);
246 }
247 }
248
249 struct pipe_screen *
250 nv50_screen_create(struct pipe_winsys *ws, struct nouveau_device *dev)
251 {
252 struct nv50_screen *screen = CALLOC_STRUCT(nv50_screen);
253 struct nouveau_channel *chan;
254 struct pipe_screen *pscreen;
255 unsigned chipset = dev->chipset;
256 unsigned tesla_class = 0;
257 int ret, i;
258 const unsigned rl = NOUVEAU_BO_VRAM | NOUVEAU_BO_RD;
259
260 if (!screen)
261 return NULL;
262 pscreen = &screen->base.base;
263
264 ret = nouveau_screen_init(&screen->base, dev);
265 if (ret) {
266 nv50_screen_destroy(pscreen);
267 return NULL;
268 }
269 chan = screen->base.channel;
270
271 pscreen->winsys = ws;
272 pscreen->destroy = nv50_screen_destroy;
273 pscreen->get_param = nv50_screen_get_param;
274 pscreen->get_paramf = nv50_screen_get_paramf;
275 pscreen->is_format_supported = nv50_screen_is_format_supported;
276 pscreen->context_create = nv50_create;
277
278 nv50_screen_init_resource_functions(pscreen);
279
280 /* DMA engine object */
281 ret = nouveau_grobj_alloc(chan, 0xbeef5039,
282 NV50_MEMORY_TO_MEMORY_FORMAT, &screen->m2mf);
283 if (ret) {
284 NOUVEAU_ERR("Error creating M2MF object: %d\n", ret);
285 nv50_screen_destroy(pscreen);
286 return NULL;
287 }
288
289 /* 2D object */
290 ret = nouveau_grobj_alloc(chan, 0xbeef502d, NV50_2D, &screen->eng2d);
291 if (ret) {
292 NOUVEAU_ERR("Error creating 2D object: %d\n", ret);
293 nv50_screen_destroy(pscreen);
294 return NULL;
295 }
296
297 /* 3D object */
298 switch (chipset & 0xf0) {
299 case 0x50:
300 tesla_class = NV50TCL;
301 break;
302 case 0x80:
303 case 0x90:
304 tesla_class = NV84TCL;
305 break;
306 case 0xa0:
307 switch (chipset) {
308 case 0xa0:
309 case 0xaa:
310 case 0xac:
311 tesla_class = NVA0TCL;
312 break;
313 default:
314 tesla_class = NVA8TCL;
315 break;
316 }
317 break;
318 default:
319 NOUVEAU_ERR("Not a known NV50 chipset: NV%02x\n", chipset);
320 nv50_screen_destroy(pscreen);
321 return NULL;
322 }
323
324 ret = nouveau_grobj_alloc(chan, 0xbeef5097, tesla_class,
325 &screen->tesla);
326 if (ret) {
327 NOUVEAU_ERR("Error creating 3D object: %d\n", ret);
328 nv50_screen_destroy(pscreen);
329 return NULL;
330 }
331
332 /* this is necessary for the new RING_3D / statebuffer code */
333 BIND_RING(chan, screen->tesla, 7);
334
335 /* Sync notifier */
336 ret = nouveau_notifier_alloc(chan, 0xbeef0301, 1, &screen->sync);
337 if (ret) {
338 NOUVEAU_ERR("Error creating notifier object: %d\n", ret);
339 nv50_screen_destroy(pscreen);
340 return NULL;
341 }
342
343 /* Static M2MF init */
344 BEGIN_RING(chan, screen->m2mf,
345 NV04_MEMORY_TO_MEMORY_FORMAT_DMA_NOTIFY, 3);
346 OUT_RING (chan, screen->sync->handle);
347 OUT_RING (chan, chan->vram->handle);
348 OUT_RING (chan, chan->vram->handle);
349
350 /* Static 2D init */
351 BEGIN_RING(chan, screen->eng2d, NV50_2D_DMA_NOTIFY, 4);
352 OUT_RING (chan, screen->sync->handle);
353 OUT_RING (chan, chan->vram->handle);
354 OUT_RING (chan, chan->vram->handle);
355 OUT_RING (chan, chan->vram->handle);
356 BEGIN_RING(chan, screen->eng2d, NV50_2D_OPERATION, 1);
357 OUT_RING (chan, NV50_2D_OPERATION_SRCCOPY);
358 BEGIN_RING(chan, screen->eng2d, NV50_2D_CLIP_ENABLE, 1);
359 OUT_RING (chan, 0);
360 BEGIN_RING(chan, screen->eng2d, 0x0888, 1);
361 OUT_RING (chan, 1);
362
363 /* Static tesla init */
364 BEGIN_RING(chan, screen->tesla, NV50TCL_COND_MODE, 1);
365 OUT_RING (chan, NV50TCL_COND_MODE_ALWAYS);
366 BEGIN_RING(chan, screen->tesla, NV50TCL_DMA_NOTIFY, 1);
367 OUT_RING (chan, screen->sync->handle);
368 BEGIN_RING(chan, screen->tesla, NV50TCL_DMA_ZETA, 11);
369 for (i = 0; i < 11; i++)
370 OUT_RING (chan, chan->vram->handle);
371 BEGIN_RING(chan, screen->tesla,
372 NV50TCL_DMA_COLOR(0), NV50TCL_DMA_COLOR__SIZE);
373 for (i = 0; i < NV50TCL_DMA_COLOR__SIZE; i++)
374 OUT_RING (chan, chan->vram->handle);
375
376 BEGIN_RING(chan, screen->tesla, NV50TCL_RT_CONTROL, 1);
377 OUT_RING (chan, 1);
378
379 /* activate all 32 lanes (threads) in a warp */
380 BEGIN_RING(chan, screen->tesla, NV50TCL_REG_MODE, 1);
381 OUT_RING (chan, NV50TCL_REG_MODE_STRIPED);
382 BEGIN_RING(chan, screen->tesla, 0x1400, 1);
383 OUT_RING (chan, 0xf);
384
385 /* max TIC (bits 4:8) & TSC (ignored) bindings, per program type */
386 for (i = 0; i < 3; ++i) {
387 BEGIN_RING(chan, screen->tesla, NV50TCL_TEX_LIMITS(i), 1);
388 OUT_RING (chan, 0x54);
389 }
390
391 /* origin is top left (set to 1 for bottom left) */
392 BEGIN_RING(chan, screen->tesla, NV50TCL_Y_ORIGIN_BOTTOM, 1);
393 OUT_RING (chan, 0);
394 BEGIN_RING(chan, screen->tesla, NV50TCL_VP_REG_ALLOC_RESULT, 1);
395 OUT_RING (chan, 8);
396
397 /* constant buffers for immediates and VP/FP parameters */
398 ret = nouveau_bo_new(dev, NOUVEAU_BO_VRAM, 0, (32 * 4) * 4,
399 &screen->constbuf_misc[0]);
400 if (ret) {
401 nv50_screen_destroy(pscreen);
402 return NULL;
403 }
404 BEGIN_RING(chan, screen->tesla, NV50TCL_CB_DEF_ADDRESS_HIGH, 3);
405 OUT_RELOCh(chan, screen->constbuf_misc[0], 0, rl);
406 OUT_RELOCl(chan, screen->constbuf_misc[0], 0, rl);
407 OUT_RING (chan, (NV50_CB_PMISC << 16) | 0x0200);
408 BEGIN_RING(chan, screen->tesla, NV50TCL_CB_DEF_ADDRESS_HIGH, 3);
409 OUT_RELOCh(chan, screen->constbuf_misc[0], 0x200, rl);
410 OUT_RELOCl(chan, screen->constbuf_misc[0], 0x200, rl);
411 OUT_RING (chan, (NV50_CB_AUX << 16) | 0x0200);
412
413 for (i = 0; i < 3; i++) {
414 ret = nouveau_bo_new(dev, NOUVEAU_BO_VRAM, 0, (256 * 4) * 4,
415 &screen->constbuf_parm[i]);
416 if (ret) {
417 nv50_screen_destroy(pscreen);
418 return NULL;
419 }
420 BEGIN_RING(chan, screen->tesla, NV50TCL_CB_DEF_ADDRESS_HIGH, 3);
421 OUT_RELOCh(chan, screen->constbuf_parm[i], 0, rl);
422 OUT_RELOCl(chan, screen->constbuf_parm[i], 0, rl);
423 OUT_RING (chan, ((NV50_CB_PVP + i) << 16) | 0x0800);
424 }
425
426 if (nouveau_resource_init(&screen->immd_heap[0], 0, 128) ||
427 nouveau_resource_init(&screen->parm_heap[0], 0, 512) ||
428 nouveau_resource_init(&screen->parm_heap[1], 0, 512))
429 {
430 NOUVEAU_ERR("Error initialising constant buffers.\n");
431 nv50_screen_destroy(pscreen);
432 return NULL;
433 }
434
435 ret = nouveau_bo_new(dev, NOUVEAU_BO_VRAM, 0, 3 * 32 * (8 * 4),
436 &screen->tic);
437 if (ret) {
438 nv50_screen_destroy(pscreen);
439 return NULL;
440 }
441 BEGIN_RING(chan, screen->tesla, NV50TCL_TIC_ADDRESS_HIGH, 3);
442 OUT_RELOCh(chan, screen->tic, 0, NOUVEAU_BO_VRAM | NOUVEAU_BO_RD);
443 OUT_RELOCl(chan, screen->tic, 0, NOUVEAU_BO_VRAM | NOUVEAU_BO_RD);
444 OUT_RING (chan, 3 * 32 - 1);
445
446 ret = nouveau_bo_new(dev, NOUVEAU_BO_VRAM, 0, 3 * 32 * (8 * 4),
447 &screen->tsc);
448 if (ret) {
449 nv50_screen_destroy(pscreen);
450 return NULL;
451 }
452 BEGIN_RING(chan, screen->tesla, NV50TCL_TSC_ADDRESS_HIGH, 3);
453 OUT_RELOCh(chan, screen->tsc, 0, NOUVEAU_BO_VRAM | NOUVEAU_BO_RD);
454 OUT_RELOCl(chan, screen->tsc, 0, NOUVEAU_BO_VRAM | NOUVEAU_BO_RD);
455 OUT_RING (chan, 0); /* ignored if TSC_LINKED (0x1234) == 1 */
456
457 /* map constant buffers:
458 * B = buffer ID (maybe more than 1 byte)
459 * N = CB index used in shader instruction
460 * P = program type (0 = VP, 2 = GP, 3 = FP)
461 * SET_PROGRAM_CB = 0x000BBNP1
462 */
463 BEGIN_RING_NI(chan, screen->tesla, NV50TCL_SET_PROGRAM_CB, 8);
464 /* bind immediate buffer */
465 OUT_RING (chan, 0x001 | (NV50_CB_PMISC << 12));
466 OUT_RING (chan, 0x021 | (NV50_CB_PMISC << 12));
467 OUT_RING (chan, 0x031 | (NV50_CB_PMISC << 12));
468 /* bind auxiliary constbuf to immediate data bo */
469 OUT_RING (chan, 0x201 | (NV50_CB_AUX << 12));
470 OUT_RING (chan, 0x221 | (NV50_CB_AUX << 12));
471 /* bind parameter buffers */
472 OUT_RING (chan, 0x101 | (NV50_CB_PVP << 12));
473 OUT_RING (chan, 0x121 | (NV50_CB_PGP << 12));
474 OUT_RING (chan, 0x131 | (NV50_CB_PFP << 12));
475
476 /* Vertex array limits - max them out */
477 for (i = 0; i < 16; i++) {
478 BEGIN_RING(chan, screen->tesla,
479 NV50TCL_VERTEX_ARRAY_LIMIT_HIGH(i), 2);
480 OUT_RING (chan, 0x000000ff);
481 OUT_RING (chan, 0xffffffff);
482 }
483
484 BEGIN_RING(chan, screen->tesla, NV50TCL_DEPTH_RANGE_NEAR(0), 2);
485 OUT_RINGf (chan, 0.0f);
486 OUT_RINGf (chan, 1.0f);
487
488 /* no dynamic combination of TIC & TSC entries => only BIND_TIC used */
489 BEGIN_RING(chan, screen->tesla, NV50TCL_LINKED_TSC, 1);
490 OUT_RING (chan, 1);
491
492 BEGIN_RING(chan, screen->tesla, NV50TCL_EDGEFLAG_ENABLE, 1);
493 OUT_RING (chan, 1); /* default edgeflag to TRUE */
494
495 FIRE_RING (chan);
496
497 screen->force_push = debug_get_bool_option("NV50_ALWAYS_PUSH", FALSE);
498 if(!screen->force_push)
499 screen->base.vertex_buffer_flags = screen->base.index_buffer_flags = NOUVEAU_BO_GART;
500 return pscreen;
501 }
502