nvc0: apply first_layer offset to all resources with array_size
[mesa.git] / src / gallium / drivers / nvc0 / nvc0_tex.c
1 /*
2 * Copyright 2008 Ben Skeggs
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE AUTHORS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
18 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF
19 * OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
20 * SOFTWARE.
21 */
22
23 #include "nvc0_context.h"
24 #include "nvc0_resource.h"
25 #include "nv50/nv50_texture.xml.h"
26
27 #include "util/u_format.h"
28
29 #define NV50_TIC_0_SWIZZLE__MASK \
30 (NV50_TIC_0_MAPA__MASK | NV50_TIC_0_MAPB__MASK | \
31 NV50_TIC_0_MAPG__MASK | NV50_TIC_0_MAPR__MASK)
32
33 static INLINE uint32_t
34 nv50_tic_swizzle(uint32_t tc, unsigned swz, boolean tex_int)
35 {
36 switch (swz) {
37 case PIPE_SWIZZLE_RED:
38 return (tc & NV50_TIC_0_MAPR__MASK) >> NV50_TIC_0_MAPR__SHIFT;
39 case PIPE_SWIZZLE_GREEN:
40 return (tc & NV50_TIC_0_MAPG__MASK) >> NV50_TIC_0_MAPG__SHIFT;
41 case PIPE_SWIZZLE_BLUE:
42 return (tc & NV50_TIC_0_MAPB__MASK) >> NV50_TIC_0_MAPB__SHIFT;
43 case PIPE_SWIZZLE_ALPHA:
44 return (tc & NV50_TIC_0_MAPA__MASK) >> NV50_TIC_0_MAPA__SHIFT;
45 case PIPE_SWIZZLE_ONE:
46 return tex_int ? NV50_TIC_MAP_ONE_INT : NV50_TIC_MAP_ONE_FLOAT;
47 case PIPE_SWIZZLE_ZERO:
48 default:
49 return NV50_TIC_MAP_ZERO;
50 }
51 }
52
53 struct pipe_sampler_view *
54 nvc0_create_sampler_view(struct pipe_context *pipe,
55 struct pipe_resource *texture,
56 const struct pipe_sampler_view *templ)
57 {
58 const struct util_format_description *desc;
59 uint32_t *tic;
60 uint32_t swz[4];
61 uint32_t depth;
62 struct nv50_tic_entry *view;
63 struct nv50_miptree *mt = nv50_miptree(texture);
64 boolean tex_int;
65
66 view = MALLOC_STRUCT(nv50_tic_entry);
67 if (!view)
68 return NULL;
69
70 view->pipe = *templ;
71 view->pipe.reference.count = 1;
72 view->pipe.texture = NULL;
73 view->pipe.context = pipe;
74
75 view->id = -1;
76
77 pipe_resource_reference(&view->pipe.texture, texture);
78
79 tic = &view->tic[0];
80
81 desc = util_format_description(view->pipe.format);
82
83 /* TIC[0] */
84
85 tic[0] = nvc0_format_table[view->pipe.format].tic;
86
87 tex_int = util_format_is_pure_integer(view->pipe.format);
88
89 swz[0] = nv50_tic_swizzle(tic[0], view->pipe.swizzle_r, tex_int);
90 swz[1] = nv50_tic_swizzle(tic[0], view->pipe.swizzle_g, tex_int);
91 swz[2] = nv50_tic_swizzle(tic[0], view->pipe.swizzle_b, tex_int);
92 swz[3] = nv50_tic_swizzle(tic[0], view->pipe.swizzle_a, tex_int);
93 tic[0] = (tic[0] & ~NV50_TIC_0_SWIZZLE__MASK) |
94 (swz[0] << NV50_TIC_0_MAPR__SHIFT) |
95 (swz[1] << NV50_TIC_0_MAPG__SHIFT) |
96 (swz[2] << NV50_TIC_0_MAPB__SHIFT) |
97 (swz[3] << NV50_TIC_0_MAPA__SHIFT);
98
99 tic[1] = /* mt->base.bo->offset; */ 0;
100 tic[2] = /* mt->base.bo->offset >> 32 */ 0;
101
102 tic[2] |= 0x10001000 | NV50_TIC_2_NO_BORDER;
103
104 if (desc->colorspace == UTIL_FORMAT_COLORSPACE_SRGB)
105 tic[2] |= NV50_TIC_2_COLORSPACE_SRGB;
106
107 if (mt->base.base.target != PIPE_TEXTURE_RECT)
108 tic[2] |= NV50_TIC_2_NORMALIZED_COORDS;
109
110 tic[2] |=
111 ((mt->base.bo->tile_mode & 0x0f0) << (22 - 4)) |
112 ((mt->base.bo->tile_mode & 0xf00) << (25 - 8));
113
114 depth = MAX2(mt->base.base.array_size, mt->base.base.depth0);
115
116 if (mt->base.base.array_size > 1) {
117 /* there doesn't seem to be a base layer field in TIC */
118 tic[1] = view->pipe.u.tex.first_layer * mt->layer_stride;
119 depth = view->pipe.u.tex.last_layer - view->pipe.u.tex.first_layer + 1;
120 }
121
122 switch (mt->base.base.target) {
123 case PIPE_TEXTURE_1D:
124 tic[2] |= NV50_TIC_2_TARGET_1D;
125 break;
126 /* case PIPE_TEXTURE_2D_MS: */
127 case PIPE_TEXTURE_2D:
128 tic[2] |= NV50_TIC_2_TARGET_2D;
129 break;
130 case PIPE_TEXTURE_RECT:
131 tic[2] |= NV50_TIC_2_TARGET_RECT;
132 break;
133 case PIPE_TEXTURE_3D:
134 tic[2] |= NV50_TIC_2_TARGET_3D;
135 break;
136 case PIPE_TEXTURE_CUBE:
137 depth /= 6;
138 if (depth > 1)
139 tic[2] |= NV50_TIC_2_TARGET_CUBE_ARRAY;
140 else
141 tic[2] |= NV50_TIC_2_TARGET_CUBE;
142 break;
143 case PIPE_TEXTURE_1D_ARRAY:
144 tic[2] |= NV50_TIC_2_TARGET_1D_ARRAY;
145 break;
146 /* case PIPE_TEXTURE_2D_ARRAY_MS: */
147 case PIPE_TEXTURE_2D_ARRAY:
148 tic[2] |= NV50_TIC_2_TARGET_2D_ARRAY;
149 break;
150 case PIPE_BUFFER:
151 tic[2] |= NV50_TIC_2_TARGET_BUFFER | NV50_TIC_2_LINEAR;
152 break;
153 default:
154 NOUVEAU_ERR("invalid texture target: %d\n", mt->base.base.target);
155 return FALSE;
156 }
157
158 if (mt->base.base.target == PIPE_BUFFER)
159 tic[3] = mt->base.base.width0;
160 else
161 tic[3] = 0x00300000;
162
163 tic[4] = (1 << 31) | (mt->base.base.width0 << mt->ms_x);
164
165 tic[5] = (mt->base.base.height0 << mt->ms_y) & 0xffff;
166 tic[5] |= depth << 16;
167 tic[5] |= mt->base.base.last_level << 28;
168
169 tic[6] = (mt->ms_x > 1) ? 0x88000000 : 0x03000000; /* sampling points */
170
171 tic[7] = (view->pipe.u.tex.last_level << 4) | view->pipe.u.tex.first_level;
172
173 /*
174 if (mt->base.base.target == PIPE_TEXTURE_2D_MS ||
175 mt->base.base.target == PIPE_TEXTURE_2D_ARRAY_MS)
176 tic[7] |= mt->ms_mode << 12;
177 */
178
179 return &view->pipe;
180 }
181
182 static boolean
183 nvc0_validate_tic(struct nvc0_context *nvc0, int s)
184 {
185 struct nouveau_channel *chan = nvc0->screen->base.channel;
186 struct nouveau_bo *txc = nvc0->screen->txc;
187 unsigned i;
188 boolean need_flush = FALSE;
189
190 for (i = 0; i < nvc0->num_textures[s]; ++i) {
191 struct nv50_tic_entry *tic = nv50_tic_entry(nvc0->textures[s][i]);
192 struct nv04_resource *res;
193
194 if (!tic) {
195 BEGIN_RING(chan, RING_3D(BIND_TIC(s)), 1);
196 OUT_RING (chan, (i << 1) | 0);
197 continue;
198 }
199 res = &nv50_miptree(tic->pipe.texture)->base;
200
201 if (tic->id < 0) {
202 uint32_t offset = tic->tic[1];
203
204 tic->id = nvc0_screen_tic_alloc(nvc0->screen, tic);
205
206 MARK_RING (chan, 9 + 8, 4);
207 BEGIN_RING(chan, RING_MF(OFFSET_OUT_HIGH), 2);
208 OUT_RELOCh(chan, txc, tic->id * 32, NOUVEAU_BO_VRAM | NOUVEAU_BO_WR);
209 OUT_RELOCl(chan, txc, tic->id * 32, NOUVEAU_BO_VRAM | NOUVEAU_BO_WR);
210 BEGIN_RING(chan, RING_MF(LINE_LENGTH_IN), 2);
211 OUT_RING (chan, 32);
212 OUT_RING (chan, 1);
213 BEGIN_RING(chan, RING_MF(EXEC), 1);
214 OUT_RING (chan, 0x100111);
215 BEGIN_RING_NI(chan, RING_MF(DATA), 8);
216 OUT_RING (chan, tic->tic[0]);
217 OUT_RELOCl(chan, res->bo, offset, NOUVEAU_BO_VRAM | NOUVEAU_BO_RD);
218 OUT_RELOC (chan, res->bo, offset, NOUVEAU_BO_VRAM | NOUVEAU_BO_RD |
219 NOUVEAU_BO_HIGH | NOUVEAU_BO_OR, tic->tic[2], tic->tic[2]);
220 OUT_RINGp (chan, &tic->tic[3], 5);
221
222 need_flush = TRUE;
223 } else
224 if (res->status & NOUVEAU_BUFFER_STATUS_GPU_WRITING) {
225 BEGIN_RING(chan, RING_3D(TEX_CACHE_CTL), 1);
226 OUT_RING (chan, (tic->id << 4) | 1);
227 }
228 nvc0->screen->tic.lock[tic->id / 32] |= 1 << (tic->id % 32);
229
230 res->status &= ~NOUVEAU_BUFFER_STATUS_GPU_WRITING;
231 res->status |= NOUVEAU_BUFFER_STATUS_GPU_READING;
232
233 nvc0_bufctx_add_resident(nvc0, NVC0_BUFCTX_TEXTURES, res,
234 NOUVEAU_BO_VRAM | NOUVEAU_BO_RD);
235
236 BEGIN_RING(chan, RING_3D(BIND_TIC(s)), 1);
237 OUT_RING (chan, (tic->id << 9) | (i << 1) | 1);
238 }
239 for (; i < nvc0->state.num_textures[s]; ++i) {
240 BEGIN_RING(chan, RING_3D(BIND_TIC(s)), 1);
241 OUT_RING (chan, (i << 1) | 0);
242 }
243 nvc0->state.num_textures[s] = nvc0->num_textures[s];
244
245 return need_flush;
246 }
247
248 void nvc0_validate_textures(struct nvc0_context *nvc0)
249 {
250 boolean need_flush;
251
252 need_flush = nvc0_validate_tic(nvc0, 0);
253 need_flush |= nvc0_validate_tic(nvc0, 3);
254 need_flush |= nvc0_validate_tic(nvc0, 4);
255
256 if (need_flush) {
257 BEGIN_RING(nvc0->screen->base.channel, RING_3D(TIC_FLUSH), 1);
258 OUT_RING (nvc0->screen->base.channel, 0);
259 }
260 }
261
262 static boolean
263 nvc0_validate_tsc(struct nvc0_context *nvc0, int s)
264 {
265 struct nouveau_channel *chan = nvc0->screen->base.channel;
266 unsigned i;
267 boolean need_flush = FALSE;
268
269 for (i = 0; i < nvc0->num_samplers[s]; ++i) {
270 struct nv50_tsc_entry *tsc = nv50_tsc_entry(nvc0->samplers[s][i]);
271
272 if (!tsc) {
273 BEGIN_RING(chan, RING_3D(BIND_TSC(s)), 1);
274 OUT_RING (chan, (i << 4) | 0);
275 continue;
276 }
277 if (tsc->id < 0) {
278 tsc->id = nvc0_screen_tsc_alloc(nvc0->screen, tsc);
279
280 nvc0_m2mf_push_linear(&nvc0->base, nvc0->screen->txc,
281 65536 + tsc->id * 32, NOUVEAU_BO_VRAM,
282 32, tsc->tsc);
283 need_flush = TRUE;
284 }
285 nvc0->screen->tsc.lock[tsc->id / 32] |= 1 << (tsc->id % 32);
286
287 BEGIN_RING(chan, RING_3D(BIND_TSC(s)), 1);
288 OUT_RING (chan, (tsc->id << 12) | (i << 4) | 1);
289 }
290 for (; i < nvc0->state.num_samplers[s]; ++i) {
291 BEGIN_RING(chan, RING_3D(BIND_TSC(s)), 1);
292 OUT_RING (chan, (i << 4) | 0);
293 }
294 nvc0->state.num_samplers[s] = nvc0->num_samplers[s];
295
296 return need_flush;
297 }
298
299 void nvc0_validate_samplers(struct nvc0_context *nvc0)
300 {
301 boolean need_flush;
302
303 need_flush = nvc0_validate_tsc(nvc0, 0);
304 need_flush |= nvc0_validate_tsc(nvc0, 3);
305 need_flush |= nvc0_validate_tsc(nvc0, 4);
306
307 if (need_flush) {
308 BEGIN_RING(nvc0->screen->base.channel, RING_3D(TSC_FLUSH), 1);
309 OUT_RING (nvc0->screen->base.channel, 0);
310 }
311 }