Merge commit 'origin/master' into gallium-sampler-view
[mesa.git] / src / gallium / drivers / nvfx / nvfx_screen.c
1 #include "pipe/p_screen.h"
2 #include "pipe/p_state.h"
3
4 #include "nouveau/nouveau_screen.h"
5
6 #include "nvfx_context.h"
7 #include "nvfx_screen.h"
8
9 #define NV30TCL_CHIPSET_3X_MASK 0x00000003
10 #define NV34TCL_CHIPSET_3X_MASK 0x00000010
11 #define NV35TCL_CHIPSET_3X_MASK 0x000001e0
12
13 /* FIXME: It seems I should not include directly ../../winsys/drm/nouveau/drm/nouveau_drm_api.h
14 * to get the pointer to the context front buffer, so I copied nouveau_winsys here.
15 * nv30_screen_surface_format_supported() can then use it to enforce creating fbo
16 * with same number of bits everywhere.
17 */
18 struct nouveau_winsys {
19 struct pipe_winsys base;
20
21 struct pipe_screen *pscreen;
22
23 struct pipe_surface *front;
24 };
25 #define NV4X_GRCLASS4097_CHIPSETS 0x00000baf
26 #define NV4X_GRCLASS4497_CHIPSETS 0x00005450
27 #define NV6X_GRCLASS4497_CHIPSETS 0x00000088
28
29 static int
30 nvfx_screen_get_param(struct pipe_screen *pscreen, int param)
31 {
32 struct nvfx_screen *screen = nvfx_screen(pscreen);
33
34 switch (param) {
35 case PIPE_CAP_MAX_TEXTURE_IMAGE_UNITS:
36 /* TODO: check this */
37 return screen->is_nv4x ? 16 : 8;
38 case PIPE_CAP_NPOT_TEXTURES:
39 return !!screen->is_nv4x;
40 case PIPE_CAP_TWO_SIDED_STENCIL:
41 return 1;
42 case PIPE_CAP_GLSL:
43 return 0;
44 case PIPE_CAP_ANISOTROPIC_FILTER:
45 return 1;
46 case PIPE_CAP_POINT_SPRITE:
47 return 1;
48 case PIPE_CAP_MAX_RENDER_TARGETS:
49 return screen->is_nv4x ? 4 : 2;
50 case PIPE_CAP_OCCLUSION_QUERY:
51 return 1;
52 case PIPE_CAP_TEXTURE_SHADOW_MAP:
53 return 1;
54 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
55 return 13;
56 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
57 return 10;
58 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
59 return 13;
60 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
61 return !!screen->is_nv4x;
62 case PIPE_CAP_TEXTURE_MIRROR_REPEAT:
63 return 1;
64 case PIPE_CAP_MAX_VERTEX_TEXTURE_UNITS:
65 return 0; /* We have 4 on nv40 - but unsupported currently */
66 case PIPE_CAP_TGSI_CONT_SUPPORTED:
67 return 0;
68 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
69 return !!screen->is_nv4x;
70 case NOUVEAU_CAP_HW_VTXBUF:
71 /* TODO: this is almost surely wrong */
72 return !!screen->is_nv4x;
73 case NOUVEAU_CAP_HW_IDXBUF:
74 /* TODO: this is also almost surely wrong */
75 return screen->is_nv4x && screen->eng3d->grclass == NV40TCL;
76 case PIPE_CAP_MAX_COMBINED_SAMPLERS:
77 return 16;
78 case PIPE_CAP_INDEP_BLEND_ENABLE:
79 /* TODO: on nv40 we have separate color masks */
80 /* TODO: nv40 mrt blending is probably broken */
81 return 0;
82 case PIPE_CAP_INDEP_BLEND_FUNC:
83 return 0;
84 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
85 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
86 return 1;
87 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
88 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
89 return 0;
90 default:
91 NOUVEAU_ERR("Unknown PIPE_CAP %d\n", param);
92 return 0;
93 }
94 }
95
96 static float
97 nvfx_screen_get_paramf(struct pipe_screen *pscreen, int param)
98 {
99 struct nvfx_screen *screen = nvfx_screen(pscreen);
100
101 switch (param) {
102 case PIPE_CAP_MAX_LINE_WIDTH:
103 case PIPE_CAP_MAX_LINE_WIDTH_AA:
104 return 10.0;
105 case PIPE_CAP_MAX_POINT_WIDTH:
106 case PIPE_CAP_MAX_POINT_WIDTH_AA:
107 return 64.0;
108 case PIPE_CAP_MAX_TEXTURE_ANISOTROPY:
109 return screen->is_nv4x ? 16.0 : 8.0;
110 case PIPE_CAP_MAX_TEXTURE_LOD_BIAS:
111 return screen->is_nv4x ? 16.0 : 4.0;
112 default:
113 NOUVEAU_ERR("Unknown PIPE_CAP %d\n", param);
114 return 0.0;
115 }
116 }
117
118 static boolean
119 nvfx_screen_surface_format_supported(struct pipe_screen *pscreen,
120 enum pipe_format format,
121 enum pipe_texture_target target,
122 unsigned tex_usage, unsigned geom_flags)
123 {
124 struct nvfx_screen *screen = nvfx_screen(pscreen);
125 struct pipe_surface *front = ((struct nouveau_winsys *) pscreen->winsys)->front;
126
127 if (tex_usage & PIPE_TEXTURE_USAGE_RENDER_TARGET) {
128 switch (format) {
129 case PIPE_FORMAT_B8G8R8A8_UNORM:
130 case PIPE_FORMAT_B5G6R5_UNORM:
131 return TRUE;
132 default:
133 break;
134 }
135 } else
136 if (tex_usage & PIPE_TEXTURE_USAGE_DEPTH_STENCIL) {
137 switch (format) {
138 case PIPE_FORMAT_S8Z24_UNORM:
139 case PIPE_FORMAT_X8Z24_UNORM:
140 return TRUE;
141 case PIPE_FORMAT_Z16_UNORM:
142 /* TODO: this nv30 limitation probably does not exist */
143 if (!screen->is_nv4x && front)
144 return (front->format == PIPE_FORMAT_B5G6R5_UNORM);
145 return TRUE;
146 default:
147 break;
148 }
149 } else {
150 switch (format) {
151 case PIPE_FORMAT_B8G8R8A8_UNORM:
152 case PIPE_FORMAT_B5G5R5A1_UNORM:
153 case PIPE_FORMAT_B4G4R4A4_UNORM:
154 case PIPE_FORMAT_B5G6R5_UNORM:
155 case PIPE_FORMAT_L8_UNORM:
156 case PIPE_FORMAT_A8_UNORM:
157 case PIPE_FORMAT_I8_UNORM:
158 case PIPE_FORMAT_L8A8_UNORM:
159 case PIPE_FORMAT_Z16_UNORM:
160 case PIPE_FORMAT_S8Z24_UNORM:
161 case PIPE_FORMAT_DXT1_RGB:
162 case PIPE_FORMAT_DXT1_RGBA:
163 case PIPE_FORMAT_DXT3_RGBA:
164 case PIPE_FORMAT_DXT5_RGBA:
165 return TRUE;
166 /* TODO: does nv30 support this? */
167 case PIPE_FORMAT_R16_SNORM:
168 return !!screen->is_nv4x;
169 default:
170 break;
171 }
172 }
173
174 return FALSE;
175 }
176
177 static struct pipe_buffer *
178 nvfx_surface_buffer(struct pipe_surface *surf)
179 {
180 struct nvfx_miptree *mt = (struct nvfx_miptree *)surf->texture;
181
182 return mt->buffer;
183 }
184
185 static void
186 nvfx_screen_destroy(struct pipe_screen *pscreen)
187 {
188 struct nvfx_screen *screen = nvfx_screen(pscreen);
189 unsigned i;
190
191 for (i = 0; i < NVFX_STATE_MAX; i++) {
192 if (screen->state[i])
193 so_ref(NULL, &screen->state[i]);
194 }
195
196 nouveau_resource_destroy(&screen->vp_exec_heap);
197 nouveau_resource_destroy(&screen->vp_data_heap);
198 nouveau_resource_destroy(&screen->query_heap);
199 nouveau_notifier_free(&screen->query);
200 nouveau_notifier_free(&screen->sync);
201 nouveau_grobj_free(&screen->eng3d);
202 nv04_surface_2d_takedown(&screen->eng2d);
203
204 nouveau_screen_fini(&screen->base);
205
206 FREE(pscreen);
207 }
208
209 static void nv30_screen_init(struct nvfx_screen *screen, struct nouveau_stateobj* so)
210 {
211 int i;
212
213 /* TODO: perhaps we should do some of this on nv40 too? */
214 for (i=1; i<8; i++) {
215 so_method(so, screen->eng3d, NV34TCL_VIEWPORT_CLIP_HORIZ(i), 1);
216 so_data (so, 0);
217 so_method(so, screen->eng3d, NV34TCL_VIEWPORT_CLIP_VERT(i), 1);
218 so_data (so, 0);
219 }
220
221 so_method(so, screen->eng3d, 0x220, 1);
222 so_data (so, 1);
223
224 so_method(so, screen->eng3d, 0x03b0, 1);
225 so_data (so, 0x00100000);
226 so_method(so, screen->eng3d, 0x1454, 1);
227 so_data (so, 0);
228 so_method(so, screen->eng3d, 0x1d80, 1);
229 so_data (so, 3);
230 so_method(so, screen->eng3d, 0x1450, 1);
231 so_data (so, 0x00030004);
232
233 /* NEW */
234 so_method(so, screen->eng3d, 0x1e98, 1);
235 so_data (so, 0);
236 so_method(so, screen->eng3d, 0x17e0, 3);
237 so_data (so, fui(0.0));
238 so_data (so, fui(0.0));
239 so_data (so, fui(1.0));
240 so_method(so, screen->eng3d, 0x1f80, 16);
241 for (i=0; i<16; i++) {
242 so_data (so, (i==8) ? 0x0000ffff : 0);
243 }
244
245 so_method(so, screen->eng3d, 0x120, 3);
246 so_data (so, 0);
247 so_data (so, 1);
248 so_data (so, 2);
249
250 so_method(so, screen->eng3d, 0x1d88, 1);
251 so_data (so, 0x00001200);
252
253 so_method(so, screen->eng3d, NV34TCL_RC_ENABLE, 1);
254 so_data (so, 0);
255
256 so_method(so, screen->eng3d, NV34TCL_DEPTH_RANGE_NEAR, 2);
257 so_data (so, fui(0.0));
258 so_data (so, fui(1.0));
259
260 so_method(so, screen->eng3d, NV34TCL_MULTISAMPLE_CONTROL, 1);
261 so_data (so, 0xffff0000);
262
263 /* enables use of vp rather than fixed-function somehow */
264 so_method(so, screen->eng3d, 0x1e94, 1);
265 so_data (so, 0x13);
266 }
267
268 static void nv40_screen_init(struct nvfx_screen *screen, struct nouveau_stateobj* so)
269 {
270 so_method(so, screen->eng3d, NV40TCL_DMA_COLOR2, 2);
271 so_data (so, screen->base.channel->vram->handle);
272 so_data (so, screen->base.channel->vram->handle);
273
274 so_method(so, screen->eng3d, 0x1ea4, 3);
275 so_data (so, 0x00000010);
276 so_data (so, 0x01000100);
277 so_data (so, 0xff800006);
278
279 /* vtxprog output routing */
280 so_method(so, screen->eng3d, 0x1fc4, 1);
281 so_data (so, 0x06144321);
282 so_method(so, screen->eng3d, 0x1fc8, 2);
283 so_data (so, 0xedcba987);
284 so_data (so, 0x00000021);
285 so_method(so, screen->eng3d, 0x1fd0, 1);
286 so_data (so, 0x00171615);
287 so_method(so, screen->eng3d, 0x1fd4, 1);
288 so_data (so, 0x001b1a19);
289
290 so_method(so, screen->eng3d, 0x1ef8, 1);
291 so_data (so, 0x0020ffff);
292 so_method(so, screen->eng3d, 0x1d64, 1);
293 so_data (so, 0x00d30000);
294 so_method(so, screen->eng3d, 0x1e94, 1);
295 so_data (so, 0x00000001);
296 }
297
298 struct pipe_screen *
299 nvfx_screen_create(struct pipe_winsys *ws, struct nouveau_device *dev)
300 {
301 struct nvfx_screen *screen = CALLOC_STRUCT(nvfx_screen);
302 struct nouveau_channel *chan;
303 struct pipe_screen *pscreen;
304 struct nouveau_stateobj *so;
305 unsigned eng3d_class = 0;
306 int ret;
307
308 if (!screen)
309 return NULL;
310
311 pscreen = &screen->base.base;
312
313 ret = nouveau_screen_init(&screen->base, dev);
314 if (ret) {
315 nvfx_screen_destroy(pscreen);
316 return NULL;
317 }
318 chan = screen->base.channel;
319
320 pscreen->winsys = ws;
321 pscreen->destroy = nvfx_screen_destroy;
322 pscreen->get_param = nvfx_screen_get_param;
323 pscreen->get_paramf = nvfx_screen_get_paramf;
324 pscreen->is_format_supported = nvfx_screen_surface_format_supported;
325 pscreen->context_create = nvfx_create;
326
327 switch (dev->chipset & 0xf0) {
328 case 0x30:
329 if (NV30TCL_CHIPSET_3X_MASK & (1 << (dev->chipset & 0x0f)))
330 eng3d_class = 0x0397;
331 else if (NV34TCL_CHIPSET_3X_MASK & (1 << (dev->chipset & 0x0f)))
332 eng3d_class = 0x0697;
333 else if (NV35TCL_CHIPSET_3X_MASK & (1 << (dev->chipset & 0x0f)))
334 eng3d_class = 0x0497;
335 break;
336 case 0x40:
337 if (NV4X_GRCLASS4097_CHIPSETS & (1 << (dev->chipset & 0x0f)))
338 eng3d_class = NV40TCL;
339 else if (NV4X_GRCLASS4497_CHIPSETS & (1 << (dev->chipset & 0x0f)))
340 eng3d_class = NV44TCL;
341 screen->is_nv4x = ~0;
342 break;
343 case 0x60:
344 if (NV6X_GRCLASS4497_CHIPSETS & (1 << (dev->chipset & 0x0f)))
345 eng3d_class = NV44TCL;
346 screen->is_nv4x = ~0;
347 break;
348 }
349
350 if (!eng3d_class) {
351 NOUVEAU_ERR("Unknown nv3x/nv4x chipset: nv%02x\n", dev->chipset);
352 return NULL;
353 }
354
355 nvfx_screen_init_miptree_functions(pscreen);
356
357 ret = nouveau_grobj_alloc(chan, 0xbeef3097, eng3d_class, &screen->eng3d);
358 if (ret) {
359 NOUVEAU_ERR("Error creating 3D object: %d\n", ret);
360 return FALSE;
361 }
362
363 /* 2D engine setup */
364 screen->eng2d = nv04_surface_2d_init(&screen->base);
365 screen->eng2d->buf = nvfx_surface_buffer;
366
367 /* Notifier for sync purposes */
368 ret = nouveau_notifier_alloc(chan, 0xbeef0301, 1, &screen->sync);
369 if (ret) {
370 NOUVEAU_ERR("Error creating notifier object: %d\n", ret);
371 nvfx_screen_destroy(pscreen);
372 return NULL;
373 }
374
375 /* Query objects */
376 ret = nouveau_notifier_alloc(chan, 0xbeef0302, 32, &screen->query);
377 if (ret) {
378 NOUVEAU_ERR("Error initialising query objects: %d\n", ret);
379 nvfx_screen_destroy(pscreen);
380 return NULL;
381 }
382
383 ret = nouveau_resource_init(&screen->query_heap, 0, 32);
384 if (ret) {
385 NOUVEAU_ERR("Error initialising query object heap: %d\n", ret);
386 nvfx_screen_destroy(pscreen);
387 return NULL;
388 }
389
390 /* Vtxprog resources */
391 if (nouveau_resource_init(&screen->vp_exec_heap, 0, screen->is_nv4x ? 512 : 256) ||
392 nouveau_resource_init(&screen->vp_data_heap, 0, 256)) {
393 nvfx_screen_destroy(pscreen);
394 return NULL;
395 }
396
397 /* Static eng3d initialisation */
398 /* make the so big and don't worry about exact values
399 since we it will be thrown away immediately after use */
400 so = so_new(256, 256, 0);
401 so_method(so, screen->eng3d, NV34TCL_DMA_NOTIFY, 1);
402 so_data (so, screen->sync->handle);
403 so_method(so, screen->eng3d, NV34TCL_DMA_TEXTURE0, 2);
404 so_data (so, chan->vram->handle);
405 so_data (so, chan->gart->handle);
406 so_method(so, screen->eng3d, NV34TCL_DMA_COLOR1, 1);
407 so_data (so, chan->vram->handle);
408 so_method(so, screen->eng3d, NV34TCL_DMA_COLOR0, 2);
409 so_data (so, chan->vram->handle);
410 so_data (so, chan->vram->handle);
411 so_method(so, screen->eng3d, NV34TCL_DMA_VTXBUF0, 2);
412 so_data (so, chan->vram->handle);
413 so_data (so, chan->gart->handle);
414
415 so_method(so, screen->eng3d, NV34TCL_DMA_FENCE, 2);
416 so_data (so, 0);
417 so_data (so, screen->query->handle);
418
419 so_method(so, screen->eng3d, NV34TCL_DMA_IN_MEMORY7, 2);
420 so_data (so, chan->vram->handle);
421 so_data (so, chan->vram->handle);
422
423 if(!screen->is_nv4x)
424 nv30_screen_init(screen, so);
425 else
426 nv40_screen_init(screen, so);
427
428 so_emit(chan, so);
429 so_ref(NULL, &so);
430 nouveau_pushbuf_flush(chan, 0);
431
432 return pscreen;
433 }