r600g: atomize framebuffer state
[mesa.git] / src / gallium / drivers / r600 / evergreen_hw_context.c
1 /*
2 * Copyright 2010 Jerome Glisse <glisse@freedesktop.org>
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Jerome Glisse
25 */
26 #include "r600_hw_context_priv.h"
27 #include "evergreend.h"
28 #include "util/u_memory.h"
29
30 static const struct r600_reg cayman_config_reg_list[] = {
31 {R_009100_SPI_CONFIG_CNTL, REG_FLAG_ENABLE_ALWAYS | REG_FLAG_FLUSH_CHANGE, 0},
32 {R_00913C_SPI_CONFIG_CNTL_1, REG_FLAG_ENABLE_ALWAYS | REG_FLAG_FLUSH_CHANGE, 0},
33 };
34
35 static const struct r600_reg evergreen_context_reg_list[] = {
36 {R_028010_DB_RENDER_OVERRIDE2, 0, 0},
37 {GROUP_FORCE_NEW_BLOCK, 0, 0},
38 {R_028014_DB_HTILE_DATA_BASE, REG_FLAG_NEED_BO, 0},
39 {GROUP_FORCE_NEW_BLOCK, 0, 0},
40 {R_028234_PA_SU_HARDWARE_SCREEN_OFFSET, 0, 0},
41 {R_028250_PA_SC_VPORT_SCISSOR_0_TL, 0, 0},
42 {R_028254_PA_SC_VPORT_SCISSOR_0_BR, 0, 0},
43 {R_028350_SX_MISC, 0, 0},
44 {GROUP_FORCE_NEW_BLOCK, 0, 0},
45 {R_02861C_SPI_VS_OUT_ID_0, 0, 0},
46 {R_028620_SPI_VS_OUT_ID_1, 0, 0},
47 {R_028624_SPI_VS_OUT_ID_2, 0, 0},
48 {R_028628_SPI_VS_OUT_ID_3, 0, 0},
49 {R_02862C_SPI_VS_OUT_ID_4, 0, 0},
50 {R_028630_SPI_VS_OUT_ID_5, 0, 0},
51 {R_028634_SPI_VS_OUT_ID_6, 0, 0},
52 {R_028638_SPI_VS_OUT_ID_7, 0, 0},
53 {R_02863C_SPI_VS_OUT_ID_8, 0, 0},
54 {R_028640_SPI_VS_OUT_ID_9, 0, 0},
55 {GROUP_FORCE_NEW_BLOCK, 0, 0},
56 {R_028644_SPI_PS_INPUT_CNTL_0, 0, 0},
57 {R_028648_SPI_PS_INPUT_CNTL_1, 0, 0},
58 {R_02864C_SPI_PS_INPUT_CNTL_2, 0, 0},
59 {R_028650_SPI_PS_INPUT_CNTL_3, 0, 0},
60 {R_028654_SPI_PS_INPUT_CNTL_4, 0, 0},
61 {R_028658_SPI_PS_INPUT_CNTL_5, 0, 0},
62 {R_02865C_SPI_PS_INPUT_CNTL_6, 0, 0},
63 {R_028660_SPI_PS_INPUT_CNTL_7, 0, 0},
64 {R_028664_SPI_PS_INPUT_CNTL_8, 0, 0},
65 {R_028668_SPI_PS_INPUT_CNTL_9, 0, 0},
66 {R_02866C_SPI_PS_INPUT_CNTL_10, 0, 0},
67 {R_028670_SPI_PS_INPUT_CNTL_11, 0, 0},
68 {R_028674_SPI_PS_INPUT_CNTL_12, 0, 0},
69 {R_028678_SPI_PS_INPUT_CNTL_13, 0, 0},
70 {R_02867C_SPI_PS_INPUT_CNTL_14, 0, 0},
71 {R_028680_SPI_PS_INPUT_CNTL_15, 0, 0},
72 {R_028684_SPI_PS_INPUT_CNTL_16, 0, 0},
73 {R_028688_SPI_PS_INPUT_CNTL_17, 0, 0},
74 {R_02868C_SPI_PS_INPUT_CNTL_18, 0, 0},
75 {R_028690_SPI_PS_INPUT_CNTL_19, 0, 0},
76 {R_028694_SPI_PS_INPUT_CNTL_20, 0, 0},
77 {R_028698_SPI_PS_INPUT_CNTL_21, 0, 0},
78 {R_02869C_SPI_PS_INPUT_CNTL_22, 0, 0},
79 {R_0286A0_SPI_PS_INPUT_CNTL_23, 0, 0},
80 {R_0286A4_SPI_PS_INPUT_CNTL_24, 0, 0},
81 {R_0286A8_SPI_PS_INPUT_CNTL_25, 0, 0},
82 {R_0286AC_SPI_PS_INPUT_CNTL_26, 0, 0},
83 {R_0286B0_SPI_PS_INPUT_CNTL_27, 0, 0},
84 {R_0286B4_SPI_PS_INPUT_CNTL_28, 0, 0},
85 {R_0286B8_SPI_PS_INPUT_CNTL_29, 0, 0},
86 {R_0286BC_SPI_PS_INPUT_CNTL_30, 0, 0},
87 {R_0286C0_SPI_PS_INPUT_CNTL_31, 0, 0},
88 {GROUP_FORCE_NEW_BLOCK, 0, 0},
89 {R_0286C4_SPI_VS_OUT_CONFIG, 0, 0},
90 {R_0286C8_SPI_THREAD_GROUPING, 0, 0},
91 {R_0286CC_SPI_PS_IN_CONTROL_0, 0, 0},
92 {R_0286D0_SPI_PS_IN_CONTROL_1, 0, 0},
93 {R_0286D4_SPI_INTERP_CONTROL_0, 0, 0},
94 {R_0286D8_SPI_INPUT_Z, 0, 0},
95 {R_0286E0_SPI_BARYC_CNTL, 0, 0},
96 {R_0286E4_SPI_PS_IN_CONTROL_2, 0, 0},
97 {R_0286E8_SPI_COMPUTE_INPUT_CNTL, 0, 0},
98 {R_028780_CB_BLEND0_CONTROL, 0, 0},
99 {R_028784_CB_BLEND1_CONTROL, 0, 0},
100 {R_028788_CB_BLEND2_CONTROL, 0, 0},
101 {R_02878C_CB_BLEND3_CONTROL, 0, 0},
102 {R_028790_CB_BLEND4_CONTROL, 0, 0},
103 {R_028794_CB_BLEND5_CONTROL, 0, 0},
104 {R_028798_CB_BLEND6_CONTROL, 0, 0},
105 {R_02879C_CB_BLEND7_CONTROL, 0, 0},
106 {R_028800_DB_DEPTH_CONTROL, 0, 0},
107 {R_02880C_DB_SHADER_CONTROL, 0, 0},
108 {R_028808_CB_COLOR_CONTROL, 0, 0},
109 {R_028814_PA_SU_SC_MODE_CNTL, 0, 0},
110 {R_028840_SQ_PGM_START_PS, REG_FLAG_NEED_BO, 0},
111 {R_028844_SQ_PGM_RESOURCES_PS, 0, 0},
112 {R_02884C_SQ_PGM_EXPORTS_PS, 0, 0},
113 {R_02885C_SQ_PGM_START_VS, REG_FLAG_NEED_BO, 0},
114 {R_028860_SQ_PGM_RESOURCES_VS, 0, 0},
115 {R_0288A4_SQ_PGM_START_FS, REG_FLAG_NEED_BO, 0},
116 {R_0288EC_SQ_LDS_ALLOC_PS, 0, 0},
117 {R_028A00_PA_SU_POINT_SIZE, 0, 0},
118 {R_028A04_PA_SU_POINT_MINMAX, 0, 0},
119 {R_028A08_PA_SU_LINE_CNTL, 0, 0},
120 {R_028A48_PA_SC_MODE_CNTL_0, 0, 0},
121 {R_028ABC_DB_HTILE_SURFACE, 0, 0},
122 {R_028B54_VGT_SHADER_STAGES_EN, 0, 0},
123 {R_028B70_DB_ALPHA_TO_MASK, 0, 0},
124 {R_028B78_PA_SU_POLY_OFFSET_DB_FMT_CNTL, 0, 0},
125 {R_028B7C_PA_SU_POLY_OFFSET_CLAMP, 0, 0},
126 {R_028B80_PA_SU_POLY_OFFSET_FRONT_SCALE, 0, 0},
127 {R_028B84_PA_SU_POLY_OFFSET_FRONT_OFFSET, 0, 0},
128 {R_028B88_PA_SU_POLY_OFFSET_BACK_SCALE, 0, 0},
129 {R_028B8C_PA_SU_POLY_OFFSET_BACK_OFFSET, 0, 0},
130 {R_028C08_PA_SU_VTX_CNTL, 0, 0},
131 {GROUP_FORCE_NEW_BLOCK, 0, 0},
132 {R_028C8C_CB_COLOR0_CLEAR_WORD0},
133 {R_028C90_CB_COLOR0_CLEAR_WORD1},
134 {R_028C94_CB_COLOR0_CLEAR_WORD2},
135 {R_028C98_CB_COLOR0_CLEAR_WORD3},
136 {GROUP_FORCE_NEW_BLOCK, 0, 0},
137 {R_028CC8_CB_COLOR1_CLEAR_WORD0},
138 {R_028CCC_CB_COLOR1_CLEAR_WORD1},
139 {R_028CD0_CB_COLOR1_CLEAR_WORD2},
140 {R_028CD4_CB_COLOR1_CLEAR_WORD3},
141 {GROUP_FORCE_NEW_BLOCK, 0, 0},
142 {R_028D04_CB_COLOR2_CLEAR_WORD0},
143 {R_028D08_CB_COLOR2_CLEAR_WORD1},
144 {R_028D0C_CB_COLOR2_CLEAR_WORD2},
145 {R_028D10_CB_COLOR2_CLEAR_WORD3},
146 {GROUP_FORCE_NEW_BLOCK, 0, 0},
147 {R_028D40_CB_COLOR3_CLEAR_WORD0},
148 {R_028D44_CB_COLOR3_CLEAR_WORD1},
149 {R_028D48_CB_COLOR3_CLEAR_WORD2},
150 {R_028D4C_CB_COLOR3_CLEAR_WORD3},
151 {GROUP_FORCE_NEW_BLOCK, 0, 0},
152 {R_028D7C_CB_COLOR4_CLEAR_WORD0},
153 {R_028D80_CB_COLOR4_CLEAR_WORD1},
154 {R_028D84_CB_COLOR4_CLEAR_WORD2},
155 {R_028D88_CB_COLOR4_CLEAR_WORD3},
156 {GROUP_FORCE_NEW_BLOCK, 0, 0},
157 {R_028DB8_CB_COLOR5_CLEAR_WORD0},
158 {R_028DBC_CB_COLOR5_CLEAR_WORD1},
159 {R_028DC0_CB_COLOR5_CLEAR_WORD2},
160 {R_028DC4_CB_COLOR5_CLEAR_WORD3},
161 {GROUP_FORCE_NEW_BLOCK, 0, 0},
162 {R_028DF4_CB_COLOR6_CLEAR_WORD0},
163 {R_028DF8_CB_COLOR6_CLEAR_WORD1},
164 {R_028DFC_CB_COLOR6_CLEAR_WORD2},
165 {R_028E00_CB_COLOR6_CLEAR_WORD3},
166 {GROUP_FORCE_NEW_BLOCK, 0, 0},
167 {R_028E30_CB_COLOR7_CLEAR_WORD0},
168 {R_028E34_CB_COLOR7_CLEAR_WORD1},
169 {R_028E38_CB_COLOR7_CLEAR_WORD2},
170 {R_028E3C_CB_COLOR7_CLEAR_WORD3},
171 };
172
173 static const struct r600_reg cayman_context_reg_list[] = {
174 {R_028010_DB_RENDER_OVERRIDE2, 0, 0},
175 {GROUP_FORCE_NEW_BLOCK, 0, 0},
176 {R_028014_DB_HTILE_DATA_BASE, REG_FLAG_NEED_BO, 0},
177 {GROUP_FORCE_NEW_BLOCK, 0, 0},
178 {R_028234_PA_SU_HARDWARE_SCREEN_OFFSET, 0, 0},
179 {R_028250_PA_SC_VPORT_SCISSOR_0_TL, 0, 0},
180 {R_028254_PA_SC_VPORT_SCISSOR_0_BR, 0, 0},
181 {R_028350_SX_MISC, 0, 0},
182 {GROUP_FORCE_NEW_BLOCK, 0, 0},
183 {R_02861C_SPI_VS_OUT_ID_0, 0, 0},
184 {R_028620_SPI_VS_OUT_ID_1, 0, 0},
185 {R_028624_SPI_VS_OUT_ID_2, 0, 0},
186 {R_028628_SPI_VS_OUT_ID_3, 0, 0},
187 {R_02862C_SPI_VS_OUT_ID_4, 0, 0},
188 {R_028630_SPI_VS_OUT_ID_5, 0, 0},
189 {R_028634_SPI_VS_OUT_ID_6, 0, 0},
190 {R_028638_SPI_VS_OUT_ID_7, 0, 0},
191 {R_02863C_SPI_VS_OUT_ID_8, 0, 0},
192 {R_028640_SPI_VS_OUT_ID_9, 0, 0},
193 {R_028644_SPI_PS_INPUT_CNTL_0, 0, 0},
194 {R_028648_SPI_PS_INPUT_CNTL_1, 0, 0},
195 {R_02864C_SPI_PS_INPUT_CNTL_2, 0, 0},
196 {R_028650_SPI_PS_INPUT_CNTL_3, 0, 0},
197 {R_028654_SPI_PS_INPUT_CNTL_4, 0, 0},
198 {R_028658_SPI_PS_INPUT_CNTL_5, 0, 0},
199 {R_02865C_SPI_PS_INPUT_CNTL_6, 0, 0},
200 {R_028660_SPI_PS_INPUT_CNTL_7, 0, 0},
201 {R_028664_SPI_PS_INPUT_CNTL_8, 0, 0},
202 {R_028668_SPI_PS_INPUT_CNTL_9, 0, 0},
203 {R_02866C_SPI_PS_INPUT_CNTL_10, 0, 0},
204 {R_028670_SPI_PS_INPUT_CNTL_11, 0, 0},
205 {R_028674_SPI_PS_INPUT_CNTL_12, 0, 0},
206 {R_028678_SPI_PS_INPUT_CNTL_13, 0, 0},
207 {R_02867C_SPI_PS_INPUT_CNTL_14, 0, 0},
208 {R_028680_SPI_PS_INPUT_CNTL_15, 0, 0},
209 {R_028684_SPI_PS_INPUT_CNTL_16, 0, 0},
210 {R_028688_SPI_PS_INPUT_CNTL_17, 0, 0},
211 {R_02868C_SPI_PS_INPUT_CNTL_18, 0, 0},
212 {R_028690_SPI_PS_INPUT_CNTL_19, 0, 0},
213 {R_028694_SPI_PS_INPUT_CNTL_20, 0, 0},
214 {R_028698_SPI_PS_INPUT_CNTL_21, 0, 0},
215 {R_02869C_SPI_PS_INPUT_CNTL_22, 0, 0},
216 {R_0286A0_SPI_PS_INPUT_CNTL_23, 0, 0},
217 {R_0286A4_SPI_PS_INPUT_CNTL_24, 0, 0},
218 {R_0286A8_SPI_PS_INPUT_CNTL_25, 0, 0},
219 {R_0286AC_SPI_PS_INPUT_CNTL_26, 0, 0},
220 {R_0286B0_SPI_PS_INPUT_CNTL_27, 0, 0},
221 {R_0286B4_SPI_PS_INPUT_CNTL_28, 0, 0},
222 {R_0286B8_SPI_PS_INPUT_CNTL_29, 0, 0},
223 {R_0286BC_SPI_PS_INPUT_CNTL_30, 0, 0},
224 {R_0286C0_SPI_PS_INPUT_CNTL_31, 0, 0},
225 {R_0286C4_SPI_VS_OUT_CONFIG, 0, 0},
226 {R_0286C8_SPI_THREAD_GROUPING, 0, 0},
227 {R_0286CC_SPI_PS_IN_CONTROL_0, 0, 0},
228 {R_0286D0_SPI_PS_IN_CONTROL_1, 0, 0},
229 {R_0286D4_SPI_INTERP_CONTROL_0, 0, 0},
230 {R_0286D8_SPI_INPUT_Z, 0, 0},
231 {R_0286E0_SPI_BARYC_CNTL, 0, 0},
232 {R_0286E4_SPI_PS_IN_CONTROL_2, 0, 0},
233 {R_0286E8_SPI_COMPUTE_INPUT_CNTL, 0, 0},
234 {R_028780_CB_BLEND0_CONTROL, 0, 0},
235 {R_028784_CB_BLEND1_CONTROL, 0, 0},
236 {R_028788_CB_BLEND2_CONTROL, 0, 0},
237 {R_02878C_CB_BLEND3_CONTROL, 0, 0},
238 {R_028790_CB_BLEND4_CONTROL, 0, 0},
239 {R_028794_CB_BLEND5_CONTROL, 0, 0},
240 {R_028798_CB_BLEND6_CONTROL, 0, 0},
241 {R_02879C_CB_BLEND7_CONTROL, 0, 0},
242 {R_028800_DB_DEPTH_CONTROL, 0, 0},
243 {R_028808_CB_COLOR_CONTROL, 0, 0},
244 {R_02880C_DB_SHADER_CONTROL, 0, 0},
245 {R_028814_PA_SU_SC_MODE_CNTL, 0, 0},
246 {R_028838_SQ_DYN_GPR_RESOURCE_LIMIT_1, 0, 0},
247 {R_028840_SQ_PGM_START_PS, REG_FLAG_NEED_BO, 0},
248 {R_028844_SQ_PGM_RESOURCES_PS, 0, 0},
249 {R_02884C_SQ_PGM_EXPORTS_PS, 0, 0},
250 {R_02885C_SQ_PGM_START_VS, REG_FLAG_NEED_BO, 0},
251 {R_028860_SQ_PGM_RESOURCES_VS, 0, 0},
252 {R_0288A4_SQ_PGM_START_FS, REG_FLAG_NEED_BO, 0},
253 {R_028900_SQ_ESGS_RING_ITEMSIZE, 0, 0},
254 {R_028904_SQ_GSVS_RING_ITEMSIZE, 0, 0},
255 {R_028908_SQ_ESTMP_RING_ITEMSIZE, 0, 0},
256 {R_02890C_SQ_GSTMP_RING_ITEMSIZE, 0, 0},
257 {R_028910_SQ_VSTMP_RING_ITEMSIZE, 0, 0},
258 {R_028914_SQ_PSTMP_RING_ITEMSIZE, 0, 0},
259 {R_02891C_SQ_GS_VERT_ITEMSIZE, 0, 0},
260 {R_028920_SQ_GS_VERT_ITEMSIZE_1, 0, 0},
261 {R_028924_SQ_GS_VERT_ITEMSIZE_2, 0, 0},
262 {R_028928_SQ_GS_VERT_ITEMSIZE_3, 0, 0},
263 {R_028A00_PA_SU_POINT_SIZE, 0, 0},
264 {R_028A04_PA_SU_POINT_MINMAX, 0, 0},
265 {R_028A08_PA_SU_LINE_CNTL, 0, 0},
266 {R_028A48_PA_SC_MODE_CNTL_0, 0, 0},
267 {R_028ABC_DB_HTILE_SURFACE, 0, 0},
268 {R_028B54_VGT_SHADER_STAGES_EN, 0, 0},
269 {R_028B70_DB_ALPHA_TO_MASK, 0, 0},
270 {R_028B78_PA_SU_POLY_OFFSET_DB_FMT_CNTL, 0, 0},
271 {R_028B7C_PA_SU_POLY_OFFSET_CLAMP, 0, 0},
272 {R_028B80_PA_SU_POLY_OFFSET_FRONT_SCALE, 0, 0},
273 {R_028B84_PA_SU_POLY_OFFSET_FRONT_OFFSET, 0, 0},
274 {R_028B88_PA_SU_POLY_OFFSET_BACK_SCALE, 0, 0},
275 {R_028B8C_PA_SU_POLY_OFFSET_BACK_OFFSET, 0, 0},
276 {CM_R_028BE4_PA_SU_VTX_CNTL, 0, 0},
277 {GROUP_FORCE_NEW_BLOCK, 0, 0},
278 {R_028C8C_CB_COLOR0_CLEAR_WORD0},
279 {R_028C90_CB_COLOR0_CLEAR_WORD1},
280 {R_028C94_CB_COLOR0_CLEAR_WORD2},
281 {R_028C98_CB_COLOR0_CLEAR_WORD3},
282 {GROUP_FORCE_NEW_BLOCK, 0, 0},
283 {R_028CC8_CB_COLOR1_CLEAR_WORD0},
284 {R_028CCC_CB_COLOR1_CLEAR_WORD1},
285 {R_028CD0_CB_COLOR1_CLEAR_WORD2},
286 {R_028CD4_CB_COLOR1_CLEAR_WORD3},
287 {GROUP_FORCE_NEW_BLOCK, 0, 0},
288 {R_028D04_CB_COLOR2_CLEAR_WORD0},
289 {R_028D08_CB_COLOR2_CLEAR_WORD1},
290 {R_028D0C_CB_COLOR2_CLEAR_WORD2},
291 {R_028D10_CB_COLOR2_CLEAR_WORD3},
292 {GROUP_FORCE_NEW_BLOCK, 0, 0},
293 {R_028D40_CB_COLOR3_CLEAR_WORD0},
294 {R_028D44_CB_COLOR3_CLEAR_WORD1},
295 {R_028D48_CB_COLOR3_CLEAR_WORD2},
296 {R_028D4C_CB_COLOR3_CLEAR_WORD3},
297 {GROUP_FORCE_NEW_BLOCK, 0, 0},
298 {R_028D7C_CB_COLOR4_CLEAR_WORD0},
299 {R_028D80_CB_COLOR4_CLEAR_WORD1},
300 {R_028D84_CB_COLOR4_CLEAR_WORD2},
301 {R_028D88_CB_COLOR4_CLEAR_WORD3},
302 {GROUP_FORCE_NEW_BLOCK, 0, 0},
303 {R_028DB8_CB_COLOR5_CLEAR_WORD0},
304 {R_028DBC_CB_COLOR5_CLEAR_WORD1},
305 {R_028DC0_CB_COLOR5_CLEAR_WORD2},
306 {R_028DC4_CB_COLOR5_CLEAR_WORD3},
307 {GROUP_FORCE_NEW_BLOCK, 0, 0},
308 {R_028DF4_CB_COLOR6_CLEAR_WORD0},
309 {R_028DF8_CB_COLOR6_CLEAR_WORD1},
310 {R_028DFC_CB_COLOR6_CLEAR_WORD2},
311 {R_028E00_CB_COLOR6_CLEAR_WORD3},
312 {GROUP_FORCE_NEW_BLOCK, 0, 0},
313 {R_028E30_CB_COLOR7_CLEAR_WORD0},
314 {R_028E34_CB_COLOR7_CLEAR_WORD1},
315 {R_028E38_CB_COLOR7_CLEAR_WORD2},
316 {R_028E3C_CB_COLOR7_CLEAR_WORD3},
317 };
318
319 static int evergreen_loop_const_init(struct r600_context *ctx, uint32_t offset)
320 {
321 unsigned nreg = 32;
322 struct r600_reg r600_loop_consts[32];
323 int i;
324
325 for (i = 0; i < nreg; i++) {
326 r600_loop_consts[i].offset = EVERGREEN_LOOP_CONST_OFFSET + ((offset + i) * 4);
327 r600_loop_consts[i].flags = REG_FLAG_DIRTY_ALWAYS;
328 r600_loop_consts[i].sbu_flags = 0;
329 }
330 return r600_context_add_block(ctx, r600_loop_consts, nreg, PKT3_SET_LOOP_CONST, EVERGREEN_LOOP_CONST_OFFSET);
331 }
332
333 int evergreen_context_init(struct r600_context *ctx)
334 {
335 int r = 0;
336
337 /* add blocks */
338 if (ctx->family >= CHIP_CAYMAN)
339 r = r600_context_add_block(ctx, cayman_config_reg_list,
340 Elements(cayman_config_reg_list), PKT3_SET_CONFIG_REG, EVERGREEN_CONFIG_REG_OFFSET);
341 if (r)
342 goto out_err;
343 if (ctx->family >= CHIP_CAYMAN)
344 r = r600_context_add_block(ctx, cayman_context_reg_list,
345 Elements(cayman_context_reg_list), PKT3_SET_CONTEXT_REG, EVERGREEN_CONTEXT_REG_OFFSET);
346 else
347 r = r600_context_add_block(ctx, evergreen_context_reg_list,
348 Elements(evergreen_context_reg_list), PKT3_SET_CONTEXT_REG, EVERGREEN_CONTEXT_REG_OFFSET);
349 if (r)
350 goto out_err;
351
352 /* PS loop const */
353 evergreen_loop_const_init(ctx, 0);
354 /* VS loop const */
355 evergreen_loop_const_init(ctx, 32);
356
357 r = r600_setup_block_table(ctx);
358 if (r)
359 goto out_err;
360
361 ctx->max_db = 8;
362 return 0;
363 out_err:
364 r600_context_fini(ctx);
365 return r;
366 }
367
368 void evergreen_flush_vgt_streamout(struct r600_context *ctx)
369 {
370 struct radeon_winsys_cs *cs = ctx->cs;
371
372 cs->buf[cs->cdw++] = PKT3(PKT3_SET_CONFIG_REG, 1, 0);
373 cs->buf[cs->cdw++] = (R_0084FC_CP_STRMOUT_CNTL - EVERGREEN_CONFIG_REG_OFFSET) >> 2;
374 cs->buf[cs->cdw++] = 0;
375
376 cs->buf[cs->cdw++] = PKT3(PKT3_EVENT_WRITE, 0, 0);
377 cs->buf[cs->cdw++] = EVENT_TYPE(EVENT_TYPE_SO_VGTSTREAMOUT_FLUSH) | EVENT_INDEX(0);
378
379 cs->buf[cs->cdw++] = PKT3(PKT3_WAIT_REG_MEM, 5, 0);
380 cs->buf[cs->cdw++] = WAIT_REG_MEM_EQUAL; /* wait until the register is equal to the reference value */
381 cs->buf[cs->cdw++] = R_0084FC_CP_STRMOUT_CNTL >> 2; /* register */
382 cs->buf[cs->cdw++] = 0;
383 cs->buf[cs->cdw++] = S_0084FC_OFFSET_UPDATE_DONE(1); /* reference value */
384 cs->buf[cs->cdw++] = S_0084FC_OFFSET_UPDATE_DONE(1); /* mask */
385 cs->buf[cs->cdw++] = 4; /* poll interval */
386 }
387
388 void evergreen_set_streamout_enable(struct r600_context *ctx, unsigned buffer_enable_bit)
389 {
390 struct radeon_winsys_cs *cs = ctx->cs;
391
392 if (buffer_enable_bit) {
393 cs->buf[cs->cdw++] = PKT3(PKT3_SET_CONTEXT_REG, 1, 0);
394 cs->buf[cs->cdw++] = (R_028B94_VGT_STRMOUT_CONFIG - EVERGREEN_CONTEXT_REG_OFFSET) >> 2;
395 cs->buf[cs->cdw++] = S_028B94_STREAMOUT_0_EN(1);
396
397 cs->buf[cs->cdw++] = PKT3(PKT3_SET_CONTEXT_REG, 1, 0);
398 cs->buf[cs->cdw++] = (R_028B98_VGT_STRMOUT_BUFFER_CONFIG - EVERGREEN_CONTEXT_REG_OFFSET) >> 2;
399 cs->buf[cs->cdw++] = S_028B98_STREAM_0_BUFFER_EN(buffer_enable_bit);
400 } else {
401 cs->buf[cs->cdw++] = PKT3(PKT3_SET_CONTEXT_REG, 1, 0);
402 cs->buf[cs->cdw++] = (R_028B94_VGT_STRMOUT_CONFIG - EVERGREEN_CONTEXT_REG_OFFSET) >> 2;
403 cs->buf[cs->cdw++] = S_028B94_STREAMOUT_0_EN(0);
404 }
405 }