r600g: remove unused flag have_depth_fb
[mesa.git] / src / gallium / drivers / r600 / evergreen_state.c
1 /*
2 * Copyright 2010 Jerome Glisse <glisse@freedesktop.org>
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
22 */
23 #include "r600_formats.h"
24 #include "evergreend.h"
25
26 #include "pipe/p_shader_tokens.h"
27 #include "util/u_pack_color.h"
28 #include "util/u_memory.h"
29 #include "util/u_framebuffer.h"
30 #include "util/u_dual_blend.h"
31 #include "evergreen_compute.h"
32
33 static uint32_t eg_num_banks(uint32_t nbanks)
34 {
35 switch (nbanks) {
36 case 2:
37 return 0;
38 case 4:
39 return 1;
40 case 8:
41 default:
42 return 2;
43 case 16:
44 return 3;
45 }
46 }
47
48
49 static unsigned eg_tile_split(unsigned tile_split)
50 {
51 switch (tile_split) {
52 case 64: tile_split = 0; break;
53 case 128: tile_split = 1; break;
54 case 256: tile_split = 2; break;
55 case 512: tile_split = 3; break;
56 default:
57 case 1024: tile_split = 4; break;
58 case 2048: tile_split = 5; break;
59 case 4096: tile_split = 6; break;
60 }
61 return tile_split;
62 }
63
64 static unsigned eg_macro_tile_aspect(unsigned macro_tile_aspect)
65 {
66 switch (macro_tile_aspect) {
67 default:
68 case 1: macro_tile_aspect = 0; break;
69 case 2: macro_tile_aspect = 1; break;
70 case 4: macro_tile_aspect = 2; break;
71 case 8: macro_tile_aspect = 3; break;
72 }
73 return macro_tile_aspect;
74 }
75
76 static unsigned eg_bank_wh(unsigned bankwh)
77 {
78 switch (bankwh) {
79 default:
80 case 1: bankwh = 0; break;
81 case 2: bankwh = 1; break;
82 case 4: bankwh = 2; break;
83 case 8: bankwh = 3; break;
84 }
85 return bankwh;
86 }
87
88 static uint32_t r600_translate_blend_function(int blend_func)
89 {
90 switch (blend_func) {
91 case PIPE_BLEND_ADD:
92 return V_028780_COMB_DST_PLUS_SRC;
93 case PIPE_BLEND_SUBTRACT:
94 return V_028780_COMB_SRC_MINUS_DST;
95 case PIPE_BLEND_REVERSE_SUBTRACT:
96 return V_028780_COMB_DST_MINUS_SRC;
97 case PIPE_BLEND_MIN:
98 return V_028780_COMB_MIN_DST_SRC;
99 case PIPE_BLEND_MAX:
100 return V_028780_COMB_MAX_DST_SRC;
101 default:
102 R600_ERR("Unknown blend function %d\n", blend_func);
103 assert(0);
104 break;
105 }
106 return 0;
107 }
108
109 static uint32_t r600_translate_blend_factor(int blend_fact)
110 {
111 switch (blend_fact) {
112 case PIPE_BLENDFACTOR_ONE:
113 return V_028780_BLEND_ONE;
114 case PIPE_BLENDFACTOR_SRC_COLOR:
115 return V_028780_BLEND_SRC_COLOR;
116 case PIPE_BLENDFACTOR_SRC_ALPHA:
117 return V_028780_BLEND_SRC_ALPHA;
118 case PIPE_BLENDFACTOR_DST_ALPHA:
119 return V_028780_BLEND_DST_ALPHA;
120 case PIPE_BLENDFACTOR_DST_COLOR:
121 return V_028780_BLEND_DST_COLOR;
122 case PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE:
123 return V_028780_BLEND_SRC_ALPHA_SATURATE;
124 case PIPE_BLENDFACTOR_CONST_COLOR:
125 return V_028780_BLEND_CONST_COLOR;
126 case PIPE_BLENDFACTOR_CONST_ALPHA:
127 return V_028780_BLEND_CONST_ALPHA;
128 case PIPE_BLENDFACTOR_ZERO:
129 return V_028780_BLEND_ZERO;
130 case PIPE_BLENDFACTOR_INV_SRC_COLOR:
131 return V_028780_BLEND_ONE_MINUS_SRC_COLOR;
132 case PIPE_BLENDFACTOR_INV_SRC_ALPHA:
133 return V_028780_BLEND_ONE_MINUS_SRC_ALPHA;
134 case PIPE_BLENDFACTOR_INV_DST_ALPHA:
135 return V_028780_BLEND_ONE_MINUS_DST_ALPHA;
136 case PIPE_BLENDFACTOR_INV_DST_COLOR:
137 return V_028780_BLEND_ONE_MINUS_DST_COLOR;
138 case PIPE_BLENDFACTOR_INV_CONST_COLOR:
139 return V_028780_BLEND_ONE_MINUS_CONST_COLOR;
140 case PIPE_BLENDFACTOR_INV_CONST_ALPHA:
141 return V_028780_BLEND_ONE_MINUS_CONST_ALPHA;
142 case PIPE_BLENDFACTOR_SRC1_COLOR:
143 return V_028780_BLEND_SRC1_COLOR;
144 case PIPE_BLENDFACTOR_SRC1_ALPHA:
145 return V_028780_BLEND_SRC1_ALPHA;
146 case PIPE_BLENDFACTOR_INV_SRC1_COLOR:
147 return V_028780_BLEND_INV_SRC1_COLOR;
148 case PIPE_BLENDFACTOR_INV_SRC1_ALPHA:
149 return V_028780_BLEND_INV_SRC1_ALPHA;
150 default:
151 R600_ERR("Bad blend factor %d not supported!\n", blend_fact);
152 assert(0);
153 break;
154 }
155 return 0;
156 }
157
158 static unsigned r600_tex_dim(unsigned dim)
159 {
160 switch (dim) {
161 default:
162 case PIPE_TEXTURE_1D:
163 return V_030000_SQ_TEX_DIM_1D;
164 case PIPE_TEXTURE_1D_ARRAY:
165 return V_030000_SQ_TEX_DIM_1D_ARRAY;
166 case PIPE_TEXTURE_2D:
167 case PIPE_TEXTURE_RECT:
168 return V_030000_SQ_TEX_DIM_2D;
169 case PIPE_TEXTURE_2D_ARRAY:
170 return V_030000_SQ_TEX_DIM_2D_ARRAY;
171 case PIPE_TEXTURE_3D:
172 return V_030000_SQ_TEX_DIM_3D;
173 case PIPE_TEXTURE_CUBE:
174 return V_030000_SQ_TEX_DIM_CUBEMAP;
175 }
176 }
177
178 static uint32_t r600_translate_dbformat(enum pipe_format format)
179 {
180 switch (format) {
181 case PIPE_FORMAT_Z16_UNORM:
182 return V_028040_Z_16;
183 case PIPE_FORMAT_Z24X8_UNORM:
184 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
185 return V_028040_Z_24;
186 case PIPE_FORMAT_Z32_FLOAT:
187 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
188 return V_028040_Z_32_FLOAT;
189 default:
190 return ~0U;
191 }
192 }
193
194 static uint32_t r600_translate_colorswap(enum pipe_format format)
195 {
196 switch (format) {
197 /* 8-bit buffers. */
198 case PIPE_FORMAT_L4A4_UNORM:
199 case PIPE_FORMAT_A4R4_UNORM:
200 return V_028C70_SWAP_ALT;
201
202 case PIPE_FORMAT_A8_UNORM:
203 case PIPE_FORMAT_A8_SNORM:
204 case PIPE_FORMAT_A8_UINT:
205 case PIPE_FORMAT_A8_SINT:
206 case PIPE_FORMAT_A16_UNORM:
207 case PIPE_FORMAT_A16_SNORM:
208 case PIPE_FORMAT_A16_UINT:
209 case PIPE_FORMAT_A16_SINT:
210 case PIPE_FORMAT_A16_FLOAT:
211 case PIPE_FORMAT_A32_UINT:
212 case PIPE_FORMAT_A32_SINT:
213 case PIPE_FORMAT_A32_FLOAT:
214 case PIPE_FORMAT_R4A4_UNORM:
215 return V_028C70_SWAP_ALT_REV;
216 case PIPE_FORMAT_I8_UNORM:
217 case PIPE_FORMAT_I8_SNORM:
218 case PIPE_FORMAT_I8_UINT:
219 case PIPE_FORMAT_I8_SINT:
220 case PIPE_FORMAT_I16_UNORM:
221 case PIPE_FORMAT_I16_SNORM:
222 case PIPE_FORMAT_I16_UINT:
223 case PIPE_FORMAT_I16_SINT:
224 case PIPE_FORMAT_I16_FLOAT:
225 case PIPE_FORMAT_I32_UINT:
226 case PIPE_FORMAT_I32_SINT:
227 case PIPE_FORMAT_I32_FLOAT:
228 case PIPE_FORMAT_L8_UNORM:
229 case PIPE_FORMAT_L8_SNORM:
230 case PIPE_FORMAT_L8_UINT:
231 case PIPE_FORMAT_L8_SINT:
232 case PIPE_FORMAT_L8_SRGB:
233 case PIPE_FORMAT_L16_UNORM:
234 case PIPE_FORMAT_L16_SNORM:
235 case PIPE_FORMAT_L16_UINT:
236 case PIPE_FORMAT_L16_SINT:
237 case PIPE_FORMAT_L16_FLOAT:
238 case PIPE_FORMAT_L32_UINT:
239 case PIPE_FORMAT_L32_SINT:
240 case PIPE_FORMAT_L32_FLOAT:
241 case PIPE_FORMAT_R8_UNORM:
242 case PIPE_FORMAT_R8_SNORM:
243 case PIPE_FORMAT_R8_UINT:
244 case PIPE_FORMAT_R8_SINT:
245 return V_028C70_SWAP_STD;
246
247 /* 16-bit buffers. */
248 case PIPE_FORMAT_B5G6R5_UNORM:
249 return V_028C70_SWAP_STD_REV;
250
251 case PIPE_FORMAT_B5G5R5A1_UNORM:
252 case PIPE_FORMAT_B5G5R5X1_UNORM:
253 return V_028C70_SWAP_ALT;
254
255 case PIPE_FORMAT_B4G4R4A4_UNORM:
256 case PIPE_FORMAT_B4G4R4X4_UNORM:
257 return V_028C70_SWAP_ALT;
258
259 case PIPE_FORMAT_Z16_UNORM:
260 return V_028C70_SWAP_STD;
261
262 case PIPE_FORMAT_L8A8_UNORM:
263 case PIPE_FORMAT_L8A8_SNORM:
264 case PIPE_FORMAT_L8A8_UINT:
265 case PIPE_FORMAT_L8A8_SINT:
266 case PIPE_FORMAT_L8A8_SRGB:
267 case PIPE_FORMAT_L16A16_UNORM:
268 case PIPE_FORMAT_L16A16_SNORM:
269 case PIPE_FORMAT_L16A16_UINT:
270 case PIPE_FORMAT_L16A16_SINT:
271 case PIPE_FORMAT_L16A16_FLOAT:
272 case PIPE_FORMAT_L32A32_UINT:
273 case PIPE_FORMAT_L32A32_SINT:
274 case PIPE_FORMAT_L32A32_FLOAT:
275 return V_028C70_SWAP_ALT;
276 case PIPE_FORMAT_R8G8_UNORM:
277 case PIPE_FORMAT_R8G8_SNORM:
278 case PIPE_FORMAT_R8G8_UINT:
279 case PIPE_FORMAT_R8G8_SINT:
280 return V_028C70_SWAP_STD;
281
282 case PIPE_FORMAT_R16_UNORM:
283 case PIPE_FORMAT_R16_SNORM:
284 case PIPE_FORMAT_R16_UINT:
285 case PIPE_FORMAT_R16_SINT:
286 case PIPE_FORMAT_R16_FLOAT:
287 return V_028C70_SWAP_STD;
288
289 /* 32-bit buffers. */
290 case PIPE_FORMAT_A8B8G8R8_SRGB:
291 return V_028C70_SWAP_STD_REV;
292 case PIPE_FORMAT_B8G8R8A8_SRGB:
293 return V_028C70_SWAP_ALT;
294
295 case PIPE_FORMAT_B8G8R8A8_UNORM:
296 case PIPE_FORMAT_B8G8R8X8_UNORM:
297 return V_028C70_SWAP_ALT;
298
299 case PIPE_FORMAT_A8R8G8B8_UNORM:
300 case PIPE_FORMAT_X8R8G8B8_UNORM:
301 return V_028C70_SWAP_ALT_REV;
302 case PIPE_FORMAT_R8G8B8A8_SNORM:
303 case PIPE_FORMAT_R8G8B8A8_UNORM:
304 case PIPE_FORMAT_R8G8B8A8_SINT:
305 case PIPE_FORMAT_R8G8B8A8_UINT:
306 case PIPE_FORMAT_R8G8B8X8_UNORM:
307 return V_028C70_SWAP_STD;
308
309 case PIPE_FORMAT_A8B8G8R8_UNORM:
310 case PIPE_FORMAT_X8B8G8R8_UNORM:
311 /* case PIPE_FORMAT_R8SG8SB8UX8U_NORM: */
312 return V_028C70_SWAP_STD_REV;
313
314 case PIPE_FORMAT_Z24X8_UNORM:
315 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
316 return V_028C70_SWAP_STD;
317
318 case PIPE_FORMAT_X8Z24_UNORM:
319 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
320 return V_028C70_SWAP_STD;
321
322 case PIPE_FORMAT_R10G10B10A2_UNORM:
323 case PIPE_FORMAT_R10G10B10X2_SNORM:
324 case PIPE_FORMAT_R10SG10SB10SA2U_NORM:
325 return V_028C70_SWAP_STD;
326
327 case PIPE_FORMAT_B10G10R10A2_UNORM:
328 case PIPE_FORMAT_B10G10R10A2_UINT:
329 return V_028C70_SWAP_ALT;
330
331 case PIPE_FORMAT_R11G11B10_FLOAT:
332 case PIPE_FORMAT_R32_FLOAT:
333 case PIPE_FORMAT_R32_UINT:
334 case PIPE_FORMAT_R32_SINT:
335 case PIPE_FORMAT_Z32_FLOAT:
336 case PIPE_FORMAT_R16G16_FLOAT:
337 case PIPE_FORMAT_R16G16_UNORM:
338 case PIPE_FORMAT_R16G16_SNORM:
339 case PIPE_FORMAT_R16G16_UINT:
340 case PIPE_FORMAT_R16G16_SINT:
341 case PIPE_FORMAT_R16G16B16_FLOAT:
342 case PIPE_FORMAT_R32G32B32_FLOAT:
343 return V_028C70_SWAP_STD;
344
345 /* 64-bit buffers. */
346 case PIPE_FORMAT_R32G32_FLOAT:
347 case PIPE_FORMAT_R32G32_UINT:
348 case PIPE_FORMAT_R32G32_SINT:
349 case PIPE_FORMAT_R16G16B16A16_UNORM:
350 case PIPE_FORMAT_R16G16B16A16_SNORM:
351 case PIPE_FORMAT_R16G16B16A16_UINT:
352 case PIPE_FORMAT_R16G16B16A16_SINT:
353 case PIPE_FORMAT_R16G16B16A16_FLOAT:
354 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
355
356 /* 128-bit buffers. */
357 case PIPE_FORMAT_R32G32B32A32_FLOAT:
358 case PIPE_FORMAT_R32G32B32A32_SNORM:
359 case PIPE_FORMAT_R32G32B32A32_UNORM:
360 case PIPE_FORMAT_R32G32B32A32_SINT:
361 case PIPE_FORMAT_R32G32B32A32_UINT:
362 return V_028C70_SWAP_STD;
363 default:
364 R600_ERR("unsupported colorswap format %d\n", format);
365 return ~0U;
366 }
367 return ~0U;
368 }
369
370 static uint32_t r600_translate_colorformat(enum pipe_format format)
371 {
372 switch (format) {
373 /* 8-bit buffers. */
374 case PIPE_FORMAT_A8_UNORM:
375 case PIPE_FORMAT_A8_SNORM:
376 case PIPE_FORMAT_A8_UINT:
377 case PIPE_FORMAT_A8_SINT:
378 case PIPE_FORMAT_I8_UNORM:
379 case PIPE_FORMAT_I8_SNORM:
380 case PIPE_FORMAT_I8_UINT:
381 case PIPE_FORMAT_I8_SINT:
382 case PIPE_FORMAT_L8_UNORM:
383 case PIPE_FORMAT_L8_SNORM:
384 case PIPE_FORMAT_L8_UINT:
385 case PIPE_FORMAT_L8_SINT:
386 case PIPE_FORMAT_L8_SRGB:
387 case PIPE_FORMAT_R8_UNORM:
388 case PIPE_FORMAT_R8_SNORM:
389 case PIPE_FORMAT_R8_UINT:
390 case PIPE_FORMAT_R8_SINT:
391 return V_028C70_COLOR_8;
392
393 /* 16-bit buffers. */
394 case PIPE_FORMAT_B5G6R5_UNORM:
395 return V_028C70_COLOR_5_6_5;
396
397 case PIPE_FORMAT_B5G5R5A1_UNORM:
398 case PIPE_FORMAT_B5G5R5X1_UNORM:
399 return V_028C70_COLOR_1_5_5_5;
400
401 case PIPE_FORMAT_B4G4R4A4_UNORM:
402 case PIPE_FORMAT_B4G4R4X4_UNORM:
403 return V_028C70_COLOR_4_4_4_4;
404
405 case PIPE_FORMAT_Z16_UNORM:
406 return V_028C70_COLOR_16;
407
408 case PIPE_FORMAT_L8A8_UNORM:
409 case PIPE_FORMAT_L8A8_SNORM:
410 case PIPE_FORMAT_L8A8_UINT:
411 case PIPE_FORMAT_L8A8_SINT:
412 case PIPE_FORMAT_L8A8_SRGB:
413 case PIPE_FORMAT_R8G8_UNORM:
414 case PIPE_FORMAT_R8G8_SNORM:
415 case PIPE_FORMAT_R8G8_UINT:
416 case PIPE_FORMAT_R8G8_SINT:
417 return V_028C70_COLOR_8_8;
418
419 case PIPE_FORMAT_R16_UNORM:
420 case PIPE_FORMAT_R16_SNORM:
421 case PIPE_FORMAT_R16_UINT:
422 case PIPE_FORMAT_R16_SINT:
423 case PIPE_FORMAT_A16_UNORM:
424 case PIPE_FORMAT_A16_SNORM:
425 case PIPE_FORMAT_A16_UINT:
426 case PIPE_FORMAT_A16_SINT:
427 case PIPE_FORMAT_L16_UNORM:
428 case PIPE_FORMAT_L16_SNORM:
429 case PIPE_FORMAT_L16_UINT:
430 case PIPE_FORMAT_L16_SINT:
431 case PIPE_FORMAT_I16_UNORM:
432 case PIPE_FORMAT_I16_SNORM:
433 case PIPE_FORMAT_I16_UINT:
434 case PIPE_FORMAT_I16_SINT:
435 return V_028C70_COLOR_16;
436
437 case PIPE_FORMAT_R16_FLOAT:
438 case PIPE_FORMAT_A16_FLOAT:
439 case PIPE_FORMAT_L16_FLOAT:
440 case PIPE_FORMAT_I16_FLOAT:
441 return V_028C70_COLOR_16_FLOAT;
442
443 /* 32-bit buffers. */
444 case PIPE_FORMAT_A8B8G8R8_SRGB:
445 case PIPE_FORMAT_A8B8G8R8_UNORM:
446 case PIPE_FORMAT_A8R8G8B8_UNORM:
447 case PIPE_FORMAT_B8G8R8A8_SRGB:
448 case PIPE_FORMAT_B8G8R8A8_UNORM:
449 case PIPE_FORMAT_B8G8R8X8_UNORM:
450 case PIPE_FORMAT_R8G8B8A8_SNORM:
451 case PIPE_FORMAT_R8G8B8A8_UNORM:
452 case PIPE_FORMAT_R8G8B8X8_UNORM:
453 case PIPE_FORMAT_R8SG8SB8UX8U_NORM:
454 case PIPE_FORMAT_X8B8G8R8_UNORM:
455 case PIPE_FORMAT_X8R8G8B8_UNORM:
456 case PIPE_FORMAT_R8G8B8_UNORM:
457 case PIPE_FORMAT_R8G8B8A8_SINT:
458 case PIPE_FORMAT_R8G8B8A8_UINT:
459 return V_028C70_COLOR_8_8_8_8;
460
461 case PIPE_FORMAT_R10G10B10A2_UNORM:
462 case PIPE_FORMAT_R10G10B10X2_SNORM:
463 case PIPE_FORMAT_B10G10R10A2_UNORM:
464 case PIPE_FORMAT_B10G10R10A2_UINT:
465 case PIPE_FORMAT_R10SG10SB10SA2U_NORM:
466 return V_028C70_COLOR_2_10_10_10;
467
468 case PIPE_FORMAT_Z24X8_UNORM:
469 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
470 return V_028C70_COLOR_8_24;
471
472 case PIPE_FORMAT_X8Z24_UNORM:
473 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
474 return V_028C70_COLOR_24_8;
475
476 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
477 return V_028C70_COLOR_X24_8_32_FLOAT;
478
479 case PIPE_FORMAT_R32_UINT:
480 case PIPE_FORMAT_R32_SINT:
481 case PIPE_FORMAT_A32_UINT:
482 case PIPE_FORMAT_A32_SINT:
483 case PIPE_FORMAT_L32_UINT:
484 case PIPE_FORMAT_L32_SINT:
485 case PIPE_FORMAT_I32_UINT:
486 case PIPE_FORMAT_I32_SINT:
487 return V_028C70_COLOR_32;
488
489 case PIPE_FORMAT_R32_FLOAT:
490 case PIPE_FORMAT_A32_FLOAT:
491 case PIPE_FORMAT_L32_FLOAT:
492 case PIPE_FORMAT_I32_FLOAT:
493 case PIPE_FORMAT_Z32_FLOAT:
494 return V_028C70_COLOR_32_FLOAT;
495
496 case PIPE_FORMAT_R16G16_FLOAT:
497 case PIPE_FORMAT_L16A16_FLOAT:
498 return V_028C70_COLOR_16_16_FLOAT;
499
500 case PIPE_FORMAT_R16G16_UNORM:
501 case PIPE_FORMAT_R16G16_SNORM:
502 case PIPE_FORMAT_R16G16_UINT:
503 case PIPE_FORMAT_R16G16_SINT:
504 case PIPE_FORMAT_L16A16_UNORM:
505 case PIPE_FORMAT_L16A16_SNORM:
506 case PIPE_FORMAT_L16A16_UINT:
507 case PIPE_FORMAT_L16A16_SINT:
508 return V_028C70_COLOR_16_16;
509
510 case PIPE_FORMAT_R11G11B10_FLOAT:
511 return V_028C70_COLOR_10_11_11_FLOAT;
512
513 /* 64-bit buffers. */
514 case PIPE_FORMAT_R16G16B16A16_UINT:
515 case PIPE_FORMAT_R16G16B16A16_SINT:
516 case PIPE_FORMAT_R16G16B16A16_UNORM:
517 case PIPE_FORMAT_R16G16B16A16_SNORM:
518 return V_028C70_COLOR_16_16_16_16;
519
520 case PIPE_FORMAT_R16G16B16_FLOAT:
521 case PIPE_FORMAT_R16G16B16A16_FLOAT:
522 return V_028C70_COLOR_16_16_16_16_FLOAT;
523
524 case PIPE_FORMAT_R32G32_FLOAT:
525 case PIPE_FORMAT_L32A32_FLOAT:
526 return V_028C70_COLOR_32_32_FLOAT;
527
528 case PIPE_FORMAT_R32G32_SINT:
529 case PIPE_FORMAT_R32G32_UINT:
530 case PIPE_FORMAT_L32A32_UINT:
531 case PIPE_FORMAT_L32A32_SINT:
532 return V_028C70_COLOR_32_32;
533
534 /* 96-bit buffers. */
535 case PIPE_FORMAT_R32G32B32_FLOAT:
536 return V_028C70_COLOR_32_32_32_FLOAT;
537
538 /* 128-bit buffers. */
539 case PIPE_FORMAT_R32G32B32A32_SNORM:
540 case PIPE_FORMAT_R32G32B32A32_UNORM:
541 case PIPE_FORMAT_R32G32B32A32_SINT:
542 case PIPE_FORMAT_R32G32B32A32_UINT:
543 return V_028C70_COLOR_32_32_32_32;
544 case PIPE_FORMAT_R32G32B32A32_FLOAT:
545 return V_028C70_COLOR_32_32_32_32_FLOAT;
546
547 /* YUV buffers. */
548 case PIPE_FORMAT_UYVY:
549 case PIPE_FORMAT_YUYV:
550 default:
551 return ~0U; /* Unsupported. */
552 }
553 }
554
555 static uint32_t r600_colorformat_endian_swap(uint32_t colorformat)
556 {
557 if (R600_BIG_ENDIAN) {
558 switch(colorformat) {
559
560 /* 8-bit buffers. */
561 case V_028C70_COLOR_8:
562 return ENDIAN_NONE;
563
564 /* 16-bit buffers. */
565 case V_028C70_COLOR_5_6_5:
566 case V_028C70_COLOR_1_5_5_5:
567 case V_028C70_COLOR_4_4_4_4:
568 case V_028C70_COLOR_16:
569 case V_028C70_COLOR_8_8:
570 return ENDIAN_8IN16;
571
572 /* 32-bit buffers. */
573 case V_028C70_COLOR_8_8_8_8:
574 case V_028C70_COLOR_2_10_10_10:
575 case V_028C70_COLOR_8_24:
576 case V_028C70_COLOR_24_8:
577 case V_028C70_COLOR_32_FLOAT:
578 case V_028C70_COLOR_16_16_FLOAT:
579 case V_028C70_COLOR_16_16:
580 return ENDIAN_8IN32;
581
582 /* 64-bit buffers. */
583 case V_028C70_COLOR_16_16_16_16:
584 case V_028C70_COLOR_16_16_16_16_FLOAT:
585 return ENDIAN_8IN16;
586
587 case V_028C70_COLOR_32_32_FLOAT:
588 case V_028C70_COLOR_32_32:
589 case V_028C70_COLOR_X24_8_32_FLOAT:
590 return ENDIAN_8IN32;
591
592 /* 96-bit buffers. */
593 case V_028C70_COLOR_32_32_32_FLOAT:
594 /* 128-bit buffers. */
595 case V_028C70_COLOR_32_32_32_32_FLOAT:
596 case V_028C70_COLOR_32_32_32_32:
597 return ENDIAN_8IN32;
598 default:
599 return ENDIAN_NONE; /* Unsupported. */
600 }
601 } else {
602 return ENDIAN_NONE;
603 }
604 }
605
606 static bool r600_is_sampler_format_supported(struct pipe_screen *screen, enum pipe_format format)
607 {
608 return r600_translate_texformat(screen, format, NULL, NULL, NULL) != ~0U;
609 }
610
611 static bool r600_is_colorbuffer_format_supported(enum pipe_format format)
612 {
613 return r600_translate_colorformat(format) != ~0U &&
614 r600_translate_colorswap(format) != ~0U;
615 }
616
617 static bool r600_is_zs_format_supported(enum pipe_format format)
618 {
619 return r600_translate_dbformat(format) != ~0U;
620 }
621
622 boolean evergreen_is_format_supported(struct pipe_screen *screen,
623 enum pipe_format format,
624 enum pipe_texture_target target,
625 unsigned sample_count,
626 unsigned usage)
627 {
628 unsigned retval = 0;
629
630 if (target >= PIPE_MAX_TEXTURE_TYPES) {
631 R600_ERR("r600: unsupported texture type %d\n", target);
632 return FALSE;
633 }
634
635 if (!util_format_is_supported(format, usage))
636 return FALSE;
637
638 /* Multisample */
639 if (sample_count > 1)
640 return FALSE;
641
642 if ((usage & PIPE_BIND_SAMPLER_VIEW) &&
643 r600_is_sampler_format_supported(screen, format)) {
644 retval |= PIPE_BIND_SAMPLER_VIEW;
645 }
646
647 if ((usage & (PIPE_BIND_RENDER_TARGET |
648 PIPE_BIND_DISPLAY_TARGET |
649 PIPE_BIND_SCANOUT |
650 PIPE_BIND_SHARED)) &&
651 r600_is_colorbuffer_format_supported(format)) {
652 retval |= usage &
653 (PIPE_BIND_RENDER_TARGET |
654 PIPE_BIND_DISPLAY_TARGET |
655 PIPE_BIND_SCANOUT |
656 PIPE_BIND_SHARED);
657 }
658
659 if ((usage & PIPE_BIND_DEPTH_STENCIL) &&
660 r600_is_zs_format_supported(format)) {
661 retval |= PIPE_BIND_DEPTH_STENCIL;
662 }
663
664 if ((usage & PIPE_BIND_VERTEX_BUFFER) &&
665 r600_is_vertex_format_supported(format)) {
666 retval |= PIPE_BIND_VERTEX_BUFFER;
667 }
668
669 if (usage & PIPE_BIND_TRANSFER_READ)
670 retval |= PIPE_BIND_TRANSFER_READ;
671 if (usage & PIPE_BIND_TRANSFER_WRITE)
672 retval |= PIPE_BIND_TRANSFER_WRITE;
673
674 return retval == usage;
675 }
676
677 static void *evergreen_create_blend_state(struct pipe_context *ctx,
678 const struct pipe_blend_state *state)
679 {
680 struct r600_context *rctx = (struct r600_context *)ctx;
681 struct r600_pipe_blend *blend = CALLOC_STRUCT(r600_pipe_blend);
682 struct r600_pipe_state *rstate;
683 uint32_t color_control = 0, target_mask;
684 /* XXX there is more then 8 framebuffer */
685 unsigned blend_cntl[8];
686
687 if (blend == NULL) {
688 return NULL;
689 }
690
691 rstate = &blend->rstate;
692
693 rstate->id = R600_PIPE_STATE_BLEND;
694
695 target_mask = 0;
696 if (state->logicop_enable) {
697 color_control |= (state->logicop_func << 16) | (state->logicop_func << 20);
698 } else {
699 color_control |= (0xcc << 16);
700 }
701 /* we pretend 8 buffer are used, CB_SHADER_MASK will disable unused one */
702 if (state->independent_blend_enable) {
703 for (int i = 0; i < 8; i++) {
704 target_mask |= (state->rt[i].colormask << (4 * i));
705 }
706 } else {
707 for (int i = 0; i < 8; i++) {
708 target_mask |= (state->rt[0].colormask << (4 * i));
709 }
710 }
711 blend->cb_target_mask = target_mask;
712
713 if (target_mask)
714 color_control |= S_028808_MODE(V_028808_CB_NORMAL);
715 else
716 color_control |= S_028808_MODE(V_028808_CB_DISABLE);
717
718 r600_pipe_state_add_reg(rstate, R_028808_CB_COLOR_CONTROL,
719 color_control);
720 /* only have dual source on MRT0 */
721 blend->dual_src_blend = util_blend_state_is_dual(state, 0);
722 for (int i = 0; i < 8; i++) {
723 /* state->rt entries > 0 only written if independent blending */
724 const int j = state->independent_blend_enable ? i : 0;
725
726 unsigned eqRGB = state->rt[j].rgb_func;
727 unsigned srcRGB = state->rt[j].rgb_src_factor;
728 unsigned dstRGB = state->rt[j].rgb_dst_factor;
729 unsigned eqA = state->rt[j].alpha_func;
730 unsigned srcA = state->rt[j].alpha_src_factor;
731 unsigned dstA = state->rt[j].alpha_dst_factor;
732
733 blend_cntl[i] = 0;
734 if (!state->rt[j].blend_enable)
735 continue;
736
737 blend_cntl[i] |= S_028780_BLEND_CONTROL_ENABLE(1);
738 blend_cntl[i] |= S_028780_COLOR_COMB_FCN(r600_translate_blend_function(eqRGB));
739 blend_cntl[i] |= S_028780_COLOR_SRCBLEND(r600_translate_blend_factor(srcRGB));
740 blend_cntl[i] |= S_028780_COLOR_DESTBLEND(r600_translate_blend_factor(dstRGB));
741
742 if (srcA != srcRGB || dstA != dstRGB || eqA != eqRGB) {
743 blend_cntl[i] |= S_028780_SEPARATE_ALPHA_BLEND(1);
744 blend_cntl[i] |= S_028780_ALPHA_COMB_FCN(r600_translate_blend_function(eqA));
745 blend_cntl[i] |= S_028780_ALPHA_SRCBLEND(r600_translate_blend_factor(srcA));
746 blend_cntl[i] |= S_028780_ALPHA_DESTBLEND(r600_translate_blend_factor(dstA));
747 }
748 }
749 for (int i = 0; i < 8; i++) {
750 r600_pipe_state_add_reg(rstate, R_028780_CB_BLEND0_CONTROL + i * 4, blend_cntl[i]);
751 }
752
753 return rstate;
754 }
755
756 static void *evergreen_create_dsa_state(struct pipe_context *ctx,
757 const struct pipe_depth_stencil_alpha_state *state)
758 {
759 struct r600_context *rctx = (struct r600_context *)ctx;
760 struct r600_pipe_dsa *dsa = CALLOC_STRUCT(r600_pipe_dsa);
761 unsigned db_depth_control, alpha_test_control, alpha_ref;
762 struct r600_pipe_state *rstate;
763
764 if (dsa == NULL) {
765 return NULL;
766 }
767
768 dsa->valuemask[0] = state->stencil[0].valuemask;
769 dsa->valuemask[1] = state->stencil[1].valuemask;
770 dsa->writemask[0] = state->stencil[0].writemask;
771 dsa->writemask[1] = state->stencil[1].writemask;
772
773 rstate = &dsa->rstate;
774
775 rstate->id = R600_PIPE_STATE_DSA;
776 db_depth_control = S_028800_Z_ENABLE(state->depth.enabled) |
777 S_028800_Z_WRITE_ENABLE(state->depth.writemask) |
778 S_028800_ZFUNC(state->depth.func);
779
780 /* stencil */
781 if (state->stencil[0].enabled) {
782 db_depth_control |= S_028800_STENCIL_ENABLE(1);
783 db_depth_control |= S_028800_STENCILFUNC(state->stencil[0].func); /* translates straight */
784 db_depth_control |= S_028800_STENCILFAIL(r600_translate_stencil_op(state->stencil[0].fail_op));
785 db_depth_control |= S_028800_STENCILZPASS(r600_translate_stencil_op(state->stencil[0].zpass_op));
786 db_depth_control |= S_028800_STENCILZFAIL(r600_translate_stencil_op(state->stencil[0].zfail_op));
787
788 if (state->stencil[1].enabled) {
789 db_depth_control |= S_028800_BACKFACE_ENABLE(1);
790 db_depth_control |= S_028800_STENCILFUNC_BF(state->stencil[1].func); /* translates straight */
791 db_depth_control |= S_028800_STENCILFAIL_BF(r600_translate_stencil_op(state->stencil[1].fail_op));
792 db_depth_control |= S_028800_STENCILZPASS_BF(r600_translate_stencil_op(state->stencil[1].zpass_op));
793 db_depth_control |= S_028800_STENCILZFAIL_BF(r600_translate_stencil_op(state->stencil[1].zfail_op));
794 }
795 }
796
797 /* alpha */
798 alpha_test_control = 0;
799 alpha_ref = 0;
800 if (state->alpha.enabled) {
801 alpha_test_control = S_028410_ALPHA_FUNC(state->alpha.func);
802 alpha_test_control |= S_028410_ALPHA_TEST_ENABLE(1);
803 alpha_ref = fui(state->alpha.ref_value);
804 }
805 dsa->sx_alpha_test_control = alpha_test_control & 0xff;
806 dsa->alpha_ref = alpha_ref;
807
808 /* misc */
809 r600_pipe_state_add_reg(rstate, R_028800_DB_DEPTH_CONTROL, db_depth_control);
810 return rstate;
811 }
812
813 static void *evergreen_create_rs_state(struct pipe_context *ctx,
814 const struct pipe_rasterizer_state *state)
815 {
816 struct r600_context *rctx = (struct r600_context *)ctx;
817 struct r600_pipe_rasterizer *rs = CALLOC_STRUCT(r600_pipe_rasterizer);
818 struct r600_pipe_state *rstate;
819 unsigned tmp;
820 unsigned prov_vtx = 1, polygon_dual_mode;
821 float psize_min, psize_max;
822
823 if (rs == NULL) {
824 return NULL;
825 }
826
827 polygon_dual_mode = (state->fill_front != PIPE_POLYGON_MODE_FILL ||
828 state->fill_back != PIPE_POLYGON_MODE_FILL);
829
830 if (state->flatshade_first)
831 prov_vtx = 0;
832
833 rstate = &rs->rstate;
834 rs->flatshade = state->flatshade;
835 rs->sprite_coord_enable = state->sprite_coord_enable;
836 rs->two_side = state->light_twoside;
837 rs->clip_plane_enable = state->clip_plane_enable;
838 rs->pa_sc_line_stipple = state->line_stipple_enable ?
839 S_028A0C_LINE_PATTERN(state->line_stipple_pattern) |
840 S_028A0C_REPEAT_COUNT(state->line_stipple_factor) : 0;
841 rs->pa_cl_clip_cntl =
842 S_028810_PS_UCP_MODE(3) |
843 S_028810_ZCLIP_NEAR_DISABLE(!state->depth_clip) |
844 S_028810_ZCLIP_FAR_DISABLE(!state->depth_clip) |
845 S_028810_DX_LINEAR_ATTR_CLIP_ENA(1);
846
847 /* offset */
848 rs->offset_units = state->offset_units;
849 rs->offset_scale = state->offset_scale * 12.0f;
850
851 rstate->id = R600_PIPE_STATE_RASTERIZER;
852 tmp = S_0286D4_FLAT_SHADE_ENA(1);
853 if (state->sprite_coord_enable) {
854 tmp |= S_0286D4_PNT_SPRITE_ENA(1) |
855 S_0286D4_PNT_SPRITE_OVRD_X(2) |
856 S_0286D4_PNT_SPRITE_OVRD_Y(3) |
857 S_0286D4_PNT_SPRITE_OVRD_Z(0) |
858 S_0286D4_PNT_SPRITE_OVRD_W(1);
859 if (state->sprite_coord_mode != PIPE_SPRITE_COORD_UPPER_LEFT) {
860 tmp |= S_0286D4_PNT_SPRITE_TOP_1(1);
861 }
862 }
863 r600_pipe_state_add_reg(rstate, R_0286D4_SPI_INTERP_CONTROL_0, tmp);
864
865 /* point size 12.4 fixed point */
866 tmp = (unsigned)(state->point_size * 8.0);
867 r600_pipe_state_add_reg(rstate, R_028A00_PA_SU_POINT_SIZE, S_028A00_HEIGHT(tmp) | S_028A00_WIDTH(tmp));
868
869 if (state->point_size_per_vertex) {
870 psize_min = util_get_min_point_size(state);
871 psize_max = 8192;
872 } else {
873 /* Force the point size to be as if the vertex output was disabled. */
874 psize_min = state->point_size;
875 psize_max = state->point_size;
876 }
877 /* Divide by two, because 0.5 = 1 pixel. */
878 r600_pipe_state_add_reg(rstate, R_028A04_PA_SU_POINT_MINMAX,
879 S_028A04_MIN_SIZE(r600_pack_float_12p4(psize_min/2)) |
880 S_028A04_MAX_SIZE(r600_pack_float_12p4(psize_max/2)));
881
882 tmp = (unsigned)state->line_width * 8;
883 r600_pipe_state_add_reg(rstate, R_028A08_PA_SU_LINE_CNTL, S_028A08_WIDTH(tmp));
884 r600_pipe_state_add_reg(rstate, R_028A48_PA_SC_MODE_CNTL_0,
885 S_028A48_VPORT_SCISSOR_ENABLE(state->scissor) |
886 S_028A48_LINE_STIPPLE_ENABLE(state->line_stipple_enable));
887
888 if (rctx->chip_class == CAYMAN) {
889 r600_pipe_state_add_reg(rstate, CM_R_028BE4_PA_SU_VTX_CNTL,
890 S_028C08_PIX_CENTER_HALF(state->gl_rasterization_rules));
891 } else {
892 r600_pipe_state_add_reg(rstate, R_028C08_PA_SU_VTX_CNTL,
893 S_028C08_PIX_CENTER_HALF(state->gl_rasterization_rules));
894 }
895 r600_pipe_state_add_reg(rstate, R_028B7C_PA_SU_POLY_OFFSET_CLAMP, fui(state->offset_clamp));
896 r600_pipe_state_add_reg(rstate, R_028814_PA_SU_SC_MODE_CNTL,
897 S_028814_PROVOKING_VTX_LAST(prov_vtx) |
898 S_028814_CULL_FRONT(state->rasterizer_discard || (state->cull_face & PIPE_FACE_FRONT) ? 1 : 0) |
899 S_028814_CULL_BACK(state->rasterizer_discard || (state->cull_face & PIPE_FACE_BACK) ? 1 : 0) |
900 S_028814_FACE(!state->front_ccw) |
901 S_028814_POLY_OFFSET_FRONT_ENABLE(state->offset_tri) |
902 S_028814_POLY_OFFSET_BACK_ENABLE(state->offset_tri) |
903 S_028814_POLY_OFFSET_PARA_ENABLE(state->offset_tri) |
904 S_028814_POLY_MODE(polygon_dual_mode) |
905 S_028814_POLYMODE_FRONT_PTYPE(r600_translate_fill(state->fill_front)) |
906 S_028814_POLYMODE_BACK_PTYPE(r600_translate_fill(state->fill_back)));
907 r600_pipe_state_add_reg(rstate, R_028350_SX_MISC, S_028350_MULTIPASS(state->rasterizer_discard));
908 return rstate;
909 }
910
911 static void *evergreen_create_sampler_state(struct pipe_context *ctx,
912 const struct pipe_sampler_state *state)
913 {
914 struct r600_pipe_state *rstate = CALLOC_STRUCT(r600_pipe_state);
915 union util_color uc;
916 unsigned aniso_flag_offset = state->max_anisotropy > 1 ? 2 : 0;
917
918 if (rstate == NULL) {
919 return NULL;
920 }
921
922 rstate->id = R600_PIPE_STATE_SAMPLER;
923 util_pack_color(state->border_color.f, PIPE_FORMAT_B8G8R8A8_UNORM, &uc);
924 r600_pipe_state_add_reg_noblock(rstate, R_03C000_SQ_TEX_SAMPLER_WORD0_0,
925 S_03C000_CLAMP_X(r600_tex_wrap(state->wrap_s)) |
926 S_03C000_CLAMP_Y(r600_tex_wrap(state->wrap_t)) |
927 S_03C000_CLAMP_Z(r600_tex_wrap(state->wrap_r)) |
928 S_03C000_XY_MAG_FILTER(r600_tex_filter(state->mag_img_filter) | aniso_flag_offset) |
929 S_03C000_XY_MIN_FILTER(r600_tex_filter(state->min_img_filter) | aniso_flag_offset) |
930 S_03C000_MIP_FILTER(r600_tex_mipfilter(state->min_mip_filter)) |
931 S_03C000_MAX_ANISO(r600_tex_aniso_filter(state->max_anisotropy)) |
932 S_03C000_DEPTH_COMPARE_FUNCTION(r600_tex_compare(state->compare_func)) |
933 S_03C000_BORDER_COLOR_TYPE(uc.ui ? V_03C000_SQ_TEX_BORDER_COLOR_REGISTER : 0), NULL, 0);
934 r600_pipe_state_add_reg_noblock(rstate, R_03C004_SQ_TEX_SAMPLER_WORD1_0,
935 S_03C004_MIN_LOD(S_FIXED(CLAMP(state->min_lod, 0, 15), 8)) |
936 S_03C004_MAX_LOD(S_FIXED(CLAMP(state->max_lod, 0, 15), 8)),
937 NULL, 0);
938 r600_pipe_state_add_reg_noblock(rstate, R_03C008_SQ_TEX_SAMPLER_WORD2_0,
939 S_03C008_LOD_BIAS(S_FIXED(CLAMP(state->lod_bias, -16, 16), 8)) |
940 (state->seamless_cube_map ? 0 : S_03C008_DISABLE_CUBE_WRAP(1)) |
941 S_03C008_TYPE(1),
942 NULL, 0);
943
944 if (uc.ui) {
945 r600_pipe_state_add_reg_noblock(rstate, R_00A404_TD_PS_SAMPLER0_BORDER_RED, fui(state->border_color.f[0]), NULL, 0);
946 r600_pipe_state_add_reg_noblock(rstate, R_00A408_TD_PS_SAMPLER0_BORDER_GREEN, fui(state->border_color.f[1]), NULL, 0);
947 r600_pipe_state_add_reg_noblock(rstate, R_00A40C_TD_PS_SAMPLER0_BORDER_BLUE, fui(state->border_color.f[2]), NULL, 0);
948 r600_pipe_state_add_reg_noblock(rstate, R_00A410_TD_PS_SAMPLER0_BORDER_ALPHA, fui(state->border_color.f[3]), NULL, 0);
949 }
950 return rstate;
951 }
952
953 static struct pipe_sampler_view *evergreen_create_sampler_view(struct pipe_context *ctx,
954 struct pipe_resource *texture,
955 const struct pipe_sampler_view *state)
956 {
957 struct r600_screen *rscreen = (struct r600_screen*)ctx->screen;
958 struct r600_pipe_sampler_view *view = CALLOC_STRUCT(r600_pipe_sampler_view);
959 struct r600_pipe_resource_state *rstate;
960 struct r600_resource_texture *tmp = (struct r600_resource_texture*)texture;
961 unsigned format, endian;
962 uint32_t word4 = 0, yuv_format = 0, pitch = 0;
963 unsigned char swizzle[4], array_mode = 0, tile_type = 0;
964 unsigned height, depth, width;
965 unsigned macro_aspect, tile_split, bankh, bankw, nbanks;
966
967 if (view == NULL)
968 return NULL;
969 rstate = &view->state;
970
971 /* initialize base object */
972 view->base = *state;
973 view->base.texture = NULL;
974 pipe_reference(NULL, &texture->reference);
975 view->base.texture = texture;
976 view->base.reference.count = 1;
977 view->base.context = ctx;
978
979 swizzle[0] = state->swizzle_r;
980 swizzle[1] = state->swizzle_g;
981 swizzle[2] = state->swizzle_b;
982 swizzle[3] = state->swizzle_a;
983
984 format = r600_translate_texformat(ctx->screen, state->format,
985 swizzle,
986 &word4, &yuv_format);
987 assert(format != ~0);
988 if (format == ~0) {
989 FREE(view);
990 return NULL;
991 }
992
993 if (tmp->is_depth && !tmp->is_flushing_texture) {
994 r600_init_flushed_depth_texture(ctx, texture, NULL);
995 tmp = tmp->flushed_depth_texture;
996 if (!tmp) {
997 FREE(view);
998 return NULL;
999 }
1000 }
1001
1002 endian = r600_colorformat_endian_swap(format);
1003
1004 if (!rscreen->use_surface_alloc) {
1005 height = texture->height0;
1006 depth = texture->depth0;
1007 width = texture->width0;
1008 pitch = align(tmp->pitch_in_blocks[0] *
1009 util_format_get_blockwidth(state->format), 8);
1010 array_mode = tmp->array_mode[0];
1011 tile_type = tmp->tile_type;
1012 tile_split = 0;
1013 macro_aspect = 0;
1014 bankw = 0;
1015 bankh = 0;
1016 } else {
1017 width = tmp->surface.level[0].npix_x;
1018 height = tmp->surface.level[0].npix_y;
1019 depth = tmp->surface.level[0].npix_z;
1020 pitch = tmp->surface.level[0].nblk_x * util_format_get_blockwidth(state->format);
1021 tile_type = tmp->tile_type;
1022
1023 switch (tmp->surface.level[0].mode) {
1024 case RADEON_SURF_MODE_LINEAR_ALIGNED:
1025 array_mode = V_028C70_ARRAY_LINEAR_ALIGNED;
1026 break;
1027 case RADEON_SURF_MODE_2D:
1028 array_mode = V_028C70_ARRAY_2D_TILED_THIN1;
1029 break;
1030 case RADEON_SURF_MODE_1D:
1031 array_mode = V_028C70_ARRAY_1D_TILED_THIN1;
1032 break;
1033 case RADEON_SURF_MODE_LINEAR:
1034 default:
1035 array_mode = V_028C70_ARRAY_LINEAR_GENERAL;
1036 break;
1037 }
1038 tile_split = tmp->surface.tile_split;
1039 macro_aspect = tmp->surface.mtilea;
1040 bankw = tmp->surface.bankw;
1041 bankh = tmp->surface.bankh;
1042 tile_split = eg_tile_split(tile_split);
1043 macro_aspect = eg_macro_tile_aspect(macro_aspect);
1044 bankw = eg_bank_wh(bankw);
1045 bankh = eg_bank_wh(bankh);
1046 }
1047 /* 128 bit formats require tile type = 1 */
1048 if (rscreen->chip_class == CAYMAN) {
1049 if (util_format_get_blocksize(state->format) >= 16)
1050 tile_type = 1;
1051 }
1052 nbanks = eg_num_banks(rscreen->tiling_info.num_banks);
1053
1054 if (texture->target == PIPE_TEXTURE_1D_ARRAY) {
1055 height = 1;
1056 depth = texture->array_size;
1057 } else if (texture->target == PIPE_TEXTURE_2D_ARRAY) {
1058 depth = texture->array_size;
1059 }
1060
1061 rstate->bo[0] = &tmp->resource;
1062 rstate->bo[1] = &tmp->resource;
1063 rstate->bo_usage[0] = RADEON_USAGE_READ;
1064 rstate->bo_usage[1] = RADEON_USAGE_READ;
1065
1066 rstate->val[0] = (S_030000_DIM(r600_tex_dim(texture->target)) |
1067 S_030000_PITCH((pitch / 8) - 1) |
1068 S_030000_TEX_WIDTH(width - 1));
1069 if (rscreen->chip_class == CAYMAN)
1070 rstate->val[0] |= CM_S_030000_NON_DISP_TILING_ORDER(tile_type);
1071 else
1072 rstate->val[0] |= S_030000_NON_DISP_TILING_ORDER(tile_type);
1073 rstate->val[1] = (S_030004_TEX_HEIGHT(height - 1) |
1074 S_030004_TEX_DEPTH(depth - 1) |
1075 S_030004_ARRAY_MODE(array_mode));
1076 rstate->val[2] = (tmp->offset[0] + r600_resource_va(ctx->screen, texture)) >> 8;
1077 if (state->u.tex.last_level) {
1078 rstate->val[3] = (tmp->offset[1] + r600_resource_va(ctx->screen, texture)) >> 8;
1079 } else {
1080 rstate->val[3] = (tmp->offset[0] + r600_resource_va(ctx->screen, texture)) >> 8;
1081 }
1082 rstate->val[4] = (word4 |
1083 S_030010_SRF_MODE_ALL(V_030010_SRF_MODE_ZERO_CLAMP_MINUS_ONE) |
1084 S_030010_ENDIAN_SWAP(endian) |
1085 S_030010_BASE_LEVEL(state->u.tex.first_level));
1086 rstate->val[5] = (S_030014_LAST_LEVEL(state->u.tex.last_level) |
1087 S_030014_BASE_ARRAY(state->u.tex.first_layer) |
1088 S_030014_LAST_ARRAY(state->u.tex.last_layer));
1089 /* aniso max 16 samples */
1090 rstate->val[6] = (S_030018_MAX_ANISO(4)) |
1091 (S_030018_TILE_SPLIT(tile_split));
1092 rstate->val[7] = S_03001C_DATA_FORMAT(format) |
1093 S_03001C_TYPE(V_03001C_SQ_TEX_VTX_VALID_TEXTURE) |
1094 S_03001C_BANK_WIDTH(bankw) |
1095 S_03001C_BANK_HEIGHT(bankh) |
1096 S_03001C_MACRO_TILE_ASPECT(macro_aspect) |
1097 S_03001C_NUM_BANKS(nbanks);
1098
1099 return &view->base;
1100 }
1101
1102 static void evergreen_set_vs_sampler_view(struct pipe_context *ctx, unsigned count,
1103 struct pipe_sampler_view **views)
1104 {
1105 struct r600_context *rctx = (struct r600_context *)ctx;
1106 struct r600_pipe_sampler_view **resource = (struct r600_pipe_sampler_view **)views;
1107
1108 for (int i = 0; i < count; i++) {
1109 if (resource[i]) {
1110 r600_context_pipe_state_set_vs_resource(rctx, &resource[i]->state,
1111 i + R600_MAX_CONST_BUFFERS);
1112 }
1113 }
1114 }
1115
1116 static void evergreen_set_ps_sampler_view(struct pipe_context *ctx, unsigned count,
1117 struct pipe_sampler_view **views)
1118 {
1119 struct r600_context *rctx = (struct r600_context *)ctx;
1120 struct r600_pipe_sampler_view **resource = (struct r600_pipe_sampler_view **)views;
1121 int i;
1122 int has_depth = 0;
1123
1124 for (i = 0; i < count; i++) {
1125 if (&rctx->ps_samplers.views[i]->base != views[i]) {
1126 if (resource[i]) {
1127 if (((struct r600_resource_texture *)resource[i]->base.texture)->is_depth)
1128 has_depth = 1;
1129 r600_context_pipe_state_set_ps_resource(rctx, &resource[i]->state,
1130 i + R600_MAX_CONST_BUFFERS);
1131 } else
1132 r600_context_pipe_state_set_ps_resource(rctx, NULL,
1133 i + R600_MAX_CONST_BUFFERS);
1134
1135 pipe_sampler_view_reference(
1136 (struct pipe_sampler_view **)&rctx->ps_samplers.views[i],
1137 views[i]);
1138 } else {
1139 if (resource[i]) {
1140 if (((struct r600_resource_texture *)resource[i]->base.texture)->is_depth)
1141 has_depth = 1;
1142 }
1143 }
1144 }
1145 for (i = count; i < NUM_TEX_UNITS; i++) {
1146 if (rctx->ps_samplers.views[i]) {
1147 r600_context_pipe_state_set_ps_resource(rctx, NULL,
1148 i + R600_MAX_CONST_BUFFERS);
1149 pipe_sampler_view_reference((struct pipe_sampler_view **)&rctx->ps_samplers.views[i], NULL);
1150 }
1151 }
1152 rctx->have_depth_texture = has_depth;
1153 rctx->ps_samplers.n_views = count;
1154 }
1155
1156 static void evergreen_bind_ps_sampler(struct pipe_context *ctx, unsigned count, void **states)
1157 {
1158 struct r600_context *rctx = (struct r600_context *)ctx;
1159 struct r600_pipe_state **rstates = (struct r600_pipe_state **)states;
1160
1161 if (count)
1162 r600_inval_texture_cache(rctx);
1163
1164 memcpy(rctx->ps_samplers.samplers, states, sizeof(void*) * count);
1165 rctx->ps_samplers.n_samplers = count;
1166
1167 for (int i = 0; i < count; i++) {
1168 evergreen_context_pipe_state_set_ps_sampler(rctx, rstates[i], i);
1169 }
1170 }
1171
1172 static void evergreen_bind_vs_sampler(struct pipe_context *ctx, unsigned count, void **states)
1173 {
1174 struct r600_context *rctx = (struct r600_context *)ctx;
1175 struct r600_pipe_state **rstates = (struct r600_pipe_state **)states;
1176
1177 if (count)
1178 r600_inval_texture_cache(rctx);
1179
1180 for (int i = 0; i < count; i++) {
1181 evergreen_context_pipe_state_set_vs_sampler(rctx, rstates[i], i);
1182 }
1183 }
1184
1185 static void evergreen_set_clip_state(struct pipe_context *ctx,
1186 const struct pipe_clip_state *state)
1187 {
1188 struct r600_context *rctx = (struct r600_context *)ctx;
1189 struct r600_pipe_state *rstate = CALLOC_STRUCT(r600_pipe_state);
1190 struct pipe_constant_buffer cb;
1191
1192 if (rstate == NULL)
1193 return;
1194
1195 rctx->clip = *state;
1196 rstate->id = R600_PIPE_STATE_CLIP;
1197 for (int i = 0; i < 6; i++) {
1198 r600_pipe_state_add_reg(rstate,
1199 R_0285BC_PA_CL_UCP0_X + i * 16,
1200 fui(state->ucp[i][0]));
1201 r600_pipe_state_add_reg(rstate,
1202 R_0285C0_PA_CL_UCP0_Y + i * 16,
1203 fui(state->ucp[i][1]) );
1204 r600_pipe_state_add_reg(rstate,
1205 R_0285C4_PA_CL_UCP0_Z + i * 16,
1206 fui(state->ucp[i][2]));
1207 r600_pipe_state_add_reg(rstate,
1208 R_0285C8_PA_CL_UCP0_W + i * 16,
1209 fui(state->ucp[i][3]));
1210 }
1211
1212 free(rctx->states[R600_PIPE_STATE_CLIP]);
1213 rctx->states[R600_PIPE_STATE_CLIP] = rstate;
1214 r600_context_pipe_state_set(rctx, rstate);
1215
1216 cb.buffer = NULL;
1217 cb.user_buffer = state->ucp;
1218 cb.buffer_offset = 0;
1219 cb.buffer_size = 4*4*8;
1220 r600_set_constant_buffer(ctx, PIPE_SHADER_VERTEX, 1, &cb);
1221 pipe_resource_reference(&cb.buffer, NULL);
1222 }
1223
1224 static void evergreen_set_polygon_stipple(struct pipe_context *ctx,
1225 const struct pipe_poly_stipple *state)
1226 {
1227 }
1228
1229 static void evergreen_set_sample_mask(struct pipe_context *pipe, unsigned sample_mask)
1230 {
1231 }
1232
1233 static void evergreen_get_scissor_rect(struct r600_context *rctx,
1234 unsigned tl_x, unsigned tl_y, unsigned br_x, unsigned br_y,
1235 uint32_t *tl, uint32_t *br)
1236 {
1237 /* EG hw workaround */
1238 if (br_x == 0)
1239 tl_x = 1;
1240 if (br_y == 0)
1241 tl_y = 1;
1242
1243 /* cayman hw workaround */
1244 if (rctx->chip_class == CAYMAN) {
1245 if (br_x == 1 && br_y == 1)
1246 br_x = 2;
1247 }
1248
1249 *tl = S_028240_TL_X(tl_x) | S_028240_TL_Y(tl_y);
1250 *br = S_028244_BR_X(br_x) | S_028244_BR_Y(br_y);
1251 }
1252
1253 static void evergreen_set_scissor_state(struct pipe_context *ctx,
1254 const struct pipe_scissor_state *state)
1255 {
1256 struct r600_context *rctx = (struct r600_context *)ctx;
1257 struct r600_pipe_state *rstate = CALLOC_STRUCT(r600_pipe_state);
1258 uint32_t tl, br;
1259
1260 if (rstate == NULL)
1261 return;
1262
1263 evergreen_get_scissor_rect(rctx, state->minx, state->miny, state->maxx, state->maxy, &tl, &br);
1264
1265 rstate->id = R600_PIPE_STATE_SCISSOR;
1266 r600_pipe_state_add_reg(rstate, R_028250_PA_SC_VPORT_SCISSOR_0_TL, tl);
1267 r600_pipe_state_add_reg(rstate, R_028254_PA_SC_VPORT_SCISSOR_0_BR, br);
1268
1269 free(rctx->states[R600_PIPE_STATE_SCISSOR]);
1270 rctx->states[R600_PIPE_STATE_SCISSOR] = rstate;
1271 r600_context_pipe_state_set(rctx, rstate);
1272 }
1273
1274 static void evergreen_set_viewport_state(struct pipe_context *ctx,
1275 const struct pipe_viewport_state *state)
1276 {
1277 struct r600_context *rctx = (struct r600_context *)ctx;
1278 struct r600_pipe_state *rstate = CALLOC_STRUCT(r600_pipe_state);
1279
1280 if (rstate == NULL)
1281 return;
1282
1283 rctx->viewport = *state;
1284 rstate->id = R600_PIPE_STATE_VIEWPORT;
1285 r600_pipe_state_add_reg(rstate, R_02843C_PA_CL_VPORT_XSCALE_0, fui(state->scale[0]));
1286 r600_pipe_state_add_reg(rstate, R_028444_PA_CL_VPORT_YSCALE_0, fui(state->scale[1]));
1287 r600_pipe_state_add_reg(rstate, R_02844C_PA_CL_VPORT_ZSCALE_0, fui(state->scale[2]));
1288 r600_pipe_state_add_reg(rstate, R_028440_PA_CL_VPORT_XOFFSET_0, fui(state->translate[0]));
1289 r600_pipe_state_add_reg(rstate, R_028448_PA_CL_VPORT_YOFFSET_0, fui(state->translate[1]));
1290 r600_pipe_state_add_reg(rstate, R_028450_PA_CL_VPORT_ZOFFSET_0, fui(state->translate[2]));
1291
1292 free(rctx->states[R600_PIPE_STATE_VIEWPORT]);
1293 rctx->states[R600_PIPE_STATE_VIEWPORT] = rstate;
1294 r600_context_pipe_state_set(rctx, rstate);
1295 }
1296
1297 void evergreen_cb(struct r600_context *rctx, struct r600_pipe_state *rstate,
1298 const struct pipe_framebuffer_state *state, int cb)
1299 {
1300 struct r600_screen *rscreen = rctx->screen;
1301 struct r600_resource_texture *rtex;
1302 struct pipe_resource * pipe_tex;
1303 struct r600_surface *surf;
1304 unsigned level = state->cbufs[cb]->u.tex.level;
1305 unsigned pitch, slice;
1306 unsigned color_info, color_attrib, color_dim = 0;
1307 unsigned format, swap, ntype, endian;
1308 uint64_t offset;
1309 unsigned tile_type, macro_aspect, tile_split, bankh, bankw, nbanks;
1310 const struct util_format_description *desc;
1311 int i;
1312 unsigned blend_clamp = 0, blend_bypass = 0;
1313
1314 surf = (struct r600_surface *)state->cbufs[cb];
1315 rtex = (struct r600_resource_texture*)state->cbufs[cb]->texture;
1316 pipe_tex = state->cbufs[cb]->texture;
1317
1318 if (rtex->is_depth && !rtex->is_flushing_texture) {
1319 r600_init_flushed_depth_texture(&rctx->context,
1320 state->cbufs[cb]->texture, NULL);
1321 rtex = rtex->flushed_depth_texture;
1322 assert(rtex);
1323 }
1324
1325 /* XXX quite sure for dx10+ hw don't need any offset hacks */
1326 if (!rscreen->use_surface_alloc) {
1327 offset = r600_texture_get_offset(rtex,
1328 level, state->cbufs[cb]->u.tex.first_layer);
1329 pitch = rtex->pitch_in_blocks[level] / 8 - 1;
1330 slice = rtex->pitch_in_blocks[level] * surf->aligned_height / 64;
1331 if (slice) {
1332 slice = slice - 1;
1333 }
1334 color_info = S_028C70_ARRAY_MODE(rtex->array_mode[level]);
1335 tile_split = 0;
1336 macro_aspect = 0;
1337 bankw = 0;
1338 bankh = 0;
1339 if (rtex->array_mode[level] > V_028C70_ARRAY_LINEAR_ALIGNED) {
1340 tile_type = rtex->tile_type;
1341 } else {
1342 /* workaround for linear buffers */
1343 tile_type = 1;
1344 }
1345 } else {
1346 offset = rtex->surface.level[level].offset;
1347 if (rtex->surface.level[level].mode < RADEON_SURF_MODE_1D) {
1348 offset += rtex->surface.level[level].slice_size *
1349 state->cbufs[cb]->u.tex.first_layer;
1350 }
1351 pitch = (rtex->surface.level[level].nblk_x) / 8 - 1;
1352 slice = (rtex->surface.level[level].nblk_x * rtex->surface.level[level].nblk_y) / 64;
1353 if (slice) {
1354 slice = slice - 1;
1355 }
1356 color_info = 0;
1357 switch (rtex->surface.level[level].mode) {
1358 case RADEON_SURF_MODE_LINEAR_ALIGNED:
1359 color_info = S_028C70_ARRAY_MODE(V_028C70_ARRAY_LINEAR_ALIGNED);
1360 tile_type = 1;
1361 break;
1362 case RADEON_SURF_MODE_1D:
1363 color_info = S_028C70_ARRAY_MODE(V_028C70_ARRAY_1D_TILED_THIN1);
1364 tile_type = rtex->tile_type;
1365 break;
1366 case RADEON_SURF_MODE_2D:
1367 color_info = S_028C70_ARRAY_MODE(V_028C70_ARRAY_2D_TILED_THIN1);
1368 tile_type = rtex->tile_type;
1369 break;
1370 case RADEON_SURF_MODE_LINEAR:
1371 default:
1372 color_info = S_028C70_ARRAY_MODE(V_028C70_ARRAY_LINEAR_GENERAL);
1373 tile_type = 1;
1374 break;
1375 }
1376 tile_split = rtex->surface.tile_split;
1377 macro_aspect = rtex->surface.mtilea;
1378 bankw = rtex->surface.bankw;
1379 bankh = rtex->surface.bankh;
1380 tile_split = eg_tile_split(tile_split);
1381 macro_aspect = eg_macro_tile_aspect(macro_aspect);
1382 bankw = eg_bank_wh(bankw);
1383 bankh = eg_bank_wh(bankh);
1384 }
1385 /* 128 bit formats require tile type = 1 */
1386 if (rscreen->chip_class == CAYMAN) {
1387 if (util_format_get_blocksize(surf->base.format) >= 16)
1388 tile_type = 1;
1389 }
1390 nbanks = eg_num_banks(rscreen->tiling_info.num_banks);
1391 desc = util_format_description(surf->base.format);
1392 for (i = 0; i < 4; i++) {
1393 if (desc->channel[i].type != UTIL_FORMAT_TYPE_VOID) {
1394 break;
1395 }
1396 }
1397
1398 color_attrib = S_028C74_TILE_SPLIT(tile_split)|
1399 S_028C74_NUM_BANKS(nbanks) |
1400 S_028C74_BANK_WIDTH(bankw) |
1401 S_028C74_BANK_HEIGHT(bankh) |
1402 S_028C74_MACRO_TILE_ASPECT(macro_aspect) |
1403 S_028C74_NON_DISP_TILING_ORDER(tile_type);
1404
1405 ntype = V_028C70_NUMBER_UNORM;
1406 if (desc->colorspace == UTIL_FORMAT_COLORSPACE_SRGB)
1407 ntype = V_028C70_NUMBER_SRGB;
1408 else if (desc->channel[i].type == UTIL_FORMAT_TYPE_SIGNED) {
1409 if (desc->channel[i].normalized)
1410 ntype = V_028C70_NUMBER_SNORM;
1411 else if (desc->channel[i].pure_integer)
1412 ntype = V_028C70_NUMBER_SINT;
1413 } else if (desc->channel[i].type == UTIL_FORMAT_TYPE_UNSIGNED) {
1414 if (desc->channel[i].normalized)
1415 ntype = V_028C70_NUMBER_UNORM;
1416 else if (desc->channel[i].pure_integer)
1417 ntype = V_028C70_NUMBER_UINT;
1418 }
1419
1420 format = r600_translate_colorformat(surf->base.format);
1421 assert(format != ~0);
1422
1423 swap = r600_translate_colorswap(surf->base.format);
1424 assert(swap != ~0);
1425
1426 if (rtex->resource.b.b.usage == PIPE_USAGE_STAGING) {
1427 endian = ENDIAN_NONE;
1428 } else {
1429 endian = r600_colorformat_endian_swap(format);
1430 }
1431
1432 /* blend clamp should be set for all NORM/SRGB types */
1433 if (ntype == V_028C70_NUMBER_UNORM || ntype == V_028C70_NUMBER_SNORM ||
1434 ntype == V_028C70_NUMBER_SRGB)
1435 blend_clamp = 1;
1436
1437 /* set blend bypass according to docs if SINT/UINT or
1438 8/24 COLOR variants */
1439 if (ntype == V_028C70_NUMBER_UINT || ntype == V_028C70_NUMBER_SINT ||
1440 format == V_028C70_COLOR_8_24 || format == V_028C70_COLOR_24_8 ||
1441 format == V_028C70_COLOR_X24_8_32_FLOAT) {
1442 blend_clamp = 0;
1443 blend_bypass = 1;
1444 }
1445
1446 if (ntype == V_028C70_NUMBER_UINT || ntype == V_028C70_NUMBER_SINT)
1447 rctx->sx_alpha_test_control |= S_028410_ALPHA_TEST_BYPASS(1);
1448 else
1449 rctx->sx_alpha_test_control &= C_028410_ALPHA_TEST_BYPASS;
1450
1451 color_info |= S_028C70_FORMAT(format) |
1452 S_028C70_COMP_SWAP(swap) |
1453 S_028C70_BLEND_CLAMP(blend_clamp) |
1454 S_028C70_BLEND_BYPASS(blend_bypass) |
1455 S_028C70_NUMBER_TYPE(ntype) |
1456 S_028C70_ENDIAN(endian);
1457
1458 if (rtex->is_rat) {
1459 color_info |= S_028C70_RAT(1);
1460 color_dim = S_028C78_WIDTH_MAX(pipe_tex->width0)
1461 | S_028C78_HEIGHT_MAX(pipe_tex->height0);
1462 }
1463
1464 /* EXPORT_NORM is an optimzation that can be enabled for better
1465 * performance in certain cases.
1466 * EXPORT_NORM can be enabled if:
1467 * - 11-bit or smaller UNORM/SNORM/SRGB
1468 * - 16-bit or smaller FLOAT
1469 */
1470 /* XXX: This should probably be the same for all CBs if we want
1471 * useful alpha tests. */
1472 if (desc->colorspace != UTIL_FORMAT_COLORSPACE_ZS &&
1473 ((desc->channel[i].size < 12 &&
1474 desc->channel[i].type != UTIL_FORMAT_TYPE_FLOAT &&
1475 ntype != V_028C70_NUMBER_UINT && ntype != V_028C70_NUMBER_SINT) ||
1476 (desc->channel[i].size < 17 &&
1477 desc->channel[i].type == UTIL_FORMAT_TYPE_FLOAT))) {
1478 color_info |= S_028C70_SOURCE_FORMAT(V_028C70_EXPORT_4C_16BPC);
1479 } else {
1480 rctx->export_16bpc = false;
1481 }
1482 rctx->alpha_ref_dirty = true;
1483
1484 /* for possible dual-src MRT */
1485 if (cb == 0 && rctx->framebuffer.nr_cbufs == 1 && !rtex->is_rat) {
1486 r600_pipe_state_add_reg_bo(rstate,
1487 R_028C70_CB_COLOR0_INFO + 1 * 0x3C,
1488 color_info, &rtex->resource, RADEON_USAGE_READWRITE);
1489 }
1490
1491 offset += r600_resource_va(rctx->context.screen, state->cbufs[cb]->texture);
1492 offset >>= 8;
1493
1494 /* XXX handle enabling of CB beyond BASE8 which has different offset */
1495 r600_pipe_state_add_reg_bo(rstate,
1496 R_028C60_CB_COLOR0_BASE + cb * 0x3C,
1497 offset, &rtex->resource, RADEON_USAGE_READWRITE);
1498 r600_pipe_state_add_reg(rstate,
1499 R_028C78_CB_COLOR0_DIM + cb * 0x3C,
1500 color_dim);
1501 r600_pipe_state_add_reg_bo(rstate,
1502 R_028C70_CB_COLOR0_INFO + cb * 0x3C,
1503 color_info, &rtex->resource, RADEON_USAGE_READWRITE);
1504 r600_pipe_state_add_reg(rstate,
1505 R_028C64_CB_COLOR0_PITCH + cb * 0x3C,
1506 S_028C64_PITCH_TILE_MAX(pitch));
1507 r600_pipe_state_add_reg(rstate,
1508 R_028C68_CB_COLOR0_SLICE + cb * 0x3C,
1509 S_028C68_SLICE_TILE_MAX(slice));
1510 if (!rscreen->use_surface_alloc) {
1511 r600_pipe_state_add_reg(rstate,
1512 R_028C6C_CB_COLOR0_VIEW + cb * 0x3C,
1513 0x00000000);
1514 } else {
1515 if (rtex->surface.level[level].mode < RADEON_SURF_MODE_1D) {
1516 r600_pipe_state_add_reg(rstate,
1517 R_028C6C_CB_COLOR0_VIEW + cb * 0x3C,
1518 0x00000000);
1519 } else {
1520 r600_pipe_state_add_reg(rstate,
1521 R_028C6C_CB_COLOR0_VIEW + cb * 0x3C,
1522 S_028C6C_SLICE_START(state->cbufs[cb]->u.tex.first_layer) |
1523 S_028C6C_SLICE_MAX(state->cbufs[cb]->u.tex.last_layer));
1524 }
1525 }
1526 r600_pipe_state_add_reg_bo(rstate,
1527 R_028C74_CB_COLOR0_ATTRIB + cb * 0x3C,
1528 color_attrib,
1529 &rtex->resource, RADEON_USAGE_READWRITE);
1530 }
1531
1532 static void evergreen_db(struct r600_context *rctx, struct r600_pipe_state *rstate,
1533 const struct pipe_framebuffer_state *state)
1534 {
1535 struct r600_screen *rscreen = rctx->screen;
1536 struct r600_resource_texture *rtex;
1537 struct r600_surface *surf;
1538 uint64_t offset;
1539 unsigned level, first_layer, pitch, slice, format, array_mode;
1540 unsigned macro_aspect, tile_split, bankh, bankw, z_info, nbanks;
1541
1542 if (state->zsbuf == NULL)
1543 return;
1544
1545 surf = (struct r600_surface *)state->zsbuf;
1546 level = surf->base.u.tex.level;
1547 rtex = (struct r600_resource_texture*)surf->base.texture;
1548 first_layer = surf->base.u.tex.first_layer;
1549 format = r600_translate_dbformat(surf->base.format);
1550 assert(format != ~0);
1551
1552 offset = r600_resource_va(rctx->context.screen, surf->base.texture);
1553 /* XXX remove this once tiling is properly supported */
1554 if (!rscreen->use_surface_alloc) {
1555 /* XXX remove this once tiling is properly supported */
1556 array_mode = rtex->array_mode[level] ? rtex->array_mode[level] :
1557 V_028C70_ARRAY_1D_TILED_THIN1;
1558
1559 offset += r600_texture_get_offset(rtex, level, first_layer);
1560 pitch = (rtex->pitch_in_blocks[level] / 8) - 1;
1561 slice = ((rtex->pitch_in_blocks[level] * surf->aligned_height) / 64);
1562 if (slice) {
1563 slice = slice - 1;
1564 }
1565 tile_split = 0;
1566 macro_aspect = 0;
1567 bankw = 0;
1568 bankh = 0;
1569 } else {
1570 offset += rtex->surface.level[level].offset;
1571 pitch = (rtex->surface.level[level].nblk_x / 8) - 1;
1572 slice = (rtex->surface.level[level].nblk_x * rtex->surface.level[level].nblk_y) / 64;
1573 if (slice) {
1574 slice = slice - 1;
1575 }
1576 switch (rtex->surface.level[level].mode) {
1577 case RADEON_SURF_MODE_2D:
1578 array_mode = V_028C70_ARRAY_2D_TILED_THIN1;
1579 break;
1580 case RADEON_SURF_MODE_1D:
1581 case RADEON_SURF_MODE_LINEAR_ALIGNED:
1582 case RADEON_SURF_MODE_LINEAR:
1583 default:
1584 array_mode = V_028C70_ARRAY_1D_TILED_THIN1;
1585 break;
1586 }
1587 tile_split = rtex->surface.tile_split;
1588 macro_aspect = rtex->surface.mtilea;
1589 bankw = rtex->surface.bankw;
1590 bankh = rtex->surface.bankh;
1591 tile_split = eg_tile_split(tile_split);
1592 macro_aspect = eg_macro_tile_aspect(macro_aspect);
1593 bankw = eg_bank_wh(bankw);
1594 bankh = eg_bank_wh(bankh);
1595 }
1596 nbanks = eg_num_banks(rscreen->tiling_info.num_banks);
1597 offset >>= 8;
1598
1599 z_info = S_028040_ARRAY_MODE(array_mode) |
1600 S_028040_FORMAT(format) |
1601 S_028040_TILE_SPLIT(tile_split)|
1602 S_028040_NUM_BANKS(nbanks) |
1603 S_028040_BANK_WIDTH(bankw) |
1604 S_028040_BANK_HEIGHT(bankh) |
1605 S_028040_MACRO_TILE_ASPECT(macro_aspect);
1606
1607 r600_pipe_state_add_reg_bo(rstate, R_028048_DB_Z_READ_BASE,
1608 offset, &rtex->resource, RADEON_USAGE_READWRITE);
1609 r600_pipe_state_add_reg_bo(rstate, R_028050_DB_Z_WRITE_BASE,
1610 offset, &rtex->resource, RADEON_USAGE_READWRITE);
1611 if (!rscreen->use_surface_alloc) {
1612 r600_pipe_state_add_reg(rstate, R_028008_DB_DEPTH_VIEW,
1613 0x00000000);
1614 } else {
1615 r600_pipe_state_add_reg(rstate, R_028008_DB_DEPTH_VIEW,
1616 S_028008_SLICE_START(state->zsbuf->u.tex.first_layer) |
1617 S_028008_SLICE_MAX(state->zsbuf->u.tex.last_layer));
1618 }
1619
1620 if (rtex->stencil) {
1621 uint64_t stencil_offset =
1622 r600_texture_get_offset(rtex->stencil, level, first_layer);
1623 unsigned stile_split;
1624
1625 stile_split = eg_tile_split(rtex->stencil->surface.tile_split);
1626 stencil_offset += r600_resource_va(rctx->context.screen, (void*)rtex->stencil);
1627 stencil_offset >>= 8;
1628
1629 r600_pipe_state_add_reg_bo(rstate, R_02804C_DB_STENCIL_READ_BASE,
1630 stencil_offset, &rtex->stencil->resource, RADEON_USAGE_READWRITE);
1631 r600_pipe_state_add_reg_bo(rstate, R_028054_DB_STENCIL_WRITE_BASE,
1632 stencil_offset, &rtex->stencil->resource, RADEON_USAGE_READWRITE);
1633 r600_pipe_state_add_reg_bo(rstate, R_028044_DB_STENCIL_INFO,
1634 1 | S_028044_TILE_SPLIT(stile_split),
1635 &rtex->stencil->resource, RADEON_USAGE_READWRITE);
1636 } else {
1637 if (rscreen->use_surface_alloc && rtex->surface.flags & RADEON_SURF_SBUFFER) {
1638 uint64_t stencil_offset = rtex->surface.stencil_offset;
1639 unsigned stile_split = rtex->surface.stencil_tile_split;
1640
1641 stile_split = eg_tile_split(stile_split);
1642 stencil_offset += r600_resource_va(rctx->context.screen, surf->base.texture);
1643 stencil_offset += rtex->surface.level[level].offset / 4;
1644 stencil_offset >>= 8;
1645
1646 r600_pipe_state_add_reg_bo(rstate, R_02804C_DB_STENCIL_READ_BASE,
1647 stencil_offset, &rtex->resource,
1648 RADEON_USAGE_READWRITE);
1649 r600_pipe_state_add_reg_bo(rstate, R_028054_DB_STENCIL_WRITE_BASE,
1650 stencil_offset, &rtex->resource,
1651 RADEON_USAGE_READWRITE);
1652 r600_pipe_state_add_reg_bo(rstate, R_028044_DB_STENCIL_INFO,
1653 1 | S_028044_TILE_SPLIT(stile_split),
1654 &rtex->resource,
1655 RADEON_USAGE_READWRITE);
1656 } else {
1657 r600_pipe_state_add_reg_bo(rstate, R_02804C_DB_STENCIL_READ_BASE,
1658 offset, &rtex->resource,
1659 RADEON_USAGE_READWRITE);
1660 r600_pipe_state_add_reg_bo(rstate, R_028054_DB_STENCIL_WRITE_BASE,
1661 offset, &rtex->resource,
1662 RADEON_USAGE_READWRITE);
1663 r600_pipe_state_add_reg_bo(rstate, R_028044_DB_STENCIL_INFO,
1664 1, NULL, RADEON_USAGE_READWRITE);
1665 }
1666 }
1667
1668 r600_pipe_state_add_reg_bo(rstate, R_028040_DB_Z_INFO, z_info,
1669 &rtex->resource, RADEON_USAGE_READWRITE);
1670 r600_pipe_state_add_reg(rstate, R_028058_DB_DEPTH_SIZE,
1671 S_028058_PITCH_TILE_MAX(pitch));
1672 r600_pipe_state_add_reg(rstate, R_02805C_DB_DEPTH_SLICE,
1673 S_02805C_SLICE_TILE_MAX(slice));
1674 }
1675
1676 static void evergreen_set_framebuffer_state(struct pipe_context *ctx,
1677 const struct pipe_framebuffer_state *state)
1678 {
1679 struct r600_context *rctx = (struct r600_context *)ctx;
1680 struct r600_pipe_state *rstate = CALLOC_STRUCT(r600_pipe_state);
1681 uint32_t tl, br;
1682 int i;
1683
1684 if (rstate == NULL)
1685 return;
1686
1687 r600_flush_framebuffer(rctx, false);
1688
1689 /* unreference old buffer and reference new one */
1690 rstate->id = R600_PIPE_STATE_FRAMEBUFFER;
1691
1692 util_copy_framebuffer_state(&rctx->framebuffer, state);
1693
1694 /* build states */
1695 rctx->export_16bpc = true;
1696 rctx->nr_cbufs = state->nr_cbufs;
1697 for (i = 0; i < state->nr_cbufs; i++) {
1698 evergreen_cb(rctx, rstate, state, i);
1699 }
1700
1701 for (; i < 8 ; i++) {
1702 r600_pipe_state_add_reg(rstate, R_028C70_CB_COLOR0_INFO + i * 0x3C, 0);
1703 }
1704
1705 if (state->zsbuf) {
1706 evergreen_db(rctx, rstate, state);
1707 }
1708
1709 evergreen_get_scissor_rect(rctx, 0, 0, state->width, state->height, &tl, &br);
1710
1711 r600_pipe_state_add_reg(rstate,
1712 R_028204_PA_SC_WINDOW_SCISSOR_TL, tl);
1713 r600_pipe_state_add_reg(rstate,
1714 R_028208_PA_SC_WINDOW_SCISSOR_BR, br);
1715
1716 free(rctx->states[R600_PIPE_STATE_FRAMEBUFFER]);
1717 rctx->states[R600_PIPE_STATE_FRAMEBUFFER] = rstate;
1718 r600_context_pipe_state_set(rctx, rstate);
1719
1720 if (state->zsbuf) {
1721 evergreen_polygon_offset_update(rctx);
1722 }
1723
1724 if (rctx->cb_misc_state.nr_cbufs != state->nr_cbufs) {
1725 rctx->cb_misc_state.nr_cbufs = state->nr_cbufs;
1726 r600_atom_dirty(rctx, &rctx->cb_misc_state.atom);
1727 }
1728 }
1729
1730 static void evergreen_emit_cb_misc_state(struct r600_context *rctx, struct r600_atom *atom)
1731 {
1732 struct radeon_winsys_cs *cs = rctx->cs;
1733 struct r600_cb_misc_state *a = (struct r600_cb_misc_state*)atom;
1734 unsigned fb_colormask = (1ULL << ((unsigned)a->nr_cbufs * 4)) - 1;
1735 unsigned ps_colormask = (1ULL << ((unsigned)a->nr_ps_color_outputs * 4)) - 1;
1736
1737 r600_write_context_reg_seq(cs, R_028238_CB_TARGET_MASK, 2);
1738 r600_write_value(cs, a->blend_colormask & fb_colormask); /* R_028238_CB_TARGET_MASK */
1739 r600_write_value(cs, (a->dual_src_blend ? ps_colormask : 0) | fb_colormask); /* R_02823C_CB_SHADER_MASK */
1740 }
1741
1742 static void evergreen_emit_db_misc_state(struct r600_context *rctx, struct r600_atom *atom)
1743 {
1744 struct radeon_winsys_cs *cs = rctx->cs;
1745 struct r600_db_misc_state *a = (struct r600_db_misc_state*)atom;
1746 unsigned db_render_control = 0;
1747 unsigned db_count_control = 0;
1748 unsigned db_render_override =
1749 S_02800C_FORCE_HIZ_ENABLE(V_02800C_FORCE_DISABLE) |
1750 S_02800C_FORCE_HIS_ENABLE0(V_02800C_FORCE_DISABLE) |
1751 S_02800C_FORCE_HIS_ENABLE1(V_02800C_FORCE_DISABLE);
1752
1753 if (a->occlusion_query_enabled) {
1754 db_count_control |= S_028004_PERFECT_ZPASS_COUNTS(1);
1755 db_render_override |= S_02800C_NOOP_CULL_DISABLE(1);
1756 }
1757 if (a->flush_depthstencil_through_cb) {
1758 db_render_control |= S_028000_DEPTH_COPY_ENABLE(1) |
1759 S_028000_STENCIL_COPY_ENABLE(1) |
1760 S_028000_COPY_CENTROID(1);
1761 }
1762
1763 r600_write_context_reg_seq(cs, R_028000_DB_RENDER_CONTROL, 2);
1764 r600_write_value(cs, db_render_control); /* R_028000_DB_RENDER_CONTROL */
1765 r600_write_value(cs, db_count_control); /* R_028004_DB_COUNT_CONTROL */
1766 r600_write_context_reg(cs, R_02800C_DB_RENDER_OVERRIDE, db_render_override);
1767 }
1768
1769 static void evergreen_emit_vertex_buffers(struct r600_context *rctx,
1770 struct r600_vertexbuf_state *state,
1771 unsigned resource_offset,
1772 unsigned pkt_flags)
1773 {
1774 struct radeon_winsys_cs *cs = rctx->cs;
1775 uint32_t dirty_mask = state->dirty_mask;
1776
1777 while (dirty_mask) {
1778 struct pipe_vertex_buffer *vb;
1779 struct r600_resource *rbuffer;
1780 uint64_t va;
1781 unsigned buffer_index = u_bit_scan(&dirty_mask);
1782
1783 vb = &state->vb[buffer_index];
1784 rbuffer = (struct r600_resource*)vb->buffer;
1785 assert(rbuffer);
1786
1787 va = r600_resource_va(&rctx->screen->screen, &rbuffer->b.b);
1788 va += vb->buffer_offset;
1789
1790 /* fetch resources start at index 992 */
1791 r600_write_value(cs, PKT3(PKT3_SET_RESOURCE, 8, 0) | pkt_flags);
1792 r600_write_value(cs, (resource_offset + buffer_index) * 8);
1793 r600_write_value(cs, va); /* RESOURCEi_WORD0 */
1794 r600_write_value(cs, rbuffer->buf->size - vb->buffer_offset - 1); /* RESOURCEi_WORD1 */
1795 r600_write_value(cs, /* RESOURCEi_WORD2 */
1796 S_030008_ENDIAN_SWAP(r600_endian_swap(32)) |
1797 S_030008_STRIDE(vb->stride) |
1798 S_030008_BASE_ADDRESS_HI(va >> 32UL));
1799 r600_write_value(cs, /* RESOURCEi_WORD3 */
1800 S_03000C_DST_SEL_X(V_03000C_SQ_SEL_X) |
1801 S_03000C_DST_SEL_Y(V_03000C_SQ_SEL_Y) |
1802 S_03000C_DST_SEL_Z(V_03000C_SQ_SEL_Z) |
1803 S_03000C_DST_SEL_W(V_03000C_SQ_SEL_W));
1804 r600_write_value(cs, 0); /* RESOURCEi_WORD4 */
1805 r600_write_value(cs, 0); /* RESOURCEi_WORD5 */
1806 r600_write_value(cs, 0); /* RESOURCEi_WORD6 */
1807 r600_write_value(cs, 0xc0000000); /* RESOURCEi_WORD7 */
1808
1809 r600_write_value(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
1810 r600_write_value(cs, r600_context_bo_reloc(rctx, rbuffer, RADEON_USAGE_READ));
1811 }
1812 state->dirty_mask = 0;
1813 }
1814
1815 static void evergreen_fs_emit_vertex_buffers(struct r600_context *rctx, struct r600_atom * atom)
1816 {
1817 evergreen_emit_vertex_buffers(rctx, &rctx->vertex_buffer_state, 992, 0);
1818 }
1819
1820 static void evergreen_cs_emit_vertex_buffers(struct r600_context *rctx, struct r600_atom * atom)
1821 {
1822 evergreen_emit_vertex_buffers(rctx, &rctx->cs_vertex_buffer_state, 816,
1823 RADEON_CP_PACKET3_COMPUTE_MODE);
1824 }
1825
1826 static void evergreen_emit_constant_buffers(struct r600_context *rctx,
1827 struct r600_constbuf_state *state,
1828 unsigned buffer_id_base,
1829 unsigned reg_alu_constbuf_size,
1830 unsigned reg_alu_const_cache)
1831 {
1832 struct radeon_winsys_cs *cs = rctx->cs;
1833 uint32_t dirty_mask = state->dirty_mask;
1834
1835 while (dirty_mask) {
1836 struct pipe_constant_buffer *cb;
1837 struct r600_resource *rbuffer;
1838 uint64_t va;
1839 unsigned buffer_index = ffs(dirty_mask) - 1;
1840
1841 cb = &state->cb[buffer_index];
1842 rbuffer = (struct r600_resource*)cb->buffer;
1843 assert(rbuffer);
1844
1845 va = r600_resource_va(&rctx->screen->screen, &rbuffer->b.b);
1846 va += cb->buffer_offset;
1847
1848 r600_write_context_reg(cs, reg_alu_constbuf_size + buffer_index * 4,
1849 ALIGN_DIVUP(cb->buffer_size >> 4, 16));
1850 r600_write_context_reg(cs, reg_alu_const_cache + buffer_index * 4, va >> 8);
1851
1852 r600_write_value(cs, PKT3(PKT3_NOP, 0, 0));
1853 r600_write_value(cs, r600_context_bo_reloc(rctx, rbuffer, RADEON_USAGE_READ));
1854
1855 r600_write_value(cs, PKT3(PKT3_SET_RESOURCE, 8, 0));
1856 r600_write_value(cs, (buffer_id_base + buffer_index) * 8);
1857 r600_write_value(cs, va); /* RESOURCEi_WORD0 */
1858 r600_write_value(cs, rbuffer->buf->size - cb->buffer_offset - 1); /* RESOURCEi_WORD1 */
1859 r600_write_value(cs, /* RESOURCEi_WORD2 */
1860 S_030008_ENDIAN_SWAP(r600_endian_swap(32)) |
1861 S_030008_STRIDE(16) |
1862 S_030008_BASE_ADDRESS_HI(va >> 32UL));
1863 r600_write_value(cs, /* RESOURCEi_WORD3 */
1864 S_03000C_DST_SEL_X(V_03000C_SQ_SEL_X) |
1865 S_03000C_DST_SEL_Y(V_03000C_SQ_SEL_Y) |
1866 S_03000C_DST_SEL_Z(V_03000C_SQ_SEL_Z) |
1867 S_03000C_DST_SEL_W(V_03000C_SQ_SEL_W));
1868 r600_write_value(cs, 0); /* RESOURCEi_WORD4 */
1869 r600_write_value(cs, 0); /* RESOURCEi_WORD5 */
1870 r600_write_value(cs, 0); /* RESOURCEi_WORD6 */
1871 r600_write_value(cs, 0xc0000000); /* RESOURCEi_WORD7 */
1872
1873 r600_write_value(cs, PKT3(PKT3_NOP, 0, 0));
1874 r600_write_value(cs, r600_context_bo_reloc(rctx, rbuffer, RADEON_USAGE_READ));
1875
1876 dirty_mask &= ~(1 << buffer_index);
1877 }
1878 state->dirty_mask = 0;
1879 }
1880
1881 static void evergreen_emit_vs_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
1882 {
1883 evergreen_emit_constant_buffers(rctx, &rctx->vs_constbuf_state, 176,
1884 R_028180_ALU_CONST_BUFFER_SIZE_VS_0,
1885 R_028980_ALU_CONST_CACHE_VS_0);
1886 }
1887
1888 static void evergreen_emit_ps_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
1889 {
1890 evergreen_emit_constant_buffers(rctx, &rctx->ps_constbuf_state, 0,
1891 R_028140_ALU_CONST_BUFFER_SIZE_PS_0,
1892 R_028940_ALU_CONST_CACHE_PS_0);
1893 }
1894
1895 void evergreen_init_state_functions(struct r600_context *rctx)
1896 {
1897 r600_init_atom(&rctx->cb_misc_state.atom, evergreen_emit_cb_misc_state, 0, 0);
1898 r600_atom_dirty(rctx, &rctx->cb_misc_state.atom);
1899 r600_init_atom(&rctx->db_misc_state.atom, evergreen_emit_db_misc_state, 7, 0);
1900 r600_atom_dirty(rctx, &rctx->db_misc_state.atom);
1901 r600_init_atom(&rctx->vertex_buffer_state.atom, evergreen_fs_emit_vertex_buffers, 0, 0);
1902 r600_init_atom(&rctx->cs_vertex_buffer_state.atom, evergreen_cs_emit_vertex_buffers, 0, 0);
1903 r600_init_atom(&rctx->vs_constbuf_state.atom, evergreen_emit_vs_constant_buffers, 0, 0);
1904 r600_init_atom(&rctx->ps_constbuf_state.atom, evergreen_emit_ps_constant_buffers, 0, 0);
1905
1906 rctx->context.create_blend_state = evergreen_create_blend_state;
1907 rctx->context.create_depth_stencil_alpha_state = evergreen_create_dsa_state;
1908 rctx->context.create_fs_state = r600_create_shader_state_ps;
1909 rctx->context.create_rasterizer_state = evergreen_create_rs_state;
1910 rctx->context.create_sampler_state = evergreen_create_sampler_state;
1911 rctx->context.create_sampler_view = evergreen_create_sampler_view;
1912 rctx->context.create_vertex_elements_state = r600_create_vertex_elements;
1913 rctx->context.create_vs_state = r600_create_shader_state_vs;
1914 rctx->context.bind_blend_state = r600_bind_blend_state;
1915 rctx->context.bind_depth_stencil_alpha_state = r600_bind_dsa_state;
1916 rctx->context.bind_fragment_sampler_states = evergreen_bind_ps_sampler;
1917 rctx->context.bind_fs_state = r600_bind_ps_shader;
1918 rctx->context.bind_rasterizer_state = r600_bind_rs_state;
1919 rctx->context.bind_vertex_elements_state = r600_bind_vertex_elements;
1920 rctx->context.bind_vertex_sampler_states = evergreen_bind_vs_sampler;
1921 rctx->context.bind_vs_state = r600_bind_vs_shader;
1922 rctx->context.delete_blend_state = r600_delete_state;
1923 rctx->context.delete_depth_stencil_alpha_state = r600_delete_state;
1924 rctx->context.delete_fs_state = r600_delete_ps_shader;
1925 rctx->context.delete_rasterizer_state = r600_delete_rs_state;
1926 rctx->context.delete_sampler_state = r600_delete_state;
1927 rctx->context.delete_vertex_elements_state = r600_delete_vertex_element;
1928 rctx->context.delete_vs_state = r600_delete_vs_shader;
1929 rctx->context.set_blend_color = r600_set_blend_color;
1930 rctx->context.set_clip_state = evergreen_set_clip_state;
1931 rctx->context.set_constant_buffer = r600_set_constant_buffer;
1932 rctx->context.set_fragment_sampler_views = evergreen_set_ps_sampler_view;
1933 rctx->context.set_framebuffer_state = evergreen_set_framebuffer_state;
1934 rctx->context.set_polygon_stipple = evergreen_set_polygon_stipple;
1935 rctx->context.set_sample_mask = evergreen_set_sample_mask;
1936 rctx->context.set_scissor_state = evergreen_set_scissor_state;
1937 rctx->context.set_stencil_ref = r600_set_pipe_stencil_ref;
1938 rctx->context.set_vertex_buffers = r600_set_vertex_buffers;
1939 rctx->context.set_index_buffer = r600_set_index_buffer;
1940 rctx->context.set_vertex_sampler_views = evergreen_set_vs_sampler_view;
1941 rctx->context.set_viewport_state = evergreen_set_viewport_state;
1942 rctx->context.sampler_view_destroy = r600_sampler_view_destroy;
1943 rctx->context.texture_barrier = r600_texture_barrier;
1944 rctx->context.create_stream_output_target = r600_create_so_target;
1945 rctx->context.stream_output_target_destroy = r600_so_target_destroy;
1946 rctx->context.set_stream_output_targets = r600_set_so_targets;
1947 evergreen_init_compute_state_functions(rctx);
1948 }
1949
1950 static void cayman_init_atom_start_cs(struct r600_context *rctx)
1951 {
1952 struct r600_command_buffer *cb = &rctx->start_cs_cmd;
1953
1954 r600_init_command_buffer(cb, 256, EMIT_EARLY);
1955
1956 /* This must be first. */
1957 r600_store_value(cb, PKT3(PKT3_CONTEXT_CONTROL, 1, 0));
1958 r600_store_value(cb, 0x80000000);
1959 r600_store_value(cb, 0x80000000);
1960
1961 r600_store_config_reg_seq(cb, R_008C00_SQ_CONFIG, 2);
1962 r600_store_value(cb, S_008C00_EXPORT_SRC_C(1)); /* R_008C00_SQ_CONFIG */
1963 /* always set the temp clauses */
1964 r600_store_value(cb, S_008C04_NUM_CLAUSE_TEMP_GPRS(4)); /* R_008C04_SQ_GPR_RESOURCE_MGMT_1 */
1965
1966 r600_store_config_reg_seq(cb, R_008C10_SQ_GLOBAL_GPR_RESOURCE_MGMT_1, 2);
1967 r600_store_value(cb, 0); /* R_008C10_SQ_GLOBAL_GPR_RESOURCE_MGMT_1 */
1968 r600_store_value(cb, 0); /* R_008C14_SQ_GLOBAL_GPR_RESOURCE_MGMT_2 */
1969
1970 r600_store_config_reg(cb, R_008D8C_SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, (1 << 8));
1971
1972 r600_store_context_reg(cb, R_028A4C_PA_SC_MODE_CNTL_1, 0);
1973
1974 r600_store_context_reg_seq(cb, R_028A10_VGT_OUTPUT_PATH_CNTL, 13);
1975 r600_store_value(cb, 0); /* R_028A10_VGT_OUTPUT_PATH_CNTL */
1976 r600_store_value(cb, 0); /* R_028A14_VGT_HOS_CNTL */
1977 r600_store_value(cb, 0); /* R_028A18_VGT_HOS_MAX_TESS_LEVEL */
1978 r600_store_value(cb, 0); /* R_028A1C_VGT_HOS_MIN_TESS_LEVEL */
1979 r600_store_value(cb, 0); /* R_028A20_VGT_HOS_REUSE_DEPTH */
1980 r600_store_value(cb, 0); /* R_028A24_VGT_GROUP_PRIM_TYPE */
1981 r600_store_value(cb, 0); /* R_028A28_VGT_GROUP_FIRST_DECR */
1982 r600_store_value(cb, 0); /* R_028A2C_VGT_GROUP_DECR */
1983 r600_store_value(cb, 0); /* R_028A30_VGT_GROUP_VECT_0_CNTL */
1984 r600_store_value(cb, 0); /* R_028A34_VGT_GROUP_VECT_1_CNTL */
1985 r600_store_value(cb, 0); /* R_028A38_VGT_GROUP_VECT_0_FMT_CNTL */
1986 r600_store_value(cb, 0); /* R_028A3C_VGT_GROUP_VECT_1_FMT_CNTL */
1987 r600_store_value(cb, 0); /* R_028A40_VGT_GS_MODE */
1988
1989 r600_store_context_reg_seq(cb, R_028B94_VGT_STRMOUT_CONFIG, 2);
1990 r600_store_value(cb, 0); /* R_028B94_VGT_STRMOUT_CONFIG */
1991 r600_store_value(cb, 0); /* R_028B98_VGT_STRMOUT_BUFFER_CONFIG */
1992
1993 r600_store_context_reg_seq(cb, R_028AB4_VGT_REUSE_OFF, 2);
1994 r600_store_value(cb, 0); /* R_028AB4_VGT_REUSE_OFF */
1995 r600_store_value(cb, 0); /* R_028AB8_VGT_VTX_CNT_EN */
1996
1997 r600_store_config_reg(cb, R_008A14_PA_CL_ENHANCE, (3 << 1) | 1);
1998
1999 r600_store_context_reg(cb, CM_R_028AA8_IA_MULTI_VGT_PARAM, S_028AA8_SWITCH_ON_EOP(1) | S_028AA8_PARTIAL_VS_WAVE_ON(1) | S_028AA8_PRIMGROUP_SIZE(63));
2000
2001 r600_store_context_reg_seq(cb, CM_R_028BD4_PA_SC_CENTROID_PRIORITY_0, 2);
2002 r600_store_value(cb, 0x76543210); /* CM_R_028BD4_PA_SC_CENTROID_PRIORITY_0 */
2003 r600_store_value(cb, 0xfedcba98); /* CM_R_028BD8_PA_SC_CENTROID_PRIORITY_1 */
2004
2005 r600_store_context_reg_seq(cb, CM_R_0288E8_SQ_LDS_ALLOC, 2);
2006 r600_store_value(cb, 0); /* CM_R_0288E8_SQ_LDS_ALLOC */
2007 r600_store_value(cb, 0); /* R_0288EC_SQ_LDS_ALLOC_PS */
2008
2009 r600_store_context_reg(cb, CM_R_028804_DB_EQAA, 0x110000);
2010
2011 r600_store_context_reg_seq(cb, R_028380_SQ_VTX_SEMANTIC_0, 34);
2012 r600_store_value(cb, 0); /* R_028380_SQ_VTX_SEMANTIC_0 */
2013 r600_store_value(cb, 0);
2014 r600_store_value(cb, 0);
2015 r600_store_value(cb, 0);
2016 r600_store_value(cb, 0);
2017 r600_store_value(cb, 0);
2018 r600_store_value(cb, 0);
2019 r600_store_value(cb, 0);
2020 r600_store_value(cb, 0);
2021 r600_store_value(cb, 0);
2022 r600_store_value(cb, 0);
2023 r600_store_value(cb, 0);
2024 r600_store_value(cb, 0);
2025 r600_store_value(cb, 0);
2026 r600_store_value(cb, 0);
2027 r600_store_value(cb, 0);
2028 r600_store_value(cb, 0);
2029 r600_store_value(cb, 0);
2030 r600_store_value(cb, 0);
2031 r600_store_value(cb, 0);
2032 r600_store_value(cb, 0);
2033 r600_store_value(cb, 0);
2034 r600_store_value(cb, 0);
2035 r600_store_value(cb, 0);
2036 r600_store_value(cb, 0);
2037 r600_store_value(cb, 0);
2038 r600_store_value(cb, 0);
2039 r600_store_value(cb, 0);
2040 r600_store_value(cb, 0);
2041 r600_store_value(cb, 0);
2042 r600_store_value(cb, 0);
2043 r600_store_value(cb, 0); /* R_0283FC_SQ_VTX_SEMANTIC_31 */
2044 r600_store_value(cb, ~0); /* R_028400_VGT_MAX_VTX_INDX */
2045 r600_store_value(cb, 0); /* R_028404_VGT_MIN_VTX_INDX */
2046
2047 r600_store_ctl_const(cb, R_03CFF0_SQ_VTX_BASE_VTX_LOC, 0);
2048
2049 r600_store_context_reg_seq(cb, CM_R_028C38_PA_SC_AA_MASK_X0Y0_X1Y0, 2);
2050 r600_store_value(cb, ~0); /* CM_R_028C38_PA_SC_AA_MASK_X0Y0_X1Y0 */
2051 r600_store_value(cb, ~0); /* CM_R_028C3C_PA_SC_AA_MASK_X0Y1_X1Y1 */
2052
2053 r600_store_context_reg_seq(cb, R_028028_DB_STENCIL_CLEAR, 2);
2054 r600_store_value(cb, 0); /* R_028028_DB_STENCIL_CLEAR */
2055 r600_store_value(cb, 0x3F800000); /* R_02802C_DB_DEPTH_CLEAR */
2056
2057 r600_store_context_reg(cb, R_0286DC_SPI_FOG_CNTL, 0);
2058
2059 r600_store_context_reg_seq(cb, R_028AC0_DB_SRESULTS_COMPARE_STATE0, 3);
2060 r600_store_value(cb, 0); /* R_028AC0_DB_SRESULTS_COMPARE_STATE0 */
2061 r600_store_value(cb, 0); /* R_028AC4_DB_SRESULTS_COMPARE_STATE1 */
2062 r600_store_value(cb, 0); /* R_028AC8_DB_PRELOAD_CONTROL */
2063
2064 r600_store_context_reg(cb, R_028200_PA_SC_WINDOW_OFFSET, 0);
2065 r600_store_context_reg(cb, R_02820C_PA_SC_CLIPRECT_RULE, 0xFFFF);
2066
2067 r600_store_context_reg_seq(cb, R_0282D0_PA_SC_VPORT_ZMIN_0, 2);
2068 r600_store_value(cb, 0); /* R_0282D0_PA_SC_VPORT_ZMIN_0 */
2069 r600_store_value(cb, 0x3F800000); /* R_0282D4_PA_SC_VPORT_ZMAX_0 */
2070
2071 r600_store_context_reg(cb, R_028230_PA_SC_EDGERULE, 0xAAAAAAAA);
2072 r600_store_context_reg(cb, R_028818_PA_CL_VTE_CNTL, 0x0000043F);
2073 r600_store_context_reg(cb, R_028820_PA_CL_NANINF_CNTL, 0);
2074 r600_store_context_reg(cb, R_028B70_DB_ALPHA_TO_MASK, 0x0000AA00);
2075
2076 r600_store_context_reg_seq(cb, CM_R_028BDC_PA_SC_LINE_CNTL, 2);
2077 r600_store_value(cb, 0x00000400); /* CM_R_028BDC_PA_SC_LINE_CNTL */
2078 r600_store_value(cb, 0); /* CM_R_028BE0_PA_SC_AA_CONFIG */
2079
2080 r600_store_context_reg_seq(cb, CM_R_028BE8_PA_CL_GB_VERT_CLIP_ADJ, 4);
2081 r600_store_value(cb, 0x3F800000); /* CM_R_028BE8_PA_CL_GB_VERT_CLIP_ADJ */
2082 r600_store_value(cb, 0x3F800000); /* CM_R_028BEC_PA_CL_GB_VERT_DISC_ADJ */
2083 r600_store_value(cb, 0x3F800000); /* CM_R_028BF0_PA_CL_GB_HORZ_CLIP_ADJ */
2084 r600_store_value(cb, 0x3F800000); /* CM_R_028BF4_PA_CL_GB_HORZ_DISC_ADJ */
2085
2086 r600_store_context_reg_seq(cb, R_028240_PA_SC_GENERIC_SCISSOR_TL, 2);
2087 r600_store_value(cb, 0); /* R_028240_PA_SC_GENERIC_SCISSOR_TL */
2088 r600_store_value(cb, S_028244_BR_X(16384) | S_028244_BR_Y(16384)); /* R_028244_PA_SC_GENERIC_SCISSOR_BR */
2089
2090 r600_store_context_reg_seq(cb, R_028030_PA_SC_SCREEN_SCISSOR_TL, 2);
2091 r600_store_value(cb, 0); /* R_028030_PA_SC_SCREEN_SCISSOR_TL */
2092 r600_store_value(cb, S_028034_BR_X(16384) | S_028034_BR_Y(16384)); /* R_028034_PA_SC_SCREEN_SCISSOR_BR */
2093
2094 r600_store_context_reg(cb, R_028848_SQ_PGM_RESOURCES_2_PS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
2095 r600_store_context_reg(cb, R_028864_SQ_PGM_RESOURCES_2_VS, S_028864_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
2096 r600_store_context_reg(cb, R_0288A8_SQ_PGM_RESOURCES_FS, 0);
2097
2098 r600_store_context_reg(cb, R_028354_SX_SURFACE_SYNC, S_028354_SURFACE_SYNC_MASK(0xf));
2099 r600_store_context_reg(cb, R_028800_DB_DEPTH_CONTROL, 0);
2100
2101 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0, 0x01000FFF);
2102 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (32 * 4), 0x01000FFF);
2103 }
2104
2105 void evergreen_init_atom_start_cs(struct r600_context *rctx)
2106 {
2107 struct r600_command_buffer *cb = &rctx->start_cs_cmd;
2108 int ps_prio;
2109 int vs_prio;
2110 int gs_prio;
2111 int es_prio;
2112 int hs_prio, cs_prio, ls_prio;
2113 int num_ps_gprs;
2114 int num_vs_gprs;
2115 int num_gs_gprs;
2116 int num_es_gprs;
2117 int num_hs_gprs;
2118 int num_ls_gprs;
2119 int num_temp_gprs;
2120 int num_ps_threads;
2121 int num_vs_threads;
2122 int num_gs_threads;
2123 int num_es_threads;
2124 int num_hs_threads;
2125 int num_ls_threads;
2126 int num_ps_stack_entries;
2127 int num_vs_stack_entries;
2128 int num_gs_stack_entries;
2129 int num_es_stack_entries;
2130 int num_hs_stack_entries;
2131 int num_ls_stack_entries;
2132 enum radeon_family family;
2133 unsigned tmp;
2134
2135 if (rctx->chip_class == CAYMAN) {
2136 cayman_init_atom_start_cs(rctx);
2137 return;
2138 }
2139
2140 r600_init_command_buffer(cb, 256, EMIT_EARLY);
2141
2142 /* This must be first. */
2143 r600_store_value(cb, PKT3(PKT3_CONTEXT_CONTROL, 1, 0));
2144 r600_store_value(cb, 0x80000000);
2145 r600_store_value(cb, 0x80000000);
2146
2147 family = rctx->family;
2148 ps_prio = 0;
2149 vs_prio = 1;
2150 gs_prio = 2;
2151 es_prio = 3;
2152 hs_prio = 0;
2153 ls_prio = 0;
2154 cs_prio = 0;
2155
2156 switch (family) {
2157 case CHIP_CEDAR:
2158 default:
2159 num_ps_gprs = 93;
2160 num_vs_gprs = 46;
2161 num_temp_gprs = 4;
2162 num_gs_gprs = 31;
2163 num_es_gprs = 31;
2164 num_hs_gprs = 23;
2165 num_ls_gprs = 23;
2166 num_ps_threads = 96;
2167 num_vs_threads = 16;
2168 num_gs_threads = 16;
2169 num_es_threads = 16;
2170 num_hs_threads = 16;
2171 num_ls_threads = 16;
2172 num_ps_stack_entries = 42;
2173 num_vs_stack_entries = 42;
2174 num_gs_stack_entries = 42;
2175 num_es_stack_entries = 42;
2176 num_hs_stack_entries = 42;
2177 num_ls_stack_entries = 42;
2178 break;
2179 case CHIP_REDWOOD:
2180 num_ps_gprs = 93;
2181 num_vs_gprs = 46;
2182 num_temp_gprs = 4;
2183 num_gs_gprs = 31;
2184 num_es_gprs = 31;
2185 num_hs_gprs = 23;
2186 num_ls_gprs = 23;
2187 num_ps_threads = 128;
2188 num_vs_threads = 20;
2189 num_gs_threads = 20;
2190 num_es_threads = 20;
2191 num_hs_threads = 20;
2192 num_ls_threads = 20;
2193 num_ps_stack_entries = 42;
2194 num_vs_stack_entries = 42;
2195 num_gs_stack_entries = 42;
2196 num_es_stack_entries = 42;
2197 num_hs_stack_entries = 42;
2198 num_ls_stack_entries = 42;
2199 break;
2200 case CHIP_JUNIPER:
2201 num_ps_gprs = 93;
2202 num_vs_gprs = 46;
2203 num_temp_gprs = 4;
2204 num_gs_gprs = 31;
2205 num_es_gprs = 31;
2206 num_hs_gprs = 23;
2207 num_ls_gprs = 23;
2208 num_ps_threads = 128;
2209 num_vs_threads = 20;
2210 num_gs_threads = 20;
2211 num_es_threads = 20;
2212 num_hs_threads = 20;
2213 num_ls_threads = 20;
2214 num_ps_stack_entries = 85;
2215 num_vs_stack_entries = 85;
2216 num_gs_stack_entries = 85;
2217 num_es_stack_entries = 85;
2218 num_hs_stack_entries = 85;
2219 num_ls_stack_entries = 85;
2220 break;
2221 case CHIP_CYPRESS:
2222 case CHIP_HEMLOCK:
2223 num_ps_gprs = 93;
2224 num_vs_gprs = 46;
2225 num_temp_gprs = 4;
2226 num_gs_gprs = 31;
2227 num_es_gprs = 31;
2228 num_hs_gprs = 23;
2229 num_ls_gprs = 23;
2230 num_ps_threads = 128;
2231 num_vs_threads = 20;
2232 num_gs_threads = 20;
2233 num_es_threads = 20;
2234 num_hs_threads = 20;
2235 num_ls_threads = 20;
2236 num_ps_stack_entries = 85;
2237 num_vs_stack_entries = 85;
2238 num_gs_stack_entries = 85;
2239 num_es_stack_entries = 85;
2240 num_hs_stack_entries = 85;
2241 num_ls_stack_entries = 85;
2242 break;
2243 case CHIP_PALM:
2244 num_ps_gprs = 93;
2245 num_vs_gprs = 46;
2246 num_temp_gprs = 4;
2247 num_gs_gprs = 31;
2248 num_es_gprs = 31;
2249 num_hs_gprs = 23;
2250 num_ls_gprs = 23;
2251 num_ps_threads = 96;
2252 num_vs_threads = 16;
2253 num_gs_threads = 16;
2254 num_es_threads = 16;
2255 num_hs_threads = 16;
2256 num_ls_threads = 16;
2257 num_ps_stack_entries = 42;
2258 num_vs_stack_entries = 42;
2259 num_gs_stack_entries = 42;
2260 num_es_stack_entries = 42;
2261 num_hs_stack_entries = 42;
2262 num_ls_stack_entries = 42;
2263 break;
2264 case CHIP_SUMO:
2265 num_ps_gprs = 93;
2266 num_vs_gprs = 46;
2267 num_temp_gprs = 4;
2268 num_gs_gprs = 31;
2269 num_es_gprs = 31;
2270 num_hs_gprs = 23;
2271 num_ls_gprs = 23;
2272 num_ps_threads = 96;
2273 num_vs_threads = 25;
2274 num_gs_threads = 25;
2275 num_es_threads = 25;
2276 num_hs_threads = 25;
2277 num_ls_threads = 25;
2278 num_ps_stack_entries = 42;
2279 num_vs_stack_entries = 42;
2280 num_gs_stack_entries = 42;
2281 num_es_stack_entries = 42;
2282 num_hs_stack_entries = 42;
2283 num_ls_stack_entries = 42;
2284 break;
2285 case CHIP_SUMO2:
2286 num_ps_gprs = 93;
2287 num_vs_gprs = 46;
2288 num_temp_gprs = 4;
2289 num_gs_gprs = 31;
2290 num_es_gprs = 31;
2291 num_hs_gprs = 23;
2292 num_ls_gprs = 23;
2293 num_ps_threads = 96;
2294 num_vs_threads = 25;
2295 num_gs_threads = 25;
2296 num_es_threads = 25;
2297 num_hs_threads = 25;
2298 num_ls_threads = 25;
2299 num_ps_stack_entries = 85;
2300 num_vs_stack_entries = 85;
2301 num_gs_stack_entries = 85;
2302 num_es_stack_entries = 85;
2303 num_hs_stack_entries = 85;
2304 num_ls_stack_entries = 85;
2305 break;
2306 case CHIP_BARTS:
2307 num_ps_gprs = 93;
2308 num_vs_gprs = 46;
2309 num_temp_gprs = 4;
2310 num_gs_gprs = 31;
2311 num_es_gprs = 31;
2312 num_hs_gprs = 23;
2313 num_ls_gprs = 23;
2314 num_ps_threads = 128;
2315 num_vs_threads = 20;
2316 num_gs_threads = 20;
2317 num_es_threads = 20;
2318 num_hs_threads = 20;
2319 num_ls_threads = 20;
2320 num_ps_stack_entries = 85;
2321 num_vs_stack_entries = 85;
2322 num_gs_stack_entries = 85;
2323 num_es_stack_entries = 85;
2324 num_hs_stack_entries = 85;
2325 num_ls_stack_entries = 85;
2326 break;
2327 case CHIP_TURKS:
2328 num_ps_gprs = 93;
2329 num_vs_gprs = 46;
2330 num_temp_gprs = 4;
2331 num_gs_gprs = 31;
2332 num_es_gprs = 31;
2333 num_hs_gprs = 23;
2334 num_ls_gprs = 23;
2335 num_ps_threads = 128;
2336 num_vs_threads = 20;
2337 num_gs_threads = 20;
2338 num_es_threads = 20;
2339 num_hs_threads = 20;
2340 num_ls_threads = 20;
2341 num_ps_stack_entries = 42;
2342 num_vs_stack_entries = 42;
2343 num_gs_stack_entries = 42;
2344 num_es_stack_entries = 42;
2345 num_hs_stack_entries = 42;
2346 num_ls_stack_entries = 42;
2347 break;
2348 case CHIP_CAICOS:
2349 num_ps_gprs = 93;
2350 num_vs_gprs = 46;
2351 num_temp_gprs = 4;
2352 num_gs_gprs = 31;
2353 num_es_gprs = 31;
2354 num_hs_gprs = 23;
2355 num_ls_gprs = 23;
2356 num_ps_threads = 128;
2357 num_vs_threads = 10;
2358 num_gs_threads = 10;
2359 num_es_threads = 10;
2360 num_hs_threads = 10;
2361 num_ls_threads = 10;
2362 num_ps_stack_entries = 42;
2363 num_vs_stack_entries = 42;
2364 num_gs_stack_entries = 42;
2365 num_es_stack_entries = 42;
2366 num_hs_stack_entries = 42;
2367 num_ls_stack_entries = 42;
2368 break;
2369 }
2370
2371 tmp = 0;
2372 switch (family) {
2373 case CHIP_CEDAR:
2374 case CHIP_PALM:
2375 case CHIP_SUMO:
2376 case CHIP_SUMO2:
2377 case CHIP_CAICOS:
2378 break;
2379 default:
2380 tmp |= S_008C00_VC_ENABLE(1);
2381 break;
2382 }
2383 tmp |= S_008C00_EXPORT_SRC_C(1);
2384 tmp |= S_008C00_CS_PRIO(cs_prio);
2385 tmp |= S_008C00_LS_PRIO(ls_prio);
2386 tmp |= S_008C00_HS_PRIO(hs_prio);
2387 tmp |= S_008C00_PS_PRIO(ps_prio);
2388 tmp |= S_008C00_VS_PRIO(vs_prio);
2389 tmp |= S_008C00_GS_PRIO(gs_prio);
2390 tmp |= S_008C00_ES_PRIO(es_prio);
2391
2392 /* enable dynamic GPR resource management */
2393 if (rctx->screen->info.drm_minor >= 7) {
2394 r600_store_config_reg_seq(cb, R_008C00_SQ_CONFIG, 2);
2395 r600_store_value(cb, tmp); /* R_008C00_SQ_CONFIG */
2396 /* always set temp clauses */
2397 r600_store_value(cb, S_008C04_NUM_CLAUSE_TEMP_GPRS(num_temp_gprs)); /* R_008C04_SQ_GPR_RESOURCE_MGMT_1 */
2398 r600_store_config_reg_seq(cb, R_008C10_SQ_GLOBAL_GPR_RESOURCE_MGMT_1, 2);
2399 r600_store_value(cb, 0); /* R_008C10_SQ_GLOBAL_GPR_RESOURCE_MGMT_1 */
2400 r600_store_value(cb, 0); /* R_008C14_SQ_GLOBAL_GPR_RESOURCE_MGMT_2 */
2401 r600_store_config_reg(cb, R_008D8C_SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, (1 << 8));
2402 r600_store_context_reg(cb, R_028838_SQ_DYN_GPR_RESOURCE_LIMIT_1,
2403 S_028838_PS_GPRS(0x1e) |
2404 S_028838_VS_GPRS(0x1e) |
2405 S_028838_GS_GPRS(0x1e) |
2406 S_028838_ES_GPRS(0x1e) |
2407 S_028838_HS_GPRS(0x1e) |
2408 S_028838_LS_GPRS(0x1e)); /* workaround for hw issues with dyn gpr - must set all limits to 240 instead of 0, 0x1e == 240 / 8*/
2409 } else {
2410 r600_store_config_reg_seq(cb, R_008C00_SQ_CONFIG, 4);
2411 r600_store_value(cb, tmp); /* R_008C00_SQ_CONFIG */
2412
2413 tmp = S_008C04_NUM_PS_GPRS(num_ps_gprs);
2414 tmp |= S_008C04_NUM_VS_GPRS(num_vs_gprs);
2415 tmp |= S_008C04_NUM_CLAUSE_TEMP_GPRS(num_temp_gprs);
2416 r600_store_value(cb, tmp); /* R_008C04_SQ_GPR_RESOURCE_MGMT_1 */
2417
2418 tmp = S_008C08_NUM_GS_GPRS(num_gs_gprs);
2419 tmp |= S_008C08_NUM_ES_GPRS(num_es_gprs);
2420 r600_store_value(cb, tmp); /* R_008C08_SQ_GPR_RESOURCE_MGMT_2 */
2421
2422 tmp = S_008C0C_NUM_HS_GPRS(num_hs_gprs);
2423 tmp |= S_008C0C_NUM_HS_GPRS(num_ls_gprs);
2424 r600_store_value(cb, tmp); /* R_008C0C_SQ_GPR_RESOURCE_MGMT_3 */
2425 }
2426
2427 tmp = S_008C18_NUM_PS_THREADS(num_ps_threads);
2428 tmp |= S_008C18_NUM_VS_THREADS(num_vs_threads);
2429 tmp |= S_008C18_NUM_GS_THREADS(num_gs_threads);
2430 tmp |= S_008C18_NUM_ES_THREADS(num_es_threads);
2431 r600_store_config_reg_seq(cb, R_008C18_SQ_THREAD_RESOURCE_MGMT_1, 5);
2432 r600_store_value(cb, tmp); /* R_008C18_SQ_THREAD_RESOURCE_MGMT_1 */
2433
2434 tmp = S_008C1C_NUM_HS_THREADS(num_hs_threads);
2435 tmp |= S_008C1C_NUM_LS_THREADS(num_ls_threads);
2436 r600_store_value(cb, tmp); /* R_008C1C_SQ_THREAD_RESOURCE_MGMT_2 */
2437
2438 tmp = S_008C20_NUM_PS_STACK_ENTRIES(num_ps_stack_entries);
2439 tmp |= S_008C20_NUM_VS_STACK_ENTRIES(num_vs_stack_entries);
2440 r600_store_value(cb, tmp); /* R_008C20_SQ_STACK_RESOURCE_MGMT_1 */
2441
2442 tmp = S_008C24_NUM_GS_STACK_ENTRIES(num_gs_stack_entries);
2443 tmp |= S_008C24_NUM_ES_STACK_ENTRIES(num_es_stack_entries);
2444 r600_store_value(cb, tmp); /* R_008C24_SQ_STACK_RESOURCE_MGMT_2 */
2445
2446 tmp = S_008C28_NUM_HS_STACK_ENTRIES(num_hs_stack_entries);
2447 tmp |= S_008C28_NUM_LS_STACK_ENTRIES(num_ls_stack_entries);
2448 r600_store_value(cb, tmp); /* R_008C28_SQ_STACK_RESOURCE_MGMT_3 */
2449
2450 r600_store_config_reg(cb, R_008E2C_SQ_LDS_RESOURCE_MGMT,
2451 S_008E2C_NUM_PS_LDS(0x1000) | S_008E2C_NUM_LS_LDS(0x1000));
2452
2453 r600_store_config_reg(cb, R_009100_SPI_CONFIG_CNTL, 0);
2454 r600_store_config_reg(cb, R_00913C_SPI_CONFIG_CNTL_1, S_00913C_VTX_DONE_DELAY(4));
2455
2456 r600_store_context_reg(cb, R_028A4C_PA_SC_MODE_CNTL_1, 0);
2457
2458 r600_store_context_reg_seq(cb, R_028900_SQ_ESGS_RING_ITEMSIZE, 6);
2459 r600_store_value(cb, 0); /* R_028900_SQ_ESGS_RING_ITEMSIZE */
2460 r600_store_value(cb, 0); /* R_028904_SQ_GSVS_RING_ITEMSIZE */
2461 r600_store_value(cb, 0); /* R_028908_SQ_ESTMP_RING_ITEMSIZE */
2462 r600_store_value(cb, 0); /* R_02890C_SQ_GSTMP_RING_ITEMSIZE */
2463 r600_store_value(cb, 0); /* R_028910_SQ_VSTMP_RING_ITEMSIZE */
2464 r600_store_value(cb, 0); /* R_028914_SQ_PSTMP_RING_ITEMSIZE */
2465
2466 r600_store_context_reg_seq(cb, R_02891C_SQ_GS_VERT_ITEMSIZE, 4);
2467 r600_store_value(cb, 0); /* R_02891C_SQ_GS_VERT_ITEMSIZE */
2468 r600_store_value(cb, 0); /* R_028920_SQ_GS_VERT_ITEMSIZE_1 */
2469 r600_store_value(cb, 0); /* R_028924_SQ_GS_VERT_ITEMSIZE_2 */
2470 r600_store_value(cb, 0); /* R_028928_SQ_GS_VERT_ITEMSIZE_3 */
2471
2472 r600_store_context_reg_seq(cb, R_028A10_VGT_OUTPUT_PATH_CNTL, 13);
2473 r600_store_value(cb, 0); /* R_028A10_VGT_OUTPUT_PATH_CNTL */
2474 r600_store_value(cb, 0); /* R_028A14_VGT_HOS_CNTL */
2475 r600_store_value(cb, 0); /* R_028A18_VGT_HOS_MAX_TESS_LEVEL */
2476 r600_store_value(cb, 0); /* R_028A1C_VGT_HOS_MIN_TESS_LEVEL */
2477 r600_store_value(cb, 0); /* R_028A20_VGT_HOS_REUSE_DEPTH */
2478 r600_store_value(cb, 0); /* R_028A24_VGT_GROUP_PRIM_TYPE */
2479 r600_store_value(cb, 0); /* R_028A28_VGT_GROUP_FIRST_DECR */
2480 r600_store_value(cb, 0); /* R_028A2C_VGT_GROUP_DECR */
2481 r600_store_value(cb, 0); /* R_028A30_VGT_GROUP_VECT_0_CNTL */
2482 r600_store_value(cb, 0); /* R_028A34_VGT_GROUP_VECT_1_CNTL */
2483 r600_store_value(cb, 0); /* R_028A38_VGT_GROUP_VECT_0_FMT_CNTL */
2484 r600_store_value(cb, 0); /* R_028A3C_VGT_GROUP_VECT_1_FMT_CNTL */
2485 r600_store_value(cb, 0); /* R_028A40_VGT_GS_MODE */
2486
2487 r600_store_context_reg_seq(cb, R_028B94_VGT_STRMOUT_CONFIG, 2);
2488 r600_store_value(cb, 0); /* R_028B94_VGT_STRMOUT_CONFIG */
2489 r600_store_value(cb, 0); /* R_028B98_VGT_STRMOUT_BUFFER_CONFIG */
2490
2491 r600_store_context_reg_seq(cb, R_028AB4_VGT_REUSE_OFF, 2);
2492 r600_store_value(cb, 0); /* R_028AB4_VGT_REUSE_OFF */
2493 r600_store_value(cb, 0); /* R_028AB8_VGT_VTX_CNT_EN */
2494
2495 r600_store_config_reg(cb, R_008A14_PA_CL_ENHANCE, (3 << 1) | 1);
2496
2497 r600_store_context_reg_seq(cb, R_028380_SQ_VTX_SEMANTIC_0, 34);
2498 r600_store_value(cb, 0); /* R_028380_SQ_VTX_SEMANTIC_0 */
2499 r600_store_value(cb, 0);
2500 r600_store_value(cb, 0);
2501 r600_store_value(cb, 0);
2502 r600_store_value(cb, 0);
2503 r600_store_value(cb, 0);
2504 r600_store_value(cb, 0);
2505 r600_store_value(cb, 0);
2506 r600_store_value(cb, 0);
2507 r600_store_value(cb, 0);
2508 r600_store_value(cb, 0);
2509 r600_store_value(cb, 0);
2510 r600_store_value(cb, 0);
2511 r600_store_value(cb, 0);
2512 r600_store_value(cb, 0);
2513 r600_store_value(cb, 0);
2514 r600_store_value(cb, 0);
2515 r600_store_value(cb, 0);
2516 r600_store_value(cb, 0);
2517 r600_store_value(cb, 0);
2518 r600_store_value(cb, 0);
2519 r600_store_value(cb, 0);
2520 r600_store_value(cb, 0);
2521 r600_store_value(cb, 0);
2522 r600_store_value(cb, 0);
2523 r600_store_value(cb, 0);
2524 r600_store_value(cb, 0);
2525 r600_store_value(cb, 0);
2526 r600_store_value(cb, 0);
2527 r600_store_value(cb, 0);
2528 r600_store_value(cb, 0);
2529 r600_store_value(cb, 0); /* R_0283FC_SQ_VTX_SEMANTIC_31 */
2530 r600_store_value(cb, ~0); /* R_028400_VGT_MAX_VTX_INDX */
2531 r600_store_value(cb, 0); /* R_028404_VGT_MIN_VTX_INDX */
2532
2533 r600_store_ctl_const(cb, R_03CFF0_SQ_VTX_BASE_VTX_LOC, 0);
2534
2535 r600_store_context_reg_seq(cb, R_028028_DB_STENCIL_CLEAR, 2);
2536 r600_store_value(cb, 0); /* R_028028_DB_STENCIL_CLEAR */
2537 r600_store_value(cb, 0x3F800000); /* R_02802C_DB_DEPTH_CLEAR */
2538
2539 r600_store_context_reg(cb, R_028200_PA_SC_WINDOW_OFFSET, 0);
2540 r600_store_context_reg(cb, R_02820C_PA_SC_CLIPRECT_RULE, 0xFFFF);
2541 r600_store_context_reg(cb, R_028230_PA_SC_EDGERULE, 0xAAAAAAAA);
2542
2543 r600_store_context_reg_seq(cb, R_0282D0_PA_SC_VPORT_ZMIN_0, 2);
2544 r600_store_value(cb, 0); /* R_0282D0_PA_SC_VPORT_ZMIN_0 */
2545 r600_store_value(cb, 0x3F800000); /* R_0282D4_PA_SC_VPORT_ZMAX_0 */
2546
2547 r600_store_context_reg(cb, R_0286DC_SPI_FOG_CNTL, 0);
2548 r600_store_context_reg(cb, R_028818_PA_CL_VTE_CNTL, 0x0000043F);
2549 r600_store_context_reg(cb, R_028820_PA_CL_NANINF_CNTL, 0);
2550
2551 r600_store_context_reg_seq(cb, R_028AC0_DB_SRESULTS_COMPARE_STATE0, 3);
2552 r600_store_value(cb, 0); /* R_028AC0_DB_SRESULTS_COMPARE_STATE0 */
2553 r600_store_value(cb, 0); /* R_028AC4_DB_SRESULTS_COMPARE_STATE1 */
2554 r600_store_value(cb, 0); /* R_028AC8_DB_PRELOAD_CONTROL */
2555
2556 r600_store_context_reg(cb, R_028B70_DB_ALPHA_TO_MASK, 0x0000AA00);
2557
2558 r600_store_context_reg_seq(cb, R_028C00_PA_SC_LINE_CNTL, 2);
2559 r600_store_value(cb, 0x00000400); /* R_028C00_PA_SC_LINE_CNTL */
2560 r600_store_value(cb, 0); /* R_028C04_PA_SC_AA_CONFIG */
2561
2562 r600_store_context_reg_seq(cb, R_028C0C_PA_CL_GB_VERT_CLIP_ADJ, 5);
2563 r600_store_value(cb, 0x3F800000); /* R_028C0C_PA_CL_GB_VERT_CLIP_ADJ */
2564 r600_store_value(cb, 0x3F800000); /* R_028C10_PA_CL_GB_VERT_DISC_ADJ */
2565 r600_store_value(cb, 0x3F800000); /* R_028C14_PA_CL_GB_HORZ_CLIP_ADJ */
2566 r600_store_value(cb, 0x3F800000); /* R_028C18_PA_CL_GB_HORZ_DISC_ADJ */
2567 r600_store_value(cb, 0); /* R_028C1C_PA_SC_AA_SAMPLE_LOCS_0 */
2568
2569 r600_store_context_reg(cb, R_028C3C_PA_SC_AA_MASK, ~0);
2570
2571 r600_store_context_reg_seq(cb, R_028240_PA_SC_GENERIC_SCISSOR_TL, 2);
2572 r600_store_value(cb, 0); /* R_028240_PA_SC_GENERIC_SCISSOR_TL */
2573 r600_store_value(cb, S_028244_BR_X(16384) | S_028244_BR_Y(16384)); /* R_028244_PA_SC_GENERIC_SCISSOR_BR */
2574
2575 r600_store_context_reg_seq(cb, R_028030_PA_SC_SCREEN_SCISSOR_TL, 2);
2576 r600_store_value(cb, 0); /* R_028030_PA_SC_SCREEN_SCISSOR_TL */
2577 r600_store_value(cb, S_028034_BR_X(16384) | S_028034_BR_Y(16384)); /* R_028034_PA_SC_SCREEN_SCISSOR_BR */
2578
2579 r600_store_context_reg(cb, R_028848_SQ_PGM_RESOURCES_2_PS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
2580 r600_store_context_reg(cb, R_028864_SQ_PGM_RESOURCES_2_VS, S_028864_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
2581 r600_store_context_reg(cb, R_0288A8_SQ_PGM_RESOURCES_FS, 0);
2582
2583 r600_store_context_reg(cb, R_028354_SX_SURFACE_SYNC, S_028354_SURFACE_SYNC_MASK(0xf));
2584 r600_store_context_reg(cb, R_028800_DB_DEPTH_CONTROL, 0);
2585
2586 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0, 0x01000FFF);
2587 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (32 * 4), 0x01000FFF);
2588 }
2589
2590 void evergreen_polygon_offset_update(struct r600_context *rctx)
2591 {
2592 struct r600_pipe_state state;
2593
2594 state.id = R600_PIPE_STATE_POLYGON_OFFSET;
2595 state.nregs = 0;
2596 if (rctx->rasterizer && rctx->framebuffer.zsbuf) {
2597 float offset_units = rctx->rasterizer->offset_units;
2598 unsigned offset_db_fmt_cntl = 0, depth;
2599
2600 switch (rctx->framebuffer.zsbuf->format) {
2601 case PIPE_FORMAT_Z24X8_UNORM:
2602 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
2603 depth = -24;
2604 offset_units *= 2.0f;
2605 break;
2606 case PIPE_FORMAT_Z32_FLOAT:
2607 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
2608 depth = -23;
2609 offset_units *= 1.0f;
2610 offset_db_fmt_cntl |= S_028B78_POLY_OFFSET_DB_IS_FLOAT_FMT(1);
2611 break;
2612 case PIPE_FORMAT_Z16_UNORM:
2613 depth = -16;
2614 offset_units *= 4.0f;
2615 break;
2616 default:
2617 return;
2618 }
2619 /* XXX some of those reg can be computed with cso */
2620 offset_db_fmt_cntl |= S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS(depth);
2621 r600_pipe_state_add_reg(&state,
2622 R_028B80_PA_SU_POLY_OFFSET_FRONT_SCALE,
2623 fui(rctx->rasterizer->offset_scale));
2624 r600_pipe_state_add_reg(&state,
2625 R_028B84_PA_SU_POLY_OFFSET_FRONT_OFFSET,
2626 fui(offset_units));
2627 r600_pipe_state_add_reg(&state,
2628 R_028B88_PA_SU_POLY_OFFSET_BACK_SCALE,
2629 fui(rctx->rasterizer->offset_scale));
2630 r600_pipe_state_add_reg(&state,
2631 R_028B8C_PA_SU_POLY_OFFSET_BACK_OFFSET,
2632 fui(offset_units));
2633 r600_pipe_state_add_reg(&state,
2634 R_028B78_PA_SU_POLY_OFFSET_DB_FMT_CNTL,
2635 offset_db_fmt_cntl);
2636 r600_context_pipe_state_set(rctx, &state);
2637 }
2638 }
2639
2640 void evergreen_pipe_shader_ps(struct pipe_context *ctx, struct r600_pipe_shader *shader)
2641 {
2642 struct r600_context *rctx = (struct r600_context *)ctx;
2643 struct r600_pipe_state *rstate = &shader->rstate;
2644 struct r600_shader *rshader = &shader->shader;
2645 unsigned i, exports_ps, num_cout, spi_ps_in_control_0, spi_input_z, spi_ps_in_control_1, db_shader_control;
2646 int pos_index = -1, face_index = -1;
2647 int ninterp = 0;
2648 boolean have_linear = FALSE, have_centroid = FALSE, have_perspective = FALSE;
2649 unsigned spi_baryc_cntl, sid, tmp, idx = 0;
2650 unsigned z_export = 0, stencil_export = 0;
2651
2652 rstate->nregs = 0;
2653
2654 db_shader_control = S_02880C_Z_ORDER(V_02880C_EARLY_Z_THEN_LATE_Z);
2655 for (i = 0; i < rshader->ninput; i++) {
2656 /* evergreen NUM_INTERP only contains values interpolated into the LDS,
2657 POSITION goes via GPRs from the SC so isn't counted */
2658 if (rshader->input[i].name == TGSI_SEMANTIC_POSITION)
2659 pos_index = i;
2660 else if (rshader->input[i].name == TGSI_SEMANTIC_FACE)
2661 face_index = i;
2662 else {
2663 ninterp++;
2664 if (rshader->input[i].interpolate == TGSI_INTERPOLATE_LINEAR)
2665 have_linear = TRUE;
2666 if (rshader->input[i].interpolate == TGSI_INTERPOLATE_PERSPECTIVE)
2667 have_perspective = TRUE;
2668 if (rshader->input[i].centroid)
2669 have_centroid = TRUE;
2670 }
2671
2672 sid = rshader->input[i].spi_sid;
2673
2674 if (sid) {
2675
2676 tmp = S_028644_SEMANTIC(sid);
2677
2678 if (rshader->input[i].name == TGSI_SEMANTIC_POSITION ||
2679 rshader->input[i].interpolate == TGSI_INTERPOLATE_CONSTANT ||
2680 (rshader->input[i].interpolate == TGSI_INTERPOLATE_COLOR &&
2681 rctx->rasterizer && rctx->rasterizer->flatshade)) {
2682 tmp |= S_028644_FLAT_SHADE(1);
2683 }
2684
2685 if (rshader->input[i].name == TGSI_SEMANTIC_GENERIC &&
2686 (rctx->sprite_coord_enable & (1 << rshader->input[i].sid))) {
2687 tmp |= S_028644_PT_SPRITE_TEX(1);
2688 }
2689
2690 r600_pipe_state_add_reg(rstate, R_028644_SPI_PS_INPUT_CNTL_0 + idx * 4,
2691 tmp);
2692
2693 idx++;
2694 }
2695 }
2696
2697 for (i = 0; i < rshader->noutput; i++) {
2698 if (rshader->output[i].name == TGSI_SEMANTIC_POSITION)
2699 z_export = 1;
2700 if (rshader->output[i].name == TGSI_SEMANTIC_STENCIL)
2701 stencil_export = 1;
2702 }
2703 if (rshader->uses_kill)
2704 db_shader_control |= S_02880C_KILL_ENABLE(1);
2705
2706 db_shader_control |= S_02880C_Z_EXPORT_ENABLE(z_export);
2707 db_shader_control |= S_02880C_STENCIL_EXPORT_ENABLE(stencil_export);
2708
2709 exports_ps = 0;
2710 for (i = 0; i < rshader->noutput; i++) {
2711 if (rshader->output[i].name == TGSI_SEMANTIC_POSITION ||
2712 rshader->output[i].name == TGSI_SEMANTIC_STENCIL)
2713 exports_ps |= 1;
2714 }
2715
2716 num_cout = rshader->nr_ps_color_exports;
2717
2718 exports_ps |= S_02884C_EXPORT_COLORS(num_cout);
2719 if (!exports_ps) {
2720 /* always at least export 1 component per pixel */
2721 exports_ps = 2;
2722 }
2723 shader->nr_ps_color_outputs = num_cout;
2724 if (ninterp == 0) {
2725 ninterp = 1;
2726 have_perspective = TRUE;
2727 }
2728
2729 if (!have_perspective && !have_linear)
2730 have_perspective = TRUE;
2731
2732 spi_ps_in_control_0 = S_0286CC_NUM_INTERP(ninterp) |
2733 S_0286CC_PERSP_GRADIENT_ENA(have_perspective) |
2734 S_0286CC_LINEAR_GRADIENT_ENA(have_linear);
2735 spi_input_z = 0;
2736 if (pos_index != -1) {
2737 spi_ps_in_control_0 |= S_0286CC_POSITION_ENA(1) |
2738 S_0286CC_POSITION_CENTROID(rshader->input[pos_index].centroid) |
2739 S_0286CC_POSITION_ADDR(rshader->input[pos_index].gpr);
2740 spi_input_z |= 1;
2741 }
2742
2743 spi_ps_in_control_1 = 0;
2744 if (face_index != -1) {
2745 spi_ps_in_control_1 |= S_0286D0_FRONT_FACE_ENA(1) |
2746 S_0286D0_FRONT_FACE_ADDR(rshader->input[face_index].gpr);
2747 }
2748
2749 spi_baryc_cntl = 0;
2750 if (have_perspective)
2751 spi_baryc_cntl |= S_0286E0_PERSP_CENTER_ENA(1) |
2752 S_0286E0_PERSP_CENTROID_ENA(have_centroid);
2753 if (have_linear)
2754 spi_baryc_cntl |= S_0286E0_LINEAR_CENTER_ENA(1) |
2755 S_0286E0_LINEAR_CENTROID_ENA(have_centroid);
2756
2757 r600_pipe_state_add_reg(rstate, R_0286CC_SPI_PS_IN_CONTROL_0,
2758 spi_ps_in_control_0);
2759 r600_pipe_state_add_reg(rstate, R_0286D0_SPI_PS_IN_CONTROL_1,
2760 spi_ps_in_control_1);
2761 r600_pipe_state_add_reg(rstate, R_0286E4_SPI_PS_IN_CONTROL_2,
2762 0);
2763 r600_pipe_state_add_reg(rstate, R_0286D8_SPI_INPUT_Z, spi_input_z);
2764 r600_pipe_state_add_reg(rstate,
2765 R_0286E0_SPI_BARYC_CNTL,
2766 spi_baryc_cntl);
2767
2768 r600_pipe_state_add_reg_bo(rstate,
2769 R_028840_SQ_PGM_START_PS,
2770 r600_resource_va(ctx->screen, (void *)shader->bo) >> 8,
2771 shader->bo, RADEON_USAGE_READ);
2772 r600_pipe_state_add_reg(rstate,
2773 R_028844_SQ_PGM_RESOURCES_PS,
2774 S_028844_NUM_GPRS(rshader->bc.ngpr) |
2775 S_028844_PRIME_CACHE_ON_DRAW(1) |
2776 S_028844_STACK_SIZE(rshader->bc.nstack));
2777 r600_pipe_state_add_reg(rstate,
2778 R_02884C_SQ_PGM_EXPORTS_PS,
2779 exports_ps);
2780
2781 shader->db_shader_control = db_shader_control;
2782 shader->ps_depth_export = z_export | stencil_export;
2783
2784 shader->sprite_coord_enable = rctx->sprite_coord_enable;
2785 if (rctx->rasterizer)
2786 shader->flatshade = rctx->rasterizer->flatshade;
2787 }
2788
2789 void evergreen_pipe_shader_vs(struct pipe_context *ctx, struct r600_pipe_shader *shader)
2790 {
2791 struct r600_context *rctx = (struct r600_context *)ctx;
2792 struct r600_pipe_state *rstate = &shader->rstate;
2793 struct r600_shader *rshader = &shader->shader;
2794 unsigned spi_vs_out_id[10] = {};
2795 unsigned i, tmp, nparams = 0;
2796
2797 /* clear previous register */
2798 rstate->nregs = 0;
2799
2800 for (i = 0; i < rshader->noutput; i++) {
2801 if (rshader->output[i].spi_sid) {
2802 tmp = rshader->output[i].spi_sid << ((nparams & 3) * 8);
2803 spi_vs_out_id[nparams / 4] |= tmp;
2804 nparams++;
2805 }
2806 }
2807
2808 for (i = 0; i < 10; i++) {
2809 r600_pipe_state_add_reg(rstate,
2810 R_02861C_SPI_VS_OUT_ID_0 + i * 4,
2811 spi_vs_out_id[i]);
2812 }
2813
2814 /* Certain attributes (position, psize, etc.) don't count as params.
2815 * VS is required to export at least one param and r600_shader_from_tgsi()
2816 * takes care of adding a dummy export.
2817 */
2818 if (nparams < 1)
2819 nparams = 1;
2820
2821 r600_pipe_state_add_reg(rstate,
2822 R_0286C4_SPI_VS_OUT_CONFIG,
2823 S_0286C4_VS_EXPORT_COUNT(nparams - 1));
2824 r600_pipe_state_add_reg(rstate,
2825 R_028860_SQ_PGM_RESOURCES_VS,
2826 S_028860_NUM_GPRS(rshader->bc.ngpr) |
2827 S_028860_STACK_SIZE(rshader->bc.nstack));
2828 r600_pipe_state_add_reg_bo(rstate,
2829 R_02885C_SQ_PGM_START_VS,
2830 r600_resource_va(ctx->screen, (void *)shader->bo) >> 8,
2831 shader->bo, RADEON_USAGE_READ);
2832
2833 shader->pa_cl_vs_out_cntl =
2834 S_02881C_VS_OUT_CCDIST0_VEC_ENA((rshader->clip_dist_write & 0x0F) != 0) |
2835 S_02881C_VS_OUT_CCDIST1_VEC_ENA((rshader->clip_dist_write & 0xF0) != 0) |
2836 S_02881C_VS_OUT_MISC_VEC_ENA(rshader->vs_out_misc_write) |
2837 S_02881C_USE_VTX_POINT_SIZE(rshader->vs_out_point_size);
2838 }
2839
2840 void evergreen_fetch_shader(struct pipe_context *ctx,
2841 struct r600_vertex_element *ve)
2842 {
2843 struct r600_context *rctx = (struct r600_context *)ctx;
2844 struct r600_pipe_state *rstate = &ve->rstate;
2845 rstate->id = R600_PIPE_STATE_FETCH_SHADER;
2846 rstate->nregs = 0;
2847 r600_pipe_state_add_reg_bo(rstate, R_0288A4_SQ_PGM_START_FS,
2848 r600_resource_va(ctx->screen, (void *)ve->fetch_shader) >> 8,
2849 ve->fetch_shader, RADEON_USAGE_READ);
2850 }
2851
2852 void *evergreen_create_db_flush_dsa(struct r600_context *rctx)
2853 {
2854 struct pipe_depth_stencil_alpha_state dsa = {{0}};
2855
2856 return rctx->context.create_depth_stencil_alpha_state(&rctx->context, &dsa);
2857 }
2858
2859 void evergreen_update_dual_export_state(struct r600_context * rctx)
2860 {
2861 unsigned dual_export = rctx->export_16bpc && rctx->nr_cbufs &&
2862 !rctx->ps_shader->current->ps_depth_export;
2863
2864 unsigned db_source_format = dual_export ? V_02880C_EXPORT_DB_TWO :
2865 V_02880C_EXPORT_DB_FULL;
2866
2867 unsigned db_shader_control = rctx->ps_shader->current->db_shader_control |
2868 S_02880C_DUAL_EXPORT_ENABLE(dual_export) |
2869 S_02880C_DB_SOURCE_FORMAT(db_source_format);
2870
2871 if (db_shader_control != rctx->db_shader_control) {
2872 struct r600_pipe_state rstate;
2873
2874 rctx->db_shader_control = db_shader_control;
2875
2876 rstate.nregs = 0;
2877 r600_pipe_state_add_reg(&rstate, R_02880C_DB_SHADER_CONTROL, db_shader_control);
2878 r600_context_pipe_state_set(rctx, &rstate);
2879 }
2880 }