2 * Copyright 2010 Jerome Glisse <glisse@freedesktop.org>
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
23 #include "r600_pipe.h"
24 #include "r600_public.h"
27 #include "pipe/p_shader_tokens.h"
28 #include "util/u_blitter.h"
29 #include "util/u_format_s3tc.h"
30 #include "util/u_simple_shaders.h"
31 #include "util/u_upload_mgr.h"
32 #include "vl/vl_decoder.h"
33 #include "vl/vl_video_buffer.h"
34 #include "os/os_time.h"
39 static struct r600_fence
*r600_create_fence(struct r600_context
*rctx
)
41 struct r600_screen
*rscreen
= rctx
->screen
;
42 struct r600_fence
*fence
= NULL
;
44 pipe_mutex_lock(rscreen
->fences
.mutex
);
46 if (!rscreen
->fences
.bo
) {
47 /* Create the shared buffer object */
48 rscreen
->fences
.bo
= (struct r600_resource
*)
49 pipe_buffer_create(&rscreen
->screen
, PIPE_BIND_CUSTOM
,
50 PIPE_USAGE_STAGING
, 4096);
51 if (!rscreen
->fences
.bo
) {
52 R600_ERR("r600: failed to create bo for fence objects\n");
55 rscreen
->fences
.data
= rctx
->ws
->buffer_map(rscreen
->fences
.bo
->cs_buf
,
57 PIPE_TRANSFER_READ_WRITE
);
60 if (!LIST_IS_EMPTY(&rscreen
->fences
.pool
)) {
61 struct r600_fence
*entry
;
63 /* Try to find a freed fence that has been signalled */
64 LIST_FOR_EACH_ENTRY(entry
, &rscreen
->fences
.pool
, head
) {
65 if (rscreen
->fences
.data
[entry
->index
] != 0) {
66 LIST_DELINIT(&entry
->head
);
74 /* Allocate a new fence */
75 struct r600_fence_block
*block
;
78 if ((rscreen
->fences
.next_index
+ 1) >= 1024) {
79 R600_ERR("r600: too many concurrent fences\n");
83 index
= rscreen
->fences
.next_index
++;
85 if (!(index
% FENCE_BLOCK_SIZE
)) {
86 /* Allocate a new block */
87 block
= CALLOC_STRUCT(r600_fence_block
);
91 LIST_ADD(&block
->head
, &rscreen
->fences
.blocks
);
93 block
= LIST_ENTRY(struct r600_fence_block
, rscreen
->fences
.blocks
.next
, head
);
96 fence
= &block
->fences
[index
% FENCE_BLOCK_SIZE
];
100 pipe_reference_init(&fence
->reference
, 1);
102 rscreen
->fences
.data
[fence
->index
] = 0;
103 r600_context_emit_fence(rctx
, rscreen
->fences
.bo
, fence
->index
, 1);
105 /* Create a dummy BO so that fence_finish without a timeout can sleep waiting for completion */
106 fence
->sleep_bo
= (struct r600_resource
*)
107 pipe_buffer_create(&rctx
->screen
->screen
, PIPE_BIND_CUSTOM
,
108 PIPE_USAGE_STAGING
, 1);
109 /* Add the fence as a dummy relocation. */
110 r600_context_bo_reloc(rctx
, fence
->sleep_bo
, RADEON_USAGE_READWRITE
);
113 pipe_mutex_unlock(rscreen
->fences
.mutex
);
118 void r600_flush(struct pipe_context
*ctx
, struct pipe_fence_handle
**fence
,
121 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
122 struct r600_fence
**rfence
= (struct r600_fence
**)fence
;
123 struct pipe_query
*render_cond
= NULL
;
124 unsigned render_cond_mode
= 0;
127 *rfence
= r600_create_fence(rctx
);
129 /* Disable render condition. */
130 if (rctx
->current_render_cond
) {
131 render_cond
= rctx
->current_render_cond
;
132 render_cond_mode
= rctx
->current_render_cond_mode
;
133 ctx
->render_condition(ctx
, NULL
, 0);
136 r600_context_flush(rctx
, flags
);
138 /* Re-enable render condition. */
140 ctx
->render_condition(ctx
, render_cond
, render_cond_mode
);
144 static void r600_flush_from_st(struct pipe_context
*ctx
,
145 struct pipe_fence_handle
**fence
)
147 r600_flush(ctx
, fence
, 0);
150 static void r600_flush_from_winsys(void *ctx
, unsigned flags
)
152 r600_flush((struct pipe_context
*)ctx
, NULL
, flags
);
155 static void r600_destroy_context(struct pipe_context
*context
)
157 struct r600_context
*rctx
= (struct r600_context
*)context
;
159 if (rctx
->dummy_pixel_shader
) {
160 rctx
->context
.delete_fs_state(&rctx
->context
, rctx
->dummy_pixel_shader
);
162 if (rctx
->custom_dsa_flush
) {
163 rctx
->context
.delete_depth_stencil_alpha_state(&rctx
->context
, rctx
->custom_dsa_flush
);
165 if (rctx
->custom_blend_resolve
) {
166 rctx
->context
.delete_blend_state(&rctx
->context
, rctx
->custom_blend_resolve
);
168 util_unreference_framebuffer_state(&rctx
->framebuffer
);
170 r600_context_fini(rctx
);
173 util_blitter_destroy(rctx
->blitter
);
175 for (int i
= 0; i
< R600_PIPE_NSTATES
; i
++) {
176 free(rctx
->states
[i
]);
179 if (rctx
->uploader
) {
180 u_upload_destroy(rctx
->uploader
);
182 util_slab_destroy(&rctx
->pool_transfers
);
184 r600_release_command_buffer(&rctx
->start_cs_cmd
);
187 rctx
->ws
->cs_destroy(rctx
->cs
);
194 static struct pipe_context
*r600_create_context(struct pipe_screen
*screen
, void *priv
)
196 struct r600_context
*rctx
= CALLOC_STRUCT(r600_context
);
197 struct r600_screen
* rscreen
= (struct r600_screen
*)screen
;
202 util_slab_create(&rctx
->pool_transfers
,
203 sizeof(struct r600_transfer
), 64,
204 UTIL_SLAB_SINGLETHREADED
);
206 rctx
->context
.screen
= screen
;
207 rctx
->context
.priv
= priv
;
208 rctx
->context
.destroy
= r600_destroy_context
;
209 rctx
->context
.flush
= r600_flush_from_st
;
211 /* Easy accessing of screen/winsys. */
212 rctx
->screen
= rscreen
;
213 rctx
->ws
= rscreen
->ws
;
214 rctx
->family
= rscreen
->family
;
215 rctx
->chip_class
= rscreen
->chip_class
;
217 LIST_INITHEAD(&rctx
->dirty_states
);
218 LIST_INITHEAD(&rctx
->active_timer_queries
);
219 LIST_INITHEAD(&rctx
->active_nontimer_queries
);
220 LIST_INITHEAD(&rctx
->dirty
);
221 LIST_INITHEAD(&rctx
->enable_list
);
223 rctx
->range
= CALLOC(NUM_RANGES
, sizeof(struct r600_range
));
227 r600_init_blit_functions(rctx
);
228 r600_init_query_functions(rctx
);
229 r600_init_context_resource_functions(rctx
);
230 r600_init_surface_functions(rctx
);
231 rctx
->context
.draw_vbo
= r600_draw_vbo
;
233 rctx
->context
.create_video_decoder
= vl_create_decoder
;
234 rctx
->context
.create_video_buffer
= vl_video_buffer_create
;
236 r600_init_common_atoms(rctx
);
238 switch (rctx
->chip_class
) {
241 r600_init_state_functions(rctx
);
242 r600_init_atom_start_cs(rctx
);
243 if (r600_context_init(rctx
))
245 rctx
->custom_dsa_flush
= r600_create_db_flush_dsa(rctx
);
246 rctx
->has_vertex_cache
= !(rctx
->family
== CHIP_RV610
||
247 rctx
->family
== CHIP_RV620
||
248 rctx
->family
== CHIP_RS780
||
249 rctx
->family
== CHIP_RS880
||
250 rctx
->family
== CHIP_RV710
);
254 evergreen_init_state_functions(rctx
);
255 evergreen_init_atom_start_cs(rctx
);
256 evergreen_init_atom_start_compute_cs(rctx
);
257 if (evergreen_context_init(rctx
))
259 rctx
->custom_dsa_flush
= evergreen_create_db_flush_dsa(rctx
);
260 rctx
->custom_blend_resolve
= evergreen_create_resolve_blend(rctx
);
261 rctx
->has_vertex_cache
= !(rctx
->family
== CHIP_CEDAR
||
262 rctx
->family
== CHIP_PALM
||
263 rctx
->family
== CHIP_SUMO
||
264 rctx
->family
== CHIP_SUMO2
||
265 rctx
->family
== CHIP_CAICOS
||
266 rctx
->family
== CHIP_CAYMAN
||
267 rctx
->family
== CHIP_ARUBA
);
270 R600_ERR("Unsupported chip class %d.\n", rctx
->chip_class
);
274 rctx
->cs
= rctx
->ws
->cs_create(rctx
->ws
);
275 rctx
->ws
->cs_set_flush_callback(rctx
->cs
, r600_flush_from_winsys
, rctx
);
276 r600_emit_atom(rctx
, &rctx
->start_cs_cmd
.atom
);
278 rctx
->uploader
= u_upload_create(&rctx
->context
, 1024 * 1024, 256,
279 PIPE_BIND_INDEX_BUFFER
|
280 PIPE_BIND_CONSTANT_BUFFER
);
284 rctx
->blitter
= util_blitter_create(&rctx
->context
);
285 if (rctx
->blitter
== NULL
)
288 r600_get_backend_mask(rctx
); /* this emits commands and must be last */
290 if (rctx
->chip_class
== R600
)
291 r600_set_max_scissor(rctx
);
293 rctx
->dummy_pixel_shader
=
294 util_make_fragment_cloneinput_shader(&rctx
->context
, 0,
295 TGSI_SEMANTIC_GENERIC
,
296 TGSI_INTERPOLATE_CONSTANT
);
297 rctx
->context
.bind_fs_state(&rctx
->context
, rctx
->dummy_pixel_shader
);
299 return &rctx
->context
;
302 r600_destroy_context(&rctx
->context
);
309 static const char* r600_get_vendor(struct pipe_screen
* pscreen
)
314 static const char *r600_get_family_name(enum radeon_family family
)
317 case CHIP_R600
: return "AMD R600";
318 case CHIP_RV610
: return "AMD RV610";
319 case CHIP_RV630
: return "AMD RV630";
320 case CHIP_RV670
: return "AMD RV670";
321 case CHIP_RV620
: return "AMD RV620";
322 case CHIP_RV635
: return "AMD RV635";
323 case CHIP_RS780
: return "AMD RS780";
324 case CHIP_RS880
: return "AMD RS880";
325 case CHIP_RV770
: return "AMD RV770";
326 case CHIP_RV730
: return "AMD RV730";
327 case CHIP_RV710
: return "AMD RV710";
328 case CHIP_RV740
: return "AMD RV740";
329 case CHIP_CEDAR
: return "AMD CEDAR";
330 case CHIP_REDWOOD
: return "AMD REDWOOD";
331 case CHIP_JUNIPER
: return "AMD JUNIPER";
332 case CHIP_CYPRESS
: return "AMD CYPRESS";
333 case CHIP_HEMLOCK
: return "AMD HEMLOCK";
334 case CHIP_PALM
: return "AMD PALM";
335 case CHIP_SUMO
: return "AMD SUMO";
336 case CHIP_SUMO2
: return "AMD SUMO2";
337 case CHIP_BARTS
: return "AMD BARTS";
338 case CHIP_TURKS
: return "AMD TURKS";
339 case CHIP_CAICOS
: return "AMD CAICOS";
340 case CHIP_CAYMAN
: return "AMD CAYMAN";
341 case CHIP_ARUBA
: return "AMD ARUBA";
342 default: return "AMD unknown";
346 static const char* r600_get_name(struct pipe_screen
* pscreen
)
348 struct r600_screen
*rscreen
= (struct r600_screen
*)pscreen
;
350 return r600_get_family_name(rscreen
->family
);
353 static int r600_get_param(struct pipe_screen
* pscreen
, enum pipe_cap param
)
355 struct r600_screen
*rscreen
= (struct r600_screen
*)pscreen
;
356 enum radeon_family family
= rscreen
->family
;
359 /* Supported features (boolean caps). */
360 case PIPE_CAP_NPOT_TEXTURES
:
361 case PIPE_CAP_TWO_SIDED_STENCIL
:
362 case PIPE_CAP_ANISOTROPIC_FILTER
:
363 case PIPE_CAP_POINT_SPRITE
:
364 case PIPE_CAP_OCCLUSION_QUERY
:
365 case PIPE_CAP_TEXTURE_SHADOW_MAP
:
366 case PIPE_CAP_TEXTURE_MIRROR_CLAMP
:
367 case PIPE_CAP_BLEND_EQUATION_SEPARATE
:
368 case PIPE_CAP_TEXTURE_SWIZZLE
:
369 case PIPE_CAP_DEPTHSTENCIL_CLEAR_SEPARATE
:
370 case PIPE_CAP_DEPTH_CLIP_DISABLE
:
371 case PIPE_CAP_SHADER_STENCIL_EXPORT
:
372 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR
:
373 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS
:
374 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT
:
375 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER
:
377 case PIPE_CAP_SEAMLESS_CUBE_MAP
:
378 case PIPE_CAP_PRIMITIVE_RESTART
:
379 case PIPE_CAP_CONDITIONAL_RENDER
:
380 case PIPE_CAP_TEXTURE_BARRIER
:
381 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED
:
382 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION
:
383 case PIPE_CAP_TGSI_INSTANCEID
:
384 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY
:
385 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY
:
386 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY
:
387 case PIPE_CAP_USER_INDEX_BUFFERS
:
388 case PIPE_CAP_USER_CONSTANT_BUFFERS
:
389 case PIPE_CAP_COMPUTE
:
390 case PIPE_CAP_START_INSTANCE
:
391 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS
:
394 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT
:
397 case PIPE_CAP_GLSL_FEATURE_LEVEL
:
400 /* Supported except the original R600. */
401 case PIPE_CAP_INDEP_BLEND_ENABLE
:
402 case PIPE_CAP_INDEP_BLEND_FUNC
:
403 /* R600 doesn't support per-MRT blends */
404 return family
== CHIP_R600
? 0 : 1;
406 /* Supported on Evergreen. */
407 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE
:
408 return family
>= CHIP_CEDAR
? 1 : 0;
410 /* Unsupported features. */
411 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT
:
412 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER
:
413 case PIPE_CAP_SCALED_RESOLVE
:
414 case PIPE_CAP_TGSI_CAN_COMPACT_VARYINGS
:
415 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS
:
416 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED
:
417 case PIPE_CAP_VERTEX_COLOR_CLAMPED
:
418 case PIPE_CAP_USER_VERTEX_BUFFERS
:
419 case PIPE_CAP_QUERY_TIMESTAMP
:
423 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS
:
424 return rscreen
->has_streamout
? 4 : 0;
425 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME
:
426 return rscreen
->has_streamout
? 1 : 0;
427 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS
:
428 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS
:
432 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS
:
433 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS
:
434 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS
:
435 if (family
>= CHIP_CEDAR
)
439 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS
:
440 return rscreen
->info
.drm_minor
>= 9 ?
441 (family
>= CHIP_CEDAR
? 16384 : 8192) : 0;
442 case PIPE_CAP_MAX_COMBINED_SAMPLERS
:
445 /* Render targets. */
446 case PIPE_CAP_MAX_RENDER_TARGETS
:
447 /* XXX some r6xx are buggy and can only do 4 */
450 /* Timer queries, present when the clock frequency is non zero. */
451 case PIPE_CAP_TIMER_QUERY
:
452 return rscreen
->info
.r600_clock_crystal_freq
!= 0;
454 case PIPE_CAP_MIN_TEXEL_OFFSET
:
457 case PIPE_CAP_MAX_TEXEL_OFFSET
:
463 static float r600_get_paramf(struct pipe_screen
* pscreen
,
464 enum pipe_capf param
)
466 struct r600_screen
*rscreen
= (struct r600_screen
*)pscreen
;
467 enum radeon_family family
= rscreen
->family
;
470 case PIPE_CAPF_MAX_LINE_WIDTH
:
471 case PIPE_CAPF_MAX_LINE_WIDTH_AA
:
472 case PIPE_CAPF_MAX_POINT_WIDTH
:
473 case PIPE_CAPF_MAX_POINT_WIDTH_AA
:
474 if (family
>= CHIP_CEDAR
)
478 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY
:
480 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS
:
482 case PIPE_CAPF_GUARD_BAND_LEFT
:
483 case PIPE_CAPF_GUARD_BAND_TOP
:
484 case PIPE_CAPF_GUARD_BAND_RIGHT
:
485 case PIPE_CAPF_GUARD_BAND_BOTTOM
:
491 static int r600_get_shader_param(struct pipe_screen
* pscreen
, unsigned shader
, enum pipe_shader_cap param
)
495 case PIPE_SHADER_FRAGMENT
:
496 case PIPE_SHADER_VERTEX
:
497 case PIPE_SHADER_COMPUTE
:
499 case PIPE_SHADER_GEOMETRY
:
500 /* XXX: support and enable geometry programs */
503 /* XXX: support tessellation on Evergreen */
507 /* XXX: all these should be fixed, since r600 surely supports much more! */
509 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS
:
510 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS
:
511 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS
:
512 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS
:
514 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH
:
516 case PIPE_SHADER_CAP_MAX_INPUTS
:
517 if(shader
== PIPE_SHADER_FRAGMENT
)
521 case PIPE_SHADER_CAP_MAX_TEMPS
:
522 return 256; /* Max native temporaries. */
523 case PIPE_SHADER_CAP_MAX_ADDRS
:
524 /* XXX Isn't this equal to TEMPS? */
525 return 1; /* Max native address registers */
526 case PIPE_SHADER_CAP_MAX_CONSTS
:
527 return R600_MAX_CONST_BUFFER_SIZE
;
528 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS
:
529 return R600_MAX_CONST_BUFFERS
-1;
530 case PIPE_SHADER_CAP_MAX_PREDS
:
531 return 0; /* nothing uses this */
532 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED
:
534 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR
:
535 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR
:
536 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR
:
537 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR
:
539 case PIPE_SHADER_CAP_SUBROUTINES
:
541 case PIPE_SHADER_CAP_INTEGERS
:
543 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS
:
545 case PIPE_SHADER_CAP_PREFERRED_IR
:
546 if (shader
== PIPE_SHADER_COMPUTE
) {
547 return PIPE_SHADER_IR_LLVM
;
549 return PIPE_SHADER_IR_TGSI
;
555 static int r600_get_video_param(struct pipe_screen
*screen
,
556 enum pipe_video_profile profile
,
557 enum pipe_video_cap param
)
560 case PIPE_VIDEO_CAP_SUPPORTED
:
561 return vl_profile_supported(screen
, profile
);
562 case PIPE_VIDEO_CAP_NPOT_TEXTURES
:
564 case PIPE_VIDEO_CAP_MAX_WIDTH
:
565 case PIPE_VIDEO_CAP_MAX_HEIGHT
:
566 return vl_video_buffer_max_size(screen
);
567 case PIPE_VIDEO_CAP_PREFERED_FORMAT
:
568 return PIPE_FORMAT_NV12
;
569 case PIPE_VIDEO_CAP_PREFERS_INTERLACED
:
571 case PIPE_VIDEO_CAP_SUPPORTS_INTERLACED
:
573 case PIPE_VIDEO_CAP_SUPPORTS_PROGRESSIVE
:
580 static int r600_get_compute_param(struct pipe_screen
*screen
,
581 enum pipe_compute_cap param
,
584 //TODO: select these params by asic
586 case PIPE_COMPUTE_CAP_IR_TARGET
:
588 strcpy(ret
, "r600--");
590 return 7 * sizeof(char);
592 case PIPE_COMPUTE_CAP_GRID_DIMENSION
:
594 uint64_t * grid_dimension
= ret
;
595 grid_dimension
[0] = 3;
597 return 1 * sizeof(uint64_t);
599 case PIPE_COMPUTE_CAP_MAX_GRID_SIZE
:
601 uint64_t * grid_size
= ret
;
602 grid_size
[0] = 65535;
603 grid_size
[1] = 65535;
606 return 3 * sizeof(uint64_t) ;
608 case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE
:
610 uint64_t * block_size
= ret
;
615 return 3 * sizeof(uint64_t);
617 case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK
:
619 uint64_t * max_threads_per_block
= ret
;
620 *max_threads_per_block
= 256;
622 return sizeof(uint64_t);
624 case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE
:
626 uint64_t * max_global_size
= ret
;
627 /* XXX: This is 64kb for now until we get the
628 * compute memory pool working correctly.
630 *max_global_size
= 1024 * 16 * 4;
632 return sizeof(uint64_t);
634 case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE
:
636 uint64_t * max_input_size
= ret
;
637 *max_input_size
= 1024;
639 return sizeof(uint64_t);
641 case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE
:
643 uint64_t * max_local_size
= ret
;
644 /* XXX: This is what the proprietary driver reports, we
645 * may want to use a different value. */
646 *max_local_size
= 32768;
648 return sizeof(uint64_t);
651 fprintf(stderr
, "unknown PIPE_COMPUTE_CAP %d\n", param
);
656 static void r600_destroy_screen(struct pipe_screen
* pscreen
)
658 struct r600_screen
*rscreen
= (struct r600_screen
*)pscreen
;
663 if (rscreen
->global_pool
) {
664 compute_memory_pool_delete(rscreen
->global_pool
);
667 if (rscreen
->fences
.bo
) {
668 struct r600_fence_block
*entry
, *tmp
;
670 LIST_FOR_EACH_ENTRY_SAFE(entry
, tmp
, &rscreen
->fences
.blocks
, head
) {
671 LIST_DEL(&entry
->head
);
675 rscreen
->ws
->buffer_unmap(rscreen
->fences
.bo
->cs_buf
);
676 pipe_resource_reference((struct pipe_resource
**)&rscreen
->fences
.bo
, NULL
);
678 pipe_mutex_destroy(rscreen
->fences
.mutex
);
680 rscreen
->ws
->destroy(rscreen
->ws
);
684 static void r600_fence_reference(struct pipe_screen
*pscreen
,
685 struct pipe_fence_handle
**ptr
,
686 struct pipe_fence_handle
*fence
)
688 struct r600_fence
**oldf
= (struct r600_fence
**)ptr
;
689 struct r600_fence
*newf
= (struct r600_fence
*)fence
;
691 if (pipe_reference(&(*oldf
)->reference
, &newf
->reference
)) {
692 struct r600_screen
*rscreen
= (struct r600_screen
*)pscreen
;
693 pipe_mutex_lock(rscreen
->fences
.mutex
);
694 pipe_resource_reference((struct pipe_resource
**)&(*oldf
)->sleep_bo
, NULL
);
695 LIST_ADDTAIL(&(*oldf
)->head
, &rscreen
->fences
.pool
);
696 pipe_mutex_unlock(rscreen
->fences
.mutex
);
702 static boolean
r600_fence_signalled(struct pipe_screen
*pscreen
,
703 struct pipe_fence_handle
*fence
)
705 struct r600_screen
*rscreen
= (struct r600_screen
*)pscreen
;
706 struct r600_fence
*rfence
= (struct r600_fence
*)fence
;
708 return rscreen
->fences
.data
[rfence
->index
];
711 static boolean
r600_fence_finish(struct pipe_screen
*pscreen
,
712 struct pipe_fence_handle
*fence
,
715 struct r600_screen
*rscreen
= (struct r600_screen
*)pscreen
;
716 struct r600_fence
*rfence
= (struct r600_fence
*)fence
;
717 int64_t start_time
= 0;
720 if (timeout
!= PIPE_TIMEOUT_INFINITE
) {
721 start_time
= os_time_get();
723 /* Convert to microseconds. */
727 while (rscreen
->fences
.data
[rfence
->index
] == 0) {
728 /* Special-case infinite timeout - wait for the dummy BO to become idle */
729 if (timeout
== PIPE_TIMEOUT_INFINITE
) {
730 rscreen
->ws
->buffer_wait(rfence
->sleep_bo
->buf
, RADEON_USAGE_READWRITE
);
734 /* The dummy BO will be busy until the CS including the fence has completed, or
735 * the GPU is reset. Don't bother continuing to spin when the BO is idle. */
736 if (!rscreen
->ws
->buffer_is_busy(rfence
->sleep_bo
->buf
, RADEON_USAGE_READWRITE
))
746 if (timeout
!= PIPE_TIMEOUT_INFINITE
&&
747 os_time_get() - start_time
>= timeout
) {
752 return rscreen
->fences
.data
[rfence
->index
] != 0;
755 static int r600_interpret_tiling(struct r600_screen
*rscreen
, uint32_t tiling_config
)
757 switch ((tiling_config
& 0xe) >> 1) {
759 rscreen
->tiling_info
.num_channels
= 1;
762 rscreen
->tiling_info
.num_channels
= 2;
765 rscreen
->tiling_info
.num_channels
= 4;
768 rscreen
->tiling_info
.num_channels
= 8;
774 switch ((tiling_config
& 0x30) >> 4) {
776 rscreen
->tiling_info
.num_banks
= 4;
779 rscreen
->tiling_info
.num_banks
= 8;
785 switch ((tiling_config
& 0xc0) >> 6) {
787 rscreen
->tiling_info
.group_bytes
= 256;
790 rscreen
->tiling_info
.group_bytes
= 512;
798 static int evergreen_interpret_tiling(struct r600_screen
*rscreen
, uint32_t tiling_config
)
800 switch (tiling_config
& 0xf) {
802 rscreen
->tiling_info
.num_channels
= 1;
805 rscreen
->tiling_info
.num_channels
= 2;
808 rscreen
->tiling_info
.num_channels
= 4;
811 rscreen
->tiling_info
.num_channels
= 8;
817 switch ((tiling_config
& 0xf0) >> 4) {
819 rscreen
->tiling_info
.num_banks
= 4;
822 rscreen
->tiling_info
.num_banks
= 8;
825 rscreen
->tiling_info
.num_banks
= 16;
831 switch ((tiling_config
& 0xf00) >> 8) {
833 rscreen
->tiling_info
.group_bytes
= 256;
836 rscreen
->tiling_info
.group_bytes
= 512;
844 static int r600_init_tiling(struct r600_screen
*rscreen
)
846 uint32_t tiling_config
= rscreen
->info
.r600_tiling_config
;
848 /* set default group bytes, overridden by tiling info ioctl */
849 if (rscreen
->chip_class
<= R700
) {
850 rscreen
->tiling_info
.group_bytes
= 256;
852 rscreen
->tiling_info
.group_bytes
= 512;
858 if (rscreen
->chip_class
<= R700
) {
859 return r600_interpret_tiling(rscreen
, tiling_config
);
861 return evergreen_interpret_tiling(rscreen
, tiling_config
);
865 static unsigned radeon_family_from_device(unsigned device
)
868 #define CHIPSET(pciid, name, family) case pciid: return CHIP_##family;
869 #include "pci_ids/r600_pci_ids.h"
876 struct pipe_screen
*r600_screen_create(struct radeon_winsys
*ws
)
878 struct r600_screen
*rscreen
= CALLOC_STRUCT(r600_screen
);
880 if (rscreen
== NULL
) {
885 ws
->query_info(ws
, &rscreen
->info
);
887 rscreen
->family
= radeon_family_from_device(rscreen
->info
.pci_id
);
888 if (rscreen
->family
== CHIP_UNKNOWN
) {
889 fprintf(stderr
, "r600: Unknown chipset 0x%04X\n", rscreen
->info
.pci_id
);
895 if (rscreen
->family
>= CHIP_CAYMAN
) {
896 rscreen
->chip_class
= CAYMAN
;
897 } else if (rscreen
->family
>= CHIP_CEDAR
) {
898 rscreen
->chip_class
= EVERGREEN
;
899 } else if (rscreen
->family
>= CHIP_RV770
) {
900 rscreen
->chip_class
= R700
;
902 rscreen
->chip_class
= R600
;
905 /* Figure out streamout kernel support. */
906 switch (rscreen
->chip_class
) {
909 rscreen
->has_streamout
= rscreen
->info
.drm_minor
>= 14;
912 rscreen
->has_streamout
= rscreen
->info
.drm_minor
>= 17;
916 rscreen
->has_streamout
= debug_get_bool_option("R600_STREAMOUT", FALSE
);
919 if (r600_init_tiling(rscreen
)) {
924 rscreen
->screen
.destroy
= r600_destroy_screen
;
925 rscreen
->screen
.get_name
= r600_get_name
;
926 rscreen
->screen
.get_vendor
= r600_get_vendor
;
927 rscreen
->screen
.get_param
= r600_get_param
;
928 rscreen
->screen
.get_shader_param
= r600_get_shader_param
;
929 rscreen
->screen
.get_paramf
= r600_get_paramf
;
930 rscreen
->screen
.get_video_param
= r600_get_video_param
;
931 rscreen
->screen
.get_compute_param
= r600_get_compute_param
;
933 if (rscreen
->chip_class
>= EVERGREEN
) {
934 rscreen
->screen
.is_format_supported
= evergreen_is_format_supported
;
936 rscreen
->screen
.is_format_supported
= r600_is_format_supported
;
938 rscreen
->screen
.is_video_format_supported
= vl_video_buffer_is_format_supported
;
939 rscreen
->screen
.context_create
= r600_create_context
;
940 rscreen
->screen
.fence_reference
= r600_fence_reference
;
941 rscreen
->screen
.fence_signalled
= r600_fence_signalled
;
942 rscreen
->screen
.fence_finish
= r600_fence_finish
;
943 r600_init_screen_resource_functions(&rscreen
->screen
);
945 util_format_s3tc_init();
947 rscreen
->fences
.bo
= NULL
;
948 rscreen
->fences
.data
= NULL
;
949 rscreen
->fences
.next_index
= 0;
950 LIST_INITHEAD(&rscreen
->fences
.pool
);
951 LIST_INITHEAD(&rscreen
->fences
.blocks
);
952 pipe_mutex_init(rscreen
->fences
.mutex
);
954 rscreen
->global_pool
= compute_memory_pool_new(rscreen
);
956 return &rscreen
->screen
;