r600g: Use hardware sqrt instruction
[mesa.git] / src / gallium / drivers / r600 / r600_pipe.c
1 /*
2 * Copyright 2010 Jerome Glisse <glisse@freedesktop.org>
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
22 */
23 #include "r600_pipe.h"
24 #include "r600_public.h"
25 #include "r600_isa.h"
26 #include "evergreen_compute.h"
27 #include "r600d.h"
28
29 #include "sb/sb_public.h"
30
31 #include <errno.h>
32 #include "pipe/p_shader_tokens.h"
33 #include "util/u_blitter.h"
34 #include "util/u_debug.h"
35 #include "util/u_memory.h"
36 #include "util/u_simple_shaders.h"
37 #include "util/u_upload_mgr.h"
38 #include "util/u_math.h"
39 #include "vl/vl_decoder.h"
40 #include "vl/vl_video_buffer.h"
41 #include "radeon/radeon_video.h"
42 #include "radeon/radeon_uvd.h"
43 #include "os/os_time.h"
44
45 static const struct debug_named_value r600_debug_options[] = {
46 /* features */
47 #if defined(R600_USE_LLVM)
48 { "llvm", DBG_LLVM, "Enable the LLVM shader compiler" },
49 #endif
50 { "nocpdma", DBG_NO_CP_DMA, "Disable CP DMA" },
51
52 /* shader backend */
53 { "nosb", DBG_NO_SB, "Disable sb backend for graphics shaders" },
54 { "sbcl", DBG_SB_CS, "Enable sb backend for compute shaders" },
55 { "sbdry", DBG_SB_DRY_RUN, "Don't use optimized bytecode (just print the dumps)" },
56 { "sbstat", DBG_SB_STAT, "Print optimization statistics for shaders" },
57 { "sbdump", DBG_SB_DUMP, "Print IR dumps after some optimization passes" },
58 { "sbnofallback", DBG_SB_NO_FALLBACK, "Abort on errors instead of fallback" },
59 { "sbdisasm", DBG_SB_DISASM, "Use sb disassembler for shader dumps" },
60 { "sbsafemath", DBG_SB_SAFEMATH, "Disable unsafe math optimizations" },
61
62 DEBUG_NAMED_VALUE_END /* must be last */
63 };
64
65 /*
66 * pipe_context
67 */
68
69 static void r600_destroy_context(struct pipe_context *context)
70 {
71 struct r600_context *rctx = (struct r600_context *)context;
72
73 r600_isa_destroy(rctx->isa);
74
75 r600_sb_context_destroy(rctx->sb_context);
76
77 pipe_resource_reference((struct pipe_resource**)&rctx->dummy_cmask, NULL);
78 pipe_resource_reference((struct pipe_resource**)&rctx->dummy_fmask, NULL);
79
80 if (rctx->dummy_pixel_shader) {
81 rctx->b.b.delete_fs_state(&rctx->b.b, rctx->dummy_pixel_shader);
82 }
83 if (rctx->custom_dsa_flush) {
84 rctx->b.b.delete_depth_stencil_alpha_state(&rctx->b.b, rctx->custom_dsa_flush);
85 }
86 if (rctx->custom_blend_resolve) {
87 rctx->b.b.delete_blend_state(&rctx->b.b, rctx->custom_blend_resolve);
88 }
89 if (rctx->custom_blend_decompress) {
90 rctx->b.b.delete_blend_state(&rctx->b.b, rctx->custom_blend_decompress);
91 }
92 if (rctx->custom_blend_fastclear) {
93 rctx->b.b.delete_blend_state(&rctx->b.b, rctx->custom_blend_fastclear);
94 }
95 util_unreference_framebuffer_state(&rctx->framebuffer.state);
96
97 if (rctx->blitter) {
98 util_blitter_destroy(rctx->blitter);
99 }
100 if (rctx->allocator_fetch_shader) {
101 u_suballocator_destroy(rctx->allocator_fetch_shader);
102 }
103
104 r600_release_command_buffer(&rctx->start_cs_cmd);
105
106 FREE(rctx->start_compute_cs_cmd.buf);
107
108 r600_common_context_cleanup(&rctx->b);
109 FREE(rctx);
110 }
111
112 static struct pipe_context *r600_create_context(struct pipe_screen *screen, void *priv)
113 {
114 struct r600_context *rctx = CALLOC_STRUCT(r600_context);
115 struct r600_screen* rscreen = (struct r600_screen *)screen;
116 struct radeon_winsys *ws = rscreen->b.ws;
117
118 if (rctx == NULL)
119 return NULL;
120
121 rctx->b.b.screen = screen;
122 rctx->b.b.priv = priv;
123 rctx->b.b.destroy = r600_destroy_context;
124
125 if (!r600_common_context_init(&rctx->b, &rscreen->b))
126 goto fail;
127
128 rctx->screen = rscreen;
129 rctx->keep_tiling_flags = rscreen->b.info.drm_minor >= 12;
130
131 r600_init_blit_functions(rctx);
132
133 if (rscreen->b.info.has_uvd) {
134 rctx->b.b.create_video_codec = r600_uvd_create_decoder;
135 rctx->b.b.create_video_buffer = r600_video_buffer_create;
136 } else {
137 rctx->b.b.create_video_codec = vl_create_decoder;
138 rctx->b.b.create_video_buffer = vl_video_buffer_create;
139 }
140
141 r600_init_common_state_functions(rctx);
142
143 switch (rctx->b.chip_class) {
144 case R600:
145 case R700:
146 r600_init_state_functions(rctx);
147 r600_init_atom_start_cs(rctx);
148 rctx->custom_dsa_flush = r600_create_db_flush_dsa(rctx);
149 rctx->custom_blend_resolve = rctx->b.chip_class == R700 ? r700_create_resolve_blend(rctx)
150 : r600_create_resolve_blend(rctx);
151 rctx->custom_blend_decompress = r600_create_decompress_blend(rctx);
152 rctx->has_vertex_cache = !(rctx->b.family == CHIP_RV610 ||
153 rctx->b.family == CHIP_RV620 ||
154 rctx->b.family == CHIP_RS780 ||
155 rctx->b.family == CHIP_RS880 ||
156 rctx->b.family == CHIP_RV710);
157 break;
158 case EVERGREEN:
159 case CAYMAN:
160 evergreen_init_state_functions(rctx);
161 evergreen_init_atom_start_cs(rctx);
162 evergreen_init_atom_start_compute_cs(rctx);
163 rctx->custom_dsa_flush = evergreen_create_db_flush_dsa(rctx);
164 rctx->custom_blend_resolve = evergreen_create_resolve_blend(rctx);
165 rctx->custom_blend_decompress = evergreen_create_decompress_blend(rctx);
166 rctx->custom_blend_fastclear = evergreen_create_fastclear_blend(rctx);
167 rctx->has_vertex_cache = !(rctx->b.family == CHIP_CEDAR ||
168 rctx->b.family == CHIP_PALM ||
169 rctx->b.family == CHIP_SUMO ||
170 rctx->b.family == CHIP_SUMO2 ||
171 rctx->b.family == CHIP_CAICOS ||
172 rctx->b.family == CHIP_CAYMAN ||
173 rctx->b.family == CHIP_ARUBA);
174 break;
175 default:
176 R600_ERR("Unsupported chip class %d.\n", rctx->b.chip_class);
177 goto fail;
178 }
179
180 rctx->b.rings.gfx.cs = ws->cs_create(ws, RING_GFX,
181 r600_context_gfx_flush, rctx,
182 rscreen->b.trace_bo ?
183 rscreen->b.trace_bo->cs_buf : NULL);
184 rctx->b.rings.gfx.flush = r600_context_gfx_flush;
185
186 rctx->allocator_fetch_shader = u_suballocator_create(&rctx->b.b, 64 * 1024, 256,
187 0, PIPE_USAGE_DEFAULT, FALSE);
188 if (!rctx->allocator_fetch_shader)
189 goto fail;
190
191 rctx->isa = calloc(1, sizeof(struct r600_isa));
192 if (!rctx->isa || r600_isa_init(rctx, rctx->isa))
193 goto fail;
194
195 rctx->blitter = util_blitter_create(&rctx->b.b);
196 if (rctx->blitter == NULL)
197 goto fail;
198 util_blitter_set_texture_multisample(rctx->blitter, rscreen->has_msaa);
199 rctx->blitter->draw_rectangle = r600_draw_rectangle;
200
201 r600_begin_new_cs(rctx);
202 r600_query_init_backend_mask(&rctx->b); /* this emits commands and must be last */
203
204 rctx->dummy_pixel_shader =
205 util_make_fragment_cloneinput_shader(&rctx->b.b, 0,
206 TGSI_SEMANTIC_GENERIC,
207 TGSI_INTERPOLATE_CONSTANT);
208 rctx->b.b.bind_fs_state(&rctx->b.b, rctx->dummy_pixel_shader);
209
210 return &rctx->b.b;
211
212 fail:
213 r600_destroy_context(&rctx->b.b);
214 return NULL;
215 }
216
217 /*
218 * pipe_screen
219 */
220
221 static int r600_get_param(struct pipe_screen* pscreen, enum pipe_cap param)
222 {
223 struct r600_screen *rscreen = (struct r600_screen *)pscreen;
224 enum radeon_family family = rscreen->b.family;
225
226 switch (param) {
227 /* Supported features (boolean caps). */
228 case PIPE_CAP_NPOT_TEXTURES:
229 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
230 case PIPE_CAP_TWO_SIDED_STENCIL:
231 case PIPE_CAP_ANISOTROPIC_FILTER:
232 case PIPE_CAP_POINT_SPRITE:
233 case PIPE_CAP_OCCLUSION_QUERY:
234 case PIPE_CAP_TEXTURE_SHADOW_MAP:
235 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
236 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
237 case PIPE_CAP_TEXTURE_SWIZZLE:
238 case PIPE_CAP_DEPTH_CLIP_DISABLE:
239 case PIPE_CAP_SHADER_STENCIL_EXPORT:
240 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
241 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
242 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
243 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
244 case PIPE_CAP_SM3:
245 case PIPE_CAP_SEAMLESS_CUBE_MAP:
246 case PIPE_CAP_PRIMITIVE_RESTART:
247 case PIPE_CAP_CONDITIONAL_RENDER:
248 case PIPE_CAP_TEXTURE_BARRIER:
249 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
250 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
251 case PIPE_CAP_TGSI_INSTANCEID:
252 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
253 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
254 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
255 case PIPE_CAP_USER_INDEX_BUFFERS:
256 case PIPE_CAP_USER_CONSTANT_BUFFERS:
257 case PIPE_CAP_START_INSTANCE:
258 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
259 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
260 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
261 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
262 case PIPE_CAP_TEXTURE_MULTISAMPLE:
263 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
264 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
265 return 1;
266
267 case PIPE_CAP_COMPUTE:
268 return rscreen->b.chip_class > R700;
269
270 case PIPE_CAP_TGSI_TEXCOORD:
271 return 0;
272
273 case PIPE_CAP_FAKE_SW_MSAA:
274 return 0;
275
276 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
277 return MIN2(rscreen->b.info.vram_size, 0xFFFFFFFF);
278
279 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
280 return R600_MAP_BUFFER_ALIGNMENT;
281
282 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
283 return 256;
284
285 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
286 return 1;
287
288 case PIPE_CAP_GLSL_FEATURE_LEVEL:
289 if (family >= CHIP_CEDAR)
290 return 330;
291 /* pre-evergreen geom shaders need newer kernel */
292 if (rscreen->b.info.drm_minor >= 37)
293 return 330;
294 return 140;
295
296 /* Supported except the original R600. */
297 case PIPE_CAP_INDEP_BLEND_ENABLE:
298 case PIPE_CAP_INDEP_BLEND_FUNC:
299 /* R600 doesn't support per-MRT blends */
300 return family == CHIP_R600 ? 0 : 1;
301
302 /* Supported on Evergreen. */
303 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
304 case PIPE_CAP_CUBE_MAP_ARRAY:
305 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
306 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
307 return family >= CHIP_CEDAR ? 1 : 0;
308
309 /* Unsupported features. */
310 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
311 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
312 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
313 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
314 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
315 case PIPE_CAP_USER_VERTEX_BUFFERS:
316 case PIPE_CAP_TEXTURE_GATHER_SM5:
317 case PIPE_CAP_TEXTURE_QUERY_LOD:
318 case PIPE_CAP_SAMPLE_SHADING:
319 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
320 case PIPE_CAP_DRAW_INDIRECT:
321 return 0;
322
323 /* Stream output. */
324 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
325 return rscreen->b.has_streamout ? 4 : 0;
326 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
327 return rscreen->b.has_streamout ? 1 : 0;
328 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
329 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
330 return 32*4;
331
332 /* Geometry shader output. */
333 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
334 return 1024;
335 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
336 return 16384;
337 case PIPE_CAP_MAX_VERTEX_STREAMS:
338 return 1;
339
340 /* Texturing. */
341 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
342 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
343 if (family >= CHIP_CEDAR)
344 return 15;
345 else
346 return 14;
347 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
348 /* textures support 8192, but layered rendering supports 2048 */
349 return 12;
350 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
351 /* textures support 8192, but layered rendering supports 2048 */
352 return rscreen->b.info.drm_minor >= 9 ? 2048 : 0;
353
354 /* Render targets. */
355 case PIPE_CAP_MAX_RENDER_TARGETS:
356 /* XXX some r6xx are buggy and can only do 4 */
357 return 8;
358
359 case PIPE_CAP_MAX_VIEWPORTS:
360 return 16;
361
362 /* Timer queries, present when the clock frequency is non zero. */
363 case PIPE_CAP_QUERY_TIME_ELAPSED:
364 return rscreen->b.info.r600_clock_crystal_freq != 0;
365 case PIPE_CAP_QUERY_TIMESTAMP:
366 return rscreen->b.info.drm_minor >= 20 &&
367 rscreen->b.info.r600_clock_crystal_freq != 0;
368
369 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
370 case PIPE_CAP_MIN_TEXEL_OFFSET:
371 return -8;
372
373 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
374 case PIPE_CAP_MAX_TEXEL_OFFSET:
375 return 7;
376
377 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
378 return PIPE_QUIRK_TEXTURE_BORDER_COLOR_SWIZZLE_R600;
379 case PIPE_CAP_ENDIANNESS:
380 return PIPE_ENDIAN_LITTLE;
381 }
382 return 0;
383 }
384
385 static int r600_get_shader_param(struct pipe_screen* pscreen, unsigned shader, enum pipe_shader_cap param)
386 {
387 struct r600_screen *rscreen = (struct r600_screen *)pscreen;
388
389 switch(shader)
390 {
391 case PIPE_SHADER_FRAGMENT:
392 case PIPE_SHADER_VERTEX:
393 case PIPE_SHADER_COMPUTE:
394 break;
395 case PIPE_SHADER_GEOMETRY:
396 if (rscreen->b.family >= CHIP_CEDAR)
397 break;
398 /* pre-evergreen geom shaders need newer kernel */
399 if (rscreen->b.info.drm_minor >= 37)
400 break;
401 return 0;
402 default:
403 /* XXX: support tessellation on Evergreen */
404 return 0;
405 }
406
407 switch (param) {
408 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
409 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
410 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
411 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
412 return 16384;
413 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
414 return 32;
415 case PIPE_SHADER_CAP_MAX_INPUTS:
416 return shader == PIPE_SHADER_VERTEX ? 16 : 32;
417 case PIPE_SHADER_CAP_MAX_TEMPS:
418 return 256; /* Max native temporaries. */
419 case PIPE_SHADER_CAP_MAX_ADDRS:
420 /* XXX Isn't this equal to TEMPS? */
421 return 1; /* Max native address registers */
422 case PIPE_SHADER_CAP_MAX_CONSTS:
423 return R600_MAX_CONST_BUFFER_SIZE;
424 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
425 return R600_MAX_USER_CONST_BUFFERS;
426 case PIPE_SHADER_CAP_MAX_PREDS:
427 return 0; /* nothing uses this */
428 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
429 return 1;
430 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
431 return 1;
432 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
433 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
434 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
435 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
436 return 1;
437 case PIPE_SHADER_CAP_SUBROUTINES:
438 return 0;
439 case PIPE_SHADER_CAP_INTEGERS:
440 return 1;
441 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
442 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
443 return 16;
444 case PIPE_SHADER_CAP_PREFERRED_IR:
445 if (shader == PIPE_SHADER_COMPUTE) {
446 return PIPE_SHADER_IR_LLVM;
447 } else {
448 return PIPE_SHADER_IR_TGSI;
449 }
450 case PIPE_SHADER_CAP_DOUBLES:
451 return 0;
452 }
453 return 0;
454 }
455
456 static void r600_destroy_screen(struct pipe_screen* pscreen)
457 {
458 struct r600_screen *rscreen = (struct r600_screen *)pscreen;
459
460 if (rscreen == NULL)
461 return;
462
463 if (!rscreen->b.ws->unref(rscreen->b.ws))
464 return;
465
466 if (rscreen->global_pool) {
467 compute_memory_pool_delete(rscreen->global_pool);
468 }
469
470 r600_destroy_common_screen(&rscreen->b);
471 }
472
473 static struct pipe_resource *r600_resource_create(struct pipe_screen *screen,
474 const struct pipe_resource *templ)
475 {
476 if (templ->target == PIPE_BUFFER &&
477 (templ->bind & PIPE_BIND_GLOBAL))
478 return r600_compute_global_buffer_create(screen, templ);
479
480 return r600_resource_create_common(screen, templ);
481 }
482
483 struct pipe_screen *r600_screen_create(struct radeon_winsys *ws)
484 {
485 struct r600_screen *rscreen = CALLOC_STRUCT(r600_screen);
486
487 if (rscreen == NULL) {
488 return NULL;
489 }
490
491 /* Set functions first. */
492 rscreen->b.b.context_create = r600_create_context;
493 rscreen->b.b.destroy = r600_destroy_screen;
494 rscreen->b.b.get_param = r600_get_param;
495 rscreen->b.b.get_shader_param = r600_get_shader_param;
496 rscreen->b.b.resource_create = r600_resource_create;
497
498 if (!r600_common_screen_init(&rscreen->b, ws)) {
499 FREE(rscreen);
500 return NULL;
501 }
502
503 if (rscreen->b.info.chip_class >= EVERGREEN) {
504 rscreen->b.b.is_format_supported = evergreen_is_format_supported;
505 } else {
506 rscreen->b.b.is_format_supported = r600_is_format_supported;
507 }
508
509 rscreen->b.debug_flags |= debug_get_flags_option("R600_DEBUG", r600_debug_options, 0);
510 if (debug_get_bool_option("R600_DEBUG_COMPUTE", FALSE))
511 rscreen->b.debug_flags |= DBG_COMPUTE;
512 if (debug_get_bool_option("R600_DUMP_SHADERS", FALSE))
513 rscreen->b.debug_flags |= DBG_FS | DBG_VS | DBG_GS | DBG_PS | DBG_CS;
514 if (debug_get_bool_option("R600_HYPERZ", FALSE))
515 rscreen->b.debug_flags |= DBG_HYPERZ;
516 if (debug_get_bool_option("R600_LLVM", FALSE))
517 rscreen->b.debug_flags |= DBG_LLVM;
518
519 if (rscreen->b.family == CHIP_UNKNOWN) {
520 fprintf(stderr, "r600: Unknown chipset 0x%04X\n", rscreen->b.info.pci_id);
521 FREE(rscreen);
522 return NULL;
523 }
524
525 /* Figure out streamout kernel support. */
526 switch (rscreen->b.chip_class) {
527 case R600:
528 if (rscreen->b.family < CHIP_RS780) {
529 rscreen->b.has_streamout = rscreen->b.info.drm_minor >= 14;
530 } else {
531 rscreen->b.has_streamout = rscreen->b.info.drm_minor >= 23;
532 }
533 break;
534 case R700:
535 rscreen->b.has_streamout = rscreen->b.info.drm_minor >= 17;
536 break;
537 case EVERGREEN:
538 case CAYMAN:
539 rscreen->b.has_streamout = rscreen->b.info.drm_minor >= 14;
540 break;
541 default:
542 rscreen->b.has_streamout = FALSE;
543 break;
544 }
545
546 /* MSAA support. */
547 switch (rscreen->b.chip_class) {
548 case R600:
549 case R700:
550 rscreen->has_msaa = rscreen->b.info.drm_minor >= 22;
551 rscreen->has_compressed_msaa_texturing = false;
552 break;
553 case EVERGREEN:
554 rscreen->has_msaa = rscreen->b.info.drm_minor >= 19;
555 rscreen->has_compressed_msaa_texturing = rscreen->b.info.drm_minor >= 24;
556 break;
557 case CAYMAN:
558 rscreen->has_msaa = rscreen->b.info.drm_minor >= 19;
559 rscreen->has_compressed_msaa_texturing = true;
560 break;
561 default:
562 rscreen->has_msaa = FALSE;
563 rscreen->has_compressed_msaa_texturing = false;
564 }
565
566 rscreen->b.has_cp_dma = rscreen->b.info.drm_minor >= 27 &&
567 !(rscreen->b.debug_flags & DBG_NO_CP_DMA);
568
569 rscreen->global_pool = compute_memory_pool_new(rscreen);
570
571 /* Create the auxiliary context. This must be done last. */
572 rscreen->b.aux_context = rscreen->b.b.context_create(&rscreen->b.b, NULL);
573
574 #if 0 /* This is for testing whether aux_context and buffer clearing work correctly. */
575 struct pipe_resource templ = {};
576
577 templ.width0 = 4;
578 templ.height0 = 2048;
579 templ.depth0 = 1;
580 templ.array_size = 1;
581 templ.target = PIPE_TEXTURE_2D;
582 templ.format = PIPE_FORMAT_R8G8B8A8_UNORM;
583 templ.usage = PIPE_USAGE_DEFAULT;
584
585 struct r600_resource *res = r600_resource(rscreen->screen.resource_create(&rscreen->screen, &templ));
586 unsigned char *map = ws->buffer_map(res->cs_buf, NULL, PIPE_TRANSFER_WRITE);
587
588 memset(map, 0, 256);
589
590 r600_screen_clear_buffer(rscreen, &res->b.b, 4, 4, 0xCC);
591 r600_screen_clear_buffer(rscreen, &res->b.b, 8, 4, 0xDD);
592 r600_screen_clear_buffer(rscreen, &res->b.b, 12, 4, 0xEE);
593 r600_screen_clear_buffer(rscreen, &res->b.b, 20, 4, 0xFF);
594 r600_screen_clear_buffer(rscreen, &res->b.b, 32, 20, 0x87);
595
596 ws->buffer_wait(res->buf, RADEON_USAGE_WRITE);
597
598 int i;
599 for (i = 0; i < 256; i++) {
600 printf("%02X", map[i]);
601 if (i % 16 == 15)
602 printf("\n");
603 }
604 #endif
605
606 return &rscreen->b.b;
607 }