gallium: turn PIPE_SHADER_CAP_DOUBLES into a screen capability
[mesa.git] / src / gallium / drivers / r600 / r600_pipe.c
1 /*
2 * Copyright 2010 Jerome Glisse <glisse@freedesktop.org>
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
22 */
23 #include "r600_pipe.h"
24 #include "r600_public.h"
25 #include "r600_isa.h"
26 #include "evergreen_compute.h"
27 #include "r600d.h"
28
29 #include "sb/sb_public.h"
30
31 #include <errno.h>
32 #include "pipe/p_shader_tokens.h"
33 #include "util/u_debug.h"
34 #include "util/u_memory.h"
35 #include "util/u_simple_shaders.h"
36 #include "util/u_upload_mgr.h"
37 #include "util/u_math.h"
38 #include "vl/vl_decoder.h"
39 #include "vl/vl_video_buffer.h"
40 #include "radeon/radeon_video.h"
41 #include "radeon/radeon_uvd.h"
42 #include "os/os_time.h"
43
44 static const struct debug_named_value r600_debug_options[] = {
45 /* features */
46 { "nocpdma", DBG_NO_CP_DMA, "Disable CP DMA" },
47
48 /* shader backend */
49 { "nosb", DBG_NO_SB, "Disable sb backend for graphics shaders" },
50 { "sbcl", DBG_SB_CS, "Enable sb backend for compute shaders" },
51 { "sbdry", DBG_SB_DRY_RUN, "Don't use optimized bytecode (just print the dumps)" },
52 { "sbstat", DBG_SB_STAT, "Print optimization statistics for shaders" },
53 { "sbdump", DBG_SB_DUMP, "Print IR dumps after some optimization passes" },
54 { "sbnofallback", DBG_SB_NO_FALLBACK, "Abort on errors instead of fallback" },
55 { "sbdisasm", DBG_SB_DISASM, "Use sb disassembler for shader dumps" },
56 { "sbsafemath", DBG_SB_SAFEMATH, "Disable unsafe math optimizations" },
57
58 DEBUG_NAMED_VALUE_END /* must be last */
59 };
60
61 /*
62 * pipe_context
63 */
64
65 static void r600_destroy_context(struct pipe_context *context)
66 {
67 struct r600_context *rctx = (struct r600_context *)context;
68 unsigned sh;
69
70 r600_isa_destroy(rctx->isa);
71
72 r600_sb_context_destroy(rctx->sb_context);
73
74 r600_resource_reference(&rctx->dummy_cmask, NULL);
75 r600_resource_reference(&rctx->dummy_fmask, NULL);
76
77 for (sh = 0; sh < PIPE_SHADER_TYPES; sh++) {
78 rctx->b.b.set_constant_buffer(&rctx->b.b, sh, R600_BUFFER_INFO_CONST_BUFFER, NULL);
79 free(rctx->driver_consts[sh].constants);
80 }
81
82 if (rctx->fixed_func_tcs_shader)
83 rctx->b.b.delete_tcs_state(&rctx->b.b, rctx->fixed_func_tcs_shader);
84
85 if (rctx->dummy_pixel_shader) {
86 rctx->b.b.delete_fs_state(&rctx->b.b, rctx->dummy_pixel_shader);
87 }
88 if (rctx->custom_dsa_flush) {
89 rctx->b.b.delete_depth_stencil_alpha_state(&rctx->b.b, rctx->custom_dsa_flush);
90 }
91 if (rctx->custom_blend_resolve) {
92 rctx->b.b.delete_blend_state(&rctx->b.b, rctx->custom_blend_resolve);
93 }
94 if (rctx->custom_blend_decompress) {
95 rctx->b.b.delete_blend_state(&rctx->b.b, rctx->custom_blend_decompress);
96 }
97 if (rctx->custom_blend_fastclear) {
98 rctx->b.b.delete_blend_state(&rctx->b.b, rctx->custom_blend_fastclear);
99 }
100 util_unreference_framebuffer_state(&rctx->framebuffer.state);
101
102 if (rctx->blitter) {
103 util_blitter_destroy(rctx->blitter);
104 }
105 if (rctx->allocator_fetch_shader) {
106 u_suballocator_destroy(rctx->allocator_fetch_shader);
107 }
108
109 r600_release_command_buffer(&rctx->start_cs_cmd);
110
111 FREE(rctx->start_compute_cs_cmd.buf);
112
113 r600_common_context_cleanup(&rctx->b);
114 FREE(rctx);
115 }
116
117 static struct pipe_context *r600_create_context(struct pipe_screen *screen,
118 void *priv, unsigned flags)
119 {
120 struct r600_context *rctx = CALLOC_STRUCT(r600_context);
121 struct r600_screen* rscreen = (struct r600_screen *)screen;
122 struct radeon_winsys *ws = rscreen->b.ws;
123
124 if (!rctx)
125 return NULL;
126
127 rctx->b.b.screen = screen;
128 rctx->b.b.priv = priv;
129 rctx->b.b.destroy = r600_destroy_context;
130 rctx->b.set_atom_dirty = (void *)r600_set_atom_dirty;
131
132 if (!r600_common_context_init(&rctx->b, &rscreen->b, flags))
133 goto fail;
134
135 rctx->screen = rscreen;
136 LIST_INITHEAD(&rctx->texture_buffers);
137
138 r600_init_blit_functions(rctx);
139
140 if (rscreen->b.info.has_uvd) {
141 rctx->b.b.create_video_codec = r600_uvd_create_decoder;
142 rctx->b.b.create_video_buffer = r600_video_buffer_create;
143 } else {
144 rctx->b.b.create_video_codec = vl_create_decoder;
145 rctx->b.b.create_video_buffer = vl_video_buffer_create;
146 }
147
148 r600_init_common_state_functions(rctx);
149
150 switch (rctx->b.chip_class) {
151 case R600:
152 case R700:
153 r600_init_state_functions(rctx);
154 r600_init_atom_start_cs(rctx);
155 rctx->custom_dsa_flush = r600_create_db_flush_dsa(rctx);
156 rctx->custom_blend_resolve = rctx->b.chip_class == R700 ? r700_create_resolve_blend(rctx)
157 : r600_create_resolve_blend(rctx);
158 rctx->custom_blend_decompress = r600_create_decompress_blend(rctx);
159 rctx->has_vertex_cache = !(rctx->b.family == CHIP_RV610 ||
160 rctx->b.family == CHIP_RV620 ||
161 rctx->b.family == CHIP_RS780 ||
162 rctx->b.family == CHIP_RS880 ||
163 rctx->b.family == CHIP_RV710);
164 break;
165 case EVERGREEN:
166 case CAYMAN:
167 evergreen_init_state_functions(rctx);
168 evergreen_init_atom_start_cs(rctx);
169 evergreen_init_atom_start_compute_cs(rctx);
170 rctx->custom_dsa_flush = evergreen_create_db_flush_dsa(rctx);
171 rctx->custom_blend_resolve = evergreen_create_resolve_blend(rctx);
172 rctx->custom_blend_decompress = evergreen_create_decompress_blend(rctx);
173 rctx->custom_blend_fastclear = evergreen_create_fastclear_blend(rctx);
174 rctx->has_vertex_cache = !(rctx->b.family == CHIP_CEDAR ||
175 rctx->b.family == CHIP_PALM ||
176 rctx->b.family == CHIP_SUMO ||
177 rctx->b.family == CHIP_SUMO2 ||
178 rctx->b.family == CHIP_CAICOS ||
179 rctx->b.family == CHIP_CAYMAN ||
180 rctx->b.family == CHIP_ARUBA);
181 break;
182 default:
183 R600_ERR("Unsupported chip class %d.\n", rctx->b.chip_class);
184 goto fail;
185 }
186
187 rctx->b.gfx.cs = ws->cs_create(rctx->b.ctx, RING_GFX,
188 r600_context_gfx_flush, rctx);
189 rctx->b.gfx.flush = r600_context_gfx_flush;
190
191 rctx->allocator_fetch_shader = u_suballocator_create(&rctx->b.b, 64 * 1024,
192 0, PIPE_USAGE_DEFAULT, FALSE);
193 if (!rctx->allocator_fetch_shader)
194 goto fail;
195
196 rctx->isa = calloc(1, sizeof(struct r600_isa));
197 if (!rctx->isa || r600_isa_init(rctx, rctx->isa))
198 goto fail;
199
200 if (rscreen->b.debug_flags & DBG_FORCE_DMA)
201 rctx->b.b.resource_copy_region = rctx->b.dma_copy;
202
203 rctx->blitter = util_blitter_create(&rctx->b.b);
204 if (rctx->blitter == NULL)
205 goto fail;
206 util_blitter_set_texture_multisample(rctx->blitter, rscreen->has_msaa);
207 rctx->blitter->draw_rectangle = r600_draw_rectangle;
208
209 r600_begin_new_cs(rctx);
210
211 rctx->dummy_pixel_shader =
212 util_make_fragment_cloneinput_shader(&rctx->b.b, 0,
213 TGSI_SEMANTIC_GENERIC,
214 TGSI_INTERPOLATE_CONSTANT);
215 rctx->b.b.bind_fs_state(&rctx->b.b, rctx->dummy_pixel_shader);
216
217 return &rctx->b.b;
218
219 fail:
220 r600_destroy_context(&rctx->b.b);
221 return NULL;
222 }
223
224 /*
225 * pipe_screen
226 */
227
228 static int r600_get_param(struct pipe_screen* pscreen, enum pipe_cap param)
229 {
230 struct r600_screen *rscreen = (struct r600_screen *)pscreen;
231 enum radeon_family family = rscreen->b.family;
232
233 switch (param) {
234 /* Supported features (boolean caps). */
235 case PIPE_CAP_NPOT_TEXTURES:
236 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
237 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
238 case PIPE_CAP_TWO_SIDED_STENCIL:
239 case PIPE_CAP_ANISOTROPIC_FILTER:
240 case PIPE_CAP_POINT_SPRITE:
241 case PIPE_CAP_OCCLUSION_QUERY:
242 case PIPE_CAP_TEXTURE_SHADOW_MAP:
243 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
244 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
245 case PIPE_CAP_TEXTURE_SWIZZLE:
246 case PIPE_CAP_DEPTH_CLIP_DISABLE:
247 case PIPE_CAP_SHADER_STENCIL_EXPORT:
248 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
249 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
250 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
251 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
252 case PIPE_CAP_SM3:
253 case PIPE_CAP_SEAMLESS_CUBE_MAP:
254 case PIPE_CAP_PRIMITIVE_RESTART:
255 case PIPE_CAP_CONDITIONAL_RENDER:
256 case PIPE_CAP_TEXTURE_BARRIER:
257 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
258 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
259 case PIPE_CAP_TGSI_INSTANCEID:
260 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
261 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
262 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
263 case PIPE_CAP_USER_INDEX_BUFFERS:
264 case PIPE_CAP_USER_CONSTANT_BUFFERS:
265 case PIPE_CAP_START_INSTANCE:
266 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
267 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
268 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
269 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
270 case PIPE_CAP_TEXTURE_MULTISAMPLE:
271 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
272 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
273 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
274 case PIPE_CAP_SAMPLE_SHADING:
275 case PIPE_CAP_CLIP_HALFZ:
276 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
277 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
278 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
279 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
280 case PIPE_CAP_TGSI_TXQS:
281 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
282 case PIPE_CAP_INVALIDATE_BUFFER:
283 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
284 case PIPE_CAP_QUERY_MEMORY_INFO:
285 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
286 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
287 case PIPE_CAP_CLEAR_TEXTURE:
288 case PIPE_CAP_TGSI_MUL_ZERO_WINS:
289 return 1;
290
291 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
292 return rscreen->b.info.drm_major == 2 && rscreen->b.info.drm_minor >= 43;
293
294 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
295 return !R600_BIG_ENDIAN && rscreen->b.info.has_userptr;
296
297 case PIPE_CAP_COMPUTE:
298 return rscreen->b.chip_class > R700;
299
300 case PIPE_CAP_TGSI_TEXCOORD:
301 return 0;
302
303 case PIPE_CAP_FAKE_SW_MSAA:
304 return 0;
305
306 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
307 return MIN2(rscreen->b.info.max_alloc_size, INT_MAX);
308
309 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
310 return R600_MAP_BUFFER_ALIGNMENT;
311
312 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
313 return 256;
314
315 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
316 return 1;
317
318 case PIPE_CAP_GLSL_FEATURE_LEVEL:
319 if (family >= CHIP_CEDAR)
320 return 410;
321 /* pre-evergreen geom shaders need newer kernel */
322 if (rscreen->b.info.drm_minor >= 37)
323 return 330;
324 return 140;
325
326 /* Supported except the original R600. */
327 case PIPE_CAP_INDEP_BLEND_ENABLE:
328 case PIPE_CAP_INDEP_BLEND_FUNC:
329 /* R600 doesn't support per-MRT blends */
330 return family == CHIP_R600 ? 0 : 1;
331
332 /* Supported on Evergreen. */
333 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
334 case PIPE_CAP_CUBE_MAP_ARRAY:
335 case PIPE_CAP_TEXTURE_GATHER_SM5:
336 case PIPE_CAP_TEXTURE_QUERY_LOD:
337 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
338 case PIPE_CAP_SAMPLER_VIEW_TARGET:
339 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
340 return family >= CHIP_CEDAR ? 1 : 0;
341 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
342 return family >= CHIP_CEDAR ? 4 : 0;
343 case PIPE_CAP_DRAW_INDIRECT:
344 /* kernel command checker support is also required */
345 return family >= CHIP_CEDAR && rscreen->b.info.drm_minor >= 41;
346
347 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
348 return family >= CHIP_CEDAR ? 0 : 1;
349
350 /* Unsupported features. */
351 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
352 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
353 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
354 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
355 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
356 case PIPE_CAP_USER_VERTEX_BUFFERS:
357 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
358 case PIPE_CAP_VERTEXID_NOBASE:
359 case PIPE_CAP_DEPTH_BOUNDS_TEST:
360 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
361 case PIPE_CAP_SHAREABLE_SHADERS:
362 case PIPE_CAP_DRAW_PARAMETERS:
363 case PIPE_CAP_MULTI_DRAW_INDIRECT:
364 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
365 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
366 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
367 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
368 case PIPE_CAP_GENERATE_MIPMAP:
369 case PIPE_CAP_STRING_MARKER:
370 case PIPE_CAP_QUERY_BUFFER_OBJECT:
371 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
372 case PIPE_CAP_CULL_DISTANCE:
373 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
374 case PIPE_CAP_TGSI_VOTE:
375 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
376 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
377 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS:
378 case PIPE_CAP_NATIVE_FENCE_FD:
379 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY:
380 case PIPE_CAP_TGSI_FS_FBFETCH:
381 case PIPE_CAP_INT64:
382 return 0;
383
384 case PIPE_CAP_DOUBLES:
385 if (rscreen->b.family == CHIP_ARUBA ||
386 rscreen->b.family == CHIP_CAYMAN ||
387 rscreen->b.family == CHIP_CYPRESS ||
388 rscreen->b.family == CHIP_HEMLOCK)
389 return 1;
390 return 0;
391
392 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
393 if (family >= CHIP_CEDAR)
394 return 30;
395 else
396 return 0;
397 /* Stream output. */
398 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
399 return rscreen->b.has_streamout ? 4 : 0;
400 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
401 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
402 return rscreen->b.has_streamout ? 1 : 0;
403 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
404 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
405 return 32*4;
406
407 /* Geometry shader output. */
408 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
409 return 1024;
410 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
411 return 16384;
412 case PIPE_CAP_MAX_VERTEX_STREAMS:
413 return family >= CHIP_CEDAR ? 4 : 1;
414
415 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
416 return 2047;
417
418 /* Texturing. */
419 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
420 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
421 if (family >= CHIP_CEDAR)
422 return 15;
423 else
424 return 14;
425 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
426 /* textures support 8192, but layered rendering supports 2048 */
427 return 12;
428 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
429 /* textures support 8192, but layered rendering supports 2048 */
430 return 2048;
431
432 /* Render targets. */
433 case PIPE_CAP_MAX_RENDER_TARGETS:
434 /* XXX some r6xx are buggy and can only do 4 */
435 return 8;
436
437 case PIPE_CAP_MAX_VIEWPORTS:
438 return R600_MAX_VIEWPORTS;
439 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
440 return 8;
441
442 /* Timer queries, present when the clock frequency is non zero. */
443 case PIPE_CAP_QUERY_TIME_ELAPSED:
444 return rscreen->b.info.clock_crystal_freq != 0;
445 case PIPE_CAP_QUERY_TIMESTAMP:
446 return rscreen->b.info.drm_minor >= 20 &&
447 rscreen->b.info.clock_crystal_freq != 0;
448
449 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
450 case PIPE_CAP_MIN_TEXEL_OFFSET:
451 return -8;
452
453 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
454 case PIPE_CAP_MAX_TEXEL_OFFSET:
455 return 7;
456
457 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
458 return PIPE_QUIRK_TEXTURE_BORDER_COLOR_SWIZZLE_R600;
459 case PIPE_CAP_ENDIANNESS:
460 return PIPE_ENDIAN_LITTLE;
461
462 case PIPE_CAP_VENDOR_ID:
463 return ATI_VENDOR_ID;
464 case PIPE_CAP_DEVICE_ID:
465 return rscreen->b.info.pci_id;
466 case PIPE_CAP_ACCELERATED:
467 return 1;
468 case PIPE_CAP_VIDEO_MEMORY:
469 return rscreen->b.info.vram_size >> 20;
470 case PIPE_CAP_UMA:
471 return 0;
472 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
473 return rscreen->b.chip_class >= R700;
474 case PIPE_CAP_PCI_GROUP:
475 return rscreen->b.info.pci_domain;
476 case PIPE_CAP_PCI_BUS:
477 return rscreen->b.info.pci_bus;
478 case PIPE_CAP_PCI_DEVICE:
479 return rscreen->b.info.pci_dev;
480 case PIPE_CAP_PCI_FUNCTION:
481 return rscreen->b.info.pci_func;
482 }
483 return 0;
484 }
485
486 static int r600_get_shader_param(struct pipe_screen* pscreen, unsigned shader, enum pipe_shader_cap param)
487 {
488 struct r600_screen *rscreen = (struct r600_screen *)pscreen;
489
490 switch(shader)
491 {
492 case PIPE_SHADER_FRAGMENT:
493 case PIPE_SHADER_VERTEX:
494 case PIPE_SHADER_COMPUTE:
495 break;
496 case PIPE_SHADER_GEOMETRY:
497 if (rscreen->b.family >= CHIP_CEDAR)
498 break;
499 /* pre-evergreen geom shaders need newer kernel */
500 if (rscreen->b.info.drm_minor >= 37)
501 break;
502 return 0;
503 case PIPE_SHADER_TESS_CTRL:
504 case PIPE_SHADER_TESS_EVAL:
505 if (rscreen->b.family >= CHIP_CEDAR)
506 break;
507 default:
508 return 0;
509 }
510
511 switch (param) {
512 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
513 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
514 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
515 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
516 return 16384;
517 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
518 return 32;
519 case PIPE_SHADER_CAP_MAX_INPUTS:
520 return shader == PIPE_SHADER_VERTEX ? 16 : 32;
521 case PIPE_SHADER_CAP_MAX_OUTPUTS:
522 return shader == PIPE_SHADER_FRAGMENT ? 8 : 32;
523 case PIPE_SHADER_CAP_MAX_TEMPS:
524 return 256; /* Max native temporaries. */
525 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
526 if (shader == PIPE_SHADER_COMPUTE) {
527 uint64_t max_const_buffer_size;
528 pscreen->get_compute_param(pscreen, PIPE_SHADER_IR_TGSI,
529 PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE,
530 &max_const_buffer_size);
531 return MIN2(max_const_buffer_size, INT_MAX);
532
533 } else {
534 return R600_MAX_CONST_BUFFER_SIZE;
535 }
536 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
537 return R600_MAX_USER_CONST_BUFFERS;
538 case PIPE_SHADER_CAP_MAX_PREDS:
539 return 0; /* nothing uses this */
540 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
541 return 1;
542 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
543 return 1;
544 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
545 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
546 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
547 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
548 return 1;
549 case PIPE_SHADER_CAP_SUBROUTINES:
550 return 0;
551 case PIPE_SHADER_CAP_INTEGERS:
552 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
553 return 1;
554 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
555 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
556 return 16;
557 case PIPE_SHADER_CAP_PREFERRED_IR:
558 if (shader == PIPE_SHADER_COMPUTE) {
559 return PIPE_SHADER_IR_NATIVE;
560 } else {
561 return PIPE_SHADER_IR_TGSI;
562 }
563 case PIPE_SHADER_CAP_SUPPORTED_IRS:
564 return 0;
565 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
566 if (rscreen->b.family == CHIP_ARUBA ||
567 rscreen->b.family == CHIP_CAYMAN ||
568 rscreen->b.family == CHIP_CYPRESS ||
569 rscreen->b.family == CHIP_HEMLOCK)
570 return 1;
571 return 0;
572 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
573 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
574 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
575 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
576 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
577 return 0;
578 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
579 /* due to a bug in the shader compiler, some loops hang
580 * if they are not unrolled, see:
581 * https://bugs.freedesktop.org/show_bug.cgi?id=86720
582 */
583 return 255;
584 }
585 return 0;
586 }
587
588 static void r600_destroy_screen(struct pipe_screen* pscreen)
589 {
590 struct r600_screen *rscreen = (struct r600_screen *)pscreen;
591
592 if (!rscreen)
593 return;
594
595 if (!rscreen->b.ws->unref(rscreen->b.ws))
596 return;
597
598 if (rscreen->global_pool) {
599 compute_memory_pool_delete(rscreen->global_pool);
600 }
601
602 r600_destroy_common_screen(&rscreen->b);
603 }
604
605 static struct pipe_resource *r600_resource_create(struct pipe_screen *screen,
606 const struct pipe_resource *templ)
607 {
608 if (templ->target == PIPE_BUFFER &&
609 (templ->bind & PIPE_BIND_GLOBAL))
610 return r600_compute_global_buffer_create(screen, templ);
611
612 return r600_resource_create_common(screen, templ);
613 }
614
615 struct pipe_screen *r600_screen_create(struct radeon_winsys *ws)
616 {
617 struct r600_screen *rscreen = CALLOC_STRUCT(r600_screen);
618
619 if (!rscreen) {
620 return NULL;
621 }
622
623 /* Set functions first. */
624 rscreen->b.b.context_create = r600_create_context;
625 rscreen->b.b.destroy = r600_destroy_screen;
626 rscreen->b.b.get_param = r600_get_param;
627 rscreen->b.b.get_shader_param = r600_get_shader_param;
628 rscreen->b.b.resource_create = r600_resource_create;
629
630 if (!r600_common_screen_init(&rscreen->b, ws)) {
631 FREE(rscreen);
632 return NULL;
633 }
634
635 if (rscreen->b.info.chip_class >= EVERGREEN) {
636 rscreen->b.b.is_format_supported = evergreen_is_format_supported;
637 } else {
638 rscreen->b.b.is_format_supported = r600_is_format_supported;
639 }
640
641 rscreen->b.debug_flags |= debug_get_flags_option("R600_DEBUG", r600_debug_options, 0);
642 if (debug_get_bool_option("R600_DEBUG_COMPUTE", FALSE))
643 rscreen->b.debug_flags |= DBG_COMPUTE;
644 if (debug_get_bool_option("R600_DUMP_SHADERS", FALSE))
645 rscreen->b.debug_flags |= DBG_FS | DBG_VS | DBG_GS | DBG_PS | DBG_CS | DBG_TCS | DBG_TES;
646 if (!debug_get_bool_option("R600_HYPERZ", TRUE))
647 rscreen->b.debug_flags |= DBG_NO_HYPERZ;
648
649 if (rscreen->b.family == CHIP_UNKNOWN) {
650 fprintf(stderr, "r600: Unknown chipset 0x%04X\n", rscreen->b.info.pci_id);
651 FREE(rscreen);
652 return NULL;
653 }
654
655 /* Figure out streamout kernel support. */
656 switch (rscreen->b.chip_class) {
657 case R600:
658 if (rscreen->b.family < CHIP_RS780) {
659 rscreen->b.has_streamout = rscreen->b.info.drm_minor >= 14;
660 } else {
661 rscreen->b.has_streamout = rscreen->b.info.drm_minor >= 23;
662 }
663 break;
664 case R700:
665 rscreen->b.has_streamout = rscreen->b.info.drm_minor >= 17;
666 break;
667 case EVERGREEN:
668 case CAYMAN:
669 rscreen->b.has_streamout = rscreen->b.info.drm_minor >= 14;
670 break;
671 default:
672 rscreen->b.has_streamout = FALSE;
673 break;
674 }
675
676 /* MSAA support. */
677 switch (rscreen->b.chip_class) {
678 case R600:
679 case R700:
680 rscreen->has_msaa = rscreen->b.info.drm_minor >= 22;
681 rscreen->has_compressed_msaa_texturing = false;
682 break;
683 case EVERGREEN:
684 rscreen->has_msaa = rscreen->b.info.drm_minor >= 19;
685 rscreen->has_compressed_msaa_texturing = rscreen->b.info.drm_minor >= 24;
686 break;
687 case CAYMAN:
688 rscreen->has_msaa = rscreen->b.info.drm_minor >= 19;
689 rscreen->has_compressed_msaa_texturing = true;
690 break;
691 default:
692 rscreen->has_msaa = FALSE;
693 rscreen->has_compressed_msaa_texturing = false;
694 }
695
696 rscreen->b.has_cp_dma = rscreen->b.info.drm_minor >= 27 &&
697 !(rscreen->b.debug_flags & DBG_NO_CP_DMA);
698
699 rscreen->b.barrier_flags.cp_to_L2 =
700 R600_CONTEXT_INV_VERTEX_CACHE |
701 R600_CONTEXT_INV_TEX_CACHE |
702 R600_CONTEXT_INV_CONST_CACHE;
703 rscreen->b.barrier_flags.compute_to_L2 = R600_CONTEXT_PS_PARTIAL_FLUSH;
704
705 rscreen->global_pool = compute_memory_pool_new(rscreen);
706
707 /* Create the auxiliary context. This must be done last. */
708 rscreen->b.aux_context = rscreen->b.b.context_create(&rscreen->b.b, NULL, 0);
709
710 #if 0 /* This is for testing whether aux_context and buffer clearing work correctly. */
711 struct pipe_resource templ = {};
712
713 templ.width0 = 4;
714 templ.height0 = 2048;
715 templ.depth0 = 1;
716 templ.array_size = 1;
717 templ.target = PIPE_TEXTURE_2D;
718 templ.format = PIPE_FORMAT_R8G8B8A8_UNORM;
719 templ.usage = PIPE_USAGE_DEFAULT;
720
721 struct r600_resource *res = r600_resource(rscreen->screen.resource_create(&rscreen->screen, &templ));
722 unsigned char *map = ws->buffer_map(res->buf, NULL, PIPE_TRANSFER_WRITE);
723
724 memset(map, 0, 256);
725
726 r600_screen_clear_buffer(rscreen, &res->b.b, 4, 4, 0xCC);
727 r600_screen_clear_buffer(rscreen, &res->b.b, 8, 4, 0xDD);
728 r600_screen_clear_buffer(rscreen, &res->b.b, 12, 4, 0xEE);
729 r600_screen_clear_buffer(rscreen, &res->b.b, 20, 4, 0xFF);
730 r600_screen_clear_buffer(rscreen, &res->b.b, 32, 20, 0x87);
731
732 ws->buffer_wait(res->buf, RADEON_USAGE_WRITE);
733
734 int i;
735 for (i = 0; i < 256; i++) {
736 printf("%02X", map[i]);
737 if (i % 16 == 15)
738 printf("\n");
739 }
740 #endif
741
742 if (rscreen->b.debug_flags & DBG_TEST_DMA)
743 r600_test_dma(&rscreen->b);
744
745 r600_query_fix_enabled_rb_mask(&rscreen->b);
746 return &rscreen->b.b;
747 }