gallium: replace DRM_CONF_THROTTLE with PIPE_CAP_MAX_FRAMES_IN_FLIGHT
[mesa.git] / src / gallium / drivers / r600 / r600_pipe.c
1 /*
2 * Copyright 2010 Jerome Glisse <glisse@freedesktop.org>
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
22 */
23 #include "r600_pipe.h"
24 #include "r600_public.h"
25 #include "r600_isa.h"
26 #include "evergreen_compute.h"
27 #include "r600d.h"
28
29 #include "sb/sb_public.h"
30
31 #include <errno.h>
32 #include "pipe/p_shader_tokens.h"
33 #include "util/u_debug.h"
34 #include "util/u_memory.h"
35 #include "util/u_screen.h"
36 #include "util/u_simple_shaders.h"
37 #include "util/u_upload_mgr.h"
38 #include "util/u_math.h"
39 #include "vl/vl_decoder.h"
40 #include "vl/vl_video_buffer.h"
41 #include "radeon_video.h"
42 #include "radeon_uvd.h"
43 #include "util/os_time.h"
44
45 static const struct debug_named_value r600_debug_options[] = {
46 /* features */
47 { "nocpdma", DBG_NO_CP_DMA, "Disable CP DMA" },
48
49 /* shader backend */
50 { "nosb", DBG_NO_SB, "Disable sb backend for graphics shaders" },
51 { "sbcl", DBG_SB_CS, "Enable sb backend for compute shaders" },
52 { "sbdry", DBG_SB_DRY_RUN, "Don't use optimized bytecode (just print the dumps)" },
53 { "sbstat", DBG_SB_STAT, "Print optimization statistics for shaders" },
54 { "sbdump", DBG_SB_DUMP, "Print IR dumps after some optimization passes" },
55 { "sbnofallback", DBG_SB_NO_FALLBACK, "Abort on errors instead of fallback" },
56 { "sbdisasm", DBG_SB_DISASM, "Use sb disassembler for shader dumps" },
57 { "sbsafemath", DBG_SB_SAFEMATH, "Disable unsafe math optimizations" },
58
59 DEBUG_NAMED_VALUE_END /* must be last */
60 };
61
62 /*
63 * pipe_context
64 */
65
66 static void r600_destroy_context(struct pipe_context *context)
67 {
68 struct r600_context *rctx = (struct r600_context *)context;
69 unsigned sh, i;
70
71 r600_isa_destroy(rctx->isa);
72
73 r600_sb_context_destroy(rctx->sb_context);
74
75 for (sh = 0; sh < (rctx->b.chip_class < EVERGREEN ? R600_NUM_HW_STAGES : EG_NUM_HW_STAGES); sh++) {
76 r600_resource_reference(&rctx->scratch_buffers[sh].buffer, NULL);
77 }
78 r600_resource_reference(&rctx->dummy_cmask, NULL);
79 r600_resource_reference(&rctx->dummy_fmask, NULL);
80
81 if (rctx->append_fence)
82 pipe_resource_reference((struct pipe_resource**)&rctx->append_fence, NULL);
83 for (sh = 0; sh < PIPE_SHADER_TYPES; sh++) {
84 rctx->b.b.set_constant_buffer(&rctx->b.b, sh, R600_BUFFER_INFO_CONST_BUFFER, NULL);
85 free(rctx->driver_consts[sh].constants);
86 }
87
88 if (rctx->fixed_func_tcs_shader)
89 rctx->b.b.delete_tcs_state(&rctx->b.b, rctx->fixed_func_tcs_shader);
90
91 if (rctx->dummy_pixel_shader) {
92 rctx->b.b.delete_fs_state(&rctx->b.b, rctx->dummy_pixel_shader);
93 }
94 if (rctx->custom_dsa_flush) {
95 rctx->b.b.delete_depth_stencil_alpha_state(&rctx->b.b, rctx->custom_dsa_flush);
96 }
97 if (rctx->custom_blend_resolve) {
98 rctx->b.b.delete_blend_state(&rctx->b.b, rctx->custom_blend_resolve);
99 }
100 if (rctx->custom_blend_decompress) {
101 rctx->b.b.delete_blend_state(&rctx->b.b, rctx->custom_blend_decompress);
102 }
103 if (rctx->custom_blend_fastclear) {
104 rctx->b.b.delete_blend_state(&rctx->b.b, rctx->custom_blend_fastclear);
105 }
106 util_unreference_framebuffer_state(&rctx->framebuffer.state);
107
108 if (rctx->gs_rings.gsvs_ring.buffer)
109 pipe_resource_reference(&rctx->gs_rings.gsvs_ring.buffer, NULL);
110
111 if (rctx->gs_rings.esgs_ring.buffer)
112 pipe_resource_reference(&rctx->gs_rings.esgs_ring.buffer, NULL);
113
114 for (sh = 0; sh < PIPE_SHADER_TYPES; ++sh)
115 for (i = 0; i < PIPE_MAX_CONSTANT_BUFFERS; ++i)
116 rctx->b.b.set_constant_buffer(context, sh, i, NULL);
117
118 if (rctx->blitter) {
119 util_blitter_destroy(rctx->blitter);
120 }
121 if (rctx->allocator_fetch_shader) {
122 u_suballocator_destroy(rctx->allocator_fetch_shader);
123 }
124
125 r600_release_command_buffer(&rctx->start_cs_cmd);
126
127 FREE(rctx->start_compute_cs_cmd.buf);
128
129 r600_common_context_cleanup(&rctx->b);
130
131 r600_resource_reference(&rctx->trace_buf, NULL);
132 r600_resource_reference(&rctx->last_trace_buf, NULL);
133 radeon_clear_saved_cs(&rctx->last_gfx);
134
135 FREE(rctx);
136 }
137
138 static struct pipe_context *r600_create_context(struct pipe_screen *screen,
139 void *priv, unsigned flags)
140 {
141 struct r600_context *rctx = CALLOC_STRUCT(r600_context);
142 struct r600_screen* rscreen = (struct r600_screen *)screen;
143 struct radeon_winsys *ws = rscreen->b.ws;
144
145 if (!rctx)
146 return NULL;
147
148 rctx->b.b.screen = screen;
149 assert(!priv);
150 rctx->b.b.priv = NULL; /* for threaded_context_unwrap_sync */
151 rctx->b.b.destroy = r600_destroy_context;
152 rctx->b.set_atom_dirty = (void *)r600_set_atom_dirty;
153
154 if (!r600_common_context_init(&rctx->b, &rscreen->b, flags))
155 goto fail;
156
157 rctx->screen = rscreen;
158 LIST_INITHEAD(&rctx->texture_buffers);
159
160 r600_init_blit_functions(rctx);
161
162 if (rscreen->b.info.has_hw_decode) {
163 rctx->b.b.create_video_codec = r600_uvd_create_decoder;
164 rctx->b.b.create_video_buffer = r600_video_buffer_create;
165 } else {
166 rctx->b.b.create_video_codec = vl_create_decoder;
167 rctx->b.b.create_video_buffer = vl_video_buffer_create;
168 }
169
170 if (getenv("R600_TRACE"))
171 rctx->is_debug = true;
172 r600_init_common_state_functions(rctx);
173
174 switch (rctx->b.chip_class) {
175 case R600:
176 case R700:
177 r600_init_state_functions(rctx);
178 r600_init_atom_start_cs(rctx);
179 rctx->custom_dsa_flush = r600_create_db_flush_dsa(rctx);
180 rctx->custom_blend_resolve = rctx->b.chip_class == R700 ? r700_create_resolve_blend(rctx)
181 : r600_create_resolve_blend(rctx);
182 rctx->custom_blend_decompress = r600_create_decompress_blend(rctx);
183 rctx->has_vertex_cache = !(rctx->b.family == CHIP_RV610 ||
184 rctx->b.family == CHIP_RV620 ||
185 rctx->b.family == CHIP_RS780 ||
186 rctx->b.family == CHIP_RS880 ||
187 rctx->b.family == CHIP_RV710);
188 break;
189 case EVERGREEN:
190 case CAYMAN:
191 evergreen_init_state_functions(rctx);
192 evergreen_init_atom_start_cs(rctx);
193 evergreen_init_atom_start_compute_cs(rctx);
194 rctx->custom_dsa_flush = evergreen_create_db_flush_dsa(rctx);
195 rctx->custom_blend_resolve = evergreen_create_resolve_blend(rctx);
196 rctx->custom_blend_decompress = evergreen_create_decompress_blend(rctx);
197 rctx->custom_blend_fastclear = evergreen_create_fastclear_blend(rctx);
198 rctx->has_vertex_cache = !(rctx->b.family == CHIP_CEDAR ||
199 rctx->b.family == CHIP_PALM ||
200 rctx->b.family == CHIP_SUMO ||
201 rctx->b.family == CHIP_SUMO2 ||
202 rctx->b.family == CHIP_CAICOS ||
203 rctx->b.family == CHIP_CAYMAN ||
204 rctx->b.family == CHIP_ARUBA);
205
206 rctx->append_fence = pipe_buffer_create(rctx->b.b.screen, PIPE_BIND_CUSTOM,
207 PIPE_USAGE_DEFAULT, 32);
208 break;
209 default:
210 R600_ERR("Unsupported chip class %d.\n", rctx->b.chip_class);
211 goto fail;
212 }
213
214 rctx->b.gfx.cs = ws->cs_create(rctx->b.ctx, RING_GFX,
215 r600_context_gfx_flush, rctx, false);
216 rctx->b.gfx.flush = r600_context_gfx_flush;
217
218 rctx->allocator_fetch_shader =
219 u_suballocator_create(&rctx->b.b, 64 * 1024,
220 0, PIPE_USAGE_DEFAULT, 0, FALSE);
221 if (!rctx->allocator_fetch_shader)
222 goto fail;
223
224 rctx->isa = calloc(1, sizeof(struct r600_isa));
225 if (!rctx->isa || r600_isa_init(rctx, rctx->isa))
226 goto fail;
227
228 if (rscreen->b.debug_flags & DBG_FORCE_DMA)
229 rctx->b.b.resource_copy_region = rctx->b.dma_copy;
230
231 rctx->blitter = util_blitter_create(&rctx->b.b);
232 if (rctx->blitter == NULL)
233 goto fail;
234 util_blitter_set_texture_multisample(rctx->blitter, rscreen->has_msaa);
235 rctx->blitter->draw_rectangle = r600_draw_rectangle;
236
237 r600_begin_new_cs(rctx);
238
239 rctx->dummy_pixel_shader =
240 util_make_fragment_cloneinput_shader(&rctx->b.b, 0,
241 TGSI_SEMANTIC_GENERIC,
242 TGSI_INTERPOLATE_CONSTANT);
243 rctx->b.b.bind_fs_state(&rctx->b.b, rctx->dummy_pixel_shader);
244
245 return &rctx->b.b;
246
247 fail:
248 r600_destroy_context(&rctx->b.b);
249 return NULL;
250 }
251
252 /*
253 * pipe_screen
254 */
255
256 static int r600_get_param(struct pipe_screen* pscreen, enum pipe_cap param)
257 {
258 struct r600_screen *rscreen = (struct r600_screen *)pscreen;
259 enum radeon_family family = rscreen->b.family;
260
261 switch (param) {
262 /* Supported features (boolean caps). */
263 case PIPE_CAP_NPOT_TEXTURES:
264 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
265 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
266 case PIPE_CAP_ANISOTROPIC_FILTER:
267 case PIPE_CAP_POINT_SPRITE:
268 case PIPE_CAP_OCCLUSION_QUERY:
269 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
270 case PIPE_CAP_TEXTURE_MIRROR_CLAMP_TO_EDGE:
271 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
272 case PIPE_CAP_TEXTURE_SWIZZLE:
273 case PIPE_CAP_DEPTH_CLIP_DISABLE:
274 case PIPE_CAP_DEPTH_CLIP_DISABLE_SEPARATE:
275 case PIPE_CAP_SHADER_STENCIL_EXPORT:
276 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
277 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
278 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
279 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
280 case PIPE_CAP_SM3:
281 case PIPE_CAP_SEAMLESS_CUBE_MAP:
282 case PIPE_CAP_PRIMITIVE_RESTART:
283 case PIPE_CAP_CONDITIONAL_RENDER:
284 case PIPE_CAP_TEXTURE_BARRIER:
285 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
286 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
287 case PIPE_CAP_TGSI_INSTANCEID:
288 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
289 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
290 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
291 case PIPE_CAP_START_INSTANCE:
292 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
293 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
294 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
295 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
296 case PIPE_CAP_TEXTURE_MULTISAMPLE:
297 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
298 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
299 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
300 case PIPE_CAP_SAMPLE_SHADING:
301 case PIPE_CAP_CLIP_HALFZ:
302 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
303 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
304 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
305 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
306 case PIPE_CAP_TGSI_TXQS:
307 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
308 case PIPE_CAP_INVALIDATE_BUFFER:
309 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
310 case PIPE_CAP_QUERY_MEMORY_INFO:
311 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
312 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
313 case PIPE_CAP_CLEAR_TEXTURE:
314 case PIPE_CAP_TGSI_MUL_ZERO_WINS:
315 case PIPE_CAP_CAN_BIND_CONST_BUFFER_AS_VERTEX:
316 case PIPE_CAP_ALLOW_MAPPED_BUFFERS_DURING_EXECUTION:
317 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
318 return 1;
319
320 case PIPE_CAP_MAX_TEXTURE_UPLOAD_MEMORY_BUDGET:
321 /* Optimal number for good TexSubImage performance on Polaris10. */
322 return 64 * 1024 * 1024;
323
324 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
325 return rscreen->b.info.drm_major == 2 && rscreen->b.info.drm_minor >= 43;
326
327 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
328 return !R600_BIG_ENDIAN && rscreen->b.info.has_userptr;
329
330 case PIPE_CAP_COMPUTE:
331 return rscreen->b.chip_class > R700;
332
333 case PIPE_CAP_TGSI_TEXCOORD:
334 return 0;
335
336 case PIPE_CAP_FAKE_SW_MSAA:
337 return 0;
338
339 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
340 return MIN2(rscreen->b.info.max_alloc_size, INT_MAX);
341
342 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
343 return R600_MAP_BUFFER_ALIGNMENT;
344
345 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
346 return 256;
347
348 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
349 return 1;
350
351 case PIPE_CAP_GLSL_FEATURE_LEVEL:
352 if (family >= CHIP_CEDAR)
353 return 430;
354 /* pre-evergreen geom shaders need newer kernel */
355 if (rscreen->b.info.drm_minor >= 37)
356 return 330;
357 return 140;
358
359 case PIPE_CAP_GLSL_FEATURE_LEVEL_COMPATIBILITY:
360 return 140;
361
362 /* Supported except the original R600. */
363 case PIPE_CAP_INDEP_BLEND_ENABLE:
364 case PIPE_CAP_INDEP_BLEND_FUNC:
365 /* R600 doesn't support per-MRT blends */
366 return family == CHIP_R600 ? 0 : 1;
367
368 /* Supported on Evergreen. */
369 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
370 case PIPE_CAP_CUBE_MAP_ARRAY:
371 case PIPE_CAP_TEXTURE_GATHER_SM5:
372 case PIPE_CAP_TEXTURE_QUERY_LOD:
373 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
374 case PIPE_CAP_SAMPLER_VIEW_TARGET:
375 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
376 case PIPE_CAP_TGSI_CLOCK:
377 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
378 case PIPE_CAP_QUERY_BUFFER_OBJECT:
379 return family >= CHIP_CEDAR ? 1 : 0;
380 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
381 return family >= CHIP_CEDAR ? 4 : 0;
382 case PIPE_CAP_DRAW_INDIRECT:
383 /* kernel command checker support is also required */
384 return family >= CHIP_CEDAR && rscreen->b.info.drm_minor >= 41;
385
386 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
387 return family >= CHIP_CEDAR ? 0 : 1;
388
389 case PIPE_CAP_MAX_COMBINED_SHADER_OUTPUT_RESOURCES:
390 return 8;
391
392 case PIPE_CAP_MAX_GS_INVOCATIONS:
393 return 32;
394
395 /* shader buffer objects */
396 case PIPE_CAP_MAX_SHADER_BUFFER_SIZE:
397 return 1 << 27;
398 case PIPE_CAP_MAX_COMBINED_SHADER_BUFFERS:
399 return 8;
400
401 case PIPE_CAP_MAX_FRAMES_IN_FLIGHT:
402 return 2;
403
404 /* Unsupported features. */
405 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
406 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
407 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
408 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
409 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
410 case PIPE_CAP_USER_VERTEX_BUFFERS:
411 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
412 case PIPE_CAP_VERTEXID_NOBASE:
413 case PIPE_CAP_DEPTH_BOUNDS_TEST:
414 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
415 case PIPE_CAP_SHAREABLE_SHADERS:
416 case PIPE_CAP_DRAW_PARAMETERS:
417 case PIPE_CAP_MULTI_DRAW_INDIRECT:
418 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
419 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
420 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
421 case PIPE_CAP_GENERATE_MIPMAP:
422 case PIPE_CAP_STRING_MARKER:
423 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
424 case PIPE_CAP_TGSI_VOTE:
425 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
426 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS:
427 case PIPE_CAP_NATIVE_FENCE_FD:
428 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY:
429 case PIPE_CAP_TGSI_FS_FBFETCH:
430 case PIPE_CAP_INT64:
431 case PIPE_CAP_INT64_DIVMOD:
432 case PIPE_CAP_TGSI_TEX_TXF_LZ:
433 case PIPE_CAP_POLYGON_MODE_FILL_RECTANGLE:
434 case PIPE_CAP_SPARSE_BUFFER_PAGE_SIZE:
435 case PIPE_CAP_TGSI_BALLOT:
436 case PIPE_CAP_TGSI_TES_LAYER_VIEWPORT:
437 case PIPE_CAP_POST_DEPTH_COVERAGE:
438 case PIPE_CAP_BINDLESS_TEXTURE:
439 case PIPE_CAP_NIR_SAMPLERS_AS_DEREF:
440 case PIPE_CAP_QUERY_SO_OVERFLOW:
441 case PIPE_CAP_MEMOBJ:
442 case PIPE_CAP_LOAD_CONSTBUF:
443 case PIPE_CAP_TGSI_ANY_REG_AS_ADDRESS:
444 case PIPE_CAP_TILE_RASTER_ORDER:
445 case PIPE_CAP_SIGNED_VERTEX_BUFFER_OFFSET:
446 case PIPE_CAP_CONTEXT_PRIORITY_MASK:
447 case PIPE_CAP_FENCE_SIGNAL:
448 case PIPE_CAP_CONSTBUF0_FLAGS:
449 case PIPE_CAP_PACKED_UNIFORMS:
450 case PIPE_CAP_FRAMEBUFFER_MSAA_CONSTRAINTS:
451 case PIPE_CAP_CONSERVATIVE_RASTER_POST_SNAP_TRIANGLES:
452 case PIPE_CAP_CONSERVATIVE_RASTER_POST_SNAP_POINTS_LINES:
453 case PIPE_CAP_CONSERVATIVE_RASTER_PRE_SNAP_TRIANGLES:
454 case PIPE_CAP_CONSERVATIVE_RASTER_PRE_SNAP_POINTS_LINES:
455 case PIPE_CAP_CONSERVATIVE_RASTER_POST_DEPTH_COVERAGE:
456 case PIPE_CAP_MAX_CONSERVATIVE_RASTER_SUBPIXEL_PRECISION_BIAS:
457 case PIPE_CAP_PROGRAMMABLE_SAMPLE_LOCATIONS:
458 return 0;
459
460 case PIPE_CAP_DOUBLES:
461 if (rscreen->b.family == CHIP_ARUBA ||
462 rscreen->b.family == CHIP_CAYMAN ||
463 rscreen->b.family == CHIP_CYPRESS ||
464 rscreen->b.family == CHIP_HEMLOCK)
465 return 1;
466 return 0;
467 case PIPE_CAP_CULL_DISTANCE:
468 return 1;
469
470 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
471 if (family >= CHIP_CEDAR)
472 return 256;
473 return 0;
474
475 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
476 if (family >= CHIP_CEDAR)
477 return 30;
478 else
479 return 0;
480 /* Stream output. */
481 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
482 return rscreen->b.has_streamout ? 4 : 0;
483 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
484 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
485 return rscreen->b.has_streamout ? 1 : 0;
486 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
487 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
488 return 32*4;
489
490 /* Geometry shader output. */
491 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
492 return 1024;
493 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
494 return 16384;
495 case PIPE_CAP_MAX_VERTEX_STREAMS:
496 return family >= CHIP_CEDAR ? 4 : 1;
497
498 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
499 /* Should be 2047, but 2048 is a requirement for GL 4.4 */
500 return 2048;
501
502 /* Texturing. */
503 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
504 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
505 if (family >= CHIP_CEDAR)
506 return 15;
507 else
508 return 14;
509 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
510 /* textures support 8192, but layered rendering supports 2048 */
511 return 12;
512 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
513 /* textures support 8192, but layered rendering supports 2048 */
514 return 2048;
515
516 /* Render targets. */
517 case PIPE_CAP_MAX_RENDER_TARGETS:
518 /* XXX some r6xx are buggy and can only do 4 */
519 return 8;
520
521 case PIPE_CAP_MAX_VIEWPORTS:
522 return R600_MAX_VIEWPORTS;
523 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
524 case PIPE_CAP_RASTERIZER_SUBPIXEL_BITS:
525 return 8;
526
527 /* Timer queries, present when the clock frequency is non zero. */
528 case PIPE_CAP_QUERY_TIME_ELAPSED:
529 return rscreen->b.info.clock_crystal_freq != 0;
530 case PIPE_CAP_QUERY_TIMESTAMP:
531 return rscreen->b.info.drm_minor >= 20 &&
532 rscreen->b.info.clock_crystal_freq != 0;
533
534 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
535 case PIPE_CAP_MIN_TEXEL_OFFSET:
536 return -8;
537
538 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
539 case PIPE_CAP_MAX_TEXEL_OFFSET:
540 return 7;
541
542 case PIPE_CAP_MAX_VARYINGS:
543 return 32;
544
545 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
546 return PIPE_QUIRK_TEXTURE_BORDER_COLOR_SWIZZLE_R600;
547 case PIPE_CAP_ENDIANNESS:
548 return PIPE_ENDIAN_LITTLE;
549
550 case PIPE_CAP_VENDOR_ID:
551 return ATI_VENDOR_ID;
552 case PIPE_CAP_DEVICE_ID:
553 return rscreen->b.info.pci_id;
554 case PIPE_CAP_ACCELERATED:
555 return 1;
556 case PIPE_CAP_VIDEO_MEMORY:
557 return rscreen->b.info.vram_size >> 20;
558 case PIPE_CAP_UMA:
559 return 0;
560 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
561 return rscreen->b.chip_class >= R700;
562 case PIPE_CAP_PCI_GROUP:
563 return rscreen->b.info.pci_domain;
564 case PIPE_CAP_PCI_BUS:
565 return rscreen->b.info.pci_bus;
566 case PIPE_CAP_PCI_DEVICE:
567 return rscreen->b.info.pci_dev;
568 case PIPE_CAP_PCI_FUNCTION:
569 return rscreen->b.info.pci_func;
570
571 case PIPE_CAP_MAX_COMBINED_HW_ATOMIC_COUNTERS:
572 if (rscreen->b.family >= CHIP_CEDAR && rscreen->has_atomics)
573 return 8;
574 return 0;
575 case PIPE_CAP_MAX_COMBINED_HW_ATOMIC_COUNTER_BUFFERS:
576 if (rscreen->b.family >= CHIP_CEDAR && rscreen->has_atomics)
577 return EG_MAX_ATOMIC_BUFFERS;
578 return 0;
579
580 default:
581 return u_pipe_screen_get_param_defaults(pscreen, param);
582 }
583 }
584
585 static int r600_get_shader_param(struct pipe_screen* pscreen,
586 enum pipe_shader_type shader,
587 enum pipe_shader_cap param)
588 {
589 struct r600_screen *rscreen = (struct r600_screen *)pscreen;
590
591 switch(shader)
592 {
593 case PIPE_SHADER_FRAGMENT:
594 case PIPE_SHADER_VERTEX:
595 case PIPE_SHADER_COMPUTE:
596 break;
597 case PIPE_SHADER_GEOMETRY:
598 if (rscreen->b.family >= CHIP_CEDAR)
599 break;
600 /* pre-evergreen geom shaders need newer kernel */
601 if (rscreen->b.info.drm_minor >= 37)
602 break;
603 return 0;
604 case PIPE_SHADER_TESS_CTRL:
605 case PIPE_SHADER_TESS_EVAL:
606 if (rscreen->b.family >= CHIP_CEDAR)
607 break;
608 default:
609 return 0;
610 }
611
612 switch (param) {
613 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
614 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
615 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
616 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
617 return 16384;
618 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
619 return 32;
620 case PIPE_SHADER_CAP_MAX_INPUTS:
621 return shader == PIPE_SHADER_VERTEX ? 16 : 32;
622 case PIPE_SHADER_CAP_MAX_OUTPUTS:
623 return shader == PIPE_SHADER_FRAGMENT ? 8 : 32;
624 case PIPE_SHADER_CAP_MAX_TEMPS:
625 return 256; /* Max native temporaries. */
626 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
627 if (shader == PIPE_SHADER_COMPUTE) {
628 uint64_t max_const_buffer_size;
629 pscreen->get_compute_param(pscreen, PIPE_SHADER_IR_TGSI,
630 PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE,
631 &max_const_buffer_size);
632 return MIN2(max_const_buffer_size, INT_MAX);
633
634 } else {
635 return R600_MAX_CONST_BUFFER_SIZE;
636 }
637 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
638 return R600_MAX_USER_CONST_BUFFERS;
639 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
640 return 1;
641 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
642 return 1;
643 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
644 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
645 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
646 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
647 return 1;
648 case PIPE_SHADER_CAP_SUBROUTINES:
649 case PIPE_SHADER_CAP_INT64_ATOMICS:
650 case PIPE_SHADER_CAP_FP16:
651 return 0;
652 case PIPE_SHADER_CAP_INTEGERS:
653 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
654 return 1;
655 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
656 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
657 return 16;
658 case PIPE_SHADER_CAP_PREFERRED_IR:
659 return PIPE_SHADER_IR_TGSI;
660 case PIPE_SHADER_CAP_SUPPORTED_IRS: {
661 int ir = 0;
662 if (shader == PIPE_SHADER_COMPUTE)
663 ir = 1 << PIPE_SHADER_IR_NATIVE;
664 if (rscreen->b.family >= CHIP_CEDAR)
665 ir |= 1 << PIPE_SHADER_IR_TGSI;
666 return ir;
667 }
668 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
669 if (rscreen->b.family == CHIP_ARUBA ||
670 rscreen->b.family == CHIP_CAYMAN ||
671 rscreen->b.family == CHIP_CYPRESS ||
672 rscreen->b.family == CHIP_HEMLOCK)
673 return 1;
674 return 0;
675 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
676 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
677 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
678 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
679 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
680 return 0;
681 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
682 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
683 if (rscreen->b.family >= CHIP_CEDAR &&
684 (shader == PIPE_SHADER_FRAGMENT || shader == PIPE_SHADER_COMPUTE))
685 return 8;
686 return 0;
687 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
688 if (rscreen->b.family >= CHIP_CEDAR && rscreen->has_atomics)
689 return 8;
690 return 0;
691 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
692 /* having to allocate the atomics out amongst shaders stages is messy,
693 so give compute 8 buffers and all the others one */
694 if (rscreen->b.family >= CHIP_CEDAR && rscreen->has_atomics) {
695 return EG_MAX_ATOMIC_BUFFERS;
696 }
697 return 0;
698 case PIPE_SHADER_CAP_SCALAR_ISA:
699 return 0;
700 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
701 /* due to a bug in the shader compiler, some loops hang
702 * if they are not unrolled, see:
703 * https://bugs.freedesktop.org/show_bug.cgi?id=86720
704 */
705 return 255;
706 }
707 return 0;
708 }
709
710 static void r600_destroy_screen(struct pipe_screen* pscreen)
711 {
712 struct r600_screen *rscreen = (struct r600_screen *)pscreen;
713
714 if (!rscreen)
715 return;
716
717 if (!rscreen->b.ws->unref(rscreen->b.ws))
718 return;
719
720 if (rscreen->global_pool) {
721 compute_memory_pool_delete(rscreen->global_pool);
722 }
723
724 r600_destroy_common_screen(&rscreen->b);
725 }
726
727 static struct pipe_resource *r600_resource_create(struct pipe_screen *screen,
728 const struct pipe_resource *templ)
729 {
730 if (templ->target == PIPE_BUFFER &&
731 (templ->bind & PIPE_BIND_GLOBAL))
732 return r600_compute_global_buffer_create(screen, templ);
733
734 return r600_resource_create_common(screen, templ);
735 }
736
737 struct pipe_screen *r600_screen_create(struct radeon_winsys *ws,
738 const struct pipe_screen_config *config)
739 {
740 struct r600_screen *rscreen = CALLOC_STRUCT(r600_screen);
741
742 if (!rscreen) {
743 return NULL;
744 }
745
746 /* Set functions first. */
747 rscreen->b.b.context_create = r600_create_context;
748 rscreen->b.b.destroy = r600_destroy_screen;
749 rscreen->b.b.get_param = r600_get_param;
750 rscreen->b.b.get_shader_param = r600_get_shader_param;
751 rscreen->b.b.resource_create = r600_resource_create;
752
753 if (!r600_common_screen_init(&rscreen->b, ws)) {
754 FREE(rscreen);
755 return NULL;
756 }
757
758 if (rscreen->b.info.chip_class >= EVERGREEN) {
759 rscreen->b.b.is_format_supported = evergreen_is_format_supported;
760 } else {
761 rscreen->b.b.is_format_supported = r600_is_format_supported;
762 }
763
764 rscreen->b.debug_flags |= debug_get_flags_option("R600_DEBUG", r600_debug_options, 0);
765 if (debug_get_bool_option("R600_DEBUG_COMPUTE", FALSE))
766 rscreen->b.debug_flags |= DBG_COMPUTE;
767 if (debug_get_bool_option("R600_DUMP_SHADERS", FALSE))
768 rscreen->b.debug_flags |= DBG_ALL_SHADERS | DBG_FS;
769 if (!debug_get_bool_option("R600_HYPERZ", TRUE))
770 rscreen->b.debug_flags |= DBG_NO_HYPERZ;
771
772 if (rscreen->b.family == CHIP_UNKNOWN) {
773 fprintf(stderr, "r600: Unknown chipset 0x%04X\n", rscreen->b.info.pci_id);
774 FREE(rscreen);
775 return NULL;
776 }
777
778 /* Figure out streamout kernel support. */
779 switch (rscreen->b.chip_class) {
780 case R600:
781 if (rscreen->b.family < CHIP_RS780) {
782 rscreen->b.has_streamout = rscreen->b.info.drm_minor >= 14;
783 } else {
784 rscreen->b.has_streamout = rscreen->b.info.drm_minor >= 23;
785 }
786 break;
787 case R700:
788 rscreen->b.has_streamout = rscreen->b.info.drm_minor >= 17;
789 break;
790 case EVERGREEN:
791 case CAYMAN:
792 rscreen->b.has_streamout = rscreen->b.info.drm_minor >= 14;
793 break;
794 default:
795 rscreen->b.has_streamout = FALSE;
796 break;
797 }
798
799 /* MSAA support. */
800 switch (rscreen->b.chip_class) {
801 case R600:
802 case R700:
803 rscreen->has_msaa = rscreen->b.info.drm_minor >= 22;
804 rscreen->has_compressed_msaa_texturing = false;
805 break;
806 case EVERGREEN:
807 rscreen->has_msaa = rscreen->b.info.drm_minor >= 19;
808 rscreen->has_compressed_msaa_texturing = rscreen->b.info.drm_minor >= 24;
809 break;
810 case CAYMAN:
811 rscreen->has_msaa = rscreen->b.info.drm_minor >= 19;
812 rscreen->has_compressed_msaa_texturing = true;
813 break;
814 default:
815 rscreen->has_msaa = FALSE;
816 rscreen->has_compressed_msaa_texturing = false;
817 }
818
819 rscreen->b.has_cp_dma = rscreen->b.info.drm_minor >= 27 &&
820 !(rscreen->b.debug_flags & DBG_NO_CP_DMA);
821
822 rscreen->b.barrier_flags.cp_to_L2 =
823 R600_CONTEXT_INV_VERTEX_CACHE |
824 R600_CONTEXT_INV_TEX_CACHE |
825 R600_CONTEXT_INV_CONST_CACHE;
826 rscreen->b.barrier_flags.compute_to_L2 = R600_CONTEXT_CS_PARTIAL_FLUSH | R600_CONTEXT_FLUSH_AND_INV;
827
828 rscreen->global_pool = compute_memory_pool_new(rscreen);
829
830 /* Create the auxiliary context. This must be done last. */
831 rscreen->b.aux_context = rscreen->b.b.context_create(&rscreen->b.b, NULL, 0);
832
833 rscreen->has_atomics = rscreen->b.info.drm_minor >= 44;
834 #if 0 /* This is for testing whether aux_context and buffer clearing work correctly. */
835 struct pipe_resource templ = {};
836
837 templ.width0 = 4;
838 templ.height0 = 2048;
839 templ.depth0 = 1;
840 templ.array_size = 1;
841 templ.target = PIPE_TEXTURE_2D;
842 templ.format = PIPE_FORMAT_R8G8B8A8_UNORM;
843 templ.usage = PIPE_USAGE_DEFAULT;
844
845 struct r600_resource *res = r600_resource(rscreen->screen.resource_create(&rscreen->screen, &templ));
846 unsigned char *map = ws->buffer_map(res->buf, NULL, PIPE_TRANSFER_WRITE);
847
848 memset(map, 0, 256);
849
850 r600_screen_clear_buffer(rscreen, &res->b.b, 4, 4, 0xCC);
851 r600_screen_clear_buffer(rscreen, &res->b.b, 8, 4, 0xDD);
852 r600_screen_clear_buffer(rscreen, &res->b.b, 12, 4, 0xEE);
853 r600_screen_clear_buffer(rscreen, &res->b.b, 20, 4, 0xFF);
854 r600_screen_clear_buffer(rscreen, &res->b.b, 32, 20, 0x87);
855
856 ws->buffer_wait(res->buf, RADEON_USAGE_WRITE);
857
858 int i;
859 for (i = 0; i < 256; i++) {
860 printf("%02X", map[i]);
861 if (i % 16 == 15)
862 printf("\n");
863 }
864 #endif
865
866 if (rscreen->b.debug_flags & DBG_TEST_DMA)
867 r600_test_dma(&rscreen->b);
868
869 r600_query_fix_enabled_rb_mask(&rscreen->b);
870 return &rscreen->b.b;
871 }