2 * Copyright 2010 Jerome Glisse <glisse@freedesktop.org>
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
29 #include "r600_pipe_common.h"
31 #include "r600_public.h"
32 #include "pipe/p_defines.h"
34 #include "util/u_suballoc.h"
35 #include "util/list.h"
36 #include "util/u_transfer.h"
37 #include "util/u_memory.h"
39 #include "tgsi/tgsi_scan.h"
41 #define R600_NUM_ATOMS 52
44 #define R600_CONTEXT_INV_VERTEX_CACHE (R600_CONTEXT_PRIVATE_FLAG << 0)
45 #define R600_CONTEXT_INV_TEX_CACHE (R600_CONTEXT_PRIVATE_FLAG << 1)
46 #define R600_CONTEXT_INV_CONST_CACHE (R600_CONTEXT_PRIVATE_FLAG << 2)
47 /* read-write caches */
48 #define R600_CONTEXT_FLUSH_AND_INV (R600_CONTEXT_PRIVATE_FLAG << 3)
49 #define R600_CONTEXT_FLUSH_AND_INV_CB_META (R600_CONTEXT_PRIVATE_FLAG << 4)
50 #define R600_CONTEXT_FLUSH_AND_INV_DB_META (R600_CONTEXT_PRIVATE_FLAG << 5)
51 #define R600_CONTEXT_FLUSH_AND_INV_DB (R600_CONTEXT_PRIVATE_FLAG << 6)
52 #define R600_CONTEXT_FLUSH_AND_INV_CB (R600_CONTEXT_PRIVATE_FLAG << 7)
53 /* engine synchronization */
54 #define R600_CONTEXT_PS_PARTIAL_FLUSH (R600_CONTEXT_PRIVATE_FLAG << 8)
55 #define R600_CONTEXT_WAIT_3D_IDLE (R600_CONTEXT_PRIVATE_FLAG << 9)
56 #define R600_CONTEXT_WAIT_CP_DMA_IDLE (R600_CONTEXT_PRIVATE_FLAG << 10)
58 /* the number of CS dwords for flushing and drawing */
59 #define R600_MAX_FLUSH_CS_DWORDS 18
60 #define R600_MAX_DRAW_CS_DWORDS 58
61 #define R600_MAX_PFP_SYNC_ME_DWORDS 16
63 #define R600_MAX_USER_CONST_BUFFERS 13
64 #define R600_MAX_DRIVER_CONST_BUFFERS 3
65 #define R600_MAX_CONST_BUFFERS (R600_MAX_USER_CONST_BUFFERS + R600_MAX_DRIVER_CONST_BUFFERS)
67 #define EG_MAX_ATOMIC_BUFFERS 8
69 /* start driver buffers after user buffers */
70 #define R600_BUFFER_INFO_CONST_BUFFER (R600_MAX_USER_CONST_BUFFERS)
71 #define R600_UCP_SIZE (4*4*8)
72 #define R600_BUFFER_INFO_OFFSET (R600_UCP_SIZE)
74 #define R600_LDS_INFO_CONST_BUFFER (R600_MAX_USER_CONST_BUFFERS + 1)
76 * Note GS doesn't use a constant buffer binding, just a resource index,
77 * so it's fine to have it exist at index 16.
79 #define R600_GS_RING_CONST_BUFFER (R600_MAX_USER_CONST_BUFFERS + 2)
80 /* Currently R600_MAX_CONST_BUFFERS just fits on the hw, which has a limit
81 * of 16 const buffers.
82 * UCP/SAMPLE_POSITIONS are never accessed by same shader stage so they can use the same id.
84 * In order to support d3d 11 mandated minimum of 15 user const buffers
85 * we'd have to squash all use cases into one driver buffer.
87 #define R600_MAX_CONST_BUFFER_SIZE (4096 * sizeof(float[4]))
90 #define R600_HW_STAGE_PS 0
91 #define R600_HW_STAGE_VS 1
92 #define R600_HW_STAGE_GS 2
93 #define R600_HW_STAGE_ES 3
94 #define EG_HW_STAGE_LS 4
95 #define EG_HW_STAGE_HS 5
97 #define R600_NUM_HW_STAGES 4
98 #define EG_NUM_HW_STAGES 6
101 struct r600_bytecode
;
102 union r600_shader_key
;
104 /* This is an atom containing GPU commands that never change.
105 * This is supposed to be copied directly into the CS. */
106 struct r600_command_buffer
{
113 struct r600_db_state
{
114 struct r600_atom atom
;
115 struct r600_surface
*rsurf
;
118 struct r600_db_misc_state
{
119 struct r600_atom atom
;
120 bool occlusion_queries_disabled
;
121 bool flush_depthstencil_through_cb
;
122 bool flush_depth_inplace
;
123 bool flush_stencil_inplace
;
124 bool copy_depth
, copy_stencil
;
125 unsigned copy_sample
;
126 unsigned log_samples
;
127 unsigned db_shader_control
;
129 uint8_t ps_conservative_z
;
132 struct r600_cb_misc_state
{
133 struct r600_atom atom
;
134 unsigned cb_color_control
; /* this comes from blend state */
135 unsigned blend_colormask
; /* 8*4 bits for 8 RGBA colorbuffers */
137 unsigned nr_ps_color_outputs
;
142 struct r600_clip_misc_state
{
143 struct r600_atom atom
;
144 unsigned pa_cl_clip_cntl
; /* from rasterizer */
145 unsigned pa_cl_vs_out_cntl
; /* from vertex shader */
146 unsigned clip_plane_enable
; /* from rasterizer */
147 unsigned clip_dist_write
; /* from vertex shader */
148 boolean clip_disable
; /* from vertex shader */
149 boolean vs_out_viewport
; /* from vertex shader */
152 struct r600_alphatest_state
{
153 struct r600_atom atom
;
154 unsigned sx_alpha_test_control
; /* this comes from dsa state */
155 unsigned sx_alpha_ref
; /* this comes from dsa state */
157 bool cb0_export_16bpc
; /* from set_framebuffer_state */
160 struct r600_vgt_state
{
161 struct r600_atom atom
;
162 uint32_t vgt_multi_prim_ib_reset_en
;
163 uint32_t vgt_multi_prim_ib_reset_indx
;
164 uint32_t vgt_indx_offset
;
165 bool last_draw_was_indirect
;
168 struct r600_blend_color
{
169 struct r600_atom atom
;
170 struct pipe_blend_color state
;
173 struct r600_clip_state
{
174 struct r600_atom atom
;
175 struct pipe_clip_state state
;
178 struct r600_cs_shader_state
{
179 struct r600_atom atom
;
180 unsigned kernel_index
;
182 struct r600_pipe_compute
*shader
;
185 struct r600_framebuffer
{
186 struct r600_atom atom
;
187 struct pipe_framebuffer_state state
;
188 unsigned compressed_cb_mask
;
192 bool is_msaa_resolve
;
194 bool do_update_surf_dirtiness
;
197 struct r600_sample_mask
{
198 struct r600_atom atom
;
199 uint16_t sample_mask
; /* there are only 8 bits on EG, 16 bits on Cayman */
202 struct r600_config_state
{
203 struct r600_atom atom
;
204 unsigned sq_gpr_resource_mgmt_1
;
205 unsigned sq_gpr_resource_mgmt_2
;
206 unsigned sq_gpr_resource_mgmt_3
;
207 bool dyn_gpr_enabled
;
210 struct r600_stencil_ref
217 struct r600_stencil_ref_state
{
218 struct r600_atom atom
;
219 struct r600_stencil_ref state
;
220 struct pipe_stencil_ref pipe_state
;
223 struct r600_shader_stages_state
{
224 struct r600_atom atom
;
225 unsigned geom_enable
;
228 struct r600_gs_rings_state
{
229 struct r600_atom atom
;
231 struct pipe_constant_buffer esgs_ring
;
232 struct pipe_constant_buffer gsvs_ring
;
235 /* This must start from 16. */
237 #define DBG_NO_CP_DMA (1 << 30)
239 #define DBG_NO_SB (1 << 21)
240 #define DBG_SB_CS (1 << 22)
241 #define DBG_SB_DRY_RUN (1 << 23)
242 #define DBG_SB_STAT (1 << 24)
243 #define DBG_SB_DUMP (1 << 25)
244 #define DBG_SB_NO_FALLBACK (1 << 26)
245 #define DBG_SB_DISASM (1 << 27)
246 #define DBG_SB_SAFEMATH (1 << 28)
249 struct r600_common_screen b
;
251 bool has_compressed_msaa_texturing
;
254 /*for compute global memory binding, we allocate stuff here, instead of
256 * XXX: Not sure if this is the best place for global_pool. Also,
257 * it's not thread safe, so it won't work with multiple contexts. */
258 struct compute_memory_pool
*global_pool
;
261 struct r600_pipe_sampler_view
{
262 struct pipe_sampler_view base
;
263 struct list_head list
;
264 struct r600_resource
*tex_resource
;
265 uint32_t tex_resource_words
[8];
266 bool skip_mip_address_reloc
;
267 bool is_stencil_sampler
;
270 struct r600_rasterizer_state
{
271 struct r600_command_buffer buffer
;
274 unsigned sprite_coord_enable
;
275 unsigned clip_plane_enable
;
276 unsigned pa_sc_line_stipple
;
277 unsigned pa_cl_clip_cntl
;
278 unsigned pa_su_sc_mode_cntl
;
282 bool offset_units_unscaled
;
284 bool multisample_enable
;
286 bool rasterizer_discard
;
289 struct r600_poly_offset_state
{
290 struct r600_atom atom
;
291 enum pipe_format zs_format
;
294 bool offset_units_unscaled
;
297 struct r600_blend_state
{
298 struct r600_command_buffer buffer
;
299 struct r600_command_buffer buffer_no_blend
;
300 unsigned cb_target_mask
;
301 unsigned cb_color_control
;
302 unsigned cb_color_control_no_blend
;
307 struct r600_dsa_state
{
308 struct r600_command_buffer buffer
;
313 unsigned sx_alpha_test_control
;
316 struct r600_pipe_shader
;
318 struct r600_pipe_shader_selector
{
319 struct r600_pipe_shader
*current
;
321 struct tgsi_token
*tokens
;
322 struct pipe_stream_output_info so
;
323 struct tgsi_shader_info info
;
325 unsigned num_shaders
;
327 enum pipe_shader_type type
;
329 /* geometry shader properties */
330 enum pipe_prim_type gs_output_prim
;
331 unsigned gs_max_out_vertices
;
332 unsigned gs_num_invocations
;
335 uint64_t lds_patch_outputs_written_mask
;
336 uint64_t lds_outputs_written_mask
;
337 unsigned nr_ps_max_color_exports
;
340 struct r600_pipe_sampler_state
{
341 uint32_t tex_sampler_words
[3];
342 union pipe_color_union border_color
;
343 bool border_color_use
;
344 bool seamless_cube_map
;
347 /* needed for blitter save */
348 #define NUM_TEX_UNITS 16
350 struct r600_seamless_cube_map
{
351 struct r600_atom atom
;
355 struct r600_samplerview_state
{
356 struct r600_atom atom
;
357 struct r600_pipe_sampler_view
*views
[NUM_TEX_UNITS
];
358 uint32_t enabled_mask
;
360 uint32_t compressed_depthtex_mask
; /* which textures are depth */
361 uint32_t compressed_colortex_mask
;
362 boolean dirty_buffer_constants
;
365 struct r600_sampler_states
{
366 struct r600_atom atom
;
367 struct r600_pipe_sampler_state
*states
[NUM_TEX_UNITS
];
368 uint32_t enabled_mask
;
370 uint32_t has_bordercolor_mask
; /* which states contain the border color */
373 struct r600_textures_info
{
374 struct r600_samplerview_state views
;
375 struct r600_sampler_states states
;
376 bool is_array_sampler
[NUM_TEX_UNITS
];
379 struct r600_shader_driver_constants_info
{
380 /* currently 128 bytes for UCP/samplepos + sampler buffer constants */
384 bool texture_const_dirty
;
385 bool ps_sample_pos_dirty
;
388 struct r600_constbuf_state
390 struct r600_atom atom
;
391 struct pipe_constant_buffer cb
[PIPE_MAX_CONSTANT_BUFFERS
];
392 uint32_t enabled_mask
;
396 struct r600_vertexbuf_state
398 struct r600_atom atom
;
399 struct pipe_vertex_buffer vb
[PIPE_MAX_ATTRIBS
];
400 uint32_t enabled_mask
; /* non-NULL buffers */
404 /* CSO (constant state object, in other words, immutable state). */
405 struct r600_cso_state
407 struct r600_atom atom
;
408 void *cso
; /* e.g. r600_blend_state */
409 struct r600_command_buffer
*cb
;
412 struct r600_fetch_shader
{
413 struct r600_resource
*buffer
;
417 struct r600_shader_state
{
418 struct r600_atom atom
;
419 struct r600_pipe_shader
*shader
;
422 struct r600_atomic_buffer_state
{
423 uint32_t enabled_mask
;
425 struct pipe_shader_buffer buffer
[EG_MAX_ATOMIC_BUFFERS
];
428 struct r600_context
{
429 struct r600_common_context b
;
430 struct r600_screen
*screen
;
431 struct blitter_context
*blitter
;
432 struct u_suballocator
*allocator_fetch_shader
;
435 boolean has_vertex_cache
;
436 unsigned default_gprs
[EG_NUM_HW_STAGES
];
437 unsigned current_gprs
[EG_NUM_HW_STAGES
];
438 unsigned r6xx_num_clause_temp_gprs
;
440 /* Miscellaneous state objects. */
441 void *custom_dsa_flush
;
442 void *custom_blend_resolve
;
443 void *custom_blend_decompress
;
444 void *custom_blend_fastclear
;
445 /* With rasterizer discard, there doesn't have to be a pixel shader.
446 * In that case, we bind this one: */
447 void *dummy_pixel_shader
;
448 /* These dummy CMASK and FMASK buffers are used to get around the R6xx hardware
449 * bug where valid CMASK and FMASK are required to be present to avoid
450 * a hardlock in certain operations but aren't actually used
451 * for anything useful. */
452 struct r600_resource
*dummy_fmask
;
453 struct r600_resource
*dummy_cmask
;
455 /* State binding slots are here. */
456 struct r600_atom
*atoms
[R600_NUM_ATOMS
];
457 /* Dirty atom bitmask for fast tests */
458 uint64_t dirty_atoms
;
459 /* States for CS initialization. */
460 struct r600_command_buffer start_cs_cmd
; /* invariant state mostly */
461 /** Compute specific registers initializations. The start_cs_cmd atom
462 * must be emitted before start_compute_cs_cmd. */
463 struct r600_command_buffer start_compute_cs_cmd
;
464 /* Register states. */
465 struct r600_alphatest_state alphatest_state
;
466 struct r600_cso_state blend_state
;
467 struct r600_blend_color blend_color
;
468 struct r600_cb_misc_state cb_misc_state
;
469 struct r600_clip_misc_state clip_misc_state
;
470 struct r600_clip_state clip_state
;
471 struct r600_db_misc_state db_misc_state
;
472 struct r600_db_state db_state
;
473 struct r600_cso_state dsa_state
;
474 struct r600_framebuffer framebuffer
;
475 struct r600_poly_offset_state poly_offset_state
;
476 struct r600_cso_state rasterizer_state
;
477 struct r600_sample_mask sample_mask
;
478 struct r600_seamless_cube_map seamless_cube_map
;
479 struct r600_config_state config_state
;
480 struct r600_stencil_ref_state stencil_ref
;
481 struct r600_vgt_state vgt_state
;
482 struct r600_atomic_buffer_state atomic_buffer_state
;
483 /* Shaders and shader resources. */
484 struct r600_cso_state vertex_fetch_shader
;
485 struct r600_shader_state hw_shader_stages
[EG_NUM_HW_STAGES
];
486 struct r600_cs_shader_state cs_shader_state
;
487 struct r600_shader_stages_state shader_stages
;
488 struct r600_gs_rings_state gs_rings
;
489 struct r600_constbuf_state constbuf_state
[PIPE_SHADER_TYPES
];
490 struct r600_textures_info samplers
[PIPE_SHADER_TYPES
];
492 struct r600_shader_driver_constants_info driver_consts
[PIPE_SHADER_TYPES
];
494 /** Vertex buffers for fetch shaders */
495 struct r600_vertexbuf_state vertex_buffer_state
;
496 /** Vertex buffers for compute shaders */
497 struct r600_vertexbuf_state cs_vertex_buffer_state
;
499 /* Additional context states. */
500 unsigned compute_cb_target_mask
;
501 struct r600_pipe_shader_selector
*ps_shader
;
502 struct r600_pipe_shader_selector
*vs_shader
;
503 struct r600_pipe_shader_selector
*gs_shader
;
505 struct r600_pipe_shader_selector
*tcs_shader
;
506 struct r600_pipe_shader_selector
*tes_shader
;
508 struct r600_pipe_shader_selector
*fixed_func_tcs_shader
;
510 struct r600_rasterizer_state
*rasterizer
;
512 bool force_blend_disable
;
513 bool gs_tri_strip_adj_fix
;
514 boolean dual_src_blend
;
518 /* The list of all texture buffer objects in this context.
519 * This list is walked when a buffer is invalidated/reallocated and
520 * the GPU addresses are updated. */
521 struct list_head texture_buffers
;
523 /* Last draw state (-1 = unset). */
524 enum pipe_prim_type last_primitive_type
; /* Last primitive type used in draw_vbo. */
525 enum pipe_prim_type current_rast_prim
; /* primitive type after TES, GS */
526 enum pipe_prim_type last_rast_prim
;
527 unsigned last_start_instance
;
530 struct r600_isa
*isa
;
531 float sample_positions
[4 * 16];
533 bool tess_state_dirty
;
534 struct r600_pipe_shader_selector
*last_ls
;
535 struct r600_pipe_shader_selector
*last_tcs
;
536 unsigned last_num_tcs_input_cp
;
541 struct radeon_saved_cs last_gfx
;
542 struct r600_resource
*last_trace_buf
;
543 struct r600_resource
*trace_buf
;
546 struct pipe_resource
*append_fence
;
547 uint32_t append_fence_id
;
550 static inline void r600_emit_command_buffer(struct radeon_winsys_cs
*cs
,
551 struct r600_command_buffer
*cb
)
553 assert(cs
->current
.cdw
+ cb
->num_dw
<= cs
->current
.max_dw
);
554 memcpy(cs
->current
.buf
+ cs
->current
.cdw
, cb
->buf
, 4 * cb
->num_dw
);
555 cs
->current
.cdw
+= cb
->num_dw
;
558 static inline void r600_set_atom_dirty(struct r600_context
*rctx
,
559 struct r600_atom
*atom
,
564 assert(atom
->id
!= 0);
565 assert(atom
->id
< sizeof(mask
) * 8);
566 mask
= 1ull << atom
->id
;
568 rctx
->dirty_atoms
|= mask
;
570 rctx
->dirty_atoms
&= ~mask
;
573 static inline void r600_mark_atom_dirty(struct r600_context
*rctx
,
574 struct r600_atom
*atom
)
576 r600_set_atom_dirty(rctx
, atom
, true);
579 static inline void r600_emit_atom(struct r600_context
*rctx
, struct r600_atom
*atom
)
581 atom
->emit(&rctx
->b
, atom
);
582 r600_set_atom_dirty(rctx
, atom
, false);
585 static inline void r600_set_cso_state(struct r600_context
*rctx
,
586 struct r600_cso_state
*state
, void *cso
)
589 r600_set_atom_dirty(rctx
, &state
->atom
, cso
!= NULL
);
592 static inline void r600_set_cso_state_with_cb(struct r600_context
*rctx
,
593 struct r600_cso_state
*state
, void *cso
,
594 struct r600_command_buffer
*cb
)
597 state
->atom
.num_dw
= cb
? cb
->num_dw
: 0;
598 r600_set_cso_state(rctx
, state
, cso
);
601 /* compute_memory_pool.c */
602 struct compute_memory_pool
;
603 void compute_memory_pool_delete(struct compute_memory_pool
* pool
);
604 struct compute_memory_pool
* compute_memory_pool_new(
605 struct r600_screen
*rscreen
);
607 /* evergreen_state.c */
608 struct pipe_sampler_view
*
609 evergreen_create_sampler_view_custom(struct pipe_context
*ctx
,
610 struct pipe_resource
*texture
,
611 const struct pipe_sampler_view
*state
,
612 unsigned width0
, unsigned height0
,
613 unsigned force_level
);
614 void evergreen_init_common_regs(struct r600_context
*ctx
,
615 struct r600_command_buffer
*cb
,
616 enum chip_class ctx_chip_class
,
617 enum radeon_family ctx_family
,
619 void cayman_init_common_regs(struct r600_command_buffer
*cb
,
620 enum chip_class ctx_chip_class
,
621 enum radeon_family ctx_family
,
624 void evergreen_init_state_functions(struct r600_context
*rctx
);
625 void evergreen_init_atom_start_cs(struct r600_context
*rctx
);
626 void evergreen_update_ps_state(struct pipe_context
*ctx
, struct r600_pipe_shader
*shader
);
627 void evergreen_update_es_state(struct pipe_context
*ctx
, struct r600_pipe_shader
*shader
);
628 void evergreen_update_gs_state(struct pipe_context
*ctx
, struct r600_pipe_shader
*shader
);
629 void evergreen_update_vs_state(struct pipe_context
*ctx
, struct r600_pipe_shader
*shader
);
630 void evergreen_update_ls_state(struct pipe_context
*ctx
, struct r600_pipe_shader
*shader
);
631 void evergreen_update_hs_state(struct pipe_context
*ctx
, struct r600_pipe_shader
*shader
);
632 void *evergreen_create_db_flush_dsa(struct r600_context
*rctx
);
633 void *evergreen_create_resolve_blend(struct r600_context
*rctx
);
634 void *evergreen_create_decompress_blend(struct r600_context
*rctx
);
635 void *evergreen_create_fastclear_blend(struct r600_context
*rctx
);
636 boolean
evergreen_is_format_supported(struct pipe_screen
*screen
,
637 enum pipe_format format
,
638 enum pipe_texture_target target
,
639 unsigned sample_count
,
641 void evergreen_init_color_surface(struct r600_context
*rctx
,
642 struct r600_surface
*surf
);
643 void evergreen_init_color_surface_rat(struct r600_context
*rctx
,
644 struct r600_surface
*surf
);
645 void evergreen_update_db_shader_control(struct r600_context
* rctx
);
646 bool evergreen_adjust_gprs(struct r600_context
*rctx
);
648 void r600_init_blit_functions(struct r600_context
*rctx
);
649 void r600_decompress_depth_textures(struct r600_context
*rctx
,
650 struct r600_samplerview_state
*textures
);
651 void r600_decompress_color_textures(struct r600_context
*rctx
,
652 struct r600_samplerview_state
*textures
);
653 void r600_resource_copy_region(struct pipe_context
*ctx
,
654 struct pipe_resource
*dst
,
656 unsigned dstx
, unsigned dsty
, unsigned dstz
,
657 struct pipe_resource
*src
,
659 const struct pipe_box
*src_box
);
662 int r600_pipe_shader_create(struct pipe_context
*ctx
,
663 struct r600_pipe_shader
*shader
,
664 union r600_shader_key key
);
666 void r600_pipe_shader_destroy(struct pipe_context
*ctx
, struct r600_pipe_shader
*shader
);
669 struct pipe_sampler_view
*
670 r600_create_sampler_view_custom(struct pipe_context
*ctx
,
671 struct pipe_resource
*texture
,
672 const struct pipe_sampler_view
*state
,
673 unsigned width_first_level
, unsigned height_first_level
);
674 void r600_init_state_functions(struct r600_context
*rctx
);
675 void r600_init_atom_start_cs(struct r600_context
*rctx
);
676 void r600_update_ps_state(struct pipe_context
*ctx
, struct r600_pipe_shader
*shader
);
677 void r600_update_es_state(struct pipe_context
*ctx
, struct r600_pipe_shader
*shader
);
678 void r600_update_gs_state(struct pipe_context
*ctx
, struct r600_pipe_shader
*shader
);
679 void r600_update_vs_state(struct pipe_context
*ctx
, struct r600_pipe_shader
*shader
);
680 void *r600_create_db_flush_dsa(struct r600_context
*rctx
);
681 void *r600_create_resolve_blend(struct r600_context
*rctx
);
682 void *r700_create_resolve_blend(struct r600_context
*rctx
);
683 void *r600_create_decompress_blend(struct r600_context
*rctx
);
684 bool r600_adjust_gprs(struct r600_context
*rctx
);
685 boolean
r600_is_format_supported(struct pipe_screen
*screen
,
686 enum pipe_format format
,
687 enum pipe_texture_target target
,
688 unsigned sample_count
,
690 void r600_update_db_shader_control(struct r600_context
* rctx
);
692 /* r600_hw_context.c */
693 void r600_context_gfx_flush(void *context
, unsigned flags
,
694 struct pipe_fence_handle
**fence
);
695 void r600_begin_new_cs(struct r600_context
*ctx
);
696 void r600_flush_emit(struct r600_context
*ctx
);
697 void r600_need_cs_space(struct r600_context
*ctx
, unsigned num_dw
, boolean count_draw_in
);
698 void r600_emit_pfp_sync_me(struct r600_context
*rctx
);
699 void r600_cp_dma_copy_buffer(struct r600_context
*rctx
,
700 struct pipe_resource
*dst
, uint64_t dst_offset
,
701 struct pipe_resource
*src
, uint64_t src_offset
,
703 void evergreen_cp_dma_clear_buffer(struct r600_context
*rctx
,
704 struct pipe_resource
*dst
, uint64_t offset
,
705 unsigned size
, uint32_t clear_value
,
706 enum r600_coherency coher
);
707 void r600_dma_copy_buffer(struct r600_context
*rctx
,
708 struct pipe_resource
*dst
,
709 struct pipe_resource
*src
,
715 * evergreen_hw_context.c
717 void evergreen_dma_copy_buffer(struct r600_context
*rctx
,
718 struct pipe_resource
*dst
,
719 struct pipe_resource
*src
,
723 void evergreen_setup_tess_constants(struct r600_context
*rctx
,
724 const struct pipe_draw_info
*info
,
725 unsigned *num_patches
);
726 uint32_t evergreen_get_ls_hs_config(struct r600_context
*rctx
,
727 const struct pipe_draw_info
*info
,
728 unsigned num_patches
);
729 void evergreen_set_ls_hs_config(struct r600_context
*rctx
,
730 struct radeon_winsys_cs
*cs
,
731 uint32_t ls_hs_config
);
732 void evergreen_set_lds_alloc(struct r600_context
*rctx
,
733 struct radeon_winsys_cs
*cs
,
736 /* r600_state_common.c */
737 void r600_init_common_state_functions(struct r600_context
*rctx
);
738 void r600_emit_cso_state(struct r600_context
*rctx
, struct r600_atom
*atom
);
739 void r600_emit_alphatest_state(struct r600_context
*rctx
, struct r600_atom
*atom
);
740 void r600_emit_blend_color(struct r600_context
*rctx
, struct r600_atom
*atom
);
741 void r600_emit_vgt_state(struct r600_context
*rctx
, struct r600_atom
*atom
);
742 void r600_emit_clip_misc_state(struct r600_context
*rctx
, struct r600_atom
*atom
);
743 void r600_emit_stencil_ref(struct r600_context
*rctx
, struct r600_atom
*atom
);
744 void r600_emit_shader(struct r600_context
*rctx
, struct r600_atom
*a
);
745 void r600_add_atom(struct r600_context
*rctx
, struct r600_atom
*atom
, unsigned id
);
746 void r600_init_atom(struct r600_context
*rctx
, struct r600_atom
*atom
, unsigned id
,
747 void (*emit
)(struct r600_context
*ctx
, struct r600_atom
*state
),
749 void r600_vertex_buffers_dirty(struct r600_context
*rctx
);
750 void r600_sampler_views_dirty(struct r600_context
*rctx
,
751 struct r600_samplerview_state
*state
);
752 void r600_sampler_states_dirty(struct r600_context
*rctx
,
753 struct r600_sampler_states
*state
);
754 void r600_constant_buffers_dirty(struct r600_context
*rctx
, struct r600_constbuf_state
*state
);
755 void r600_set_sample_locations_constant_buffer(struct r600_context
*rctx
);
756 uint32_t r600_translate_stencil_op(int s_op
);
757 uint32_t r600_translate_fill(uint32_t func
);
758 unsigned r600_tex_wrap(unsigned wrap
);
759 unsigned r600_tex_mipfilter(unsigned filter
);
760 unsigned r600_tex_compare(unsigned compare
);
761 bool sampler_state_needs_border_color(const struct pipe_sampler_state
*state
);
762 unsigned r600_get_swizzle_combined(const unsigned char *swizzle_format
,
763 const unsigned char *swizzle_view
,
765 uint32_t r600_translate_texformat(struct pipe_screen
*screen
, enum pipe_format format
,
766 const unsigned char *swizzle_view
,
767 uint32_t *word4_p
, uint32_t *yuv_format_p
,
768 bool do_endian_swap
);
769 uint32_t r600_translate_colorformat(enum chip_class chip
, enum pipe_format format
,
770 bool do_endian_swap
);
771 uint32_t r600_colorformat_endian_swap(uint32_t colorformat
, bool do_endian_swap
);
774 struct pipe_video_codec
*r600_uvd_create_decoder(struct pipe_context
*context
,
775 const struct pipe_video_codec
*decoder
);
777 struct pipe_video_buffer
*r600_video_buffer_create(struct pipe_context
*pipe
,
778 const struct pipe_video_buffer
*tmpl
);
781 * Helpers for building command buffers
784 #define PKT3_SET_CONFIG_REG 0x68
785 #define PKT3_SET_CONTEXT_REG 0x69
786 #define PKT3_SET_CTL_CONST 0x6F
787 #define PKT3_SET_LOOP_CONST 0x6C
789 #define R600_CONFIG_REG_OFFSET 0x08000
790 #define R600_CONTEXT_REG_OFFSET 0x28000
791 #define R600_CTL_CONST_OFFSET 0x3CFF0
792 #define R600_LOOP_CONST_OFFSET 0X0003E200
793 #define EG_LOOP_CONST_OFFSET 0x0003A200
795 #define PKT_TYPE_S(x) (((unsigned)(x) & 0x3) << 30)
796 #define PKT_COUNT_S(x) (((unsigned)(x) & 0x3FFF) << 16)
797 #define PKT3_IT_OPCODE_S(x) (((unsigned)(x) & 0xFF) << 8)
798 #define PKT3_PREDICATE(x) (((x) >> 0) & 0x1)
799 #define PKT3(op, count, predicate) (PKT_TYPE_S(3) | PKT_COUNT_S(count) | PKT3_IT_OPCODE_S(op) | PKT3_PREDICATE(predicate))
801 #define RADEON_CP_PACKET3_COMPUTE_MODE 0x00000002
803 /*Evergreen Compute packet3*/
804 #define PKT3C(op, count, predicate) (PKT_TYPE_S(3) | PKT3_IT_OPCODE_S(op) | PKT_COUNT_S(count) | PKT3_PREDICATE(predicate) | RADEON_CP_PACKET3_COMPUTE_MODE)
806 static inline void r600_store_value(struct r600_command_buffer
*cb
, unsigned value
)
808 cb
->buf
[cb
->num_dw
++] = value
;
811 static inline void r600_store_array(struct r600_command_buffer
*cb
, unsigned num
, unsigned *ptr
)
813 assert(cb
->num_dw
+num
<= cb
->max_num_dw
);
814 memcpy(&cb
->buf
[cb
->num_dw
], ptr
, num
* sizeof(ptr
[0]));
818 static inline void r600_store_config_reg_seq(struct r600_command_buffer
*cb
, unsigned reg
, unsigned num
)
820 assert(reg
< R600_CONTEXT_REG_OFFSET
);
821 assert(cb
->num_dw
+2+num
<= cb
->max_num_dw
);
822 cb
->buf
[cb
->num_dw
++] = PKT3(PKT3_SET_CONFIG_REG
, num
, 0);
823 cb
->buf
[cb
->num_dw
++] = (reg
- R600_CONFIG_REG_OFFSET
) >> 2;
827 * Needs cb->pkt_flags set to RADEON_CP_PACKET3_COMPUTE_MODE for compute
830 static inline void r600_store_context_reg_seq(struct r600_command_buffer
*cb
, unsigned reg
, unsigned num
)
832 assert(reg
>= R600_CONTEXT_REG_OFFSET
&& reg
< R600_CTL_CONST_OFFSET
);
833 assert(cb
->num_dw
+2+num
<= cb
->max_num_dw
);
834 cb
->buf
[cb
->num_dw
++] = PKT3(PKT3_SET_CONTEXT_REG
, num
, 0) | cb
->pkt_flags
;
835 cb
->buf
[cb
->num_dw
++] = (reg
- R600_CONTEXT_REG_OFFSET
) >> 2;
839 * Needs cb->pkt_flags set to RADEON_CP_PACKET3_COMPUTE_MODE for compute
842 static inline void r600_store_ctl_const_seq(struct r600_command_buffer
*cb
, unsigned reg
, unsigned num
)
844 assert(reg
>= R600_CTL_CONST_OFFSET
);
845 assert(cb
->num_dw
+2+num
<= cb
->max_num_dw
);
846 cb
->buf
[cb
->num_dw
++] = PKT3(PKT3_SET_CTL_CONST
, num
, 0) | cb
->pkt_flags
;
847 cb
->buf
[cb
->num_dw
++] = (reg
- R600_CTL_CONST_OFFSET
) >> 2;
850 static inline void r600_store_loop_const_seq(struct r600_command_buffer
*cb
, unsigned reg
, unsigned num
)
852 assert(reg
>= R600_LOOP_CONST_OFFSET
);
853 assert(cb
->num_dw
+2+num
<= cb
->max_num_dw
);
854 cb
->buf
[cb
->num_dw
++] = PKT3(PKT3_SET_LOOP_CONST
, num
, 0);
855 cb
->buf
[cb
->num_dw
++] = (reg
- R600_LOOP_CONST_OFFSET
) >> 2;
859 * Needs cb->pkt_flags set to RADEON_CP_PACKET3_COMPUTE_MODE for compute
862 static inline void eg_store_loop_const_seq(struct r600_command_buffer
*cb
, unsigned reg
, unsigned num
)
864 assert(reg
>= EG_LOOP_CONST_OFFSET
);
865 assert(cb
->num_dw
+2+num
<= cb
->max_num_dw
);
866 cb
->buf
[cb
->num_dw
++] = PKT3(PKT3_SET_LOOP_CONST
, num
, 0) | cb
->pkt_flags
;
867 cb
->buf
[cb
->num_dw
++] = (reg
- EG_LOOP_CONST_OFFSET
) >> 2;
870 static inline void r600_store_config_reg(struct r600_command_buffer
*cb
, unsigned reg
, unsigned value
)
872 r600_store_config_reg_seq(cb
, reg
, 1);
873 r600_store_value(cb
, value
);
876 static inline void r600_store_context_reg(struct r600_command_buffer
*cb
, unsigned reg
, unsigned value
)
878 r600_store_context_reg_seq(cb
, reg
, 1);
879 r600_store_value(cb
, value
);
882 static inline void r600_store_ctl_const(struct r600_command_buffer
*cb
, unsigned reg
, unsigned value
)
884 r600_store_ctl_const_seq(cb
, reg
, 1);
885 r600_store_value(cb
, value
);
888 static inline void r600_store_loop_const(struct r600_command_buffer
*cb
, unsigned reg
, unsigned value
)
890 r600_store_loop_const_seq(cb
, reg
, 1);
891 r600_store_value(cb
, value
);
894 static inline void eg_store_loop_const(struct r600_command_buffer
*cb
, unsigned reg
, unsigned value
)
896 eg_store_loop_const_seq(cb
, reg
, 1);
897 r600_store_value(cb
, value
);
900 void r600_init_command_buffer(struct r600_command_buffer
*cb
, unsigned num_dw
);
901 void r600_release_command_buffer(struct r600_command_buffer
*cb
);
903 static inline void radeon_compute_set_context_reg_seq(struct radeon_winsys_cs
*cs
, unsigned reg
, unsigned num
)
905 radeon_set_context_reg_seq(cs
, reg
, num
);
906 /* Set the compute bit on the packet header */
907 cs
->current
.buf
[cs
->current
.cdw
- 2] |= RADEON_CP_PACKET3_COMPUTE_MODE
;
910 static inline void radeon_set_ctl_const_seq(struct radeon_winsys_cs
*cs
, unsigned reg
, unsigned num
)
912 assert(reg
>= R600_CTL_CONST_OFFSET
);
913 assert(cs
->current
.cdw
+ 2 + num
<= cs
->current
.max_dw
);
914 radeon_emit(cs
, PKT3(PKT3_SET_CTL_CONST
, num
, 0));
915 radeon_emit(cs
, (reg
- R600_CTL_CONST_OFFSET
) >> 2);
918 static inline void radeon_compute_set_context_reg(struct radeon_winsys_cs
*cs
, unsigned reg
, unsigned value
)
920 radeon_compute_set_context_reg_seq(cs
, reg
, 1);
921 radeon_emit(cs
, value
);
924 static inline void radeon_set_context_reg_flag(struct radeon_winsys_cs
*cs
, unsigned reg
, unsigned value
, unsigned flag
)
926 if (flag
& RADEON_CP_PACKET3_COMPUTE_MODE
) {
927 radeon_compute_set_context_reg(cs
, reg
, value
);
929 radeon_set_context_reg(cs
, reg
, value
);
933 static inline void radeon_set_ctl_const(struct radeon_winsys_cs
*cs
, unsigned reg
, unsigned value
)
935 radeon_set_ctl_const_seq(cs
, reg
, 1);
936 radeon_emit(cs
, value
);
943 /* 12.4 fixed-point */
944 static inline unsigned r600_pack_float_12p4(float x
)
947 x
>= 4096 ? 0xffff : x
* 16;
950 static inline unsigned r600_get_flush_flags(enum r600_coherency coher
)
954 case R600_COHERENCY_NONE
:
956 case R600_COHERENCY_SHADER
:
957 return R600_CONTEXT_INV_CONST_CACHE
|
958 R600_CONTEXT_INV_VERTEX_CACHE
|
959 R600_CONTEXT_INV_TEX_CACHE
|
960 R600_CONTEXT_STREAMOUT_FLUSH
;
961 case R600_COHERENCY_CB_META
:
962 return R600_CONTEXT_FLUSH_AND_INV_CB
|
963 R600_CONTEXT_FLUSH_AND_INV_CB_META
;
967 #define V_028A6C_OUTPRIM_TYPE_POINTLIST 0
968 #define V_028A6C_OUTPRIM_TYPE_LINESTRIP 1
969 #define V_028A6C_OUTPRIM_TYPE_TRISTRIP 2
971 unsigned r600_conv_prim_to_gs_out(unsigned mode
);
973 void eg_trace_emit(struct r600_context
*rctx
);
974 void eg_dump_debug_state(struct pipe_context
*ctx
, FILE *f
,
977 struct r600_shader_atomic
;
978 bool evergreen_emit_atomic_buffer_setup(struct r600_context
*rctx
,
979 struct r600_shader_atomic
*combined_atomics
,
980 uint8_t *atomic_used_mask_p
);
981 void evergreen_emit_atomic_buffer_save(struct r600_context
*rctx
,
982 struct r600_shader_atomic
*combined_atomics
,
983 uint8_t *atomic_used_mask_p
);