r600g: defer shader variant selection and depending state updates
[mesa.git] / src / gallium / drivers / r600 / r600_state.c
1 /*
2 * Copyright 2010 Jerome Glisse <glisse@freedesktop.org>
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
22 */
23 #include "r600_formats.h"
24 #include "r600_shader.h"
25 #include "r600d.h"
26
27 #include "pipe/p_shader_tokens.h"
28 #include "util/u_pack_color.h"
29 #include "util/u_memory.h"
30 #include "util/u_framebuffer.h"
31 #include "util/u_dual_blend.h"
32
33 static uint32_t r600_translate_blend_function(int blend_func)
34 {
35 switch (blend_func) {
36 case PIPE_BLEND_ADD:
37 return V_028804_COMB_DST_PLUS_SRC;
38 case PIPE_BLEND_SUBTRACT:
39 return V_028804_COMB_SRC_MINUS_DST;
40 case PIPE_BLEND_REVERSE_SUBTRACT:
41 return V_028804_COMB_DST_MINUS_SRC;
42 case PIPE_BLEND_MIN:
43 return V_028804_COMB_MIN_DST_SRC;
44 case PIPE_BLEND_MAX:
45 return V_028804_COMB_MAX_DST_SRC;
46 default:
47 R600_ERR("Unknown blend function %d\n", blend_func);
48 assert(0);
49 break;
50 }
51 return 0;
52 }
53
54 static uint32_t r600_translate_blend_factor(int blend_fact)
55 {
56 switch (blend_fact) {
57 case PIPE_BLENDFACTOR_ONE:
58 return V_028804_BLEND_ONE;
59 case PIPE_BLENDFACTOR_SRC_COLOR:
60 return V_028804_BLEND_SRC_COLOR;
61 case PIPE_BLENDFACTOR_SRC_ALPHA:
62 return V_028804_BLEND_SRC_ALPHA;
63 case PIPE_BLENDFACTOR_DST_ALPHA:
64 return V_028804_BLEND_DST_ALPHA;
65 case PIPE_BLENDFACTOR_DST_COLOR:
66 return V_028804_BLEND_DST_COLOR;
67 case PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE:
68 return V_028804_BLEND_SRC_ALPHA_SATURATE;
69 case PIPE_BLENDFACTOR_CONST_COLOR:
70 return V_028804_BLEND_CONST_COLOR;
71 case PIPE_BLENDFACTOR_CONST_ALPHA:
72 return V_028804_BLEND_CONST_ALPHA;
73 case PIPE_BLENDFACTOR_ZERO:
74 return V_028804_BLEND_ZERO;
75 case PIPE_BLENDFACTOR_INV_SRC_COLOR:
76 return V_028804_BLEND_ONE_MINUS_SRC_COLOR;
77 case PIPE_BLENDFACTOR_INV_SRC_ALPHA:
78 return V_028804_BLEND_ONE_MINUS_SRC_ALPHA;
79 case PIPE_BLENDFACTOR_INV_DST_ALPHA:
80 return V_028804_BLEND_ONE_MINUS_DST_ALPHA;
81 case PIPE_BLENDFACTOR_INV_DST_COLOR:
82 return V_028804_BLEND_ONE_MINUS_DST_COLOR;
83 case PIPE_BLENDFACTOR_INV_CONST_COLOR:
84 return V_028804_BLEND_ONE_MINUS_CONST_COLOR;
85 case PIPE_BLENDFACTOR_INV_CONST_ALPHA:
86 return V_028804_BLEND_ONE_MINUS_CONST_ALPHA;
87 case PIPE_BLENDFACTOR_SRC1_COLOR:
88 return V_028804_BLEND_SRC1_COLOR;
89 case PIPE_BLENDFACTOR_SRC1_ALPHA:
90 return V_028804_BLEND_SRC1_ALPHA;
91 case PIPE_BLENDFACTOR_INV_SRC1_COLOR:
92 return V_028804_BLEND_INV_SRC1_COLOR;
93 case PIPE_BLENDFACTOR_INV_SRC1_ALPHA:
94 return V_028804_BLEND_INV_SRC1_ALPHA;
95 default:
96 R600_ERR("Bad blend factor %d not supported!\n", blend_fact);
97 assert(0);
98 break;
99 }
100 return 0;
101 }
102
103 static unsigned r600_tex_dim(unsigned dim, unsigned nr_samples)
104 {
105 switch (dim) {
106 default:
107 case PIPE_TEXTURE_1D:
108 return V_038000_SQ_TEX_DIM_1D;
109 case PIPE_TEXTURE_1D_ARRAY:
110 return V_038000_SQ_TEX_DIM_1D_ARRAY;
111 case PIPE_TEXTURE_2D:
112 case PIPE_TEXTURE_RECT:
113 return nr_samples > 1 ? V_038000_SQ_TEX_DIM_2D_MSAA :
114 V_038000_SQ_TEX_DIM_2D;
115 case PIPE_TEXTURE_2D_ARRAY:
116 return nr_samples > 1 ? V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA :
117 V_038000_SQ_TEX_DIM_2D_ARRAY;
118 case PIPE_TEXTURE_3D:
119 return V_038000_SQ_TEX_DIM_3D;
120 case PIPE_TEXTURE_CUBE:
121 case PIPE_TEXTURE_CUBE_ARRAY:
122 return V_038000_SQ_TEX_DIM_CUBEMAP;
123 }
124 }
125
126 static uint32_t r600_translate_dbformat(enum pipe_format format)
127 {
128 switch (format) {
129 case PIPE_FORMAT_Z16_UNORM:
130 return V_028010_DEPTH_16;
131 case PIPE_FORMAT_Z24X8_UNORM:
132 return V_028010_DEPTH_X8_24;
133 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
134 return V_028010_DEPTH_8_24;
135 case PIPE_FORMAT_Z32_FLOAT:
136 return V_028010_DEPTH_32_FLOAT;
137 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
138 return V_028010_DEPTH_X24_8_32_FLOAT;
139 default:
140 return ~0U;
141 }
142 }
143
144 static uint32_t r600_translate_colorswap(enum pipe_format format)
145 {
146 switch (format) {
147 /* 8-bit buffers. */
148 case PIPE_FORMAT_A8_UNORM:
149 case PIPE_FORMAT_A8_SNORM:
150 case PIPE_FORMAT_A8_UINT:
151 case PIPE_FORMAT_A8_SINT:
152 case PIPE_FORMAT_A16_UNORM:
153 case PIPE_FORMAT_A16_SNORM:
154 case PIPE_FORMAT_A16_UINT:
155 case PIPE_FORMAT_A16_SINT:
156 case PIPE_FORMAT_A16_FLOAT:
157 case PIPE_FORMAT_A32_UINT:
158 case PIPE_FORMAT_A32_SINT:
159 case PIPE_FORMAT_A32_FLOAT:
160 case PIPE_FORMAT_R4A4_UNORM:
161 return V_0280A0_SWAP_ALT_REV;
162 case PIPE_FORMAT_I8_UNORM:
163 case PIPE_FORMAT_I8_SNORM:
164 case PIPE_FORMAT_I8_UINT:
165 case PIPE_FORMAT_I8_SINT:
166 case PIPE_FORMAT_L8_UNORM:
167 case PIPE_FORMAT_L8_SNORM:
168 case PIPE_FORMAT_L8_UINT:
169 case PIPE_FORMAT_L8_SINT:
170 case PIPE_FORMAT_L8_SRGB:
171 case PIPE_FORMAT_L16_UNORM:
172 case PIPE_FORMAT_L16_SNORM:
173 case PIPE_FORMAT_L16_UINT:
174 case PIPE_FORMAT_L16_SINT:
175 case PIPE_FORMAT_L16_FLOAT:
176 case PIPE_FORMAT_L32_UINT:
177 case PIPE_FORMAT_L32_SINT:
178 case PIPE_FORMAT_L32_FLOAT:
179 case PIPE_FORMAT_I16_UNORM:
180 case PIPE_FORMAT_I16_SNORM:
181 case PIPE_FORMAT_I16_UINT:
182 case PIPE_FORMAT_I16_SINT:
183 case PIPE_FORMAT_I16_FLOAT:
184 case PIPE_FORMAT_I32_UINT:
185 case PIPE_FORMAT_I32_SINT:
186 case PIPE_FORMAT_I32_FLOAT:
187 case PIPE_FORMAT_R8_UNORM:
188 case PIPE_FORMAT_R8_SNORM:
189 case PIPE_FORMAT_R8_UINT:
190 case PIPE_FORMAT_R8_SINT:
191 return V_0280A0_SWAP_STD;
192
193 case PIPE_FORMAT_L4A4_UNORM:
194 case PIPE_FORMAT_A4R4_UNORM:
195 return V_0280A0_SWAP_ALT;
196
197 /* 16-bit buffers. */
198 case PIPE_FORMAT_B5G6R5_UNORM:
199 return V_0280A0_SWAP_STD_REV;
200
201 case PIPE_FORMAT_B5G5R5A1_UNORM:
202 case PIPE_FORMAT_B5G5R5X1_UNORM:
203 return V_0280A0_SWAP_ALT;
204
205 case PIPE_FORMAT_B4G4R4A4_UNORM:
206 case PIPE_FORMAT_B4G4R4X4_UNORM:
207 return V_0280A0_SWAP_ALT;
208
209 case PIPE_FORMAT_Z16_UNORM:
210 return V_0280A0_SWAP_STD;
211
212 case PIPE_FORMAT_L8A8_UNORM:
213 case PIPE_FORMAT_L8A8_SNORM:
214 case PIPE_FORMAT_L8A8_UINT:
215 case PIPE_FORMAT_L8A8_SINT:
216 case PIPE_FORMAT_L8A8_SRGB:
217 case PIPE_FORMAT_L16A16_UNORM:
218 case PIPE_FORMAT_L16A16_SNORM:
219 case PIPE_FORMAT_L16A16_UINT:
220 case PIPE_FORMAT_L16A16_SINT:
221 case PIPE_FORMAT_L16A16_FLOAT:
222 case PIPE_FORMAT_L32A32_UINT:
223 case PIPE_FORMAT_L32A32_SINT:
224 case PIPE_FORMAT_L32A32_FLOAT:
225 case PIPE_FORMAT_R8A8_UNORM:
226 case PIPE_FORMAT_R8A8_SNORM:
227 case PIPE_FORMAT_R8A8_UINT:
228 case PIPE_FORMAT_R8A8_SINT:
229 case PIPE_FORMAT_R16A16_UNORM:
230 case PIPE_FORMAT_R16A16_SNORM:
231 case PIPE_FORMAT_R16A16_UINT:
232 case PIPE_FORMAT_R16A16_SINT:
233 case PIPE_FORMAT_R16A16_FLOAT:
234 case PIPE_FORMAT_R32A32_UINT:
235 case PIPE_FORMAT_R32A32_SINT:
236 case PIPE_FORMAT_R32A32_FLOAT:
237 return V_0280A0_SWAP_ALT;
238 case PIPE_FORMAT_R8G8_UNORM:
239 case PIPE_FORMAT_R8G8_SNORM:
240 case PIPE_FORMAT_R8G8_UINT:
241 case PIPE_FORMAT_R8G8_SINT:
242 return V_0280A0_SWAP_STD;
243
244 case PIPE_FORMAT_R16_UNORM:
245 case PIPE_FORMAT_R16_SNORM:
246 case PIPE_FORMAT_R16_UINT:
247 case PIPE_FORMAT_R16_SINT:
248 case PIPE_FORMAT_R16_FLOAT:
249 return V_0280A0_SWAP_STD;
250
251 /* 32-bit buffers. */
252
253 case PIPE_FORMAT_A8B8G8R8_SRGB:
254 return V_0280A0_SWAP_STD_REV;
255 case PIPE_FORMAT_B8G8R8A8_SRGB:
256 return V_0280A0_SWAP_ALT;
257
258 case PIPE_FORMAT_B8G8R8A8_UNORM:
259 case PIPE_FORMAT_B8G8R8X8_UNORM:
260 return V_0280A0_SWAP_ALT;
261
262 case PIPE_FORMAT_A8R8G8B8_UNORM:
263 case PIPE_FORMAT_X8R8G8B8_UNORM:
264 return V_0280A0_SWAP_ALT_REV;
265 case PIPE_FORMAT_R8G8B8A8_SNORM:
266 case PIPE_FORMAT_R8G8B8A8_UNORM:
267 case PIPE_FORMAT_R8G8B8X8_UNORM:
268 case PIPE_FORMAT_R8G8B8X8_SNORM:
269 case PIPE_FORMAT_R8G8B8X8_SRGB:
270 case PIPE_FORMAT_R8G8B8X8_UINT:
271 case PIPE_FORMAT_R8G8B8X8_SINT:
272 case PIPE_FORMAT_R8G8B8A8_SINT:
273 case PIPE_FORMAT_R8G8B8A8_UINT:
274 return V_0280A0_SWAP_STD;
275
276 case PIPE_FORMAT_A8B8G8R8_UNORM:
277 case PIPE_FORMAT_X8B8G8R8_UNORM:
278 /* case PIPE_FORMAT_R8SG8SB8UX8U_NORM: */
279 return V_0280A0_SWAP_STD_REV;
280
281 case PIPE_FORMAT_Z24X8_UNORM:
282 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
283 return V_0280A0_SWAP_STD;
284
285 case PIPE_FORMAT_R10G10B10A2_UNORM:
286 case PIPE_FORMAT_R10G10B10X2_SNORM:
287 case PIPE_FORMAT_R10SG10SB10SA2U_NORM:
288 return V_0280A0_SWAP_STD;
289
290 case PIPE_FORMAT_B10G10R10A2_UNORM:
291 case PIPE_FORMAT_B10G10R10A2_UINT:
292 case PIPE_FORMAT_B10G10R10X2_UNORM:
293 return V_0280A0_SWAP_ALT;
294
295 case PIPE_FORMAT_R11G11B10_FLOAT:
296 case PIPE_FORMAT_R16G16_UNORM:
297 case PIPE_FORMAT_R16G16_SNORM:
298 case PIPE_FORMAT_R16G16_FLOAT:
299 case PIPE_FORMAT_R16G16_UINT:
300 case PIPE_FORMAT_R16G16_SINT:
301 case PIPE_FORMAT_R32_UINT:
302 case PIPE_FORMAT_R32_SINT:
303 case PIPE_FORMAT_R32_FLOAT:
304 case PIPE_FORMAT_Z32_FLOAT:
305 return V_0280A0_SWAP_STD;
306
307 /* 64-bit buffers. */
308 case PIPE_FORMAT_R32G32_FLOAT:
309 case PIPE_FORMAT_R32G32_UINT:
310 case PIPE_FORMAT_R32G32_SINT:
311 case PIPE_FORMAT_R16G16B16A16_UNORM:
312 case PIPE_FORMAT_R16G16B16A16_SNORM:
313 case PIPE_FORMAT_R16G16B16A16_UINT:
314 case PIPE_FORMAT_R16G16B16A16_SINT:
315 case PIPE_FORMAT_R16G16B16A16_FLOAT:
316 case PIPE_FORMAT_R16G16B16X16_UNORM:
317 case PIPE_FORMAT_R16G16B16X16_SNORM:
318 case PIPE_FORMAT_R16G16B16X16_FLOAT:
319 case PIPE_FORMAT_R16G16B16X16_UINT:
320 case PIPE_FORMAT_R16G16B16X16_SINT:
321 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
322
323 /* 128-bit buffers. */
324 case PIPE_FORMAT_R32G32B32A32_FLOAT:
325 case PIPE_FORMAT_R32G32B32A32_SNORM:
326 case PIPE_FORMAT_R32G32B32A32_UNORM:
327 case PIPE_FORMAT_R32G32B32A32_SINT:
328 case PIPE_FORMAT_R32G32B32A32_UINT:
329 case PIPE_FORMAT_R32G32B32X32_FLOAT:
330 case PIPE_FORMAT_R32G32B32X32_UINT:
331 case PIPE_FORMAT_R32G32B32X32_SINT:
332 return V_0280A0_SWAP_STD;
333 default:
334 R600_ERR("unsupported colorswap format %d\n", format);
335 return ~0U;
336 }
337 return ~0U;
338 }
339
340 static uint32_t r600_translate_colorformat(enum pipe_format format)
341 {
342 switch (format) {
343 case PIPE_FORMAT_L4A4_UNORM:
344 case PIPE_FORMAT_R4A4_UNORM:
345 case PIPE_FORMAT_A4R4_UNORM:
346 return V_0280A0_COLOR_4_4;
347
348 /* 8-bit buffers. */
349 case PIPE_FORMAT_A8_UNORM:
350 case PIPE_FORMAT_A8_SNORM:
351 case PIPE_FORMAT_A8_UINT:
352 case PIPE_FORMAT_A8_SINT:
353 case PIPE_FORMAT_I8_UNORM:
354 case PIPE_FORMAT_I8_SNORM:
355 case PIPE_FORMAT_I8_UINT:
356 case PIPE_FORMAT_I8_SINT:
357 case PIPE_FORMAT_L8_UNORM:
358 case PIPE_FORMAT_L8_SNORM:
359 case PIPE_FORMAT_L8_UINT:
360 case PIPE_FORMAT_L8_SINT:
361 case PIPE_FORMAT_L8_SRGB:
362 case PIPE_FORMAT_R8_UNORM:
363 case PIPE_FORMAT_R8_SNORM:
364 case PIPE_FORMAT_R8_UINT:
365 case PIPE_FORMAT_R8_SINT:
366 return V_0280A0_COLOR_8;
367
368 /* 16-bit buffers. */
369 case PIPE_FORMAT_B5G6R5_UNORM:
370 return V_0280A0_COLOR_5_6_5;
371
372 case PIPE_FORMAT_B5G5R5A1_UNORM:
373 case PIPE_FORMAT_B5G5R5X1_UNORM:
374 return V_0280A0_COLOR_1_5_5_5;
375
376 case PIPE_FORMAT_B4G4R4A4_UNORM:
377 case PIPE_FORMAT_B4G4R4X4_UNORM:
378 return V_0280A0_COLOR_4_4_4_4;
379
380 case PIPE_FORMAT_Z16_UNORM:
381 return V_0280A0_COLOR_16;
382
383 case PIPE_FORMAT_L8A8_UNORM:
384 case PIPE_FORMAT_L8A8_SNORM:
385 case PIPE_FORMAT_L8A8_UINT:
386 case PIPE_FORMAT_L8A8_SINT:
387 case PIPE_FORMAT_L8A8_SRGB:
388 case PIPE_FORMAT_R8G8_UNORM:
389 case PIPE_FORMAT_R8G8_SNORM:
390 case PIPE_FORMAT_R8G8_UINT:
391 case PIPE_FORMAT_R8G8_SINT:
392 case PIPE_FORMAT_R8A8_UNORM:
393 case PIPE_FORMAT_R8A8_SNORM:
394 case PIPE_FORMAT_R8A8_UINT:
395 case PIPE_FORMAT_R8A8_SINT:
396 return V_0280A0_COLOR_8_8;
397
398 case PIPE_FORMAT_R16_UNORM:
399 case PIPE_FORMAT_R16_SNORM:
400 case PIPE_FORMAT_R16_UINT:
401 case PIPE_FORMAT_R16_SINT:
402 case PIPE_FORMAT_A16_UNORM:
403 case PIPE_FORMAT_A16_SNORM:
404 case PIPE_FORMAT_A16_UINT:
405 case PIPE_FORMAT_A16_SINT:
406 case PIPE_FORMAT_L16_UNORM:
407 case PIPE_FORMAT_L16_SNORM:
408 case PIPE_FORMAT_L16_UINT:
409 case PIPE_FORMAT_L16_SINT:
410 case PIPE_FORMAT_I16_UNORM:
411 case PIPE_FORMAT_I16_SNORM:
412 case PIPE_FORMAT_I16_UINT:
413 case PIPE_FORMAT_I16_SINT:
414 return V_0280A0_COLOR_16;
415
416 case PIPE_FORMAT_R16_FLOAT:
417 case PIPE_FORMAT_A16_FLOAT:
418 case PIPE_FORMAT_L16_FLOAT:
419 case PIPE_FORMAT_I16_FLOAT:
420 return V_0280A0_COLOR_16_FLOAT;
421
422 /* 32-bit buffers. */
423 case PIPE_FORMAT_A8B8G8R8_SRGB:
424 case PIPE_FORMAT_A8B8G8R8_UNORM:
425 case PIPE_FORMAT_A8R8G8B8_UNORM:
426 case PIPE_FORMAT_B8G8R8A8_SRGB:
427 case PIPE_FORMAT_B8G8R8A8_UNORM:
428 case PIPE_FORMAT_B8G8R8X8_UNORM:
429 case PIPE_FORMAT_R8G8B8A8_SNORM:
430 case PIPE_FORMAT_R8G8B8A8_UNORM:
431 case PIPE_FORMAT_R8G8B8X8_UNORM:
432 case PIPE_FORMAT_R8G8B8X8_SNORM:
433 case PIPE_FORMAT_R8G8B8X8_SRGB:
434 case PIPE_FORMAT_R8G8B8X8_UINT:
435 case PIPE_FORMAT_R8G8B8X8_SINT:
436 case PIPE_FORMAT_R8SG8SB8UX8U_NORM:
437 case PIPE_FORMAT_X8B8G8R8_UNORM:
438 case PIPE_FORMAT_X8R8G8B8_UNORM:
439 case PIPE_FORMAT_R8G8B8A8_SINT:
440 case PIPE_FORMAT_R8G8B8A8_UINT:
441 return V_0280A0_COLOR_8_8_8_8;
442
443 case PIPE_FORMAT_R10G10B10A2_UNORM:
444 case PIPE_FORMAT_R10G10B10X2_SNORM:
445 case PIPE_FORMAT_B10G10R10A2_UNORM:
446 case PIPE_FORMAT_B10G10R10A2_UINT:
447 case PIPE_FORMAT_B10G10R10X2_UNORM:
448 case PIPE_FORMAT_R10SG10SB10SA2U_NORM:
449 return V_0280A0_COLOR_2_10_10_10;
450
451 case PIPE_FORMAT_Z24X8_UNORM:
452 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
453 return V_0280A0_COLOR_8_24;
454
455 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
456 return V_0280A0_COLOR_X24_8_32_FLOAT;
457
458 case PIPE_FORMAT_R32_UINT:
459 case PIPE_FORMAT_R32_SINT:
460 case PIPE_FORMAT_A32_UINT:
461 case PIPE_FORMAT_A32_SINT:
462 case PIPE_FORMAT_L32_UINT:
463 case PIPE_FORMAT_L32_SINT:
464 case PIPE_FORMAT_I32_UINT:
465 case PIPE_FORMAT_I32_SINT:
466 return V_0280A0_COLOR_32;
467
468 case PIPE_FORMAT_R32_FLOAT:
469 case PIPE_FORMAT_A32_FLOAT:
470 case PIPE_FORMAT_L32_FLOAT:
471 case PIPE_FORMAT_I32_FLOAT:
472 case PIPE_FORMAT_Z32_FLOAT:
473 return V_0280A0_COLOR_32_FLOAT;
474
475 case PIPE_FORMAT_R16G16_FLOAT:
476 case PIPE_FORMAT_L16A16_FLOAT:
477 case PIPE_FORMAT_R16A16_FLOAT:
478 return V_0280A0_COLOR_16_16_FLOAT;
479
480 case PIPE_FORMAT_R16G16_UNORM:
481 case PIPE_FORMAT_R16G16_SNORM:
482 case PIPE_FORMAT_R16G16_UINT:
483 case PIPE_FORMAT_R16G16_SINT:
484 case PIPE_FORMAT_L16A16_UNORM:
485 case PIPE_FORMAT_L16A16_SNORM:
486 case PIPE_FORMAT_L16A16_UINT:
487 case PIPE_FORMAT_L16A16_SINT:
488 case PIPE_FORMAT_R16A16_UNORM:
489 case PIPE_FORMAT_R16A16_SNORM:
490 case PIPE_FORMAT_R16A16_UINT:
491 case PIPE_FORMAT_R16A16_SINT:
492 return V_0280A0_COLOR_16_16;
493
494 case PIPE_FORMAT_R11G11B10_FLOAT:
495 return V_0280A0_COLOR_10_11_11_FLOAT;
496
497 /* 64-bit buffers. */
498 case PIPE_FORMAT_R16G16B16A16_UINT:
499 case PIPE_FORMAT_R16G16B16A16_SINT:
500 case PIPE_FORMAT_R16G16B16A16_UNORM:
501 case PIPE_FORMAT_R16G16B16A16_SNORM:
502 case PIPE_FORMAT_R16G16B16X16_UNORM:
503 case PIPE_FORMAT_R16G16B16X16_SNORM:
504 case PIPE_FORMAT_R16G16B16X16_UINT:
505 case PIPE_FORMAT_R16G16B16X16_SINT:
506 return V_0280A0_COLOR_16_16_16_16;
507
508 case PIPE_FORMAT_R16G16B16A16_FLOAT:
509 case PIPE_FORMAT_R16G16B16X16_FLOAT:
510 return V_0280A0_COLOR_16_16_16_16_FLOAT;
511
512 case PIPE_FORMAT_R32G32_FLOAT:
513 case PIPE_FORMAT_L32A32_FLOAT:
514 case PIPE_FORMAT_R32A32_FLOAT:
515 return V_0280A0_COLOR_32_32_FLOAT;
516
517 case PIPE_FORMAT_R32G32_SINT:
518 case PIPE_FORMAT_R32G32_UINT:
519 case PIPE_FORMAT_L32A32_UINT:
520 case PIPE_FORMAT_L32A32_SINT:
521 return V_0280A0_COLOR_32_32;
522
523 /* 128-bit buffers. */
524 case PIPE_FORMAT_R32G32B32A32_FLOAT:
525 case PIPE_FORMAT_R32G32B32X32_FLOAT:
526 return V_0280A0_COLOR_32_32_32_32_FLOAT;
527 case PIPE_FORMAT_R32G32B32A32_SNORM:
528 case PIPE_FORMAT_R32G32B32A32_UNORM:
529 case PIPE_FORMAT_R32G32B32A32_SINT:
530 case PIPE_FORMAT_R32G32B32A32_UINT:
531 case PIPE_FORMAT_R32G32B32X32_UINT:
532 case PIPE_FORMAT_R32G32B32X32_SINT:
533 return V_0280A0_COLOR_32_32_32_32;
534
535 /* YUV buffers. */
536 case PIPE_FORMAT_UYVY:
537 case PIPE_FORMAT_YUYV:
538 default:
539 return ~0U; /* Unsupported. */
540 }
541 }
542
543 static uint32_t r600_colorformat_endian_swap(uint32_t colorformat)
544 {
545 if (R600_BIG_ENDIAN) {
546 switch(colorformat) {
547 case V_0280A0_COLOR_4_4:
548 return ENDIAN_NONE;
549
550 /* 8-bit buffers. */
551 case V_0280A0_COLOR_8:
552 return ENDIAN_NONE;
553
554 /* 16-bit buffers. */
555 case V_0280A0_COLOR_5_6_5:
556 case V_0280A0_COLOR_1_5_5_5:
557 case V_0280A0_COLOR_4_4_4_4:
558 case V_0280A0_COLOR_16:
559 case V_0280A0_COLOR_8_8:
560 return ENDIAN_8IN16;
561
562 /* 32-bit buffers. */
563 case V_0280A0_COLOR_8_8_8_8:
564 case V_0280A0_COLOR_2_10_10_10:
565 case V_0280A0_COLOR_8_24:
566 case V_0280A0_COLOR_24_8:
567 case V_0280A0_COLOR_32_FLOAT:
568 case V_0280A0_COLOR_16_16_FLOAT:
569 case V_0280A0_COLOR_16_16:
570 return ENDIAN_8IN32;
571
572 /* 64-bit buffers. */
573 case V_0280A0_COLOR_16_16_16_16:
574 case V_0280A0_COLOR_16_16_16_16_FLOAT:
575 return ENDIAN_8IN16;
576
577 case V_0280A0_COLOR_32_32_FLOAT:
578 case V_0280A0_COLOR_32_32:
579 case V_0280A0_COLOR_X24_8_32_FLOAT:
580 return ENDIAN_8IN32;
581
582 /* 128-bit buffers. */
583 case V_0280A0_COLOR_32_32_32_FLOAT:
584 case V_0280A0_COLOR_32_32_32_32_FLOAT:
585 case V_0280A0_COLOR_32_32_32_32:
586 return ENDIAN_8IN32;
587 default:
588 return ENDIAN_NONE; /* Unsupported. */
589 }
590 } else {
591 return ENDIAN_NONE;
592 }
593 }
594
595 static bool r600_is_sampler_format_supported(struct pipe_screen *screen, enum pipe_format format)
596 {
597 return r600_translate_texformat(screen, format, NULL, NULL, NULL) != ~0U;
598 }
599
600 static bool r600_is_colorbuffer_format_supported(enum pipe_format format)
601 {
602 return r600_translate_colorformat(format) != ~0U &&
603 r600_translate_colorswap(format) != ~0U;
604 }
605
606 static bool r600_is_zs_format_supported(enum pipe_format format)
607 {
608 return r600_translate_dbformat(format) != ~0U;
609 }
610
611 boolean r600_is_format_supported(struct pipe_screen *screen,
612 enum pipe_format format,
613 enum pipe_texture_target target,
614 unsigned sample_count,
615 unsigned usage)
616 {
617 struct r600_screen *rscreen = (struct r600_screen*)screen;
618 unsigned retval = 0;
619
620 if (target >= PIPE_MAX_TEXTURE_TYPES) {
621 R600_ERR("r600: unsupported texture type %d\n", target);
622 return FALSE;
623 }
624
625 if (!util_format_is_supported(format, usage))
626 return FALSE;
627
628 if (sample_count > 1) {
629 if (!rscreen->has_msaa)
630 return FALSE;
631
632 /* R11G11B10 is broken on R6xx. */
633 if (rscreen->b.chip_class == R600 &&
634 format == PIPE_FORMAT_R11G11B10_FLOAT)
635 return FALSE;
636
637 /* MSAA integer colorbuffers hang. */
638 if (util_format_is_pure_integer(format) &&
639 !util_format_is_depth_or_stencil(format))
640 return FALSE;
641
642 switch (sample_count) {
643 case 2:
644 case 4:
645 case 8:
646 break;
647 default:
648 return FALSE;
649 }
650 }
651
652 if (usage & PIPE_BIND_SAMPLER_VIEW) {
653 if (target == PIPE_BUFFER) {
654 if (r600_is_vertex_format_supported(format))
655 retval |= PIPE_BIND_SAMPLER_VIEW;
656 } else {
657 if (r600_is_sampler_format_supported(screen, format))
658 retval |= PIPE_BIND_SAMPLER_VIEW;
659 }
660 }
661
662 if ((usage & (PIPE_BIND_RENDER_TARGET |
663 PIPE_BIND_DISPLAY_TARGET |
664 PIPE_BIND_SCANOUT |
665 PIPE_BIND_SHARED)) &&
666 r600_is_colorbuffer_format_supported(format)) {
667 retval |= usage &
668 (PIPE_BIND_RENDER_TARGET |
669 PIPE_BIND_DISPLAY_TARGET |
670 PIPE_BIND_SCANOUT |
671 PIPE_BIND_SHARED);
672 }
673
674 if ((usage & PIPE_BIND_DEPTH_STENCIL) &&
675 r600_is_zs_format_supported(format)) {
676 retval |= PIPE_BIND_DEPTH_STENCIL;
677 }
678
679 if ((usage & PIPE_BIND_VERTEX_BUFFER) &&
680 r600_is_vertex_format_supported(format)) {
681 retval |= PIPE_BIND_VERTEX_BUFFER;
682 }
683
684 if (usage & PIPE_BIND_TRANSFER_READ)
685 retval |= PIPE_BIND_TRANSFER_READ;
686 if (usage & PIPE_BIND_TRANSFER_WRITE)
687 retval |= PIPE_BIND_TRANSFER_WRITE;
688
689 return retval == usage;
690 }
691
692 static void r600_emit_polygon_offset(struct r600_context *rctx, struct r600_atom *a)
693 {
694 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
695 struct r600_poly_offset_state *state = (struct r600_poly_offset_state*)a;
696 float offset_units = state->offset_units;
697 float offset_scale = state->offset_scale;
698
699 switch (state->zs_format) {
700 case PIPE_FORMAT_Z24X8_UNORM:
701 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
702 offset_units *= 2.0f;
703 break;
704 case PIPE_FORMAT_Z16_UNORM:
705 offset_units *= 4.0f;
706 break;
707 default:;
708 }
709
710 r600_write_context_reg_seq(cs, R_028E00_PA_SU_POLY_OFFSET_FRONT_SCALE, 4);
711 radeon_emit(cs, fui(offset_scale));
712 radeon_emit(cs, fui(offset_units));
713 radeon_emit(cs, fui(offset_scale));
714 radeon_emit(cs, fui(offset_units));
715 }
716
717 static uint32_t r600_get_blend_control(const struct pipe_blend_state *state, unsigned i)
718 {
719 int j = state->independent_blend_enable ? i : 0;
720
721 unsigned eqRGB = state->rt[j].rgb_func;
722 unsigned srcRGB = state->rt[j].rgb_src_factor;
723 unsigned dstRGB = state->rt[j].rgb_dst_factor;
724
725 unsigned eqA = state->rt[j].alpha_func;
726 unsigned srcA = state->rt[j].alpha_src_factor;
727 unsigned dstA = state->rt[j].alpha_dst_factor;
728 uint32_t bc = 0;
729
730 if (!state->rt[j].blend_enable)
731 return 0;
732
733 bc |= S_028804_COLOR_COMB_FCN(r600_translate_blend_function(eqRGB));
734 bc |= S_028804_COLOR_SRCBLEND(r600_translate_blend_factor(srcRGB));
735 bc |= S_028804_COLOR_DESTBLEND(r600_translate_blend_factor(dstRGB));
736
737 if (srcA != srcRGB || dstA != dstRGB || eqA != eqRGB) {
738 bc |= S_028804_SEPARATE_ALPHA_BLEND(1);
739 bc |= S_028804_ALPHA_COMB_FCN(r600_translate_blend_function(eqA));
740 bc |= S_028804_ALPHA_SRCBLEND(r600_translate_blend_factor(srcA));
741 bc |= S_028804_ALPHA_DESTBLEND(r600_translate_blend_factor(dstA));
742 }
743 return bc;
744 }
745
746 static void *r600_create_blend_state_mode(struct pipe_context *ctx,
747 const struct pipe_blend_state *state,
748 int mode)
749 {
750 struct r600_context *rctx = (struct r600_context *)ctx;
751 uint32_t color_control = 0, target_mask = 0;
752 struct r600_blend_state *blend = CALLOC_STRUCT(r600_blend_state);
753
754 if (!blend) {
755 return NULL;
756 }
757
758 r600_init_command_buffer(&blend->buffer, 20);
759 r600_init_command_buffer(&blend->buffer_no_blend, 20);
760
761 /* R600 does not support per-MRT blends */
762 if (rctx->b.family > CHIP_R600)
763 color_control |= S_028808_PER_MRT_BLEND(1);
764
765 if (state->logicop_enable) {
766 color_control |= (state->logicop_func << 16) | (state->logicop_func << 20);
767 } else {
768 color_control |= (0xcc << 16);
769 }
770 /* we pretend 8 buffer are used, CB_SHADER_MASK will disable unused one */
771 if (state->independent_blend_enable) {
772 for (int i = 0; i < 8; i++) {
773 if (state->rt[i].blend_enable) {
774 color_control |= S_028808_TARGET_BLEND_ENABLE(1 << i);
775 }
776 target_mask |= (state->rt[i].colormask << (4 * i));
777 }
778 } else {
779 for (int i = 0; i < 8; i++) {
780 if (state->rt[0].blend_enable) {
781 color_control |= S_028808_TARGET_BLEND_ENABLE(1 << i);
782 }
783 target_mask |= (state->rt[0].colormask << (4 * i));
784 }
785 }
786
787 if (target_mask)
788 color_control |= S_028808_SPECIAL_OP(mode);
789 else
790 color_control |= S_028808_SPECIAL_OP(V_028808_DISABLE);
791
792 /* only MRT0 has dual src blend */
793 blend->dual_src_blend = util_blend_state_is_dual(state, 0);
794 blend->cb_target_mask = target_mask;
795 blend->cb_color_control = color_control;
796 blend->cb_color_control_no_blend = color_control & C_028808_TARGET_BLEND_ENABLE;
797 blend->alpha_to_one = state->alpha_to_one;
798
799 r600_store_context_reg(&blend->buffer, R_028D44_DB_ALPHA_TO_MASK,
800 S_028D44_ALPHA_TO_MASK_ENABLE(state->alpha_to_coverage) |
801 S_028D44_ALPHA_TO_MASK_OFFSET0(2) |
802 S_028D44_ALPHA_TO_MASK_OFFSET1(2) |
803 S_028D44_ALPHA_TO_MASK_OFFSET2(2) |
804 S_028D44_ALPHA_TO_MASK_OFFSET3(2));
805
806 /* Copy over the registers set so far into buffer_no_blend. */
807 memcpy(blend->buffer_no_blend.buf, blend->buffer.buf, blend->buffer.num_dw * 4);
808 blend->buffer_no_blend.num_dw = blend->buffer.num_dw;
809
810 /* Only add blend registers if blending is enabled. */
811 if (!G_028808_TARGET_BLEND_ENABLE(color_control)) {
812 return blend;
813 }
814
815 /* The first R600 does not support per-MRT blends */
816 r600_store_context_reg(&blend->buffer, R_028804_CB_BLEND_CONTROL,
817 r600_get_blend_control(state, 0));
818
819 if (rctx->b.family > CHIP_R600) {
820 r600_store_context_reg_seq(&blend->buffer, R_028780_CB_BLEND0_CONTROL, 8);
821 for (int i = 0; i < 8; i++) {
822 r600_store_value(&blend->buffer, r600_get_blend_control(state, i));
823 }
824 }
825 return blend;
826 }
827
828 static void *r600_create_blend_state(struct pipe_context *ctx,
829 const struct pipe_blend_state *state)
830 {
831 return r600_create_blend_state_mode(ctx, state, V_028808_SPECIAL_NORMAL);
832 }
833
834 static void *r600_create_dsa_state(struct pipe_context *ctx,
835 const struct pipe_depth_stencil_alpha_state *state)
836 {
837 unsigned db_depth_control, alpha_test_control, alpha_ref;
838 struct r600_dsa_state *dsa = CALLOC_STRUCT(r600_dsa_state);
839
840 if (dsa == NULL) {
841 return NULL;
842 }
843
844 r600_init_command_buffer(&dsa->buffer, 3);
845
846 dsa->valuemask[0] = state->stencil[0].valuemask;
847 dsa->valuemask[1] = state->stencil[1].valuemask;
848 dsa->writemask[0] = state->stencil[0].writemask;
849 dsa->writemask[1] = state->stencil[1].writemask;
850 dsa->zwritemask = state->depth.writemask;
851
852 db_depth_control = S_028800_Z_ENABLE(state->depth.enabled) |
853 S_028800_Z_WRITE_ENABLE(state->depth.writemask) |
854 S_028800_ZFUNC(state->depth.func);
855
856 /* stencil */
857 if (state->stencil[0].enabled) {
858 db_depth_control |= S_028800_STENCIL_ENABLE(1);
859 db_depth_control |= S_028800_STENCILFUNC(state->stencil[0].func); /* translates straight */
860 db_depth_control |= S_028800_STENCILFAIL(r600_translate_stencil_op(state->stencil[0].fail_op));
861 db_depth_control |= S_028800_STENCILZPASS(r600_translate_stencil_op(state->stencil[0].zpass_op));
862 db_depth_control |= S_028800_STENCILZFAIL(r600_translate_stencil_op(state->stencil[0].zfail_op));
863
864 if (state->stencil[1].enabled) {
865 db_depth_control |= S_028800_BACKFACE_ENABLE(1);
866 db_depth_control |= S_028800_STENCILFUNC_BF(state->stencil[1].func); /* translates straight */
867 db_depth_control |= S_028800_STENCILFAIL_BF(r600_translate_stencil_op(state->stencil[1].fail_op));
868 db_depth_control |= S_028800_STENCILZPASS_BF(r600_translate_stencil_op(state->stencil[1].zpass_op));
869 db_depth_control |= S_028800_STENCILZFAIL_BF(r600_translate_stencil_op(state->stencil[1].zfail_op));
870 }
871 }
872
873 /* alpha */
874 alpha_test_control = 0;
875 alpha_ref = 0;
876 if (state->alpha.enabled) {
877 alpha_test_control = S_028410_ALPHA_FUNC(state->alpha.func);
878 alpha_test_control |= S_028410_ALPHA_TEST_ENABLE(1);
879 alpha_ref = fui(state->alpha.ref_value);
880 }
881 dsa->sx_alpha_test_control = alpha_test_control & 0xff;
882 dsa->alpha_ref = alpha_ref;
883
884 r600_store_context_reg(&dsa->buffer, R_028800_DB_DEPTH_CONTROL, db_depth_control);
885 return dsa;
886 }
887
888 static void *r600_create_rs_state(struct pipe_context *ctx,
889 const struct pipe_rasterizer_state *state)
890 {
891 struct r600_context *rctx = (struct r600_context *)ctx;
892 unsigned tmp, sc_mode_cntl, spi_interp;
893 float psize_min, psize_max;
894 struct r600_rasterizer_state *rs = CALLOC_STRUCT(r600_rasterizer_state);
895
896 if (rs == NULL) {
897 return NULL;
898 }
899
900 r600_init_command_buffer(&rs->buffer, 30);
901
902 rs->flatshade = state->flatshade;
903 rs->sprite_coord_enable = state->sprite_coord_enable;
904 rs->two_side = state->light_twoside;
905 rs->clip_plane_enable = state->clip_plane_enable;
906 rs->pa_sc_line_stipple = state->line_stipple_enable ?
907 S_028A0C_LINE_PATTERN(state->line_stipple_pattern) |
908 S_028A0C_REPEAT_COUNT(state->line_stipple_factor) : 0;
909 rs->pa_cl_clip_cntl =
910 S_028810_PS_UCP_MODE(3) |
911 S_028810_ZCLIP_NEAR_DISABLE(!state->depth_clip) |
912 S_028810_ZCLIP_FAR_DISABLE(!state->depth_clip) |
913 S_028810_DX_LINEAR_ATTR_CLIP_ENA(1);
914 rs->multisample_enable = state->multisample;
915
916 /* offset */
917 rs->offset_units = state->offset_units;
918 rs->offset_scale = state->offset_scale * 12.0f;
919 rs->offset_enable = state->offset_point || state->offset_line || state->offset_tri;
920
921 if (state->point_size_per_vertex) {
922 psize_min = util_get_min_point_size(state);
923 psize_max = 8192;
924 } else {
925 /* Force the point size to be as if the vertex output was disabled. */
926 psize_min = state->point_size;
927 psize_max = state->point_size;
928 }
929
930 sc_mode_cntl = S_028A4C_MSAA_ENABLE(state->multisample) |
931 S_028A4C_LINE_STIPPLE_ENABLE(state->line_stipple_enable) |
932 S_028A4C_FORCE_EOV_CNTDWN_ENABLE(1);
933 if (rctx->b.chip_class >= R700) {
934 sc_mode_cntl |= S_028A4C_FORCE_EOV_REZ_ENABLE(1) |
935 S_028A4C_R700_ZMM_LINE_OFFSET(1) |
936 S_028A4C_R700_VPORT_SCISSOR_ENABLE(state->scissor);
937 } else {
938 sc_mode_cntl |= S_028A4C_WALK_ALIGN8_PRIM_FITS_ST(1);
939 rs->scissor_enable = state->scissor;
940 }
941
942 spi_interp = S_0286D4_FLAT_SHADE_ENA(1);
943 if (state->sprite_coord_enable) {
944 spi_interp |= S_0286D4_PNT_SPRITE_ENA(1) |
945 S_0286D4_PNT_SPRITE_OVRD_X(2) |
946 S_0286D4_PNT_SPRITE_OVRD_Y(3) |
947 S_0286D4_PNT_SPRITE_OVRD_Z(0) |
948 S_0286D4_PNT_SPRITE_OVRD_W(1);
949 if (state->sprite_coord_mode != PIPE_SPRITE_COORD_UPPER_LEFT) {
950 spi_interp |= S_0286D4_PNT_SPRITE_TOP_1(1);
951 }
952 }
953
954 r600_store_context_reg_seq(&rs->buffer, R_028A00_PA_SU_POINT_SIZE, 3);
955 /* point size 12.4 fixed point (divide by two, because 0.5 = 1 pixel. */
956 tmp = r600_pack_float_12p4(state->point_size/2);
957 r600_store_value(&rs->buffer, /* R_028A00_PA_SU_POINT_SIZE */
958 S_028A00_HEIGHT(tmp) | S_028A00_WIDTH(tmp));
959 r600_store_value(&rs->buffer, /* R_028A04_PA_SU_POINT_MINMAX */
960 S_028A04_MIN_SIZE(r600_pack_float_12p4(psize_min/2)) |
961 S_028A04_MAX_SIZE(r600_pack_float_12p4(psize_max/2)));
962 r600_store_value(&rs->buffer, /* R_028A08_PA_SU_LINE_CNTL */
963 S_028A08_WIDTH(r600_pack_float_12p4(state->line_width/2)));
964
965 r600_store_context_reg(&rs->buffer, R_0286D4_SPI_INTERP_CONTROL_0, spi_interp);
966 r600_store_context_reg(&rs->buffer, R_028A4C_PA_SC_MODE_CNTL, sc_mode_cntl);
967 r600_store_context_reg(&rs->buffer, R_028C08_PA_SU_VTX_CNTL,
968 S_028C08_PIX_CENTER_HALF(state->half_pixel_center) |
969 S_028C08_QUANT_MODE(V_028C08_X_1_256TH));
970 r600_store_context_reg(&rs->buffer, R_028DFC_PA_SU_POLY_OFFSET_CLAMP, fui(state->offset_clamp));
971 r600_store_context_reg(&rs->buffer, R_028814_PA_SU_SC_MODE_CNTL,
972 S_028814_PROVOKING_VTX_LAST(!state->flatshade_first) |
973 S_028814_CULL_FRONT(state->cull_face & PIPE_FACE_FRONT ? 1 : 0) |
974 S_028814_CULL_BACK(state->cull_face & PIPE_FACE_BACK ? 1 : 0) |
975 S_028814_FACE(!state->front_ccw) |
976 S_028814_POLY_OFFSET_FRONT_ENABLE(state->offset_tri) |
977 S_028814_POLY_OFFSET_BACK_ENABLE(state->offset_tri) |
978 S_028814_POLY_OFFSET_PARA_ENABLE(state->offset_tri) |
979 S_028814_POLY_MODE(state->fill_front != PIPE_POLYGON_MODE_FILL ||
980 state->fill_back != PIPE_POLYGON_MODE_FILL) |
981 S_028814_POLYMODE_FRONT_PTYPE(r600_translate_fill(state->fill_front)) |
982 S_028814_POLYMODE_BACK_PTYPE(r600_translate_fill(state->fill_back)));
983 r600_store_context_reg(&rs->buffer, R_028350_SX_MISC, S_028350_MULTIPASS(state->rasterizer_discard));
984 return rs;
985 }
986
987 static void *r600_create_sampler_state(struct pipe_context *ctx,
988 const struct pipe_sampler_state *state)
989 {
990 struct r600_pipe_sampler_state *ss = CALLOC_STRUCT(r600_pipe_sampler_state);
991 unsigned aniso_flag_offset = state->max_anisotropy > 1 ? 4 : 0;
992
993 if (ss == NULL) {
994 return NULL;
995 }
996
997 ss->seamless_cube_map = state->seamless_cube_map;
998 ss->border_color_use = sampler_state_needs_border_color(state);
999
1000 /* R_03C000_SQ_TEX_SAMPLER_WORD0_0 */
1001 ss->tex_sampler_words[0] =
1002 S_03C000_CLAMP_X(r600_tex_wrap(state->wrap_s)) |
1003 S_03C000_CLAMP_Y(r600_tex_wrap(state->wrap_t)) |
1004 S_03C000_CLAMP_Z(r600_tex_wrap(state->wrap_r)) |
1005 S_03C000_XY_MAG_FILTER(r600_tex_filter(state->mag_img_filter) | aniso_flag_offset) |
1006 S_03C000_XY_MIN_FILTER(r600_tex_filter(state->min_img_filter) | aniso_flag_offset) |
1007 S_03C000_MIP_FILTER(r600_tex_mipfilter(state->min_mip_filter)) |
1008 S_03C000_MAX_ANISO(r600_tex_aniso_filter(state->max_anisotropy)) |
1009 S_03C000_DEPTH_COMPARE_FUNCTION(r600_tex_compare(state->compare_func)) |
1010 S_03C000_BORDER_COLOR_TYPE(ss->border_color_use ? V_03C000_SQ_TEX_BORDER_COLOR_REGISTER : 0);
1011 /* R_03C004_SQ_TEX_SAMPLER_WORD1_0 */
1012 ss->tex_sampler_words[1] =
1013 S_03C004_MIN_LOD(S_FIXED(CLAMP(state->min_lod, 0, 15), 6)) |
1014 S_03C004_MAX_LOD(S_FIXED(CLAMP(state->max_lod, 0, 15), 6)) |
1015 S_03C004_LOD_BIAS(S_FIXED(CLAMP(state->lod_bias, -16, 16), 6));
1016 /* R_03C008_SQ_TEX_SAMPLER_WORD2_0 */
1017 ss->tex_sampler_words[2] = S_03C008_TYPE(1);
1018
1019 if (ss->border_color_use) {
1020 memcpy(&ss->border_color, &state->border_color, sizeof(state->border_color));
1021 }
1022 return ss;
1023 }
1024
1025 static struct pipe_sampler_view *
1026 texture_buffer_sampler_view(struct r600_pipe_sampler_view *view,
1027 unsigned width0, unsigned height0)
1028
1029 {
1030 struct pipe_context *ctx = view->base.context;
1031 struct r600_texture *tmp = (struct r600_texture*)view->base.texture;
1032 uint64_t va;
1033 int stride = util_format_get_blocksize(view->base.format);
1034 unsigned format, num_format, format_comp, endian;
1035 unsigned offset = view->base.u.buf.first_element * stride;
1036 unsigned size = (view->base.u.buf.last_element - view->base.u.buf.first_element + 1) * stride;
1037
1038 r600_vertex_data_type(view->base.format,
1039 &format, &num_format, &format_comp,
1040 &endian);
1041
1042 va = r600_resource_va(ctx->screen, view->base.texture) + offset;
1043 view->tex_resource = &tmp->resource;
1044
1045 view->skip_mip_address_reloc = true;
1046 view->tex_resource_words[0] = va;
1047 view->tex_resource_words[1] = size - 1;
1048 view->tex_resource_words[2] = S_038008_BASE_ADDRESS_HI(va >> 32UL) |
1049 S_038008_STRIDE(stride) |
1050 S_038008_DATA_FORMAT(format) |
1051 S_038008_NUM_FORMAT_ALL(num_format) |
1052 S_038008_FORMAT_COMP_ALL(format_comp) |
1053 S_038008_SRF_MODE_ALL(1) |
1054 S_038008_ENDIAN_SWAP(endian);
1055 view->tex_resource_words[3] = 0;
1056 /*
1057 * in theory dword 4 is for number of elements, for use with resinfo,
1058 * but it seems to utterly fail to work, the amd gpu shader analyser
1059 * uses a const buffer to store the element sizes for buffer txq
1060 */
1061 view->tex_resource_words[4] = 0;
1062 view->tex_resource_words[5] = 0;
1063 view->tex_resource_words[6] = S_038018_TYPE(V_038010_SQ_TEX_VTX_VALID_BUFFER);
1064 return &view->base;
1065 }
1066
1067 struct pipe_sampler_view *
1068 r600_create_sampler_view_custom(struct pipe_context *ctx,
1069 struct pipe_resource *texture,
1070 const struct pipe_sampler_view *state,
1071 unsigned width_first_level, unsigned height_first_level)
1072 {
1073 struct r600_pipe_sampler_view *view = CALLOC_STRUCT(r600_pipe_sampler_view);
1074 struct r600_texture *tmp = (struct r600_texture*)texture;
1075 unsigned format, endian;
1076 uint32_t word4 = 0, yuv_format = 0, pitch = 0;
1077 unsigned char swizzle[4], array_mode = 0;
1078 unsigned width, height, depth, offset_level, last_level;
1079
1080 if (view == NULL)
1081 return NULL;
1082
1083 /* initialize base object */
1084 view->base = *state;
1085 view->base.texture = NULL;
1086 pipe_reference(NULL, &texture->reference);
1087 view->base.texture = texture;
1088 view->base.reference.count = 1;
1089 view->base.context = ctx;
1090
1091 if (texture->target == PIPE_BUFFER)
1092 return texture_buffer_sampler_view(view, texture->width0, 1);
1093
1094 swizzle[0] = state->swizzle_r;
1095 swizzle[1] = state->swizzle_g;
1096 swizzle[2] = state->swizzle_b;
1097 swizzle[3] = state->swizzle_a;
1098
1099 format = r600_translate_texformat(ctx->screen, state->format,
1100 swizzle,
1101 &word4, &yuv_format);
1102 assert(format != ~0);
1103 if (format == ~0) {
1104 FREE(view);
1105 return NULL;
1106 }
1107
1108 if (tmp->is_depth && !tmp->is_flushing_texture && !r600_can_read_depth(tmp)) {
1109 if (!r600_init_flushed_depth_texture(ctx, texture, NULL)) {
1110 FREE(view);
1111 return NULL;
1112 }
1113 tmp = tmp->flushed_depth_texture;
1114 }
1115
1116 endian = r600_colorformat_endian_swap(format);
1117
1118 offset_level = state->u.tex.first_level;
1119 last_level = state->u.tex.last_level - offset_level;
1120 width = width_first_level;
1121 height = height_first_level;
1122 depth = u_minify(texture->depth0, offset_level);
1123 pitch = tmp->surface.level[offset_level].nblk_x * util_format_get_blockwidth(state->format);
1124
1125 if (texture->target == PIPE_TEXTURE_1D_ARRAY) {
1126 height = 1;
1127 depth = texture->array_size;
1128 } else if (texture->target == PIPE_TEXTURE_2D_ARRAY) {
1129 depth = texture->array_size;
1130 } else if (texture->target == PIPE_TEXTURE_CUBE_ARRAY)
1131 depth = texture->array_size / 6;
1132 switch (tmp->surface.level[offset_level].mode) {
1133 case RADEON_SURF_MODE_LINEAR_ALIGNED:
1134 array_mode = V_038000_ARRAY_LINEAR_ALIGNED;
1135 break;
1136 case RADEON_SURF_MODE_1D:
1137 array_mode = V_038000_ARRAY_1D_TILED_THIN1;
1138 break;
1139 case RADEON_SURF_MODE_2D:
1140 array_mode = V_038000_ARRAY_2D_TILED_THIN1;
1141 break;
1142 case RADEON_SURF_MODE_LINEAR:
1143 default:
1144 array_mode = V_038000_ARRAY_LINEAR_GENERAL;
1145 break;
1146 }
1147
1148 view->tex_resource = &tmp->resource;
1149 view->tex_resource_words[0] = (S_038000_DIM(r600_tex_dim(texture->target, texture->nr_samples)) |
1150 S_038000_TILE_MODE(array_mode) |
1151 S_038000_TILE_TYPE(tmp->non_disp_tiling) |
1152 S_038000_PITCH((pitch / 8) - 1) |
1153 S_038000_TEX_WIDTH(width - 1));
1154 view->tex_resource_words[1] = (S_038004_TEX_HEIGHT(height - 1) |
1155 S_038004_TEX_DEPTH(depth - 1) |
1156 S_038004_DATA_FORMAT(format));
1157 view->tex_resource_words[2] = tmp->surface.level[offset_level].offset >> 8;
1158 if (offset_level >= tmp->surface.last_level) {
1159 view->tex_resource_words[3] = tmp->surface.level[offset_level].offset >> 8;
1160 } else {
1161 view->tex_resource_words[3] = tmp->surface.level[offset_level + 1].offset >> 8;
1162 }
1163 view->tex_resource_words[4] = (word4 |
1164 S_038010_SRF_MODE_ALL(V_038010_SRF_MODE_ZERO_CLAMP_MINUS_ONE) |
1165 S_038010_REQUEST_SIZE(1) |
1166 S_038010_ENDIAN_SWAP(endian) |
1167 S_038010_BASE_LEVEL(0));
1168 view->tex_resource_words[5] = (S_038014_BASE_ARRAY(state->u.tex.first_layer) |
1169 S_038014_LAST_ARRAY(state->u.tex.last_layer));
1170 if (texture->nr_samples > 1) {
1171 /* LAST_LEVEL holds log2(nr_samples) for multisample textures */
1172 view->tex_resource_words[5] |= S_038014_LAST_LEVEL(util_logbase2(texture->nr_samples));
1173 } else {
1174 view->tex_resource_words[5] |= S_038014_LAST_LEVEL(last_level);
1175 }
1176 view->tex_resource_words[6] = (S_038018_TYPE(V_038010_SQ_TEX_VTX_VALID_TEXTURE) |
1177 S_038018_MAX_ANISO(4 /* max 16 samples */));
1178 return &view->base;
1179 }
1180
1181 static struct pipe_sampler_view *
1182 r600_create_sampler_view(struct pipe_context *ctx,
1183 struct pipe_resource *tex,
1184 const struct pipe_sampler_view *state)
1185 {
1186 return r600_create_sampler_view_custom(ctx, tex, state,
1187 u_minify(tex->width0, state->u.tex.first_level),
1188 u_minify(tex->height0, state->u.tex.first_level));
1189 }
1190
1191 static void r600_emit_clip_state(struct r600_context *rctx, struct r600_atom *atom)
1192 {
1193 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
1194 struct pipe_clip_state *state = &rctx->clip_state.state;
1195
1196 r600_write_context_reg_seq(cs, R_028E20_PA_CL_UCP0_X, 6*4);
1197 radeon_emit_array(cs, (unsigned*)state, 6*4);
1198 }
1199
1200 static void r600_set_polygon_stipple(struct pipe_context *ctx,
1201 const struct pipe_poly_stipple *state)
1202 {
1203 }
1204
1205 static void r600_emit_scissor_state(struct r600_context *rctx, struct r600_atom *atom)
1206 {
1207 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
1208 struct pipe_scissor_state *state = &rctx->scissor.scissor;
1209
1210 if (rctx->b.chip_class != R600 || rctx->scissor.enable) {
1211 r600_write_context_reg_seq(cs, R_028250_PA_SC_VPORT_SCISSOR_0_TL, 2);
1212 radeon_emit(cs, S_028240_TL_X(state->minx) | S_028240_TL_Y(state->miny) |
1213 S_028240_WINDOW_OFFSET_DISABLE(1));
1214 radeon_emit(cs, S_028244_BR_X(state->maxx) | S_028244_BR_Y(state->maxy));
1215 } else {
1216 r600_write_context_reg_seq(cs, R_028250_PA_SC_VPORT_SCISSOR_0_TL, 2);
1217 radeon_emit(cs, S_028240_TL_X(0) | S_028240_TL_Y(0) |
1218 S_028240_WINDOW_OFFSET_DISABLE(1));
1219 radeon_emit(cs, S_028244_BR_X(8192) | S_028244_BR_Y(8192));
1220 }
1221 }
1222
1223 static void r600_set_scissor_states(struct pipe_context *ctx,
1224 unsigned start_slot,
1225 unsigned num_scissors,
1226 const struct pipe_scissor_state *state)
1227 {
1228 struct r600_context *rctx = (struct r600_context *)ctx;
1229
1230 rctx->scissor.scissor = *state;
1231
1232 if (rctx->b.chip_class == R600 && !rctx->scissor.enable)
1233 return;
1234
1235 rctx->scissor.atom.dirty = true;
1236 }
1237
1238 static struct r600_resource *r600_buffer_create_helper(struct r600_screen *rscreen,
1239 unsigned size, unsigned alignment)
1240 {
1241 struct pipe_resource buffer;
1242
1243 memset(&buffer, 0, sizeof buffer);
1244 buffer.target = PIPE_BUFFER;
1245 buffer.format = PIPE_FORMAT_R8_UNORM;
1246 buffer.bind = PIPE_BIND_CUSTOM;
1247 buffer.usage = PIPE_USAGE_STATIC;
1248 buffer.flags = 0;
1249 buffer.width0 = size;
1250 buffer.height0 = 1;
1251 buffer.depth0 = 1;
1252 buffer.array_size = 1;
1253
1254 return (struct r600_resource*)
1255 r600_buffer_create(&rscreen->b.b, &buffer, alignment);
1256 }
1257
1258 static void r600_init_color_surface(struct r600_context *rctx,
1259 struct r600_surface *surf,
1260 bool force_cmask_fmask)
1261 {
1262 struct r600_screen *rscreen = rctx->screen;
1263 struct r600_texture *rtex = (struct r600_texture*)surf->base.texture;
1264 unsigned level = surf->base.u.tex.level;
1265 unsigned pitch, slice;
1266 unsigned color_info;
1267 unsigned format, swap, ntype, endian;
1268 unsigned offset;
1269 const struct util_format_description *desc;
1270 int i;
1271 bool blend_bypass = 0, blend_clamp = 1;
1272
1273 if (rtex->is_depth && !rtex->is_flushing_texture && !r600_can_read_depth(rtex)) {
1274 r600_init_flushed_depth_texture(&rctx->b.b, surf->base.texture, NULL);
1275 rtex = rtex->flushed_depth_texture;
1276 assert(rtex);
1277 }
1278
1279 offset = rtex->surface.level[level].offset;
1280 if (rtex->surface.level[level].mode < RADEON_SURF_MODE_1D) {
1281 offset += rtex->surface.level[level].slice_size *
1282 surf->base.u.tex.first_layer;
1283 }
1284 pitch = rtex->surface.level[level].nblk_x / 8 - 1;
1285 slice = (rtex->surface.level[level].nblk_x * rtex->surface.level[level].nblk_y) / 64;
1286 if (slice) {
1287 slice = slice - 1;
1288 }
1289 color_info = 0;
1290 switch (rtex->surface.level[level].mode) {
1291 case RADEON_SURF_MODE_LINEAR_ALIGNED:
1292 color_info = S_0280A0_ARRAY_MODE(V_038000_ARRAY_LINEAR_ALIGNED);
1293 break;
1294 case RADEON_SURF_MODE_1D:
1295 color_info = S_0280A0_ARRAY_MODE(V_038000_ARRAY_1D_TILED_THIN1);
1296 break;
1297 case RADEON_SURF_MODE_2D:
1298 color_info = S_0280A0_ARRAY_MODE(V_038000_ARRAY_2D_TILED_THIN1);
1299 break;
1300 case RADEON_SURF_MODE_LINEAR:
1301 default:
1302 color_info = S_0280A0_ARRAY_MODE(V_038000_ARRAY_LINEAR_GENERAL);
1303 break;
1304 }
1305
1306 desc = util_format_description(surf->base.format);
1307
1308 for (i = 0; i < 4; i++) {
1309 if (desc->channel[i].type != UTIL_FORMAT_TYPE_VOID) {
1310 break;
1311 }
1312 }
1313
1314 ntype = V_0280A0_NUMBER_UNORM;
1315 if (desc->colorspace == UTIL_FORMAT_COLORSPACE_SRGB)
1316 ntype = V_0280A0_NUMBER_SRGB;
1317 else if (desc->channel[i].type == UTIL_FORMAT_TYPE_SIGNED) {
1318 if (desc->channel[i].normalized)
1319 ntype = V_0280A0_NUMBER_SNORM;
1320 else if (desc->channel[i].pure_integer)
1321 ntype = V_0280A0_NUMBER_SINT;
1322 } else if (desc->channel[i].type == UTIL_FORMAT_TYPE_UNSIGNED) {
1323 if (desc->channel[i].normalized)
1324 ntype = V_0280A0_NUMBER_UNORM;
1325 else if (desc->channel[i].pure_integer)
1326 ntype = V_0280A0_NUMBER_UINT;
1327 }
1328
1329 format = r600_translate_colorformat(surf->base.format);
1330 assert(format != ~0);
1331
1332 swap = r600_translate_colorswap(surf->base.format);
1333 assert(swap != ~0);
1334
1335 if (rtex->resource.b.b.usage == PIPE_USAGE_STAGING) {
1336 endian = ENDIAN_NONE;
1337 } else {
1338 endian = r600_colorformat_endian_swap(format);
1339 }
1340
1341 /* set blend bypass according to docs if SINT/UINT or
1342 8/24 COLOR variants */
1343 if (ntype == V_0280A0_NUMBER_UINT || ntype == V_0280A0_NUMBER_SINT ||
1344 format == V_0280A0_COLOR_8_24 || format == V_0280A0_COLOR_24_8 ||
1345 format == V_0280A0_COLOR_X24_8_32_FLOAT) {
1346 blend_clamp = 0;
1347 blend_bypass = 1;
1348 }
1349
1350 surf->alphatest_bypass = ntype == V_0280A0_NUMBER_UINT || ntype == V_0280A0_NUMBER_SINT;
1351
1352 color_info |= S_0280A0_FORMAT(format) |
1353 S_0280A0_COMP_SWAP(swap) |
1354 S_0280A0_BLEND_BYPASS(blend_bypass) |
1355 S_0280A0_BLEND_CLAMP(blend_clamp) |
1356 S_0280A0_NUMBER_TYPE(ntype) |
1357 S_0280A0_ENDIAN(endian);
1358
1359 /* EXPORT_NORM is an optimzation that can be enabled for better
1360 * performance in certain cases
1361 */
1362 if (rctx->b.chip_class == R600) {
1363 /* EXPORT_NORM can be enabled if:
1364 * - 11-bit or smaller UNORM/SNORM/SRGB
1365 * - BLEND_CLAMP is enabled
1366 * - BLEND_FLOAT32 is disabled
1367 */
1368 if (desc->colorspace != UTIL_FORMAT_COLORSPACE_ZS &&
1369 (desc->channel[i].size < 12 &&
1370 desc->channel[i].type != UTIL_FORMAT_TYPE_FLOAT &&
1371 ntype != V_0280A0_NUMBER_UINT &&
1372 ntype != V_0280A0_NUMBER_SINT) &&
1373 G_0280A0_BLEND_CLAMP(color_info) &&
1374 !G_0280A0_BLEND_FLOAT32(color_info)) {
1375 color_info |= S_0280A0_SOURCE_FORMAT(V_0280A0_EXPORT_NORM);
1376 surf->export_16bpc = true;
1377 }
1378 } else {
1379 /* EXPORT_NORM can be enabled if:
1380 * - 11-bit or smaller UNORM/SNORM/SRGB
1381 * - 16-bit or smaller FLOAT
1382 */
1383 if (desc->colorspace != UTIL_FORMAT_COLORSPACE_ZS &&
1384 ((desc->channel[i].size < 12 &&
1385 desc->channel[i].type != UTIL_FORMAT_TYPE_FLOAT &&
1386 ntype != V_0280A0_NUMBER_UINT && ntype != V_0280A0_NUMBER_SINT) ||
1387 (desc->channel[i].size < 17 &&
1388 desc->channel[i].type == UTIL_FORMAT_TYPE_FLOAT))) {
1389 color_info |= S_0280A0_SOURCE_FORMAT(V_0280A0_EXPORT_NORM);
1390 surf->export_16bpc = true;
1391 }
1392 }
1393
1394 /* These might not always be initialized to zero. */
1395 surf->cb_color_base = offset >> 8;
1396 surf->cb_color_size = S_028060_PITCH_TILE_MAX(pitch) |
1397 S_028060_SLICE_TILE_MAX(slice);
1398 surf->cb_color_fmask = surf->cb_color_base;
1399 surf->cb_color_cmask = surf->cb_color_base;
1400 surf->cb_color_mask = 0;
1401
1402 pipe_resource_reference((struct pipe_resource**)&surf->cb_buffer_cmask,
1403 &rtex->resource.b.b);
1404 pipe_resource_reference((struct pipe_resource**)&surf->cb_buffer_fmask,
1405 &rtex->resource.b.b);
1406
1407 if (rtex->cmask.size) {
1408 surf->cb_color_cmask = rtex->cmask.offset >> 8;
1409 surf->cb_color_mask |= S_028100_CMASK_BLOCK_MAX(rtex->cmask.slice_tile_max);
1410
1411 if (rtex->fmask.size) {
1412 color_info |= S_0280A0_TILE_MODE(V_0280A0_FRAG_ENABLE);
1413 surf->cb_color_fmask = rtex->fmask.offset >> 8;
1414 surf->cb_color_mask |= S_028100_FMASK_TILE_MAX(rtex->fmask.slice_tile_max);
1415 } else { /* cmask only */
1416 color_info |= S_0280A0_TILE_MODE(V_0280A0_CLEAR_ENABLE);
1417 }
1418 } else if (force_cmask_fmask) {
1419 /* Allocate dummy FMASK and CMASK if they aren't allocated already.
1420 *
1421 * R6xx needs FMASK and CMASK for the destination buffer of color resolve,
1422 * otherwise it hangs. We don't have FMASK and CMASK pre-allocated,
1423 * because it's not an MSAA buffer.
1424 */
1425 struct r600_cmask_info cmask;
1426 struct r600_fmask_info fmask;
1427
1428 r600_texture_get_cmask_info(&rscreen->b, rtex, &cmask);
1429 r600_texture_get_fmask_info(&rscreen->b, rtex, 8, &fmask);
1430
1431 /* CMASK. */
1432 if (!rctx->dummy_cmask ||
1433 rctx->dummy_cmask->buf->size < cmask.size ||
1434 rctx->dummy_cmask->buf->alignment % cmask.alignment != 0) {
1435 struct pipe_transfer *transfer;
1436 void *ptr;
1437
1438 pipe_resource_reference((struct pipe_resource**)&rctx->dummy_cmask, NULL);
1439 rctx->dummy_cmask = r600_buffer_create_helper(rscreen, cmask.size, cmask.alignment);
1440
1441 /* Set the contents to 0xCC. */
1442 ptr = pipe_buffer_map(&rctx->b.b, &rctx->dummy_cmask->b.b, PIPE_TRANSFER_WRITE, &transfer);
1443 memset(ptr, 0xCC, cmask.size);
1444 pipe_buffer_unmap(&rctx->b.b, transfer);
1445 }
1446 pipe_resource_reference((struct pipe_resource**)&surf->cb_buffer_cmask,
1447 &rctx->dummy_cmask->b.b);
1448
1449 /* FMASK. */
1450 if (!rctx->dummy_fmask ||
1451 rctx->dummy_fmask->buf->size < fmask.size ||
1452 rctx->dummy_fmask->buf->alignment % fmask.alignment != 0) {
1453 pipe_resource_reference((struct pipe_resource**)&rctx->dummy_fmask, NULL);
1454 rctx->dummy_fmask = r600_buffer_create_helper(rscreen, fmask.size, fmask.alignment);
1455
1456 }
1457 pipe_resource_reference((struct pipe_resource**)&surf->cb_buffer_fmask,
1458 &rctx->dummy_fmask->b.b);
1459
1460 /* Init the registers. */
1461 color_info |= S_0280A0_TILE_MODE(V_0280A0_FRAG_ENABLE);
1462 surf->cb_color_cmask = 0;
1463 surf->cb_color_fmask = 0;
1464 surf->cb_color_mask = S_028100_CMASK_BLOCK_MAX(cmask.slice_tile_max) |
1465 S_028100_FMASK_TILE_MAX(fmask.slice_tile_max);
1466 }
1467
1468 surf->cb_color_info = color_info;
1469
1470 if (rtex->surface.level[level].mode < RADEON_SURF_MODE_1D) {
1471 surf->cb_color_view = 0;
1472 } else {
1473 surf->cb_color_view = S_028080_SLICE_START(surf->base.u.tex.first_layer) |
1474 S_028080_SLICE_MAX(surf->base.u.tex.last_layer);
1475 }
1476
1477 surf->color_initialized = true;
1478 }
1479
1480 static void r600_init_depth_surface(struct r600_context *rctx,
1481 struct r600_surface *surf)
1482 {
1483 struct r600_texture *rtex = (struct r600_texture*)surf->base.texture;
1484 unsigned level, pitch, slice, format, offset, array_mode;
1485
1486 level = surf->base.u.tex.level;
1487 offset = rtex->surface.level[level].offset;
1488 pitch = rtex->surface.level[level].nblk_x / 8 - 1;
1489 slice = (rtex->surface.level[level].nblk_x * rtex->surface.level[level].nblk_y) / 64;
1490 if (slice) {
1491 slice = slice - 1;
1492 }
1493 switch (rtex->surface.level[level].mode) {
1494 case RADEON_SURF_MODE_2D:
1495 array_mode = V_0280A0_ARRAY_2D_TILED_THIN1;
1496 break;
1497 case RADEON_SURF_MODE_1D:
1498 case RADEON_SURF_MODE_LINEAR_ALIGNED:
1499 case RADEON_SURF_MODE_LINEAR:
1500 default:
1501 array_mode = V_0280A0_ARRAY_1D_TILED_THIN1;
1502 break;
1503 }
1504
1505 format = r600_translate_dbformat(surf->base.format);
1506 assert(format != ~0);
1507
1508 surf->db_depth_info = S_028010_ARRAY_MODE(array_mode) | S_028010_FORMAT(format);
1509 surf->db_depth_base = offset >> 8;
1510 surf->db_depth_view = S_028004_SLICE_START(surf->base.u.tex.first_layer) |
1511 S_028004_SLICE_MAX(surf->base.u.tex.last_layer);
1512 surf->db_depth_size = S_028000_PITCH_TILE_MAX(pitch) | S_028000_SLICE_TILE_MAX(slice);
1513 surf->db_prefetch_limit = (rtex->surface.level[level].nblk_y / 8) - 1;
1514
1515 switch (surf->base.format) {
1516 case PIPE_FORMAT_Z24X8_UNORM:
1517 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
1518 surf->pa_su_poly_offset_db_fmt_cntl =
1519 S_028DF8_POLY_OFFSET_NEG_NUM_DB_BITS((char)-24);
1520 break;
1521 case PIPE_FORMAT_Z32_FLOAT:
1522 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
1523 surf->pa_su_poly_offset_db_fmt_cntl =
1524 S_028DF8_POLY_OFFSET_NEG_NUM_DB_BITS((char)-23) |
1525 S_028DF8_POLY_OFFSET_DB_IS_FLOAT_FMT(1);
1526 break;
1527 case PIPE_FORMAT_Z16_UNORM:
1528 surf->pa_su_poly_offset_db_fmt_cntl =
1529 S_028DF8_POLY_OFFSET_NEG_NUM_DB_BITS((char)-16);
1530 break;
1531 default:;
1532 }
1533
1534 surf->htile_enabled = 0;
1535 /* use htile only for first level */
1536 if (rtex->htile_buffer && !level) {
1537 uint64_t va = r600_resource_va(&rctx->screen->b.b, &rtex->htile_buffer->b.b);
1538 surf->htile_enabled = 1;
1539 surf->db_htile_data_base = va >> 8;
1540 surf->db_htile_surface = S_028D24_HTILE_WIDTH(1) |
1541 S_028D24_HTILE_HEIGHT(1) |
1542 S_028D24_FULL_CACHE(1) |
1543 S_028D24_LINEAR(1);
1544 /* preload is not working properly on r6xx/r7xx */
1545 surf->db_depth_info |= S_028010_TILE_SURFACE_ENABLE(1);
1546 }
1547
1548 surf->depth_initialized = true;
1549 }
1550
1551 static void r600_set_framebuffer_state(struct pipe_context *ctx,
1552 const struct pipe_framebuffer_state *state)
1553 {
1554 struct r600_context *rctx = (struct r600_context *)ctx;
1555 struct r600_surface *surf;
1556 struct r600_texture *rtex;
1557 unsigned i;
1558
1559 if (rctx->framebuffer.state.nr_cbufs) {
1560 rctx->b.flags |= R600_CONTEXT_WAIT_3D_IDLE | R600_CONTEXT_FLUSH_AND_INV;
1561 rctx->b.flags |= R600_CONTEXT_FLUSH_AND_INV_CB |
1562 R600_CONTEXT_FLUSH_AND_INV_CB_META;
1563 }
1564 if (rctx->framebuffer.state.zsbuf) {
1565 rctx->b.flags |= R600_CONTEXT_WAIT_3D_IDLE | R600_CONTEXT_FLUSH_AND_INV;
1566 rctx->b.flags |= R600_CONTEXT_FLUSH_AND_INV_DB;
1567
1568 rtex = (struct r600_texture*)rctx->framebuffer.state.zsbuf->texture;
1569 if (rctx->b.chip_class >= R700 && rtex->htile_buffer) {
1570 rctx->b.flags |= R600_CONTEXT_FLUSH_AND_INV_DB_META;
1571 }
1572 }
1573
1574 /* Set the new state. */
1575 util_copy_framebuffer_state(&rctx->framebuffer.state, state);
1576
1577 rctx->framebuffer.export_16bpc = state->nr_cbufs != 0;
1578 rctx->framebuffer.cb0_is_integer = state->nr_cbufs && state->cbufs[0] &&
1579 util_format_is_pure_integer(state->cbufs[0]->format);
1580 rctx->framebuffer.compressed_cb_mask = 0;
1581 rctx->framebuffer.is_msaa_resolve = state->nr_cbufs == 2 &&
1582 state->cbufs[0] && state->cbufs[1] &&
1583 state->cbufs[0]->texture->nr_samples > 1 &&
1584 state->cbufs[1]->texture->nr_samples <= 1;
1585 rctx->framebuffer.nr_samples = util_framebuffer_get_num_samples(state);
1586
1587 /* Colorbuffers. */
1588 for (i = 0; i < state->nr_cbufs; i++) {
1589 /* The resolve buffer must have CMASK and FMASK to prevent hardlocks on R6xx. */
1590 bool force_cmask_fmask = rctx->b.chip_class == R600 &&
1591 rctx->framebuffer.is_msaa_resolve &&
1592 i == 1;
1593
1594 surf = (struct r600_surface*)state->cbufs[i];
1595 if (!surf)
1596 continue;
1597
1598 rtex = (struct r600_texture*)surf->base.texture;
1599 r600_context_add_resource_size(ctx, state->cbufs[i]->texture);
1600
1601 if (!surf->color_initialized || force_cmask_fmask) {
1602 r600_init_color_surface(rctx, surf, force_cmask_fmask);
1603 if (force_cmask_fmask) {
1604 /* re-initialize later without compression */
1605 surf->color_initialized = false;
1606 }
1607 }
1608
1609 if (!surf->export_16bpc) {
1610 rctx->framebuffer.export_16bpc = false;
1611 }
1612
1613 if (rtex->fmask.size && rtex->cmask.size) {
1614 rctx->framebuffer.compressed_cb_mask |= 1 << i;
1615 }
1616 }
1617
1618 /* Update alpha-test state dependencies.
1619 * Alpha-test is done on the first colorbuffer only. */
1620 if (state->nr_cbufs) {
1621 bool alphatest_bypass = false;
1622
1623 surf = (struct r600_surface*)state->cbufs[0];
1624 if (surf) {
1625 alphatest_bypass = surf->alphatest_bypass;
1626 }
1627
1628 if (rctx->alphatest_state.bypass != alphatest_bypass) {
1629 rctx->alphatest_state.bypass = alphatest_bypass;
1630 rctx->alphatest_state.atom.dirty = true;
1631 }
1632 }
1633
1634 /* ZS buffer. */
1635 if (state->zsbuf) {
1636 surf = (struct r600_surface*)state->zsbuf;
1637
1638 r600_context_add_resource_size(ctx, state->zsbuf->texture);
1639
1640 if (!surf->depth_initialized) {
1641 r600_init_depth_surface(rctx, surf);
1642 }
1643
1644 if (state->zsbuf->format != rctx->poly_offset_state.zs_format) {
1645 rctx->poly_offset_state.zs_format = state->zsbuf->format;
1646 rctx->poly_offset_state.atom.dirty = true;
1647 }
1648
1649 if (rctx->db_state.rsurf != surf) {
1650 rctx->db_state.rsurf = surf;
1651 rctx->db_state.atom.dirty = true;
1652 rctx->db_misc_state.atom.dirty = true;
1653 }
1654 } else if (rctx->db_state.rsurf) {
1655 rctx->db_state.rsurf = NULL;
1656 rctx->db_state.atom.dirty = true;
1657 rctx->db_misc_state.atom.dirty = true;
1658 }
1659
1660 if (rctx->cb_misc_state.nr_cbufs != state->nr_cbufs) {
1661 rctx->cb_misc_state.nr_cbufs = state->nr_cbufs;
1662 rctx->cb_misc_state.atom.dirty = true;
1663 }
1664
1665 if (state->nr_cbufs == 0 && rctx->alphatest_state.bypass) {
1666 rctx->alphatest_state.bypass = false;
1667 rctx->alphatest_state.atom.dirty = true;
1668 }
1669
1670 /* Calculate the CS size. */
1671 rctx->framebuffer.atom.num_dw =
1672 10 /*COLOR_INFO*/ + 4 /*SCISSOR*/ + 3 /*SHADER_CONTROL*/ + 8 /*MSAA*/;
1673
1674 if (rctx->framebuffer.state.nr_cbufs) {
1675 rctx->framebuffer.atom.num_dw += 15 * rctx->framebuffer.state.nr_cbufs;
1676 rctx->framebuffer.atom.num_dw += 3 * (2 + rctx->framebuffer.state.nr_cbufs);
1677 }
1678 if (rctx->framebuffer.state.zsbuf) {
1679 rctx->framebuffer.atom.num_dw += 16;
1680 } else if (rctx->screen->b.info.drm_minor >= 18) {
1681 rctx->framebuffer.atom.num_dw += 3;
1682 }
1683 if (rctx->b.family > CHIP_R600 && rctx->b.family < CHIP_RV770) {
1684 rctx->framebuffer.atom.num_dw += 2;
1685 }
1686
1687 rctx->framebuffer.atom.dirty = true;
1688 }
1689
1690 #define FILL_SREG(s0x, s0y, s1x, s1y, s2x, s2y, s3x, s3y) \
1691 (((s0x) & 0xf) | (((s0y) & 0xf) << 4) | \
1692 (((s1x) & 0xf) << 8) | (((s1y) & 0xf) << 12) | \
1693 (((s2x) & 0xf) << 16) | (((s2y) & 0xf) << 20) | \
1694 (((s3x) & 0xf) << 24) | (((s3y) & 0xf) << 28))
1695
1696
1697 static uint32_t sample_locs_2x[] = {
1698 FILL_SREG(-4, 4, 4, -4, -4, 4, 4, -4),
1699 FILL_SREG(-4, 4, 4, -4, -4, 4, 4, -4),
1700 };
1701 static unsigned max_dist_2x = 4;
1702
1703 static uint32_t sample_locs_4x[] = {
1704 FILL_SREG(-2, -2, 2, 2, -6, 6, 6, -6),
1705 FILL_SREG(-2, -2, 2, 2, -6, 6, 6, -6),
1706 };
1707 static unsigned max_dist_4x = 6;
1708 static uint32_t sample_locs_8x[] = {
1709 FILL_SREG(-1, 1, 1, 5, 3, -5, 5, 3),
1710 FILL_SREG(-7, -1, -3, -7, 7, -3, -5, 7),
1711 };
1712 static unsigned max_dist_8x = 7;
1713
1714 static void r600_get_sample_position(struct pipe_context *ctx,
1715 unsigned sample_count,
1716 unsigned sample_index,
1717 float *out_value)
1718 {
1719 int offset, index;
1720 struct {
1721 int idx:4;
1722 } val;
1723 switch (sample_count) {
1724 case 1:
1725 default:
1726 out_value[0] = out_value[1] = 0.5;
1727 break;
1728 case 2:
1729 offset = 4 * (sample_index * 2);
1730 val.idx = (sample_locs_2x[0] >> offset) & 0xf;
1731 out_value[0] = (float)(val.idx + 8) / 16.0f;
1732 val.idx = (sample_locs_2x[0] >> (offset + 4)) & 0xf;
1733 out_value[1] = (float)(val.idx + 8) / 16.0f;
1734 break;
1735 case 4:
1736 offset = 4 * (sample_index * 2);
1737 val.idx = (sample_locs_4x[0] >> offset) & 0xf;
1738 out_value[0] = (float)(val.idx + 8) / 16.0f;
1739 val.idx = (sample_locs_4x[0] >> (offset + 4)) & 0xf;
1740 out_value[1] = (float)(val.idx + 8) / 16.0f;
1741 break;
1742 case 8:
1743 offset = 4 * (sample_index % 4 * 2);
1744 index = (sample_index / 4);
1745 val.idx = (sample_locs_8x[index] >> offset) & 0xf;
1746 out_value[0] = (float)(val.idx + 8) / 16.0f;
1747 val.idx = (sample_locs_8x[index] >> (offset + 4)) & 0xf;
1748 out_value[1] = (float)(val.idx + 8) / 16.0f;
1749 break;
1750 }
1751 }
1752
1753 static void r600_emit_msaa_state(struct r600_context *rctx, int nr_samples)
1754 {
1755 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
1756 unsigned max_dist = 0;
1757
1758 if (rctx->b.family == CHIP_R600) {
1759 switch (nr_samples) {
1760 default:
1761 nr_samples = 0;
1762 break;
1763 case 2:
1764 r600_write_config_reg(cs, R_008B40_PA_SC_AA_SAMPLE_LOCS_2S, sample_locs_2x[0]);
1765 max_dist = max_dist_2x;
1766 break;
1767 case 4:
1768 r600_write_config_reg(cs, R_008B44_PA_SC_AA_SAMPLE_LOCS_4S, sample_locs_4x[0]);
1769 max_dist = max_dist_4x;
1770 break;
1771 case 8:
1772 r600_write_config_reg_seq(cs, R_008B48_PA_SC_AA_SAMPLE_LOCS_8S_WD0, 2);
1773 radeon_emit(cs, sample_locs_8x[0]); /* R_008B48_PA_SC_AA_SAMPLE_LOCS_8S_WD0 */
1774 radeon_emit(cs, sample_locs_8x[1]); /* R_008B4C_PA_SC_AA_SAMPLE_LOCS_8S_WD1 */
1775 max_dist = max_dist_8x;
1776 break;
1777 }
1778 } else {
1779 switch (nr_samples) {
1780 default:
1781 r600_write_context_reg_seq(cs, R_028C1C_PA_SC_AA_SAMPLE_LOCS_MCTX, 2);
1782 radeon_emit(cs, 0); /* R_028C1C_PA_SC_AA_SAMPLE_LOCS_MCTX */
1783 radeon_emit(cs, 0); /* R_028C20_PA_SC_AA_SAMPLE_LOCS_8D_WD1_MCTX */
1784 nr_samples = 0;
1785 break;
1786 case 2:
1787 r600_write_context_reg_seq(cs, R_028C1C_PA_SC_AA_SAMPLE_LOCS_MCTX, 2);
1788 radeon_emit(cs, sample_locs_2x[0]); /* R_028C1C_PA_SC_AA_SAMPLE_LOCS_MCTX */
1789 radeon_emit(cs, sample_locs_2x[1]); /* R_028C20_PA_SC_AA_SAMPLE_LOCS_8D_WD1_MCTX */
1790 max_dist = max_dist_2x;
1791 break;
1792 case 4:
1793 r600_write_context_reg_seq(cs, R_028C1C_PA_SC_AA_SAMPLE_LOCS_MCTX, 2);
1794 radeon_emit(cs, sample_locs_4x[0]); /* R_028C1C_PA_SC_AA_SAMPLE_LOCS_MCTX */
1795 radeon_emit(cs, sample_locs_4x[1]); /* R_028C20_PA_SC_AA_SAMPLE_LOCS_8D_WD1_MCTX */
1796 max_dist = max_dist_4x;
1797 break;
1798 case 8:
1799 r600_write_context_reg_seq(cs, R_028C1C_PA_SC_AA_SAMPLE_LOCS_MCTX, 2);
1800 radeon_emit(cs, sample_locs_8x[0]); /* R_028C1C_PA_SC_AA_SAMPLE_LOCS_MCTX */
1801 radeon_emit(cs, sample_locs_8x[1]); /* R_028C20_PA_SC_AA_SAMPLE_LOCS_8D_WD1_MCTX */
1802 max_dist = max_dist_8x;
1803 break;
1804 }
1805 }
1806
1807 if (nr_samples > 1) {
1808 r600_write_context_reg_seq(cs, R_028C00_PA_SC_LINE_CNTL, 2);
1809 radeon_emit(cs, S_028C00_LAST_PIXEL(1) |
1810 S_028C00_EXPAND_LINE_WIDTH(1)); /* R_028C00_PA_SC_LINE_CNTL */
1811 radeon_emit(cs, S_028C04_MSAA_NUM_SAMPLES(util_logbase2(nr_samples)) |
1812 S_028C04_MAX_SAMPLE_DIST(max_dist)); /* R_028C04_PA_SC_AA_CONFIG */
1813 } else {
1814 r600_write_context_reg_seq(cs, R_028C00_PA_SC_LINE_CNTL, 2);
1815 radeon_emit(cs, S_028C00_LAST_PIXEL(1)); /* R_028C00_PA_SC_LINE_CNTL */
1816 radeon_emit(cs, 0); /* R_028C04_PA_SC_AA_CONFIG */
1817 }
1818 }
1819
1820 static void r600_emit_framebuffer_state(struct r600_context *rctx, struct r600_atom *atom)
1821 {
1822 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
1823 struct pipe_framebuffer_state *state = &rctx->framebuffer.state;
1824 unsigned nr_cbufs = state->nr_cbufs;
1825 struct r600_surface **cb = (struct r600_surface**)&state->cbufs[0];
1826 unsigned i, sbu = 0;
1827
1828 /* Colorbuffers. */
1829 r600_write_context_reg_seq(cs, R_0280A0_CB_COLOR0_INFO, 8);
1830 for (i = 0; i < nr_cbufs; i++) {
1831 radeon_emit(cs, cb[i] ? cb[i]->cb_color_info : 0);
1832 }
1833 /* set CB_COLOR1_INFO for possible dual-src blending */
1834 if (i == 1 && cb[0]) {
1835 radeon_emit(cs, cb[0]->cb_color_info);
1836 i++;
1837 }
1838 for (; i < 8; i++) {
1839 radeon_emit(cs, 0);
1840 }
1841
1842 if (nr_cbufs) {
1843 for (i = 0; i < nr_cbufs; i++) {
1844 unsigned reloc;
1845
1846 if (!cb[i])
1847 continue;
1848
1849 /* COLOR_BASE */
1850 r600_write_context_reg(cs, R_028040_CB_COLOR0_BASE + i*4, cb[i]->cb_color_base);
1851
1852 reloc = r600_context_bo_reloc(&rctx->b,
1853 &rctx->b.rings.gfx,
1854 (struct r600_resource*)cb[i]->base.texture,
1855 RADEON_USAGE_READWRITE);
1856 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
1857 radeon_emit(cs, reloc);
1858
1859 /* FMASK */
1860 r600_write_context_reg(cs, R_0280E0_CB_COLOR0_FRAG + i*4, cb[i]->cb_color_fmask);
1861
1862 reloc = r600_context_bo_reloc(&rctx->b,
1863 &rctx->b.rings.gfx,
1864 cb[i]->cb_buffer_fmask,
1865 RADEON_USAGE_READWRITE);
1866 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
1867 radeon_emit(cs, reloc);
1868
1869 /* CMASK */
1870 r600_write_context_reg(cs, R_0280C0_CB_COLOR0_TILE + i*4, cb[i]->cb_color_cmask);
1871
1872 reloc = r600_context_bo_reloc(&rctx->b,
1873 &rctx->b.rings.gfx,
1874 cb[i]->cb_buffer_cmask,
1875 RADEON_USAGE_READWRITE);
1876 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
1877 radeon_emit(cs, reloc);
1878 }
1879
1880 r600_write_context_reg_seq(cs, R_028060_CB_COLOR0_SIZE, nr_cbufs);
1881 for (i = 0; i < nr_cbufs; i++) {
1882 radeon_emit(cs, cb[i] ? cb[i]->cb_color_size : 0);
1883 }
1884
1885 r600_write_context_reg_seq(cs, R_028080_CB_COLOR0_VIEW, nr_cbufs);
1886 for (i = 0; i < nr_cbufs; i++) {
1887 radeon_emit(cs, cb[i] ? cb[i]->cb_color_view : 0);
1888 }
1889
1890 r600_write_context_reg_seq(cs, R_028100_CB_COLOR0_MASK, nr_cbufs);
1891 for (i = 0; i < nr_cbufs; i++) {
1892 radeon_emit(cs, cb[i] ? cb[i]->cb_color_mask : 0);
1893 }
1894
1895 sbu |= SURFACE_BASE_UPDATE_COLOR_NUM(nr_cbufs);
1896 }
1897
1898 /* SURFACE_BASE_UPDATE */
1899 if (rctx->b.family > CHIP_R600 && rctx->b.family < CHIP_RV770 && sbu) {
1900 radeon_emit(cs, PKT3(PKT3_SURFACE_BASE_UPDATE, 0, 0));
1901 radeon_emit(cs, sbu);
1902 sbu = 0;
1903 }
1904
1905 /* Zbuffer. */
1906 if (state->zsbuf) {
1907 struct r600_surface *surf = (struct r600_surface*)state->zsbuf;
1908 unsigned reloc = r600_context_bo_reloc(&rctx->b,
1909 &rctx->b.rings.gfx,
1910 (struct r600_resource*)state->zsbuf->texture,
1911 RADEON_USAGE_READWRITE);
1912
1913 r600_write_context_reg(cs, R_028DF8_PA_SU_POLY_OFFSET_DB_FMT_CNTL,
1914 surf->pa_su_poly_offset_db_fmt_cntl);
1915
1916 r600_write_context_reg_seq(cs, R_028000_DB_DEPTH_SIZE, 2);
1917 radeon_emit(cs, surf->db_depth_size); /* R_028000_DB_DEPTH_SIZE */
1918 radeon_emit(cs, surf->db_depth_view); /* R_028004_DB_DEPTH_VIEW */
1919 r600_write_context_reg_seq(cs, R_02800C_DB_DEPTH_BASE, 2);
1920 radeon_emit(cs, surf->db_depth_base); /* R_02800C_DB_DEPTH_BASE */
1921 radeon_emit(cs, surf->db_depth_info); /* R_028010_DB_DEPTH_INFO */
1922
1923 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
1924 radeon_emit(cs, reloc);
1925
1926 r600_write_context_reg(cs, R_028D34_DB_PREFETCH_LIMIT, surf->db_prefetch_limit);
1927
1928 sbu |= SURFACE_BASE_UPDATE_DEPTH;
1929 } else if (rctx->screen->b.info.drm_minor >= 18) {
1930 /* DRM 2.6.18 allows the INVALID format to disable depth/stencil.
1931 * Older kernels are out of luck. */
1932 r600_write_context_reg(cs, R_028010_DB_DEPTH_INFO, S_028010_FORMAT(V_028010_DEPTH_INVALID));
1933 }
1934
1935 /* SURFACE_BASE_UPDATE */
1936 if (rctx->b.family > CHIP_R600 && rctx->b.family < CHIP_RV770 && sbu) {
1937 radeon_emit(cs, PKT3(PKT3_SURFACE_BASE_UPDATE, 0, 0));
1938 radeon_emit(cs, sbu);
1939 sbu = 0;
1940 }
1941
1942 /* Framebuffer dimensions. */
1943 r600_write_context_reg_seq(cs, R_028204_PA_SC_WINDOW_SCISSOR_TL, 2);
1944 radeon_emit(cs, S_028240_TL_X(0) | S_028240_TL_Y(0) |
1945 S_028240_WINDOW_OFFSET_DISABLE(1)); /* R_028204_PA_SC_WINDOW_SCISSOR_TL */
1946 radeon_emit(cs, S_028244_BR_X(state->width) |
1947 S_028244_BR_Y(state->height)); /* R_028208_PA_SC_WINDOW_SCISSOR_BR */
1948
1949 if (rctx->framebuffer.is_msaa_resolve) {
1950 r600_write_context_reg(cs, R_0287A0_CB_SHADER_CONTROL, 1);
1951 } else {
1952 /* Always enable the first colorbuffer in CB_SHADER_CONTROL. This
1953 * will assure that the alpha-test will work even if there is
1954 * no colorbuffer bound. */
1955 r600_write_context_reg(cs, R_0287A0_CB_SHADER_CONTROL,
1956 (1ull << MAX2(nr_cbufs, 1)) - 1);
1957 }
1958
1959 r600_emit_msaa_state(rctx, rctx->framebuffer.nr_samples);
1960 }
1961
1962 static void r600_emit_cb_misc_state(struct r600_context *rctx, struct r600_atom *atom)
1963 {
1964 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
1965 struct r600_cb_misc_state *a = (struct r600_cb_misc_state*)atom;
1966
1967 if (G_028808_SPECIAL_OP(a->cb_color_control) == V_028808_SPECIAL_RESOLVE_BOX) {
1968 r600_write_context_reg_seq(cs, R_028238_CB_TARGET_MASK, 2);
1969 if (rctx->b.chip_class == R600) {
1970 radeon_emit(cs, 0xff); /* R_028238_CB_TARGET_MASK */
1971 radeon_emit(cs, 0xff); /* R_02823C_CB_SHADER_MASK */
1972 } else {
1973 radeon_emit(cs, 0xf); /* R_028238_CB_TARGET_MASK */
1974 radeon_emit(cs, 0xf); /* R_02823C_CB_SHADER_MASK */
1975 }
1976 r600_write_context_reg(cs, R_028808_CB_COLOR_CONTROL, a->cb_color_control);
1977 } else {
1978 unsigned fb_colormask = (1ULL << ((unsigned)a->nr_cbufs * 4)) - 1;
1979 unsigned ps_colormask = (1ULL << ((unsigned)a->nr_ps_color_outputs * 4)) - 1;
1980 unsigned multiwrite = a->multiwrite && a->nr_cbufs > 1;
1981
1982 r600_write_context_reg_seq(cs, R_028238_CB_TARGET_MASK, 2);
1983 radeon_emit(cs, a->blend_colormask & fb_colormask); /* R_028238_CB_TARGET_MASK */
1984 /* Always enable the first color output to make sure alpha-test works even without one. */
1985 radeon_emit(cs, 0xf | (multiwrite ? fb_colormask : ps_colormask)); /* R_02823C_CB_SHADER_MASK */
1986 r600_write_context_reg(cs, R_028808_CB_COLOR_CONTROL,
1987 a->cb_color_control |
1988 S_028808_MULTIWRITE_ENABLE(multiwrite));
1989 }
1990 }
1991
1992 static void r600_emit_db_state(struct r600_context *rctx, struct r600_atom *atom)
1993 {
1994 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
1995 struct r600_db_state *a = (struct r600_db_state*)atom;
1996
1997 if (a->rsurf && a->rsurf->htile_enabled) {
1998 struct r600_texture *rtex = (struct r600_texture *)a->rsurf->base.texture;
1999 unsigned reloc_idx;
2000
2001 r600_write_context_reg(cs, R_02802C_DB_DEPTH_CLEAR, fui(rtex->depth_clear_value));
2002 r600_write_context_reg(cs, R_028D24_DB_HTILE_SURFACE, a->rsurf->db_htile_surface);
2003 r600_write_context_reg(cs, R_028014_DB_HTILE_DATA_BASE, a->rsurf->db_htile_data_base);
2004 reloc_idx = r600_context_bo_reloc(&rctx->b, &rctx->b.rings.gfx, rtex->htile_buffer, RADEON_USAGE_READWRITE);
2005 cs->buf[cs->cdw++] = PKT3(PKT3_NOP, 0, 0);
2006 cs->buf[cs->cdw++] = reloc_idx;
2007 } else {
2008 r600_write_context_reg(cs, R_028D24_DB_HTILE_SURFACE, 0);
2009 }
2010 }
2011
2012 static void r600_emit_db_misc_state(struct r600_context *rctx, struct r600_atom *atom)
2013 {
2014 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
2015 struct r600_db_misc_state *a = (struct r600_db_misc_state*)atom;
2016 unsigned db_render_control = 0;
2017 unsigned db_render_override =
2018 S_028D10_FORCE_HIS_ENABLE0(V_028D10_FORCE_DISABLE) |
2019 S_028D10_FORCE_HIS_ENABLE1(V_028D10_FORCE_DISABLE);
2020
2021 if (a->occlusion_query_enabled) {
2022 if (rctx->b.chip_class >= R700) {
2023 db_render_control |= S_028D0C_R700_PERFECT_ZPASS_COUNTS(1);
2024 }
2025 db_render_override |= S_028D10_NOOP_CULL_DISABLE(1);
2026 }
2027 if (rctx->db_state.rsurf && rctx->db_state.rsurf->htile_enabled) {
2028 /* FORCE_OFF means HiZ/HiS are determined by DB_SHADER_CONTROL */
2029 db_render_override |= S_028D10_FORCE_HIZ_ENABLE(V_028D10_FORCE_OFF);
2030 /* This is to fix a lockup when hyperz and alpha test are enabled at
2031 * the same time somehow GPU get confuse on which order to pick for
2032 * z test
2033 */
2034 if (rctx->alphatest_state.sx_alpha_test_control) {
2035 db_render_override |= S_028D10_FORCE_SHADER_Z_ORDER(1);
2036 }
2037 } else {
2038 db_render_override |= S_028D10_FORCE_HIZ_ENABLE(V_028D10_FORCE_DISABLE);
2039 }
2040 if (a->flush_depthstencil_through_cb) {
2041 assert(a->copy_depth || a->copy_stencil);
2042
2043 db_render_control |= S_028D0C_DEPTH_COPY_ENABLE(a->copy_depth) |
2044 S_028D0C_STENCIL_COPY_ENABLE(a->copy_stencil) |
2045 S_028D0C_COPY_CENTROID(1) |
2046 S_028D0C_COPY_SAMPLE(a->copy_sample);
2047 } else if (a->flush_depthstencil_in_place) {
2048 db_render_control |= S_028D0C_DEPTH_COMPRESS_DISABLE(1) |
2049 S_028D0C_STENCIL_COMPRESS_DISABLE(1);
2050 db_render_override |= S_028D10_NOOP_CULL_DISABLE(1);
2051 }
2052 if (a->htile_clear) {
2053 db_render_control |= S_028D0C_DEPTH_CLEAR_ENABLE(1);
2054 }
2055
2056 r600_write_context_reg_seq(cs, R_028D0C_DB_RENDER_CONTROL, 2);
2057 radeon_emit(cs, db_render_control); /* R_028D0C_DB_RENDER_CONTROL */
2058 radeon_emit(cs, db_render_override); /* R_028D10_DB_RENDER_OVERRIDE */
2059 r600_write_context_reg(cs, R_02880C_DB_SHADER_CONTROL, a->db_shader_control);
2060 }
2061
2062 static void r600_emit_config_state(struct r600_context *rctx, struct r600_atom *atom)
2063 {
2064 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
2065 struct r600_config_state *a = (struct r600_config_state*)atom;
2066
2067 r600_write_config_reg(cs, R_008C04_SQ_GPR_RESOURCE_MGMT_1, a->sq_gpr_resource_mgmt_1);
2068 }
2069
2070 static void r600_emit_vertex_buffers(struct r600_context *rctx, struct r600_atom *atom)
2071 {
2072 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
2073 uint32_t dirty_mask = rctx->vertex_buffer_state.dirty_mask;
2074
2075 while (dirty_mask) {
2076 struct pipe_vertex_buffer *vb;
2077 struct r600_resource *rbuffer;
2078 unsigned offset;
2079 unsigned buffer_index = u_bit_scan(&dirty_mask);
2080
2081 vb = &rctx->vertex_buffer_state.vb[buffer_index];
2082 rbuffer = (struct r600_resource*)vb->buffer;
2083 assert(rbuffer);
2084
2085 offset = vb->buffer_offset;
2086
2087 /* fetch resources start at index 320 */
2088 radeon_emit(cs, PKT3(PKT3_SET_RESOURCE, 7, 0));
2089 radeon_emit(cs, (320 + buffer_index) * 7);
2090 radeon_emit(cs, offset); /* RESOURCEi_WORD0 */
2091 radeon_emit(cs, rbuffer->buf->size - offset - 1); /* RESOURCEi_WORD1 */
2092 radeon_emit(cs, /* RESOURCEi_WORD2 */
2093 S_038008_ENDIAN_SWAP(r600_endian_swap(32)) |
2094 S_038008_STRIDE(vb->stride));
2095 radeon_emit(cs, 0); /* RESOURCEi_WORD3 */
2096 radeon_emit(cs, 0); /* RESOURCEi_WORD4 */
2097 radeon_emit(cs, 0); /* RESOURCEi_WORD5 */
2098 radeon_emit(cs, 0xc0000000); /* RESOURCEi_WORD6 */
2099
2100 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
2101 radeon_emit(cs, r600_context_bo_reloc(&rctx->b, &rctx->b.rings.gfx, rbuffer, RADEON_USAGE_READ));
2102 }
2103 }
2104
2105 static void r600_emit_constant_buffers(struct r600_context *rctx,
2106 struct r600_constbuf_state *state,
2107 unsigned buffer_id_base,
2108 unsigned reg_alu_constbuf_size,
2109 unsigned reg_alu_const_cache)
2110 {
2111 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
2112 uint32_t dirty_mask = state->dirty_mask;
2113
2114 while (dirty_mask) {
2115 struct pipe_constant_buffer *cb;
2116 struct r600_resource *rbuffer;
2117 unsigned offset;
2118 unsigned buffer_index = ffs(dirty_mask) - 1;
2119
2120 cb = &state->cb[buffer_index];
2121 rbuffer = (struct r600_resource*)cb->buffer;
2122 assert(rbuffer);
2123
2124 offset = cb->buffer_offset;
2125
2126 r600_write_context_reg(cs, reg_alu_constbuf_size + buffer_index * 4,
2127 ALIGN_DIVUP(cb->buffer_size >> 4, 16));
2128 r600_write_context_reg(cs, reg_alu_const_cache + buffer_index * 4, offset >> 8);
2129
2130 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
2131 radeon_emit(cs, r600_context_bo_reloc(&rctx->b, &rctx->b.rings.gfx, rbuffer, RADEON_USAGE_READ));
2132
2133 radeon_emit(cs, PKT3(PKT3_SET_RESOURCE, 7, 0));
2134 radeon_emit(cs, (buffer_id_base + buffer_index) * 7);
2135 radeon_emit(cs, offset); /* RESOURCEi_WORD0 */
2136 radeon_emit(cs, rbuffer->buf->size - offset - 1); /* RESOURCEi_WORD1 */
2137 radeon_emit(cs, /* RESOURCEi_WORD2 */
2138 S_038008_ENDIAN_SWAP(r600_endian_swap(32)) |
2139 S_038008_STRIDE(16));
2140 radeon_emit(cs, 0); /* RESOURCEi_WORD3 */
2141 radeon_emit(cs, 0); /* RESOURCEi_WORD4 */
2142 radeon_emit(cs, 0); /* RESOURCEi_WORD5 */
2143 radeon_emit(cs, 0xc0000000); /* RESOURCEi_WORD6 */
2144
2145 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
2146 radeon_emit(cs, r600_context_bo_reloc(&rctx->b, &rctx->b.rings.gfx, rbuffer, RADEON_USAGE_READ));
2147
2148 dirty_mask &= ~(1 << buffer_index);
2149 }
2150 state->dirty_mask = 0;
2151 }
2152
2153 static void r600_emit_vs_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
2154 {
2155 r600_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_VERTEX], 160,
2156 R_028180_ALU_CONST_BUFFER_SIZE_VS_0,
2157 R_028980_ALU_CONST_CACHE_VS_0);
2158 }
2159
2160 static void r600_emit_gs_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
2161 {
2162 r600_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_GEOMETRY], 336,
2163 R_0281C0_ALU_CONST_BUFFER_SIZE_GS_0,
2164 R_0289C0_ALU_CONST_CACHE_GS_0);
2165 }
2166
2167 static void r600_emit_ps_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
2168 {
2169 r600_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_FRAGMENT], 0,
2170 R_028140_ALU_CONST_BUFFER_SIZE_PS_0,
2171 R_028940_ALU_CONST_CACHE_PS_0);
2172 }
2173
2174 static void r600_emit_sampler_views(struct r600_context *rctx,
2175 struct r600_samplerview_state *state,
2176 unsigned resource_id_base)
2177 {
2178 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
2179 uint32_t dirty_mask = state->dirty_mask;
2180
2181 while (dirty_mask) {
2182 struct r600_pipe_sampler_view *rview;
2183 unsigned resource_index = u_bit_scan(&dirty_mask);
2184 unsigned reloc;
2185
2186 rview = state->views[resource_index];
2187 assert(rview);
2188
2189 radeon_emit(cs, PKT3(PKT3_SET_RESOURCE, 7, 0));
2190 radeon_emit(cs, (resource_id_base + resource_index) * 7);
2191 radeon_emit_array(cs, rview->tex_resource_words, 7);
2192
2193 reloc = r600_context_bo_reloc(&rctx->b, &rctx->b.rings.gfx, rview->tex_resource,
2194 RADEON_USAGE_READ);
2195 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
2196 radeon_emit(cs, reloc);
2197 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
2198 radeon_emit(cs, reloc);
2199 }
2200 state->dirty_mask = 0;
2201 }
2202
2203 /* Resource IDs:
2204 * PS: 0 .. +160
2205 * VS: 160 .. +160
2206 * FS: 320 .. +16
2207 * GS: 336 .. +160
2208 */
2209
2210 static void r600_emit_vs_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2211 {
2212 r600_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_VERTEX].views, 160 + R600_MAX_CONST_BUFFERS);
2213 }
2214
2215 static void r600_emit_gs_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2216 {
2217 r600_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_GEOMETRY].views, 336 + R600_MAX_CONST_BUFFERS);
2218 }
2219
2220 static void r600_emit_ps_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2221 {
2222 r600_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_FRAGMENT].views, R600_MAX_CONST_BUFFERS);
2223 }
2224
2225 static void r600_emit_sampler_states(struct r600_context *rctx,
2226 struct r600_textures_info *texinfo,
2227 unsigned resource_id_base,
2228 unsigned border_color_reg)
2229 {
2230 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
2231 uint32_t dirty_mask = texinfo->states.dirty_mask;
2232
2233 while (dirty_mask) {
2234 struct r600_pipe_sampler_state *rstate;
2235 struct r600_pipe_sampler_view *rview;
2236 unsigned i = u_bit_scan(&dirty_mask);
2237
2238 rstate = texinfo->states.states[i];
2239 assert(rstate);
2240 rview = texinfo->views.views[i];
2241
2242 /* TEX_ARRAY_OVERRIDE must be set for array textures to disable
2243 * filtering between layers.
2244 * Don't update TEX_ARRAY_OVERRIDE if we don't have the sampler view.
2245 */
2246 if (rview) {
2247 enum pipe_texture_target target = rview->base.texture->target;
2248 if (target == PIPE_TEXTURE_1D_ARRAY ||
2249 target == PIPE_TEXTURE_2D_ARRAY) {
2250 rstate->tex_sampler_words[0] |= S_03C000_TEX_ARRAY_OVERRIDE(1);
2251 texinfo->is_array_sampler[i] = true;
2252 } else {
2253 rstate->tex_sampler_words[0] &= C_03C000_TEX_ARRAY_OVERRIDE;
2254 texinfo->is_array_sampler[i] = false;
2255 }
2256 }
2257
2258 radeon_emit(cs, PKT3(PKT3_SET_SAMPLER, 3, 0));
2259 radeon_emit(cs, (resource_id_base + i) * 3);
2260 radeon_emit_array(cs, rstate->tex_sampler_words, 3);
2261
2262 if (rstate->border_color_use) {
2263 unsigned offset;
2264
2265 offset = border_color_reg;
2266 offset += i * 16;
2267 r600_write_config_reg_seq(cs, offset, 4);
2268 radeon_emit_array(cs, rstate->border_color.ui, 4);
2269 }
2270 }
2271 texinfo->states.dirty_mask = 0;
2272 }
2273
2274 static void r600_emit_vs_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
2275 {
2276 r600_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_VERTEX], 18, R_00A600_TD_VS_SAMPLER0_BORDER_RED);
2277 }
2278
2279 static void r600_emit_gs_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
2280 {
2281 r600_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_GEOMETRY], 36, R_00A800_TD_GS_SAMPLER0_BORDER_RED);
2282 }
2283
2284 static void r600_emit_ps_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
2285 {
2286 r600_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_FRAGMENT], 0, R_00A400_TD_PS_SAMPLER0_BORDER_RED);
2287 }
2288
2289 static void r600_emit_seamless_cube_map(struct r600_context *rctx, struct r600_atom *atom)
2290 {
2291 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
2292 unsigned tmp;
2293
2294 tmp = S_009508_DISABLE_CUBE_ANISO(1) |
2295 S_009508_SYNC_GRADIENT(1) |
2296 S_009508_SYNC_WALKER(1) |
2297 S_009508_SYNC_ALIGNER(1);
2298 if (!rctx->seamless_cube_map.enabled) {
2299 tmp |= S_009508_DISABLE_CUBE_WRAP(1);
2300 }
2301 r600_write_config_reg(cs, R_009508_TA_CNTL_AUX, tmp);
2302 }
2303
2304 static void r600_emit_sample_mask(struct r600_context *rctx, struct r600_atom *a)
2305 {
2306 struct r600_sample_mask *s = (struct r600_sample_mask*)a;
2307 uint8_t mask = s->sample_mask;
2308
2309 r600_write_context_reg(rctx->b.rings.gfx.cs, R_028C48_PA_SC_AA_MASK,
2310 mask | (mask << 8) | (mask << 16) | (mask << 24));
2311 }
2312
2313 static void r600_emit_vertex_fetch_shader(struct r600_context *rctx, struct r600_atom *a)
2314 {
2315 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
2316 struct r600_cso_state *state = (struct r600_cso_state*)a;
2317 struct r600_fetch_shader *shader = (struct r600_fetch_shader*)state->cso;
2318
2319 r600_write_context_reg(cs, R_028894_SQ_PGM_START_FS, shader->offset >> 8);
2320 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
2321 radeon_emit(cs, r600_context_bo_reloc(&rctx->b, &rctx->b.rings.gfx, shader->buffer, RADEON_USAGE_READ));
2322 }
2323
2324 /* Adjust GPR allocation on R6xx/R7xx */
2325 bool r600_adjust_gprs(struct r600_context *rctx)
2326 {
2327 unsigned num_ps_gprs = rctx->ps_shader->current->shader.bc.ngpr;
2328 unsigned num_vs_gprs = rctx->vs_shader->current->shader.bc.ngpr;
2329 unsigned new_num_ps_gprs = num_ps_gprs;
2330 unsigned new_num_vs_gprs = num_vs_gprs;
2331 unsigned cur_num_ps_gprs = G_008C04_NUM_PS_GPRS(rctx->config_state.sq_gpr_resource_mgmt_1);
2332 unsigned cur_num_vs_gprs = G_008C04_NUM_VS_GPRS(rctx->config_state.sq_gpr_resource_mgmt_1);
2333 unsigned def_num_ps_gprs = rctx->default_ps_gprs;
2334 unsigned def_num_vs_gprs = rctx->default_vs_gprs;
2335 unsigned def_num_clause_temp_gprs = rctx->r6xx_num_clause_temp_gprs;
2336 /* hardware will reserve twice num_clause_temp_gprs */
2337 unsigned max_gprs = def_num_ps_gprs + def_num_vs_gprs + def_num_clause_temp_gprs * 2;
2338 unsigned tmp;
2339
2340 /* the sum of all SQ_GPR_RESOURCE_MGMT*.NUM_*_GPRS must <= to max_gprs */
2341 if (new_num_ps_gprs > cur_num_ps_gprs || new_num_vs_gprs > cur_num_vs_gprs) {
2342 /* try to use switch back to default */
2343 if (new_num_ps_gprs > def_num_ps_gprs || new_num_vs_gprs > def_num_vs_gprs) {
2344 /* always privilege vs stage so that at worst we have the
2345 * pixel stage producing wrong output (not the vertex
2346 * stage) */
2347 new_num_ps_gprs = max_gprs - (new_num_vs_gprs + def_num_clause_temp_gprs * 2);
2348 new_num_vs_gprs = num_vs_gprs;
2349 } else {
2350 new_num_ps_gprs = def_num_ps_gprs;
2351 new_num_vs_gprs = def_num_vs_gprs;
2352 }
2353 } else {
2354 return true;
2355 }
2356
2357 /* SQ_PGM_RESOURCES_*.NUM_GPRS must always be program to a value <=
2358 * SQ_GPR_RESOURCE_MGMT*.NUM_*_GPRS otherwise the GPU will lockup
2359 * Also if a shader use more gpr than SQ_GPR_RESOURCE_MGMT*.NUM_*_GPRS
2360 * it will lockup. So in this case just discard the draw command
2361 * and don't change the current gprs repartitions.
2362 */
2363 if (num_ps_gprs > new_num_ps_gprs || num_vs_gprs > new_num_vs_gprs) {
2364 R600_ERR("ps & vs shader require too many register (%d + %d) "
2365 "for a combined maximum of %d\n",
2366 num_ps_gprs, num_vs_gprs, max_gprs);
2367 return false;
2368 }
2369
2370 /* in some case we endup recomputing the current value */
2371 tmp = S_008C04_NUM_PS_GPRS(new_num_ps_gprs) |
2372 S_008C04_NUM_VS_GPRS(new_num_vs_gprs) |
2373 S_008C04_NUM_CLAUSE_TEMP_GPRS(def_num_clause_temp_gprs);
2374 if (rctx->config_state.sq_gpr_resource_mgmt_1 != tmp) {
2375 rctx->config_state.sq_gpr_resource_mgmt_1 = tmp;
2376 rctx->config_state.atom.dirty = true;
2377 rctx->b.flags |= R600_CONTEXT_WAIT_3D_IDLE;
2378 }
2379 return true;
2380 }
2381
2382 void r600_init_atom_start_cs(struct r600_context *rctx)
2383 {
2384 int ps_prio;
2385 int vs_prio;
2386 int gs_prio;
2387 int es_prio;
2388 int num_ps_gprs;
2389 int num_vs_gprs;
2390 int num_gs_gprs;
2391 int num_es_gprs;
2392 int num_temp_gprs;
2393 int num_ps_threads;
2394 int num_vs_threads;
2395 int num_gs_threads;
2396 int num_es_threads;
2397 int num_ps_stack_entries;
2398 int num_vs_stack_entries;
2399 int num_gs_stack_entries;
2400 int num_es_stack_entries;
2401 enum radeon_family family;
2402 struct r600_command_buffer *cb = &rctx->start_cs_cmd;
2403 uint32_t tmp;
2404
2405 r600_init_command_buffer(cb, 256);
2406
2407 /* R6xx requires this packet at the start of each command buffer */
2408 if (rctx->b.chip_class == R600) {
2409 r600_store_value(cb, PKT3(PKT3_START_3D_CMDBUF, 0, 0));
2410 r600_store_value(cb, 0);
2411 }
2412 /* All asics require this one */
2413 r600_store_value(cb, PKT3(PKT3_CONTEXT_CONTROL, 1, 0));
2414 r600_store_value(cb, 0x80000000);
2415 r600_store_value(cb, 0x80000000);
2416
2417 /* We're setting config registers here. */
2418 r600_store_value(cb, PKT3(PKT3_EVENT_WRITE, 0, 0));
2419 r600_store_value(cb, EVENT_TYPE(EVENT_TYPE_PS_PARTIAL_FLUSH) | EVENT_INDEX(4));
2420
2421 family = rctx->b.family;
2422 ps_prio = 0;
2423 vs_prio = 1;
2424 gs_prio = 2;
2425 es_prio = 3;
2426 switch (family) {
2427 case CHIP_R600:
2428 num_ps_gprs = 192;
2429 num_vs_gprs = 56;
2430 num_temp_gprs = 4;
2431 num_gs_gprs = 0;
2432 num_es_gprs = 0;
2433 num_ps_threads = 136;
2434 num_vs_threads = 48;
2435 num_gs_threads = 4;
2436 num_es_threads = 4;
2437 num_ps_stack_entries = 128;
2438 num_vs_stack_entries = 128;
2439 num_gs_stack_entries = 0;
2440 num_es_stack_entries = 0;
2441 break;
2442 case CHIP_RV630:
2443 case CHIP_RV635:
2444 num_ps_gprs = 84;
2445 num_vs_gprs = 36;
2446 num_temp_gprs = 4;
2447 num_gs_gprs = 0;
2448 num_es_gprs = 0;
2449 num_ps_threads = 144;
2450 num_vs_threads = 40;
2451 num_gs_threads = 4;
2452 num_es_threads = 4;
2453 num_ps_stack_entries = 40;
2454 num_vs_stack_entries = 40;
2455 num_gs_stack_entries = 32;
2456 num_es_stack_entries = 16;
2457 break;
2458 case CHIP_RV610:
2459 case CHIP_RV620:
2460 case CHIP_RS780:
2461 case CHIP_RS880:
2462 default:
2463 num_ps_gprs = 84;
2464 num_vs_gprs = 36;
2465 num_temp_gprs = 4;
2466 num_gs_gprs = 0;
2467 num_es_gprs = 0;
2468 num_ps_threads = 136;
2469 num_vs_threads = 48;
2470 num_gs_threads = 4;
2471 num_es_threads = 4;
2472 num_ps_stack_entries = 40;
2473 num_vs_stack_entries = 40;
2474 num_gs_stack_entries = 32;
2475 num_es_stack_entries = 16;
2476 break;
2477 case CHIP_RV670:
2478 num_ps_gprs = 144;
2479 num_vs_gprs = 40;
2480 num_temp_gprs = 4;
2481 num_gs_gprs = 0;
2482 num_es_gprs = 0;
2483 num_ps_threads = 136;
2484 num_vs_threads = 48;
2485 num_gs_threads = 4;
2486 num_es_threads = 4;
2487 num_ps_stack_entries = 40;
2488 num_vs_stack_entries = 40;
2489 num_gs_stack_entries = 32;
2490 num_es_stack_entries = 16;
2491 break;
2492 case CHIP_RV770:
2493 num_ps_gprs = 192;
2494 num_vs_gprs = 56;
2495 num_temp_gprs = 4;
2496 num_gs_gprs = 0;
2497 num_es_gprs = 0;
2498 num_ps_threads = 188;
2499 num_vs_threads = 60;
2500 num_gs_threads = 0;
2501 num_es_threads = 0;
2502 num_ps_stack_entries = 256;
2503 num_vs_stack_entries = 256;
2504 num_gs_stack_entries = 0;
2505 num_es_stack_entries = 0;
2506 break;
2507 case CHIP_RV730:
2508 case CHIP_RV740:
2509 num_ps_gprs = 84;
2510 num_vs_gprs = 36;
2511 num_temp_gprs = 4;
2512 num_gs_gprs = 0;
2513 num_es_gprs = 0;
2514 num_ps_threads = 188;
2515 num_vs_threads = 60;
2516 num_gs_threads = 0;
2517 num_es_threads = 0;
2518 num_ps_stack_entries = 128;
2519 num_vs_stack_entries = 128;
2520 num_gs_stack_entries = 0;
2521 num_es_stack_entries = 0;
2522 break;
2523 case CHIP_RV710:
2524 num_ps_gprs = 192;
2525 num_vs_gprs = 56;
2526 num_temp_gprs = 4;
2527 num_gs_gprs = 0;
2528 num_es_gprs = 0;
2529 num_ps_threads = 144;
2530 num_vs_threads = 48;
2531 num_gs_threads = 0;
2532 num_es_threads = 0;
2533 num_ps_stack_entries = 128;
2534 num_vs_stack_entries = 128;
2535 num_gs_stack_entries = 0;
2536 num_es_stack_entries = 0;
2537 break;
2538 }
2539
2540 rctx->default_ps_gprs = num_ps_gprs;
2541 rctx->default_vs_gprs = num_vs_gprs;
2542 rctx->r6xx_num_clause_temp_gprs = num_temp_gprs;
2543
2544 /* SQ_CONFIG */
2545 tmp = 0;
2546 switch (family) {
2547 case CHIP_RV610:
2548 case CHIP_RV620:
2549 case CHIP_RS780:
2550 case CHIP_RS880:
2551 case CHIP_RV710:
2552 break;
2553 default:
2554 tmp |= S_008C00_VC_ENABLE(1);
2555 break;
2556 }
2557 tmp |= S_008C00_DX9_CONSTS(0);
2558 tmp |= S_008C00_ALU_INST_PREFER_VECTOR(1);
2559 tmp |= S_008C00_PS_PRIO(ps_prio);
2560 tmp |= S_008C00_VS_PRIO(vs_prio);
2561 tmp |= S_008C00_GS_PRIO(gs_prio);
2562 tmp |= S_008C00_ES_PRIO(es_prio);
2563 r600_store_config_reg(cb, R_008C00_SQ_CONFIG, tmp);
2564
2565 /* SQ_GPR_RESOURCE_MGMT_2 */
2566 tmp = S_008C08_NUM_GS_GPRS(num_gs_gprs);
2567 tmp |= S_008C08_NUM_ES_GPRS(num_es_gprs);
2568 r600_store_config_reg_seq(cb, R_008C08_SQ_GPR_RESOURCE_MGMT_2, 4);
2569 r600_store_value(cb, tmp);
2570
2571 /* SQ_THREAD_RESOURCE_MGMT */
2572 tmp = S_008C0C_NUM_PS_THREADS(num_ps_threads);
2573 tmp |= S_008C0C_NUM_VS_THREADS(num_vs_threads);
2574 tmp |= S_008C0C_NUM_GS_THREADS(num_gs_threads);
2575 tmp |= S_008C0C_NUM_ES_THREADS(num_es_threads);
2576 r600_store_value(cb, tmp); /* R_008C0C_SQ_THREAD_RESOURCE_MGMT */
2577
2578 /* SQ_STACK_RESOURCE_MGMT_1 */
2579 tmp = S_008C10_NUM_PS_STACK_ENTRIES(num_ps_stack_entries);
2580 tmp |= S_008C10_NUM_VS_STACK_ENTRIES(num_vs_stack_entries);
2581 r600_store_value(cb, tmp); /* R_008C10_SQ_STACK_RESOURCE_MGMT_1 */
2582
2583 /* SQ_STACK_RESOURCE_MGMT_2 */
2584 tmp = S_008C14_NUM_GS_STACK_ENTRIES(num_gs_stack_entries);
2585 tmp |= S_008C14_NUM_ES_STACK_ENTRIES(num_es_stack_entries);
2586 r600_store_value(cb, tmp); /* R_008C14_SQ_STACK_RESOURCE_MGMT_2 */
2587
2588 r600_store_config_reg(cb, R_009714_VC_ENHANCE, 0);
2589
2590 if (rctx->b.chip_class >= R700) {
2591 r600_store_config_reg(cb, R_008D8C_SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0x00004000);
2592 r600_store_config_reg(cb, R_009830_DB_DEBUG, 0);
2593 r600_store_config_reg(cb, R_009838_DB_WATERMARKS, 0x00420204);
2594 r600_store_context_reg(cb, R_0286C8_SPI_THREAD_GROUPING, 0);
2595 } else {
2596 r600_store_config_reg(cb, R_008D8C_SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
2597 r600_store_config_reg(cb, R_009830_DB_DEBUG, 0x82000000);
2598 r600_store_config_reg(cb, R_009838_DB_WATERMARKS, 0x01020204);
2599 r600_store_context_reg(cb, R_0286C8_SPI_THREAD_GROUPING, 1);
2600 }
2601 r600_store_context_reg_seq(cb, R_0288A8_SQ_ESGS_RING_ITEMSIZE, 9);
2602 r600_store_value(cb, 0); /* R_0288A8_SQ_ESGS_RING_ITEMSIZE */
2603 r600_store_value(cb, 0); /* R_0288AC_SQ_GSVS_RING_ITEMSIZE */
2604 r600_store_value(cb, 0); /* R_0288B0_SQ_ESTMP_RING_ITEMSIZE */
2605 r600_store_value(cb, 0); /* R_0288B4_SQ_GSTMP_RING_ITEMSIZE */
2606 r600_store_value(cb, 0); /* R_0288B8_SQ_VSTMP_RING_ITEMSIZE */
2607 r600_store_value(cb, 0); /* R_0288BC_SQ_PSTMP_RING_ITEMSIZE */
2608 r600_store_value(cb, 0); /* R_0288C0_SQ_FBUF_RING_ITEMSIZE */
2609 r600_store_value(cb, 0); /* R_0288C4_SQ_REDUC_RING_ITEMSIZE */
2610 r600_store_value(cb, 0); /* R_0288C8_SQ_GS_VERT_ITEMSIZE */
2611
2612 /* to avoid GPU doing any preloading of constant from random address */
2613 r600_store_context_reg_seq(cb, R_028140_ALU_CONST_BUFFER_SIZE_PS_0, 8);
2614 r600_store_value(cb, 0); /* R_028140_ALU_CONST_BUFFER_SIZE_PS_0 */
2615 r600_store_value(cb, 0);
2616 r600_store_value(cb, 0);
2617 r600_store_value(cb, 0);
2618 r600_store_value(cb, 0);
2619 r600_store_value(cb, 0);
2620 r600_store_value(cb, 0);
2621 r600_store_value(cb, 0);
2622 r600_store_context_reg_seq(cb, R_028180_ALU_CONST_BUFFER_SIZE_VS_0, 8);
2623 r600_store_value(cb, 0); /* R_028180_ALU_CONST_BUFFER_SIZE_VS_0 */
2624 r600_store_value(cb, 0);
2625 r600_store_value(cb, 0);
2626 r600_store_value(cb, 0);
2627 r600_store_value(cb, 0);
2628 r600_store_value(cb, 0);
2629 r600_store_value(cb, 0);
2630 r600_store_value(cb, 0);
2631
2632 r600_store_context_reg_seq(cb, R_028A10_VGT_OUTPUT_PATH_CNTL, 13);
2633 r600_store_value(cb, 0); /* R_028A10_VGT_OUTPUT_PATH_CNTL */
2634 r600_store_value(cb, 0); /* R_028A14_VGT_HOS_CNTL */
2635 r600_store_value(cb, 0); /* R_028A18_VGT_HOS_MAX_TESS_LEVEL */
2636 r600_store_value(cb, 0); /* R_028A1C_VGT_HOS_MIN_TESS_LEVEL */
2637 r600_store_value(cb, 0); /* R_028A20_VGT_HOS_REUSE_DEPTH */
2638 r600_store_value(cb, 0); /* R_028A24_VGT_GROUP_PRIM_TYPE */
2639 r600_store_value(cb, 0); /* R_028A28_VGT_GROUP_FIRST_DECR */
2640 r600_store_value(cb, 0); /* R_028A2C_VGT_GROUP_DECR */
2641 r600_store_value(cb, 0); /* R_028A30_VGT_GROUP_VECT_0_CNTL */
2642 r600_store_value(cb, 0); /* R_028A34_VGT_GROUP_VECT_1_CNTL */
2643 r600_store_value(cb, 0); /* R_028A38_VGT_GROUP_VECT_0_FMT_CNTL */
2644 r600_store_value(cb, 0); /* R_028A3C_VGT_GROUP_VECT_1_FMT_CNTL */
2645 r600_store_value(cb, 0); /* R_028A40_VGT_GS_MODE, 0); */
2646
2647 r600_store_context_reg(cb, R_028A84_VGT_PRIMITIVEID_EN, 0);
2648 r600_store_context_reg(cb, R_028AA0_VGT_INSTANCE_STEP_RATE_0, 0);
2649 r600_store_context_reg(cb, R_028AA4_VGT_INSTANCE_STEP_RATE_1, 0);
2650
2651 r600_store_context_reg_seq(cb, R_028AB0_VGT_STRMOUT_EN, 3);
2652 r600_store_value(cb, 0); /* R_028AB0_VGT_STRMOUT_EN */
2653 r600_store_value(cb, 1); /* R_028AB4_VGT_REUSE_OFF */
2654 r600_store_value(cb, 0); /* R_028AB8_VGT_VTX_CNT_EN */
2655
2656 r600_store_context_reg(cb, R_028B20_VGT_STRMOUT_BUFFER_EN, 0);
2657
2658 r600_store_ctl_const(cb, R_03CFF0_SQ_VTX_BASE_VTX_LOC, 0);
2659
2660 r600_store_context_reg(cb, R_028028_DB_STENCIL_CLEAR, 0);
2661
2662 r600_store_context_reg_seq(cb, R_0286DC_SPI_FOG_CNTL, 3);
2663 r600_store_value(cb, 0); /* R_0286DC_SPI_FOG_CNTL */
2664 r600_store_value(cb, 0); /* R_0286E0_SPI_FOG_FUNC_SCALE */
2665 r600_store_value(cb, 0); /* R_0286E4_SPI_FOG_FUNC_BIAS */
2666
2667 r600_store_context_reg_seq(cb, R_028D28_DB_SRESULTS_COMPARE_STATE0, 3);
2668 r600_store_value(cb, 0); /* R_028D28_DB_SRESULTS_COMPARE_STATE0 */
2669 r600_store_value(cb, 0); /* R_028D2C_DB_SRESULTS_COMPARE_STATE1 */
2670 r600_store_value(cb, 0); /* R_028D30_DB_PRELOAD_CONTROL */
2671
2672 r600_store_context_reg(cb, R_028820_PA_CL_NANINF_CNTL, 0);
2673 r600_store_context_reg(cb, R_028A48_PA_SC_MPASS_PS_CNTL, 0);
2674
2675 r600_store_context_reg_seq(cb, R_028C0C_PA_CL_GB_VERT_CLIP_ADJ, 4);
2676 r600_store_value(cb, 0x3F800000); /* R_028C0C_PA_CL_GB_VERT_CLIP_ADJ */
2677 r600_store_value(cb, 0x3F800000); /* R_028C10_PA_CL_GB_VERT_DISC_ADJ */
2678 r600_store_value(cb, 0x3F800000); /* R_028C14_PA_CL_GB_HORZ_CLIP_ADJ */
2679 r600_store_value(cb, 0x3F800000); /* R_028C18_PA_CL_GB_HORZ_DISC_ADJ */
2680
2681 r600_store_context_reg_seq(cb, R_0282D0_PA_SC_VPORT_ZMIN_0, 2);
2682 r600_store_value(cb, 0); /* R_0282D0_PA_SC_VPORT_ZMIN_0 */
2683 r600_store_value(cb, 0x3F800000); /* R_0282D4_PA_SC_VPORT_ZMAX_0 */
2684
2685 r600_store_context_reg(cb, R_028818_PA_CL_VTE_CNTL, 0x43F);
2686
2687 r600_store_context_reg(cb, R_028200_PA_SC_WINDOW_OFFSET, 0);
2688 r600_store_context_reg(cb, R_02820C_PA_SC_CLIPRECT_RULE, 0xFFFF);
2689
2690 if (rctx->b.chip_class >= R700) {
2691 r600_store_context_reg(cb, R_028230_PA_SC_EDGERULE, 0xAAAAAAAA);
2692 }
2693
2694 r600_store_context_reg_seq(cb, R_028C30_CB_CLRCMP_CONTROL, 4);
2695 r600_store_value(cb, 0x1000000); /* R_028C30_CB_CLRCMP_CONTROL */
2696 r600_store_value(cb, 0); /* R_028C34_CB_CLRCMP_SRC */
2697 r600_store_value(cb, 0xFF); /* R_028C38_CB_CLRCMP_DST */
2698 r600_store_value(cb, 0xFFFFFFFF); /* R_028C3C_CB_CLRCMP_MSK */
2699
2700 r600_store_context_reg_seq(cb, R_028030_PA_SC_SCREEN_SCISSOR_TL, 2);
2701 r600_store_value(cb, 0); /* R_028030_PA_SC_SCREEN_SCISSOR_TL */
2702 r600_store_value(cb, S_028034_BR_X(8192) | S_028034_BR_Y(8192)); /* R_028034_PA_SC_SCREEN_SCISSOR_BR */
2703
2704 r600_store_context_reg_seq(cb, R_028240_PA_SC_GENERIC_SCISSOR_TL, 2);
2705 r600_store_value(cb, 0); /* R_028240_PA_SC_GENERIC_SCISSOR_TL */
2706 r600_store_value(cb, S_028244_BR_X(8192) | S_028244_BR_Y(8192)); /* R_028244_PA_SC_GENERIC_SCISSOR_BR */
2707
2708 r600_store_context_reg_seq(cb, R_0288CC_SQ_PGM_CF_OFFSET_PS, 2);
2709 r600_store_value(cb, 0); /* R_0288CC_SQ_PGM_CF_OFFSET_PS */
2710 r600_store_value(cb, 0); /* R_0288D0_SQ_PGM_CF_OFFSET_VS */
2711
2712 r600_store_context_reg(cb, R_0288E0_SQ_VTX_SEMANTIC_CLEAR, ~0);
2713
2714 r600_store_context_reg_seq(cb, R_028400_VGT_MAX_VTX_INDX, 2);
2715 r600_store_value(cb, ~0); /* R_028400_VGT_MAX_VTX_INDX */
2716 r600_store_value(cb, 0); /* R_028404_VGT_MIN_VTX_INDX */
2717
2718 r600_store_context_reg(cb, R_0288A4_SQ_PGM_RESOURCES_FS, 0);
2719 r600_store_context_reg(cb, R_0288DC_SQ_PGM_CF_OFFSET_FS, 0);
2720
2721 if (rctx->b.chip_class == R700 && rctx->screen->b.has_streamout)
2722 r600_store_context_reg(cb, R_028354_SX_SURFACE_SYNC, S_028354_SURFACE_SYNC_MASK(0xf));
2723 r600_store_context_reg(cb, R_028800_DB_DEPTH_CONTROL, 0);
2724 if (rctx->screen->b.has_streamout) {
2725 r600_store_context_reg(cb, R_028B28_VGT_STRMOUT_DRAW_OPAQUE_OFFSET, 0);
2726 }
2727
2728 r600_store_loop_const(cb, R_03E200_SQ_LOOP_CONST_0, 0x1000FFF);
2729 r600_store_loop_const(cb, R_03E200_SQ_LOOP_CONST_0 + (32 * 4), 0x1000FFF);
2730 }
2731
2732 void r600_update_ps_state(struct pipe_context *ctx, struct r600_pipe_shader *shader)
2733 {
2734 struct r600_context *rctx = (struct r600_context *)ctx;
2735 struct r600_command_buffer *cb = &shader->command_buffer;
2736 struct r600_shader *rshader = &shader->shader;
2737 unsigned i, exports_ps, num_cout, spi_ps_in_control_0, spi_input_z, spi_ps_in_control_1, db_shader_control;
2738 int pos_index = -1, face_index = -1;
2739 unsigned tmp, sid, ufi = 0;
2740 int need_linear = 0;
2741 unsigned z_export = 0, stencil_export = 0;
2742 unsigned sprite_coord_enable = rctx->rasterizer ? rctx->rasterizer->sprite_coord_enable : 0;
2743
2744 if (!cb->buf) {
2745 r600_init_command_buffer(cb, 64);
2746 } else {
2747 cb->num_dw = 0;
2748 }
2749
2750 r600_store_context_reg_seq(cb, R_028644_SPI_PS_INPUT_CNTL_0, rshader->ninput);
2751 for (i = 0; i < rshader->ninput; i++) {
2752 if (rshader->input[i].name == TGSI_SEMANTIC_POSITION)
2753 pos_index = i;
2754 if (rshader->input[i].name == TGSI_SEMANTIC_FACE)
2755 face_index = i;
2756
2757 sid = rshader->input[i].spi_sid;
2758
2759 tmp = S_028644_SEMANTIC(sid);
2760
2761 if (rshader->input[i].name == TGSI_SEMANTIC_POSITION ||
2762 rshader->input[i].interpolate == TGSI_INTERPOLATE_CONSTANT ||
2763 (rshader->input[i].interpolate == TGSI_INTERPOLATE_COLOR &&
2764 rctx->rasterizer && rctx->rasterizer->flatshade))
2765 tmp |= S_028644_FLAT_SHADE(1);
2766
2767 if (rshader->input[i].name == TGSI_SEMANTIC_GENERIC &&
2768 sprite_coord_enable & (1 << rshader->input[i].sid)) {
2769 tmp |= S_028644_PT_SPRITE_TEX(1);
2770 }
2771
2772 if (rshader->input[i].centroid)
2773 tmp |= S_028644_SEL_CENTROID(1);
2774
2775 if (rshader->input[i].interpolate == TGSI_INTERPOLATE_LINEAR) {
2776 need_linear = 1;
2777 tmp |= S_028644_SEL_LINEAR(1);
2778 }
2779
2780 r600_store_value(cb, tmp);
2781 }
2782
2783 db_shader_control = 0;
2784 for (i = 0; i < rshader->noutput; i++) {
2785 if (rshader->output[i].name == TGSI_SEMANTIC_POSITION)
2786 z_export = 1;
2787 if (rshader->output[i].name == TGSI_SEMANTIC_STENCIL)
2788 stencil_export = 1;
2789 }
2790 db_shader_control |= S_02880C_Z_EXPORT_ENABLE(z_export);
2791 db_shader_control |= S_02880C_STENCIL_REF_EXPORT_ENABLE(stencil_export);
2792 if (rshader->uses_kill)
2793 db_shader_control |= S_02880C_KILL_ENABLE(1);
2794
2795 exports_ps = 0;
2796 for (i = 0; i < rshader->noutput; i++) {
2797 if (rshader->output[i].name == TGSI_SEMANTIC_POSITION ||
2798 rshader->output[i].name == TGSI_SEMANTIC_STENCIL) {
2799 exports_ps |= 1;
2800 }
2801 }
2802 num_cout = rshader->nr_ps_color_exports;
2803 exports_ps |= S_028854_EXPORT_COLORS(num_cout);
2804 if (!exports_ps) {
2805 /* always at least export 1 component per pixel */
2806 exports_ps = 2;
2807 }
2808
2809 shader->nr_ps_color_outputs = num_cout;
2810
2811 spi_ps_in_control_0 = S_0286CC_NUM_INTERP(rshader->ninput) |
2812 S_0286CC_PERSP_GRADIENT_ENA(1)|
2813 S_0286CC_LINEAR_GRADIENT_ENA(need_linear);
2814 spi_input_z = 0;
2815 if (pos_index != -1) {
2816 spi_ps_in_control_0 |= (S_0286CC_POSITION_ENA(1) |
2817 S_0286CC_POSITION_CENTROID(rshader->input[pos_index].centroid) |
2818 S_0286CC_POSITION_ADDR(rshader->input[pos_index].gpr) |
2819 S_0286CC_BARYC_SAMPLE_CNTL(1));
2820 spi_input_z |= S_0286D8_PROVIDE_Z_TO_SPI(1);
2821 }
2822
2823 spi_ps_in_control_1 = 0;
2824 if (face_index != -1) {
2825 spi_ps_in_control_1 |= S_0286D0_FRONT_FACE_ENA(1) |
2826 S_0286D0_FRONT_FACE_ADDR(rshader->input[face_index].gpr);
2827 }
2828
2829 /* HW bug in original R600 */
2830 if (rctx->b.family == CHIP_R600)
2831 ufi = 1;
2832
2833 r600_store_context_reg_seq(cb, R_0286CC_SPI_PS_IN_CONTROL_0, 2);
2834 r600_store_value(cb, spi_ps_in_control_0); /* R_0286CC_SPI_PS_IN_CONTROL_0 */
2835 r600_store_value(cb, spi_ps_in_control_1); /* R_0286D0_SPI_PS_IN_CONTROL_1 */
2836
2837 r600_store_context_reg(cb, R_0286D8_SPI_INPUT_Z, spi_input_z);
2838
2839 r600_store_context_reg_seq(cb, R_028850_SQ_PGM_RESOURCES_PS, 2);
2840 r600_store_value(cb, /* R_028850_SQ_PGM_RESOURCES_PS*/
2841 S_028850_NUM_GPRS(rshader->bc.ngpr) |
2842 S_028850_STACK_SIZE(rshader->bc.nstack) |
2843 S_028850_UNCACHED_FIRST_INST(ufi));
2844 r600_store_value(cb, exports_ps); /* R_028854_SQ_PGM_EXPORTS_PS */
2845
2846 r600_store_context_reg(cb, R_028840_SQ_PGM_START_PS, 0);
2847 /* After that, the NOP relocation packet must be emitted (shader->bo, RADEON_USAGE_READ). */
2848
2849 /* only set some bits here, the other bits are set in the dsa state */
2850 shader->db_shader_control = db_shader_control;
2851 shader->ps_depth_export = z_export | stencil_export;
2852
2853 shader->sprite_coord_enable = sprite_coord_enable;
2854 if (rctx->rasterizer)
2855 shader->flatshade = rctx->rasterizer->flatshade;
2856 }
2857
2858 void r600_update_vs_state(struct pipe_context *ctx, struct r600_pipe_shader *shader)
2859 {
2860 struct r600_command_buffer *cb = &shader->command_buffer;
2861 struct r600_shader *rshader = &shader->shader;
2862 unsigned spi_vs_out_id[10] = {};
2863 unsigned i, tmp, nparams = 0;
2864
2865 for (i = 0; i < rshader->noutput; i++) {
2866 if (rshader->output[i].spi_sid) {
2867 tmp = rshader->output[i].spi_sid << ((nparams & 3) * 8);
2868 spi_vs_out_id[nparams / 4] |= tmp;
2869 nparams++;
2870 }
2871 }
2872
2873 r600_init_command_buffer(cb, 32);
2874
2875 r600_store_context_reg_seq(cb, R_028614_SPI_VS_OUT_ID_0, 10);
2876 for (i = 0; i < 10; i++) {
2877 r600_store_value(cb, spi_vs_out_id[i]);
2878 }
2879
2880 /* Certain attributes (position, psize, etc.) don't count as params.
2881 * VS is required to export at least one param and r600_shader_from_tgsi()
2882 * takes care of adding a dummy export.
2883 */
2884 if (nparams < 1)
2885 nparams = 1;
2886
2887 r600_store_context_reg(cb, R_0286C4_SPI_VS_OUT_CONFIG,
2888 S_0286C4_VS_EXPORT_COUNT(nparams - 1));
2889 r600_store_context_reg(cb, R_028868_SQ_PGM_RESOURCES_VS,
2890 S_028868_NUM_GPRS(rshader->bc.ngpr) |
2891 S_028868_STACK_SIZE(rshader->bc.nstack));
2892 r600_store_context_reg(cb, R_028858_SQ_PGM_START_VS, 0);
2893 /* After that, the NOP relocation packet must be emitted (shader->bo, RADEON_USAGE_READ). */
2894
2895 shader->pa_cl_vs_out_cntl =
2896 S_02881C_VS_OUT_CCDIST0_VEC_ENA((rshader->clip_dist_write & 0x0F) != 0) |
2897 S_02881C_VS_OUT_CCDIST1_VEC_ENA((rshader->clip_dist_write & 0xF0) != 0) |
2898 S_02881C_VS_OUT_MISC_VEC_ENA(rshader->vs_out_misc_write) |
2899 S_02881C_USE_VTX_POINT_SIZE(rshader->vs_out_point_size);
2900 }
2901
2902 void *r600_create_resolve_blend(struct r600_context *rctx)
2903 {
2904 struct pipe_blend_state blend;
2905 unsigned i;
2906
2907 memset(&blend, 0, sizeof(blend));
2908 blend.independent_blend_enable = true;
2909 for (i = 0; i < 2; i++) {
2910 blend.rt[i].colormask = 0xf;
2911 blend.rt[i].blend_enable = 1;
2912 blend.rt[i].rgb_func = PIPE_BLEND_ADD;
2913 blend.rt[i].alpha_func = PIPE_BLEND_ADD;
2914 blend.rt[i].rgb_src_factor = PIPE_BLENDFACTOR_ZERO;
2915 blend.rt[i].rgb_dst_factor = PIPE_BLENDFACTOR_ZERO;
2916 blend.rt[i].alpha_src_factor = PIPE_BLENDFACTOR_ZERO;
2917 blend.rt[i].alpha_dst_factor = PIPE_BLENDFACTOR_ZERO;
2918 }
2919 return r600_create_blend_state_mode(&rctx->b.b, &blend, V_028808_SPECIAL_RESOLVE_BOX);
2920 }
2921
2922 void *r700_create_resolve_blend(struct r600_context *rctx)
2923 {
2924 struct pipe_blend_state blend;
2925
2926 memset(&blend, 0, sizeof(blend));
2927 blend.independent_blend_enable = true;
2928 blend.rt[0].colormask = 0xf;
2929 return r600_create_blend_state_mode(&rctx->b.b, &blend, V_028808_SPECIAL_RESOLVE_BOX);
2930 }
2931
2932 void *r600_create_decompress_blend(struct r600_context *rctx)
2933 {
2934 struct pipe_blend_state blend;
2935
2936 memset(&blend, 0, sizeof(blend));
2937 blend.independent_blend_enable = true;
2938 blend.rt[0].colormask = 0xf;
2939 return r600_create_blend_state_mode(&rctx->b.b, &blend, V_028808_SPECIAL_EXPAND_SAMPLES);
2940 }
2941
2942 void *r600_create_db_flush_dsa(struct r600_context *rctx)
2943 {
2944 struct pipe_depth_stencil_alpha_state dsa;
2945 boolean quirk = false;
2946
2947 if (rctx->b.family == CHIP_RV610 || rctx->b.family == CHIP_RV630 ||
2948 rctx->b.family == CHIP_RV620 || rctx->b.family == CHIP_RV635)
2949 quirk = true;
2950
2951 memset(&dsa, 0, sizeof(dsa));
2952
2953 if (quirk) {
2954 dsa.depth.enabled = 1;
2955 dsa.depth.func = PIPE_FUNC_LEQUAL;
2956 dsa.stencil[0].enabled = 1;
2957 dsa.stencil[0].func = PIPE_FUNC_ALWAYS;
2958 dsa.stencil[0].zpass_op = PIPE_STENCIL_OP_KEEP;
2959 dsa.stencil[0].zfail_op = PIPE_STENCIL_OP_INCR;
2960 dsa.stencil[0].writemask = 0xff;
2961 }
2962
2963 return rctx->b.b.create_depth_stencil_alpha_state(&rctx->b.b, &dsa);
2964 }
2965
2966 void r600_update_db_shader_control(struct r600_context * rctx)
2967 {
2968 bool dual_export;
2969 unsigned db_shader_control;
2970
2971 if (!rctx->ps_shader) {
2972 return;
2973 }
2974
2975 dual_export = rctx->framebuffer.export_16bpc &&
2976 !rctx->ps_shader->current->ps_depth_export;
2977
2978 db_shader_control = rctx->ps_shader->current->db_shader_control |
2979 S_02880C_DUAL_EXPORT_ENABLE(dual_export);
2980
2981 /* When alpha test is enabled we can't trust the hw to make the proper
2982 * decision on the order in which ztest should be run related to fragment
2983 * shader execution.
2984 *
2985 * If alpha test is enabled perform z test after fragment. RE_Z (early
2986 * z test but no write to the zbuffer) seems to cause lockup on r6xx/r7xx
2987 */
2988 if (rctx->alphatest_state.sx_alpha_test_control) {
2989 db_shader_control |= S_02880C_Z_ORDER(V_02880C_LATE_Z);
2990 } else {
2991 db_shader_control |= S_02880C_Z_ORDER(V_02880C_EARLY_Z_THEN_LATE_Z);
2992 }
2993
2994 if (db_shader_control != rctx->db_misc_state.db_shader_control) {
2995 rctx->db_misc_state.db_shader_control = db_shader_control;
2996 rctx->db_misc_state.atom.dirty = true;
2997 }
2998 }
2999
3000 static INLINE unsigned r600_array_mode(unsigned mode)
3001 {
3002 switch (mode) {
3003 case RADEON_SURF_MODE_LINEAR_ALIGNED: return V_0280A0_ARRAY_LINEAR_ALIGNED;
3004 break;
3005 case RADEON_SURF_MODE_1D: return V_0280A0_ARRAY_1D_TILED_THIN1;
3006 break;
3007 case RADEON_SURF_MODE_2D: return V_0280A0_ARRAY_2D_TILED_THIN1;
3008 default:
3009 case RADEON_SURF_MODE_LINEAR: return V_0280A0_ARRAY_LINEAR_GENERAL;
3010 }
3011 }
3012
3013 static boolean r600_dma_copy_tile(struct r600_context *rctx,
3014 struct pipe_resource *dst,
3015 unsigned dst_level,
3016 unsigned dst_x,
3017 unsigned dst_y,
3018 unsigned dst_z,
3019 struct pipe_resource *src,
3020 unsigned src_level,
3021 unsigned src_x,
3022 unsigned src_y,
3023 unsigned src_z,
3024 unsigned copy_height,
3025 unsigned pitch,
3026 unsigned bpp)
3027 {
3028 struct radeon_winsys_cs *cs = rctx->b.rings.dma.cs;
3029 struct r600_texture *rsrc = (struct r600_texture*)src;
3030 struct r600_texture *rdst = (struct r600_texture*)dst;
3031 unsigned array_mode, lbpp, pitch_tile_max, slice_tile_max, size;
3032 unsigned ncopy, height, cheight, detile, i, x, y, z, src_mode, dst_mode;
3033 uint64_t base, addr;
3034
3035 /* make sure that the dma ring is only one active */
3036 rctx->b.rings.gfx.flush(rctx, RADEON_FLUSH_ASYNC);
3037
3038 dst_mode = rdst->surface.level[dst_level].mode;
3039 src_mode = rsrc->surface.level[src_level].mode;
3040 /* downcast linear aligned to linear to simplify test */
3041 src_mode = src_mode == RADEON_SURF_MODE_LINEAR_ALIGNED ? RADEON_SURF_MODE_LINEAR : src_mode;
3042 dst_mode = dst_mode == RADEON_SURF_MODE_LINEAR_ALIGNED ? RADEON_SURF_MODE_LINEAR : dst_mode;
3043 assert(dst_mode != src_mode);
3044
3045 y = 0;
3046 lbpp = util_logbase2(bpp);
3047 pitch_tile_max = ((pitch / bpp) >> 3) - 1;
3048
3049 if (dst_mode == RADEON_SURF_MODE_LINEAR) {
3050 /* T2L */
3051 array_mode = r600_array_mode(src_mode);
3052 slice_tile_max = (rsrc->surface.level[src_level].nblk_x * rsrc->surface.level[src_level].nblk_y) >> 6;
3053 slice_tile_max = slice_tile_max ? slice_tile_max - 1 : 0;
3054 /* linear height must be the same as the slice tile max height, it's ok even
3055 * if the linear destination/source have smaller heigh as the size of the
3056 * dma packet will be using the copy_height which is always smaller or equal
3057 * to the linear height
3058 */
3059 height = rsrc->surface.level[src_level].npix_y;
3060 detile = 1;
3061 x = src_x;
3062 y = src_y;
3063 z = src_z;
3064 base = rsrc->surface.level[src_level].offset;
3065 addr = rdst->surface.level[dst_level].offset;
3066 addr += rdst->surface.level[dst_level].slice_size * dst_z;
3067 addr += dst_y * pitch + dst_x * bpp;
3068 } else {
3069 /* L2T */
3070 array_mode = r600_array_mode(dst_mode);
3071 slice_tile_max = (rdst->surface.level[dst_level].nblk_x * rdst->surface.level[dst_level].nblk_y) >> 6;
3072 slice_tile_max = slice_tile_max ? slice_tile_max - 1 : 0;
3073 /* linear height must be the same as the slice tile max height, it's ok even
3074 * if the linear destination/source have smaller heigh as the size of the
3075 * dma packet will be using the copy_height which is always smaller or equal
3076 * to the linear height
3077 */
3078 height = rdst->surface.level[dst_level].npix_y;
3079 detile = 0;
3080 x = dst_x;
3081 y = dst_y;
3082 z = dst_z;
3083 base = rdst->surface.level[dst_level].offset;
3084 addr = rsrc->surface.level[src_level].offset;
3085 addr += rsrc->surface.level[src_level].slice_size * src_z;
3086 addr += src_y * pitch + src_x * bpp;
3087 }
3088 /* check that we are in dw/base alignment constraint */
3089 if ((addr & 0x3) || (base & 0xff)) {
3090 return FALSE;
3091 }
3092
3093 /* It's a r6xx/r7xx limitation, the blit must be on 8 boundary for number
3094 * line in the blit. Compute max 8 line we can copy in the size limit
3095 */
3096 cheight = ((0x0000ffff << 2) / pitch) & 0xfffffff8;
3097 ncopy = (copy_height / cheight) + !!(copy_height % cheight);
3098 r600_need_dma_space(rctx, ncopy * 7);
3099
3100 for (i = 0; i < ncopy; i++) {
3101 cheight = cheight > copy_height ? copy_height : cheight;
3102 size = (cheight * pitch) >> 2;
3103 /* emit reloc before writting cs so that cs is always in consistent state */
3104 r600_context_bo_reloc(&rctx->b, &rctx->b.rings.dma, &rsrc->resource, RADEON_USAGE_READ);
3105 r600_context_bo_reloc(&rctx->b, &rctx->b.rings.dma, &rdst->resource, RADEON_USAGE_WRITE);
3106 cs->buf[cs->cdw++] = DMA_PACKET(DMA_PACKET_COPY, 1, 0, size);
3107 cs->buf[cs->cdw++] = base >> 8;
3108 cs->buf[cs->cdw++] = (detile << 31) | (array_mode << 27) |
3109 (lbpp << 24) | ((height - 1) << 10) |
3110 pitch_tile_max;
3111 cs->buf[cs->cdw++] = (slice_tile_max << 12) | (z << 0);
3112 cs->buf[cs->cdw++] = (x << 3) | (y << 17);
3113 cs->buf[cs->cdw++] = addr & 0xfffffffc;
3114 cs->buf[cs->cdw++] = (addr >> 32UL) & 0xff;
3115 copy_height -= cheight;
3116 addr += cheight * pitch;
3117 y += cheight;
3118 }
3119 return TRUE;
3120 }
3121
3122 static boolean r600_dma_blit(struct pipe_context *ctx,
3123 struct pipe_resource *dst,
3124 unsigned dst_level,
3125 unsigned dst_x, unsigned dst_y, unsigned dst_z,
3126 struct pipe_resource *src,
3127 unsigned src_level,
3128 const struct pipe_box *src_box)
3129 {
3130 struct r600_context *rctx = (struct r600_context *)ctx;
3131 struct r600_texture *rsrc = (struct r600_texture*)src;
3132 struct r600_texture *rdst = (struct r600_texture*)dst;
3133 unsigned dst_pitch, src_pitch, bpp, dst_mode, src_mode, copy_height;
3134 unsigned src_w, dst_w;
3135 unsigned src_x, src_y;
3136
3137 if (rctx->b.rings.dma.cs == NULL) {
3138 return FALSE;
3139 }
3140
3141 if (dst->target == PIPE_BUFFER && src->target == PIPE_BUFFER) {
3142 r600_dma_copy(rctx, dst, src, dst_x, src_box->x, src_box->width);
3143 return TRUE;
3144 }
3145
3146 if (src->format != dst->format) {
3147 return FALSE;
3148 }
3149
3150 src_x = util_format_get_nblocksx(src->format, src_box->x);
3151 dst_x = util_format_get_nblocksx(src->format, dst_x);
3152 src_y = util_format_get_nblocksy(src->format, src_box->y);
3153 dst_y = util_format_get_nblocksy(src->format, dst_y);
3154
3155 bpp = rdst->surface.bpe;
3156 dst_pitch = rdst->surface.level[dst_level].pitch_bytes;
3157 src_pitch = rsrc->surface.level[src_level].pitch_bytes;
3158 src_w = rsrc->surface.level[src_level].npix_x;
3159 dst_w = rdst->surface.level[dst_level].npix_x;
3160 copy_height = src_box->height / rsrc->surface.blk_h;
3161
3162 dst_mode = rdst->surface.level[dst_level].mode;
3163 src_mode = rsrc->surface.level[src_level].mode;
3164 /* downcast linear aligned to linear to simplify test */
3165 src_mode = src_mode == RADEON_SURF_MODE_LINEAR_ALIGNED ? RADEON_SURF_MODE_LINEAR : src_mode;
3166 dst_mode = dst_mode == RADEON_SURF_MODE_LINEAR_ALIGNED ? RADEON_SURF_MODE_LINEAR : dst_mode;
3167
3168 if (src_pitch != dst_pitch || src_box->x || dst_x || src_w != dst_w) {
3169 /* strick requirement on r6xx/r7xx */
3170 return FALSE;
3171 }
3172 /* lot of constraint on alignment this should capture them all */
3173 if ((src_pitch & 0x7) || (src_box->y & 0x7) || (dst_y & 0x7)) {
3174 return FALSE;
3175 }
3176
3177 if (src_mode == dst_mode) {
3178 uint64_t dst_offset, src_offset, size;
3179
3180 /* simple dma blit would do NOTE code here assume :
3181 * src_box.x/y == 0
3182 * dst_x/y == 0
3183 * dst_pitch == src_pitch
3184 */
3185 src_offset= rsrc->surface.level[src_level].offset;
3186 src_offset += rsrc->surface.level[src_level].slice_size * src_box->z;
3187 src_offset += src_y * src_pitch + src_x * bpp;
3188 dst_offset = rdst->surface.level[dst_level].offset;
3189 dst_offset += rdst->surface.level[dst_level].slice_size * dst_z;
3190 dst_offset += dst_y * dst_pitch + dst_x * bpp;
3191 size = src_box->height * src_pitch;
3192 /* must be dw aligned */
3193 if ((dst_offset & 0x3) || (src_offset & 0x3) || (size & 0x3)) {
3194 return FALSE;
3195 }
3196 r600_dma_copy(rctx, dst, src, dst_offset, src_offset, size);
3197 } else {
3198 return r600_dma_copy_tile(rctx, dst, dst_level, dst_x, dst_y, dst_z,
3199 src, src_level, src_x, src_y, src_box->z,
3200 copy_height, dst_pitch, bpp);
3201 }
3202 return TRUE;
3203 }
3204
3205 void r600_init_state_functions(struct r600_context *rctx)
3206 {
3207 unsigned id = 4;
3208
3209 /* !!!
3210 * To avoid GPU lockup registers must be emited in a specific order
3211 * (no kidding ...). The order below is important and have been
3212 * partialy infered from analyzing fglrx command stream.
3213 *
3214 * Don't reorder atom without carefully checking the effect (GPU lockup
3215 * or piglit regression).
3216 * !!!
3217 */
3218
3219 r600_init_atom(rctx, &rctx->framebuffer.atom, id++, r600_emit_framebuffer_state, 0);
3220
3221 /* shader const */
3222 r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_VERTEX].atom, id++, r600_emit_vs_constant_buffers, 0);
3223 r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_GEOMETRY].atom, id++, r600_emit_gs_constant_buffers, 0);
3224 r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_FRAGMENT].atom, id++, r600_emit_ps_constant_buffers, 0);
3225
3226 /* sampler must be emited before TA_CNTL_AUX otherwise DISABLE_CUBE_WRAP change
3227 * does not take effect (TA_CNTL_AUX emited by r600_emit_seamless_cube_map)
3228 */
3229 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_VERTEX].states.atom, id++, r600_emit_vs_sampler_states, 0);
3230 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_GEOMETRY].states.atom, id++, r600_emit_gs_sampler_states, 0);
3231 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_FRAGMENT].states.atom, id++, r600_emit_ps_sampler_states, 0);
3232 /* resource */
3233 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_VERTEX].views.atom, id++, r600_emit_vs_sampler_views, 0);
3234 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_GEOMETRY].views.atom, id++, r600_emit_gs_sampler_views, 0);
3235 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_FRAGMENT].views.atom, id++, r600_emit_ps_sampler_views, 0);
3236 r600_init_atom(rctx, &rctx->vertex_buffer_state.atom, id++, r600_emit_vertex_buffers, 0);
3237
3238 r600_init_atom(rctx, &rctx->vgt_state.atom, id++, r600_emit_vgt_state, 7);
3239
3240 r600_init_atom(rctx, &rctx->seamless_cube_map.atom, id++, r600_emit_seamless_cube_map, 3);
3241 r600_init_atom(rctx, &rctx->sample_mask.atom, id++, r600_emit_sample_mask, 3);
3242 rctx->sample_mask.sample_mask = ~0;
3243
3244 r600_init_atom(rctx, &rctx->alphatest_state.atom, id++, r600_emit_alphatest_state, 6);
3245 r600_init_atom(rctx, &rctx->blend_color.atom, id++, r600_emit_blend_color, 6);
3246 r600_init_atom(rctx, &rctx->blend_state.atom, id++, r600_emit_cso_state, 0);
3247 r600_init_atom(rctx, &rctx->cb_misc_state.atom, id++, r600_emit_cb_misc_state, 7);
3248 r600_init_atom(rctx, &rctx->clip_misc_state.atom, id++, r600_emit_clip_misc_state, 6);
3249 r600_init_atom(rctx, &rctx->clip_state.atom, id++, r600_emit_clip_state, 26);
3250 r600_init_atom(rctx, &rctx->db_misc_state.atom, id++, r600_emit_db_misc_state, 7);
3251 r600_init_atom(rctx, &rctx->db_state.atom, id++, r600_emit_db_state, 11);
3252 r600_init_atom(rctx, &rctx->dsa_state.atom, id++, r600_emit_cso_state, 0);
3253 r600_init_atom(rctx, &rctx->poly_offset_state.atom, id++, r600_emit_polygon_offset, 6);
3254 r600_init_atom(rctx, &rctx->rasterizer_state.atom, id++, r600_emit_cso_state, 0);
3255 r600_init_atom(rctx, &rctx->scissor.atom, id++, r600_emit_scissor_state, 4);
3256 r600_init_atom(rctx, &rctx->config_state.atom, id++, r600_emit_config_state, 3);
3257 r600_init_atom(rctx, &rctx->stencil_ref.atom, id++, r600_emit_stencil_ref, 4);
3258 r600_init_atom(rctx, &rctx->viewport.atom, id++, r600_emit_viewport_state, 8);
3259 r600_init_atom(rctx, &rctx->vertex_fetch_shader.atom, id++, r600_emit_vertex_fetch_shader, 5);
3260 rctx->atoms[id++] = &rctx->b.streamout.begin_atom;
3261 r600_init_atom(rctx, &rctx->vertex_shader.atom, id++, r600_emit_shader, 23);
3262 r600_init_atom(rctx, &rctx->pixel_shader.atom, id++, r600_emit_shader, 0);
3263
3264 rctx->b.b.create_blend_state = r600_create_blend_state;
3265 rctx->b.b.create_depth_stencil_alpha_state = r600_create_dsa_state;
3266 rctx->b.b.create_rasterizer_state = r600_create_rs_state;
3267 rctx->b.b.create_sampler_state = r600_create_sampler_state;
3268 rctx->b.b.create_sampler_view = r600_create_sampler_view;
3269 rctx->b.b.set_framebuffer_state = r600_set_framebuffer_state;
3270 rctx->b.b.set_polygon_stipple = r600_set_polygon_stipple;
3271 rctx->b.b.set_scissor_states = r600_set_scissor_states;
3272 rctx->b.b.get_sample_position = r600_get_sample_position;
3273 rctx->b.dma_copy = r600_dma_blit;
3274 }
3275 /* this function must be last */