2 * Copyright 2010 Jerome Glisse <glisse@freedesktop.org>
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
25 * - fix mask for depth control & cull for query
29 #include <pipe/p_defines.h>
30 #include <pipe/p_state.h>
31 #include <pipe/p_context.h>
32 #include <tgsi/tgsi_scan.h>
33 #include <tgsi/tgsi_parse.h>
34 #include <tgsi/tgsi_util.h>
35 #include <util/u_double_list.h>
36 #include <util/u_pack_color.h>
37 #include <util/u_memory.h>
38 #include <util/u_inlines.h>
39 #include <util/u_framebuffer.h>
40 #include <pipebuffer/pb_buffer.h>
43 #include "r600_resource.h"
44 #include "r600_shader.h"
45 #include "r600_pipe.h"
46 #include "r600_state_inlines.h"
48 void r600_polygon_offset_update(struct r600_pipe_context
*rctx
)
50 struct r600_pipe_state state
;
52 state
.id
= R600_PIPE_STATE_POLYGON_OFFSET
;
54 if (rctx
->rasterizer
&& rctx
->framebuffer
.zsbuf
) {
55 float offset_units
= rctx
->rasterizer
->offset_units
;
56 unsigned offset_db_fmt_cntl
= 0, depth
;
58 switch (rctx
->framebuffer
.zsbuf
->texture
->format
) {
59 case PIPE_FORMAT_Z24X8_UNORM
:
60 case PIPE_FORMAT_Z24_UNORM_S8_USCALED
:
64 case PIPE_FORMAT_Z32_FLOAT
:
67 offset_db_fmt_cntl
|= S_028DF8_POLY_OFFSET_DB_IS_FLOAT_FMT(1);
69 case PIPE_FORMAT_Z16_UNORM
:
76 /* FIXME some of those reg can be computed with cso */
77 offset_db_fmt_cntl
|= S_028DF8_POLY_OFFSET_NEG_NUM_DB_BITS(depth
);
78 r600_pipe_state_add_reg(&state
,
79 R_028E00_PA_SU_POLY_OFFSET_FRONT_SCALE
,
80 fui(rctx
->rasterizer
->offset_scale
), 0xFFFFFFFF, NULL
);
81 r600_pipe_state_add_reg(&state
,
82 R_028E04_PA_SU_POLY_OFFSET_FRONT_OFFSET
,
83 fui(offset_units
), 0xFFFFFFFF, NULL
);
84 r600_pipe_state_add_reg(&state
,
85 R_028E08_PA_SU_POLY_OFFSET_BACK_SCALE
,
86 fui(rctx
->rasterizer
->offset_scale
), 0xFFFFFFFF, NULL
);
87 r600_pipe_state_add_reg(&state
,
88 R_028E0C_PA_SU_POLY_OFFSET_BACK_OFFSET
,
89 fui(offset_units
), 0xFFFFFFFF, NULL
);
90 r600_pipe_state_add_reg(&state
,
91 R_028DF8_PA_SU_POLY_OFFSET_DB_FMT_CNTL
,
92 offset_db_fmt_cntl
, 0xFFFFFFFF, NULL
);
93 r600_context_pipe_state_set(&rctx
->ctx
, &state
);
97 static void r600_set_blend_color(struct pipe_context
*ctx
,
98 const struct pipe_blend_color
*state
)
100 struct r600_pipe_context
*rctx
= (struct r600_pipe_context
*)ctx
;
101 struct r600_pipe_state
*rstate
= CALLOC_STRUCT(r600_pipe_state
);
106 rstate
->id
= R600_PIPE_STATE_BLEND_COLOR
;
107 r600_pipe_state_add_reg(rstate
, R_028414_CB_BLEND_RED
, fui(state
->color
[0]), 0xFFFFFFFF, NULL
);
108 r600_pipe_state_add_reg(rstate
, R_028418_CB_BLEND_GREEN
, fui(state
->color
[1]), 0xFFFFFFFF, NULL
);
109 r600_pipe_state_add_reg(rstate
, R_02841C_CB_BLEND_BLUE
, fui(state
->color
[2]), 0xFFFFFFFF, NULL
);
110 r600_pipe_state_add_reg(rstate
, R_028420_CB_BLEND_ALPHA
, fui(state
->color
[3]), 0xFFFFFFFF, NULL
);
111 free(rctx
->states
[R600_PIPE_STATE_BLEND_COLOR
]);
112 rctx
->states
[R600_PIPE_STATE_BLEND_COLOR
] = rstate
;
113 r600_context_pipe_state_set(&rctx
->ctx
, rstate
);
116 static void *r600_create_blend_state(struct pipe_context
*ctx
,
117 const struct pipe_blend_state
*state
)
119 struct r600_pipe_blend
*blend
= CALLOC_STRUCT(r600_pipe_blend
);
120 struct r600_pipe_state
*rstate
;
121 u32 color_control
, target_mask
;
126 rstate
= &blend
->rstate
;
128 rstate
->id
= R600_PIPE_STATE_BLEND
;
131 color_control
= S_028808_PER_MRT_BLEND(1);
132 if (state
->logicop_enable
) {
133 color_control
|= (state
->logicop_func
<< 16) | (state
->logicop_func
<< 20);
135 color_control
|= (0xcc << 16);
137 /* we pretend 8 buffer are used, CB_SHADER_MASK will disable unused one */
138 if (state
->independent_blend_enable
) {
139 for (int i
= 0; i
< 8; i
++) {
140 if (state
->rt
[i
].blend_enable
) {
141 color_control
|= S_028808_TARGET_BLEND_ENABLE(1 << i
);
143 target_mask
|= (state
->rt
[i
].colormask
<< (4 * i
));
146 for (int i
= 0; i
< 8; i
++) {
147 if (state
->rt
[0].blend_enable
) {
148 color_control
|= S_028808_TARGET_BLEND_ENABLE(1 << i
);
150 target_mask
|= (state
->rt
[0].colormask
<< (4 * i
));
153 blend
->cb_target_mask
= target_mask
;
154 r600_pipe_state_add_reg(rstate
, R_028808_CB_COLOR_CONTROL
,
155 color_control
, 0xFFFFFFFF, NULL
);
157 for (int i
= 0; i
< 8; i
++) {
158 unsigned eqRGB
= state
->rt
[i
].rgb_func
;
159 unsigned srcRGB
= state
->rt
[i
].rgb_src_factor
;
160 unsigned dstRGB
= state
->rt
[i
].rgb_dst_factor
;
162 unsigned eqA
= state
->rt
[i
].alpha_func
;
163 unsigned srcA
= state
->rt
[i
].alpha_src_factor
;
164 unsigned dstA
= state
->rt
[i
].alpha_dst_factor
;
167 if (!state
->rt
[i
].blend_enable
)
170 bc
|= S_028804_COLOR_COMB_FCN(r600_translate_blend_function(eqRGB
));
171 bc
|= S_028804_COLOR_SRCBLEND(r600_translate_blend_factor(srcRGB
));
172 bc
|= S_028804_COLOR_DESTBLEND(r600_translate_blend_factor(dstRGB
));
174 if (srcA
!= srcRGB
|| dstA
!= dstRGB
|| eqA
!= eqRGB
) {
175 bc
|= S_028804_SEPARATE_ALPHA_BLEND(1);
176 bc
|= S_028804_ALPHA_COMB_FCN(r600_translate_blend_function(eqA
));
177 bc
|= S_028804_ALPHA_SRCBLEND(r600_translate_blend_factor(srcA
));
178 bc
|= S_028804_ALPHA_DESTBLEND(r600_translate_blend_factor(dstA
));
181 r600_pipe_state_add_reg(rstate
, R_028780_CB_BLEND0_CONTROL
+ i
* 4, bc
, 0xFFFFFFFF, NULL
);
183 r600_pipe_state_add_reg(rstate
, R_028804_CB_BLEND_CONTROL
, bc
, 0xFFFFFFFF, NULL
);
189 static void *r600_create_dsa_state(struct pipe_context
*ctx
,
190 const struct pipe_depth_stencil_alpha_state
*state
)
192 struct r600_pipe_state
*rstate
= CALLOC_STRUCT(r600_pipe_state
);
193 unsigned db_depth_control
, alpha_test_control
, alpha_ref
, db_shader_control
;
194 unsigned stencil_ref_mask
, stencil_ref_mask_bf
, db_render_override
, db_render_control
;
196 if (rstate
== NULL
) {
200 rstate
->id
= R600_PIPE_STATE_DSA
;
201 /* depth TODO some of those db_shader_control field depend on shader adjust mask & add it to shader */
202 /* db_shader_control is 0xFFFFFFBE as Z_EXPORT_ENABLE (bit 0) will be
203 * set by fragment shader if it export Z and KILL_ENABLE (bit 6) will
204 * be set if shader use texkill instruction
206 db_shader_control
= S_02880C_Z_ORDER(V_02880C_EARLY_Z_THEN_LATE_Z
);
207 stencil_ref_mask
= 0;
208 stencil_ref_mask_bf
= 0;
209 db_depth_control
= S_028800_Z_ENABLE(state
->depth
.enabled
) |
210 S_028800_Z_WRITE_ENABLE(state
->depth
.writemask
) |
211 S_028800_ZFUNC(state
->depth
.func
);
214 if (state
->stencil
[0].enabled
) {
215 db_depth_control
|= S_028800_STENCIL_ENABLE(1);
216 db_depth_control
|= S_028800_STENCILFUNC(r600_translate_ds_func(state
->stencil
[0].func
));
217 db_depth_control
|= S_028800_STENCILFAIL(r600_translate_stencil_op(state
->stencil
[0].fail_op
));
218 db_depth_control
|= S_028800_STENCILZPASS(r600_translate_stencil_op(state
->stencil
[0].zpass_op
));
219 db_depth_control
|= S_028800_STENCILZFAIL(r600_translate_stencil_op(state
->stencil
[0].zfail_op
));
222 stencil_ref_mask
= S_028430_STENCILMASK(state
->stencil
[0].valuemask
) |
223 S_028430_STENCILWRITEMASK(state
->stencil
[0].writemask
);
224 if (state
->stencil
[1].enabled
) {
225 db_depth_control
|= S_028800_BACKFACE_ENABLE(1);
226 db_depth_control
|= S_028800_STENCILFUNC_BF(r600_translate_ds_func(state
->stencil
[1].func
));
227 db_depth_control
|= S_028800_STENCILFAIL_BF(r600_translate_stencil_op(state
->stencil
[1].fail_op
));
228 db_depth_control
|= S_028800_STENCILZPASS_BF(r600_translate_stencil_op(state
->stencil
[1].zpass_op
));
229 db_depth_control
|= S_028800_STENCILZFAIL_BF(r600_translate_stencil_op(state
->stencil
[1].zfail_op
));
230 stencil_ref_mask_bf
= S_028434_STENCILMASK_BF(state
->stencil
[1].valuemask
) |
231 S_028434_STENCILWRITEMASK_BF(state
->stencil
[1].writemask
);
236 alpha_test_control
= 0;
238 if (state
->alpha
.enabled
) {
239 alpha_test_control
= S_028410_ALPHA_FUNC(state
->alpha
.func
);
240 alpha_test_control
|= S_028410_ALPHA_TEST_ENABLE(1);
241 alpha_ref
= fui(state
->alpha
.ref_value
);
245 db_render_control
= 0;
246 db_render_override
= S_028D10_FORCE_HIZ_ENABLE(V_028D10_FORCE_DISABLE
) |
247 S_028D10_FORCE_HIS_ENABLE0(V_028D10_FORCE_DISABLE
) |
248 S_028D10_FORCE_HIS_ENABLE1(V_028D10_FORCE_DISABLE
);
249 /* TODO db_render_override depends on query */
250 r600_pipe_state_add_reg(rstate
, R_028028_DB_STENCIL_CLEAR
, 0x00000000, 0xFFFFFFFF, NULL
);
251 r600_pipe_state_add_reg(rstate
, R_02802C_DB_DEPTH_CLEAR
, 0x3F800000, 0xFFFFFFFF, NULL
);
252 r600_pipe_state_add_reg(rstate
, R_028410_SX_ALPHA_TEST_CONTROL
, alpha_test_control
, 0xFFFFFFFF, NULL
);
253 r600_pipe_state_add_reg(rstate
,
254 R_028430_DB_STENCILREFMASK
, stencil_ref_mask
,
255 0xFFFFFFFF & C_028430_STENCILREF
, NULL
);
256 r600_pipe_state_add_reg(rstate
,
257 R_028434_DB_STENCILREFMASK_BF
, stencil_ref_mask_bf
,
258 0xFFFFFFFF & C_028434_STENCILREF_BF
, NULL
);
259 r600_pipe_state_add_reg(rstate
, R_028438_SX_ALPHA_REF
, alpha_ref
, 0xFFFFFFFF, NULL
);
260 r600_pipe_state_add_reg(rstate
, R_0286E0_SPI_FOG_FUNC_SCALE
, 0x00000000, 0xFFFFFFFF, NULL
);
261 r600_pipe_state_add_reg(rstate
, R_0286E4_SPI_FOG_FUNC_BIAS
, 0x00000000, 0xFFFFFFFF, NULL
);
262 r600_pipe_state_add_reg(rstate
, R_0286DC_SPI_FOG_CNTL
, 0x00000000, 0xFFFFFFFF, NULL
);
263 r600_pipe_state_add_reg(rstate
, R_028800_DB_DEPTH_CONTROL
, db_depth_control
, 0xFFFFFFFF, NULL
);
264 r600_pipe_state_add_reg(rstate
, R_02880C_DB_SHADER_CONTROL
, db_shader_control
, 0xFFFFFFBE, NULL
);
265 r600_pipe_state_add_reg(rstate
, R_028D0C_DB_RENDER_CONTROL
, db_render_control
, 0xFFFFFFFF, NULL
);
266 r600_pipe_state_add_reg(rstate
, R_028D10_DB_RENDER_OVERRIDE
, db_render_override
, 0xFFFFFFFF, NULL
);
267 r600_pipe_state_add_reg(rstate
, R_028D2C_DB_SRESULTS_COMPARE_STATE1
, 0x00000000, 0xFFFFFFFF, NULL
);
268 r600_pipe_state_add_reg(rstate
, R_028D30_DB_PRELOAD_CONTROL
, 0x00000000, 0xFFFFFFFF, NULL
);
269 r600_pipe_state_add_reg(rstate
, R_028D44_DB_ALPHA_TO_MASK
, 0x0000AA00, 0xFFFFFFFF, NULL
);
274 static void *r600_create_rs_state(struct pipe_context
*ctx
,
275 const struct pipe_rasterizer_state
*state
)
277 struct r600_pipe_rasterizer
*rs
= CALLOC_STRUCT(r600_pipe_rasterizer
);
278 struct r600_pipe_state
*rstate
;
280 unsigned prov_vtx
= 1, polygon_dual_mode
;
287 rstate
= &rs
->rstate
;
288 rs
->flatshade
= state
->flatshade
;
289 rs
->sprite_coord_enable
= state
->sprite_coord_enable
;
291 clip_rule
= state
->scissor
? 0xAAAA : 0xFFFF;
293 rs
->offset_units
= state
->offset_units
;
294 rs
->offset_scale
= state
->offset_scale
* 12.0f
;
296 rstate
->id
= R600_PIPE_STATE_RASTERIZER
;
297 if (state
->flatshade_first
)
299 tmp
= S_0286D4_FLAT_SHADE_ENA(1);
300 if (state
->sprite_coord_enable
) {
301 tmp
|= S_0286D4_PNT_SPRITE_ENA(1) |
302 S_0286D4_PNT_SPRITE_OVRD_X(2) |
303 S_0286D4_PNT_SPRITE_OVRD_Y(3) |
304 S_0286D4_PNT_SPRITE_OVRD_Z(0) |
305 S_0286D4_PNT_SPRITE_OVRD_W(1);
306 if (state
->sprite_coord_mode
!= PIPE_SPRITE_COORD_UPPER_LEFT
) {
307 tmp
|= S_0286D4_PNT_SPRITE_TOP_1(1);
310 r600_pipe_state_add_reg(rstate
, R_0286D4_SPI_INTERP_CONTROL_0
, tmp
, 0xFFFFFFFF, NULL
);
312 polygon_dual_mode
= (state
->fill_front
!= PIPE_POLYGON_MODE_FILL
||
313 state
->fill_back
!= PIPE_POLYGON_MODE_FILL
);
314 r600_pipe_state_add_reg(rstate
, R_028814_PA_SU_SC_MODE_CNTL
,
315 S_028814_PROVOKING_VTX_LAST(prov_vtx
) |
316 S_028814_CULL_FRONT((state
->cull_face
& PIPE_FACE_FRONT
) ? 1 : 0) |
317 S_028814_CULL_BACK((state
->cull_face
& PIPE_FACE_BACK
) ? 1 : 0) |
318 S_028814_FACE(!state
->front_ccw
) |
319 S_028814_POLY_OFFSET_FRONT_ENABLE(state
->offset_tri
) |
320 S_028814_POLY_OFFSET_BACK_ENABLE(state
->offset_tri
) |
321 S_028814_POLY_OFFSET_PARA_ENABLE(state
->offset_tri
) |
322 S_028814_POLY_MODE(polygon_dual_mode
) |
323 S_028814_POLYMODE_FRONT_PTYPE(r600_translate_fill(state
->fill_front
)) |
324 S_028814_POLYMODE_BACK_PTYPE(r600_translate_fill(state
->fill_back
)), 0xFFFFFFFF, NULL
);
325 r600_pipe_state_add_reg(rstate
, R_02881C_PA_CL_VS_OUT_CNTL
,
326 S_02881C_USE_VTX_POINT_SIZE(state
->point_size_per_vertex
) |
327 S_02881C_VS_OUT_MISC_VEC_ENA(state
->point_size_per_vertex
), 0xFFFFFFFF, NULL
);
328 r600_pipe_state_add_reg(rstate
, R_028820_PA_CL_NANINF_CNTL
, 0x00000000, 0xFFFFFFFF, NULL
);
329 /* point size 12.4 fixed point */
330 tmp
= (unsigned)(state
->point_size
* 8.0);
331 r600_pipe_state_add_reg(rstate
, R_028A00_PA_SU_POINT_SIZE
, S_028A00_HEIGHT(tmp
) | S_028A00_WIDTH(tmp
), 0xFFFFFFFF, NULL
);
332 r600_pipe_state_add_reg(rstate
, R_028A04_PA_SU_POINT_MINMAX
, 0x80000000, 0xFFFFFFFF, NULL
);
334 tmp
= (unsigned)state
->line_width
* 8;
335 r600_pipe_state_add_reg(rstate
, R_028A08_PA_SU_LINE_CNTL
, S_028A08_WIDTH(tmp
), 0xFFFFFFFF, NULL
);
337 r600_pipe_state_add_reg(rstate
, R_028A0C_PA_SC_LINE_STIPPLE
, 0x00000005, 0xFFFFFFFF, NULL
);
338 r600_pipe_state_add_reg(rstate
, R_028A48_PA_SC_MPASS_PS_CNTL
, 0x00000000, 0xFFFFFFFF, NULL
);
339 r600_pipe_state_add_reg(rstate
, R_028C00_PA_SC_LINE_CNTL
, 0x00000400, 0xFFFFFFFF, NULL
);
341 r600_pipe_state_add_reg(rstate
, R_028C08_PA_SU_VTX_CNTL
,
342 S_028C08_PIX_CENTER_HALF(state
->gl_rasterization_rules
),
345 r600_pipe_state_add_reg(rstate
, R_028C0C_PA_CL_GB_VERT_CLIP_ADJ
, 0x3F800000, 0xFFFFFFFF, NULL
);
346 r600_pipe_state_add_reg(rstate
, R_028C10_PA_CL_GB_VERT_DISC_ADJ
, 0x3F800000, 0xFFFFFFFF, NULL
);
347 r600_pipe_state_add_reg(rstate
, R_028C14_PA_CL_GB_HORZ_CLIP_ADJ
, 0x3F800000, 0xFFFFFFFF, NULL
);
348 r600_pipe_state_add_reg(rstate
, R_028C18_PA_CL_GB_HORZ_DISC_ADJ
, 0x3F800000, 0xFFFFFFFF, NULL
);
349 r600_pipe_state_add_reg(rstate
, R_028DFC_PA_SU_POLY_OFFSET_CLAMP
, 0x00000000, 0xFFFFFFFF, NULL
);
350 r600_pipe_state_add_reg(rstate
, R_02820C_PA_SC_CLIPRECT_RULE
, clip_rule
, 0xFFFFFFFF, NULL
);
355 static void *r600_create_sampler_state(struct pipe_context
*ctx
,
356 const struct pipe_sampler_state
*state
)
358 struct r600_pipe_state
*rstate
= CALLOC_STRUCT(r600_pipe_state
);
361 if (rstate
== NULL
) {
365 rstate
->id
= R600_PIPE_STATE_SAMPLER
;
366 util_pack_color(state
->border_color
, PIPE_FORMAT_B8G8R8A8_UNORM
, &uc
);
367 r600_pipe_state_add_reg(rstate
, R_03C000_SQ_TEX_SAMPLER_WORD0_0
,
368 S_03C000_CLAMP_X(r600_tex_wrap(state
->wrap_s
)) |
369 S_03C000_CLAMP_Y(r600_tex_wrap(state
->wrap_t
)) |
370 S_03C000_CLAMP_Z(r600_tex_wrap(state
->wrap_r
)) |
371 S_03C000_XY_MAG_FILTER(r600_tex_filter(state
->mag_img_filter
)) |
372 S_03C000_XY_MIN_FILTER(r600_tex_filter(state
->min_img_filter
)) |
373 S_03C000_MIP_FILTER(r600_tex_mipfilter(state
->min_mip_filter
)) |
374 S_03C000_DEPTH_COMPARE_FUNCTION(r600_tex_compare(state
->compare_func
)) |
375 S_03C000_BORDER_COLOR_TYPE(uc
.ui
? V_03C000_SQ_TEX_BORDER_COLOR_REGISTER
: 0), 0xFFFFFFFF, NULL
);
376 /* FIXME LOD it depends on texture base level ... */
377 r600_pipe_state_add_reg(rstate
, R_03C004_SQ_TEX_SAMPLER_WORD1_0
,
378 S_03C004_MIN_LOD(S_FIXED(CLAMP(state
->min_lod
, 0, 15), 6)) |
379 S_03C004_MAX_LOD(S_FIXED(CLAMP(state
->max_lod
, 0, 15), 6)) |
380 S_03C004_LOD_BIAS(S_FIXED(CLAMP(state
->lod_bias
, -16, 16), 6)), 0xFFFFFFFF, NULL
);
381 r600_pipe_state_add_reg(rstate
, R_03C008_SQ_TEX_SAMPLER_WORD2_0
, S_03C008_TYPE(1), 0xFFFFFFFF, NULL
);
383 r600_pipe_state_add_reg(rstate
, R_00A400_TD_PS_SAMPLER0_BORDER_RED
, fui(state
->border_color
[0]), 0xFFFFFFFF, NULL
);
384 r600_pipe_state_add_reg(rstate
, R_00A404_TD_PS_SAMPLER0_BORDER_GREEN
, fui(state
->border_color
[1]), 0xFFFFFFFF, NULL
);
385 r600_pipe_state_add_reg(rstate
, R_00A408_TD_PS_SAMPLER0_BORDER_BLUE
, fui(state
->border_color
[2]), 0xFFFFFFFF, NULL
);
386 r600_pipe_state_add_reg(rstate
, R_00A40C_TD_PS_SAMPLER0_BORDER_ALPHA
, fui(state
->border_color
[3]), 0xFFFFFFFF, NULL
);
391 static struct pipe_sampler_view
*r600_create_sampler_view(struct pipe_context
*ctx
,
392 struct pipe_resource
*texture
,
393 const struct pipe_sampler_view
*state
)
395 struct r600_pipe_sampler_view
*resource
= CALLOC_STRUCT(r600_pipe_sampler_view
);
396 struct r600_pipe_state
*rstate
;
397 const struct util_format_description
*desc
;
398 struct r600_resource_texture
*tmp
;
399 struct r600_resource
*rbuffer
;
401 uint32_t word4
= 0, yuv_format
= 0, pitch
= 0;
402 unsigned char swizzle
[4], array_mode
= 0, tile_type
= 0;
403 struct r600_bo
*bo
[2];
405 if (resource
== NULL
)
407 rstate
= &resource
->state
;
409 /* initialize base object */
410 resource
->base
= *state
;
411 resource
->base
.texture
= NULL
;
412 pipe_reference(NULL
, &texture
->reference
);
413 resource
->base
.texture
= texture
;
414 resource
->base
.reference
.count
= 1;
415 resource
->base
.context
= ctx
;
417 swizzle
[0] = state
->swizzle_r
;
418 swizzle
[1] = state
->swizzle_g
;
419 swizzle
[2] = state
->swizzle_b
;
420 swizzle
[3] = state
->swizzle_a
;
421 format
= r600_translate_texformat(state
->format
,
423 &word4
, &yuv_format
);
427 desc
= util_format_description(state
->format
);
429 R600_ERR("unknow format %d\n", state
->format
);
431 tmp
= (struct r600_resource_texture
*)texture
;
432 if (tmp
->depth
&& !tmp
->is_flushing_texture
) {
433 r600_texture_depth_flush(ctx
, texture
);
434 tmp
= tmp
->flushed_depth_texture
;
436 rbuffer
= &tmp
->resource
;
439 pitch
= align(tmp
->pitch_in_pixels
[0], 8);
441 array_mode
= tmp
->array_mode
[0];
442 tile_type
= tmp
->tile_type
;
445 /* FIXME properly handle first level != 0 */
446 r600_pipe_state_add_reg(rstate
, R_038000_RESOURCE0_WORD0
,
447 S_038000_DIM(r600_tex_dim(texture
->target
)) |
448 S_038000_TILE_MODE(array_mode
) |
449 S_038000_TILE_TYPE(tile_type
) |
450 S_038000_PITCH((pitch
/ 8) - 1) |
451 S_038000_TEX_WIDTH(texture
->width0
- 1), 0xFFFFFFFF, NULL
);
452 r600_pipe_state_add_reg(rstate
, R_038004_RESOURCE0_WORD1
,
453 S_038004_TEX_HEIGHT(texture
->height0
- 1) |
454 S_038004_TEX_DEPTH(texture
->depth0
- 1) |
455 S_038004_DATA_FORMAT(format
), 0xFFFFFFFF, NULL
);
456 r600_pipe_state_add_reg(rstate
, R_038008_RESOURCE0_WORD2
,
457 (tmp
->offset
[0] + r600_bo_offset(bo
[0])) >> 8, 0xFFFFFFFF, bo
[0]);
458 r600_pipe_state_add_reg(rstate
, R_03800C_RESOURCE0_WORD3
,
459 (tmp
->offset
[1] + r600_bo_offset(bo
[1])) >> 8, 0xFFFFFFFF, bo
[1]);
460 r600_pipe_state_add_reg(rstate
, R_038010_RESOURCE0_WORD4
,
461 word4
| S_038010_NUM_FORMAT_ALL(V_038010_SQ_NUM_FORMAT_NORM
) |
462 S_038010_SRF_MODE_ALL(V_038010_SRF_MODE_NO_ZERO
) |
463 S_038010_REQUEST_SIZE(1) |
464 S_038010_BASE_LEVEL(state
->u
.tex
.first_level
), 0xFFFFFFFF, NULL
);
465 r600_pipe_state_add_reg(rstate
, R_038014_RESOURCE0_WORD5
,
466 S_038014_LAST_LEVEL(state
->u
.tex
.last_level
) |
467 S_038014_BASE_ARRAY(0) |
468 S_038014_LAST_ARRAY(0), 0xFFFFFFFF, NULL
);
469 r600_pipe_state_add_reg(rstate
, R_038018_RESOURCE0_WORD6
,
470 S_038018_TYPE(V_038010_SQ_TEX_VTX_VALID_TEXTURE
), 0xFFFFFFFF, NULL
);
472 return &resource
->base
;
475 static void r600_set_vs_sampler_view(struct pipe_context
*ctx
, unsigned count
,
476 struct pipe_sampler_view
**views
)
478 struct r600_pipe_context
*rctx
= (struct r600_pipe_context
*)ctx
;
479 struct r600_pipe_sampler_view
**resource
= (struct r600_pipe_sampler_view
**)views
;
481 for (int i
= 0; i
< count
; i
++) {
483 r600_context_pipe_state_set_vs_resource(&rctx
->ctx
, &resource
[i
]->state
, i
);
488 static void r600_set_ps_sampler_view(struct pipe_context
*ctx
, unsigned count
,
489 struct pipe_sampler_view
**views
)
491 struct r600_pipe_context
*rctx
= (struct r600_pipe_context
*)ctx
;
492 struct r600_pipe_sampler_view
**resource
= (struct r600_pipe_sampler_view
**)views
;
495 for (i
= 0; i
< count
; i
++) {
496 if (&rctx
->ps_samplers
.views
[i
]->base
!= views
[i
]) {
498 r600_context_pipe_state_set_ps_resource(&rctx
->ctx
, &resource
[i
]->state
, i
);
500 r600_context_pipe_state_set_ps_resource(&rctx
->ctx
, NULL
, i
);
502 pipe_sampler_view_reference(
503 (struct pipe_sampler_view
**)&rctx
->ps_samplers
.views
[i
],
508 for (i
= count
; i
< NUM_TEX_UNITS
; i
++) {
509 if (rctx
->ps_samplers
.views
[i
]) {
510 r600_context_pipe_state_set_ps_resource(&rctx
->ctx
, NULL
, i
);
511 pipe_sampler_view_reference((struct pipe_sampler_view
**)&rctx
->ps_samplers
.views
[i
], NULL
);
514 rctx
->ps_samplers
.n_views
= count
;
517 static void r600_bind_ps_sampler(struct pipe_context
*ctx
, unsigned count
, void **states
)
519 struct r600_pipe_context
*rctx
= (struct r600_pipe_context
*)ctx
;
520 struct r600_pipe_state
**rstates
= (struct r600_pipe_state
**)states
;
522 memcpy(rctx
->ps_samplers
.samplers
, states
, sizeof(void*) * count
);
523 rctx
->ps_samplers
.n_samplers
= count
;
525 for (int i
= 0; i
< count
; i
++) {
526 r600_context_pipe_state_set_ps_sampler(&rctx
->ctx
, rstates
[i
], i
);
530 static void r600_bind_vs_sampler(struct pipe_context
*ctx
, unsigned count
, void **states
)
532 struct r600_pipe_context
*rctx
= (struct r600_pipe_context
*)ctx
;
533 struct r600_pipe_state
**rstates
= (struct r600_pipe_state
**)states
;
535 for (int i
= 0; i
< count
; i
++) {
536 r600_context_pipe_state_set_vs_sampler(&rctx
->ctx
, rstates
[i
], i
);
540 static void r600_set_clip_state(struct pipe_context
*ctx
,
541 const struct pipe_clip_state
*state
)
543 struct r600_pipe_context
*rctx
= (struct r600_pipe_context
*)ctx
;
544 struct r600_pipe_state
*rstate
= CALLOC_STRUCT(r600_pipe_state
);
550 rstate
->id
= R600_PIPE_STATE_CLIP
;
551 for (int i
= 0; i
< state
->nr
; i
++) {
552 r600_pipe_state_add_reg(rstate
,
553 R_028E20_PA_CL_UCP0_X
+ i
* 16,
554 fui(state
->ucp
[i
][0]), 0xFFFFFFFF, NULL
);
555 r600_pipe_state_add_reg(rstate
,
556 R_028E24_PA_CL_UCP0_Y
+ i
* 16,
557 fui(state
->ucp
[i
][1]) , 0xFFFFFFFF, NULL
);
558 r600_pipe_state_add_reg(rstate
,
559 R_028E28_PA_CL_UCP0_Z
+ i
* 16,
560 fui(state
->ucp
[i
][2]), 0xFFFFFFFF, NULL
);
561 r600_pipe_state_add_reg(rstate
,
562 R_028E2C_PA_CL_UCP0_W
+ i
* 16,
563 fui(state
->ucp
[i
][3]), 0xFFFFFFFF, NULL
);
565 r600_pipe_state_add_reg(rstate
, R_028810_PA_CL_CLIP_CNTL
,
566 S_028810_PS_UCP_MODE(3) | ((1 << state
->nr
) - 1) |
567 S_028810_ZCLIP_NEAR_DISABLE(state
->depth_clamp
) |
568 S_028810_ZCLIP_FAR_DISABLE(state
->depth_clamp
), 0xFFFFFFFF, NULL
);
570 free(rctx
->states
[R600_PIPE_STATE_CLIP
]);
571 rctx
->states
[R600_PIPE_STATE_CLIP
] = rstate
;
572 r600_context_pipe_state_set(&rctx
->ctx
, rstate
);
575 static void r600_set_polygon_stipple(struct pipe_context
*ctx
,
576 const struct pipe_poly_stipple
*state
)
580 static void r600_set_sample_mask(struct pipe_context
*pipe
, unsigned sample_mask
)
584 static void r600_set_scissor_state(struct pipe_context
*ctx
,
585 const struct pipe_scissor_state
*state
)
587 struct r600_pipe_context
*rctx
= (struct r600_pipe_context
*)ctx
;
588 struct r600_pipe_state
*rstate
= CALLOC_STRUCT(r600_pipe_state
);
594 rstate
->id
= R600_PIPE_STATE_SCISSOR
;
595 tl
= S_028240_TL_X(state
->minx
) | S_028240_TL_Y(state
->miny
) | S_028240_WINDOW_OFFSET_DISABLE(1);
596 br
= S_028244_BR_X(state
->maxx
) | S_028244_BR_Y(state
->maxy
);
597 r600_pipe_state_add_reg(rstate
,
598 R_028210_PA_SC_CLIPRECT_0_TL
, tl
,
600 r600_pipe_state_add_reg(rstate
,
601 R_028214_PA_SC_CLIPRECT_0_BR
, br
,
603 r600_pipe_state_add_reg(rstate
,
604 R_028218_PA_SC_CLIPRECT_1_TL
, tl
,
606 r600_pipe_state_add_reg(rstate
,
607 R_02821C_PA_SC_CLIPRECT_1_BR
, br
,
609 r600_pipe_state_add_reg(rstate
,
610 R_028220_PA_SC_CLIPRECT_2_TL
, tl
,
612 r600_pipe_state_add_reg(rstate
,
613 R_028224_PA_SC_CLIPRECT_2_BR
, br
,
615 r600_pipe_state_add_reg(rstate
,
616 R_028228_PA_SC_CLIPRECT_3_TL
, tl
,
618 r600_pipe_state_add_reg(rstate
,
619 R_02822C_PA_SC_CLIPRECT_3_BR
, br
,
622 free(rctx
->states
[R600_PIPE_STATE_SCISSOR
]);
623 rctx
->states
[R600_PIPE_STATE_SCISSOR
] = rstate
;
624 r600_context_pipe_state_set(&rctx
->ctx
, rstate
);
627 static void r600_set_stencil_ref(struct pipe_context
*ctx
,
628 const struct pipe_stencil_ref
*state
)
630 struct r600_pipe_context
*rctx
= (struct r600_pipe_context
*)ctx
;
631 struct r600_pipe_state
*rstate
= CALLOC_STRUCT(r600_pipe_state
);
637 rctx
->stencil_ref
= *state
;
638 rstate
->id
= R600_PIPE_STATE_STENCIL_REF
;
639 tmp
= S_028430_STENCILREF(state
->ref_value
[0]);
640 r600_pipe_state_add_reg(rstate
,
641 R_028430_DB_STENCILREFMASK
, tmp
,
642 ~C_028430_STENCILREF
, NULL
);
643 tmp
= S_028434_STENCILREF_BF(state
->ref_value
[1]);
644 r600_pipe_state_add_reg(rstate
,
645 R_028434_DB_STENCILREFMASK_BF
, tmp
,
646 ~C_028434_STENCILREF_BF
, NULL
);
648 free(rctx
->states
[R600_PIPE_STATE_STENCIL_REF
]);
649 rctx
->states
[R600_PIPE_STATE_STENCIL_REF
] = rstate
;
650 r600_context_pipe_state_set(&rctx
->ctx
, rstate
);
653 static void r600_set_viewport_state(struct pipe_context
*ctx
,
654 const struct pipe_viewport_state
*state
)
656 struct r600_pipe_context
*rctx
= (struct r600_pipe_context
*)ctx
;
657 struct r600_pipe_state
*rstate
= CALLOC_STRUCT(r600_pipe_state
);
662 rctx
->viewport
= *state
;
663 rstate
->id
= R600_PIPE_STATE_VIEWPORT
;
664 r600_pipe_state_add_reg(rstate
, R_0282D0_PA_SC_VPORT_ZMIN_0
, 0x00000000, 0xFFFFFFFF, NULL
);
665 r600_pipe_state_add_reg(rstate
, R_0282D4_PA_SC_VPORT_ZMAX_0
, 0x3F800000, 0xFFFFFFFF, NULL
);
666 r600_pipe_state_add_reg(rstate
, R_02843C_PA_CL_VPORT_XSCALE_0
, fui(state
->scale
[0]), 0xFFFFFFFF, NULL
);
667 r600_pipe_state_add_reg(rstate
, R_028444_PA_CL_VPORT_YSCALE_0
, fui(state
->scale
[1]), 0xFFFFFFFF, NULL
);
668 r600_pipe_state_add_reg(rstate
, R_02844C_PA_CL_VPORT_ZSCALE_0
, fui(state
->scale
[2]), 0xFFFFFFFF, NULL
);
669 r600_pipe_state_add_reg(rstate
, R_028440_PA_CL_VPORT_XOFFSET_0
, fui(state
->translate
[0]), 0xFFFFFFFF, NULL
);
670 r600_pipe_state_add_reg(rstate
, R_028448_PA_CL_VPORT_YOFFSET_0
, fui(state
->translate
[1]), 0xFFFFFFFF, NULL
);
671 r600_pipe_state_add_reg(rstate
, R_028450_PA_CL_VPORT_ZOFFSET_0
, fui(state
->translate
[2]), 0xFFFFFFFF, NULL
);
672 r600_pipe_state_add_reg(rstate
, R_028818_PA_CL_VTE_CNTL
, 0x0000043F, 0xFFFFFFFF, NULL
);
674 free(rctx
->states
[R600_PIPE_STATE_VIEWPORT
]);
675 rctx
->states
[R600_PIPE_STATE_VIEWPORT
] = rstate
;
676 r600_context_pipe_state_set(&rctx
->ctx
, rstate
);
679 static void r600_cb(struct r600_pipe_context
*rctx
, struct r600_pipe_state
*rstate
,
680 const struct pipe_framebuffer_state
*state
, int cb
)
682 struct r600_resource_texture
*rtex
;
683 struct r600_resource
*rbuffer
;
684 struct r600_surface
*surf
;
685 unsigned level
= state
->cbufs
[cb
]->u
.tex
.level
;
686 unsigned pitch
, slice
;
688 unsigned format
, swap
, ntype
;
690 const struct util_format_description
*desc
;
691 struct r600_bo
*bo
[3];
693 surf
= (struct r600_surface
*)state
->cbufs
[cb
];
694 rtex
= (struct r600_resource_texture
*)state
->cbufs
[cb
]->texture
;
695 rbuffer
= &rtex
->resource
;
700 /* XXX quite sure for dx10+ hw don't need any offset hacks */
701 offset
= r600_texture_get_offset((struct r600_resource_texture
*)state
->cbufs
[cb
]->texture
,
702 level
, state
->cbufs
[cb
]->u
.tex
.first_layer
);
703 pitch
= rtex
->pitch_in_pixels
[level
] / 8 - 1;
704 slice
= rtex
->pitch_in_pixels
[level
] * surf
->aligned_height
/ 64 - 1;
706 desc
= util_format_description(rtex
->resource
.base
.b
.format
);
707 if (desc
->colorspace
== UTIL_FORMAT_COLORSPACE_SRGB
)
708 ntype
= V_0280A0_NUMBER_SRGB
;
710 format
= r600_translate_colorformat(rtex
->resource
.base
.b
.format
);
711 swap
= r600_translate_colorswap(rtex
->resource
.base
.b
.format
);
712 color_info
= S_0280A0_FORMAT(format
) |
713 S_0280A0_COMP_SWAP(swap
) |
714 S_0280A0_ARRAY_MODE(rtex
->array_mode
[level
]) |
715 S_0280A0_BLEND_CLAMP(1) |
716 S_0280A0_NUMBER_TYPE(ntype
);
717 if (desc
->colorspace
!= UTIL_FORMAT_COLORSPACE_ZS
)
718 color_info
|= S_0280A0_SOURCE_FORMAT(1);
720 r600_pipe_state_add_reg(rstate
,
721 R_028040_CB_COLOR0_BASE
+ cb
* 4,
722 (offset
+ r600_bo_offset(bo
[0])) >> 8, 0xFFFFFFFF, bo
[0]);
723 r600_pipe_state_add_reg(rstate
,
724 R_0280A0_CB_COLOR0_INFO
+ cb
* 4,
725 color_info
, 0xFFFFFFFF, bo
[0]);
726 r600_pipe_state_add_reg(rstate
,
727 R_028060_CB_COLOR0_SIZE
+ cb
* 4,
728 S_028060_PITCH_TILE_MAX(pitch
) |
729 S_028060_SLICE_TILE_MAX(slice
),
731 r600_pipe_state_add_reg(rstate
,
732 R_028080_CB_COLOR0_VIEW
+ cb
* 4,
733 0x00000000, 0xFFFFFFFF, NULL
);
734 r600_pipe_state_add_reg(rstate
,
735 R_0280E0_CB_COLOR0_FRAG
+ cb
* 4,
736 r600_bo_offset(bo
[1]) >> 8, 0xFFFFFFFF, bo
[1]);
737 r600_pipe_state_add_reg(rstate
,
738 R_0280C0_CB_COLOR0_TILE
+ cb
* 4,
739 r600_bo_offset(bo
[2]) >> 8, 0xFFFFFFFF, bo
[2]);
740 r600_pipe_state_add_reg(rstate
,
741 R_028100_CB_COLOR0_MASK
+ cb
* 4,
742 0x00000000, 0xFFFFFFFF, NULL
);
745 static void r600_db(struct r600_pipe_context
*rctx
, struct r600_pipe_state
*rstate
,
746 const struct pipe_framebuffer_state
*state
)
748 struct r600_resource_texture
*rtex
;
749 struct r600_resource
*rbuffer
;
750 struct r600_surface
*surf
;
752 unsigned pitch
, slice
, format
;
755 if (state
->zsbuf
== NULL
)
758 level
= state
->zsbuf
->u
.tex
.level
;
760 surf
= (struct r600_surface
*)state
->zsbuf
;
761 rtex
= (struct r600_resource_texture
*)state
->zsbuf
->texture
;
763 rbuffer
= &rtex
->resource
;
765 /* XXX quite sure for dx10+ hw don't need any offset hacks */
766 offset
= r600_texture_get_offset((struct r600_resource_texture
*)state
->zsbuf
->texture
,
767 level
, state
->zsbuf
->u
.tex
.first_layer
);
768 pitch
= rtex
->pitch_in_pixels
[level
] / 8 - 1;
769 slice
= rtex
->pitch_in_pixels
[level
] * surf
->aligned_height
/ 64 - 1;
770 format
= r600_translate_dbformat(state
->zsbuf
->texture
->format
);
772 r600_pipe_state_add_reg(rstate
, R_02800C_DB_DEPTH_BASE
,
773 (offset
+ r600_bo_offset(rbuffer
->bo
)) >> 8, 0xFFFFFFFF, rbuffer
->bo
);
774 r600_pipe_state_add_reg(rstate
, R_028000_DB_DEPTH_SIZE
,
775 S_028000_PITCH_TILE_MAX(pitch
) | S_028000_SLICE_TILE_MAX(slice
),
777 r600_pipe_state_add_reg(rstate
, R_028004_DB_DEPTH_VIEW
, 0x00000000, 0xFFFFFFFF, NULL
);
778 r600_pipe_state_add_reg(rstate
, R_028010_DB_DEPTH_INFO
,
779 S_028010_ARRAY_MODE(rtex
->array_mode
[level
]) | S_028010_FORMAT(format
),
780 0xFFFFFFFF, rbuffer
->bo
);
781 r600_pipe_state_add_reg(rstate
, R_028D34_DB_PREFETCH_LIMIT
,
782 (surf
->aligned_height
/ 8) - 1, 0xFFFFFFFF, NULL
);
785 static void r600_set_framebuffer_state(struct pipe_context
*ctx
,
786 const struct pipe_framebuffer_state
*state
)
788 struct r600_pipe_context
*rctx
= (struct r600_pipe_context
*)ctx
;
789 struct r600_pipe_state
*rstate
= CALLOC_STRUCT(r600_pipe_state
);
790 u32 shader_mask
, tl
, br
, shader_control
, target_mask
;
795 /* unreference old buffer and reference new one */
796 rstate
->id
= R600_PIPE_STATE_FRAMEBUFFER
;
798 util_copy_framebuffer_state(&rctx
->framebuffer
, state
);
801 for (int i
= 0; i
< state
->nr_cbufs
; i
++) {
802 r600_cb(rctx
, rstate
, state
, i
);
805 r600_db(rctx
, rstate
, state
);
808 target_mask
= 0x00000000;
809 target_mask
= 0xFFFFFFFF;
812 for (int i
= 0; i
< state
->nr_cbufs
; i
++) {
813 target_mask
^= 0xf << (i
* 4);
814 shader_mask
|= 0xf << (i
* 4);
815 shader_control
|= 1 << i
;
817 tl
= S_028240_TL_X(0) | S_028240_TL_Y(0) | S_028240_WINDOW_OFFSET_DISABLE(1);
818 br
= S_028244_BR_X(state
->width
) | S_028244_BR_Y(state
->height
);
820 r600_pipe_state_add_reg(rstate
,
821 R_028030_PA_SC_SCREEN_SCISSOR_TL
, tl
,
823 r600_pipe_state_add_reg(rstate
,
824 R_028034_PA_SC_SCREEN_SCISSOR_BR
, br
,
826 r600_pipe_state_add_reg(rstate
,
827 R_028204_PA_SC_WINDOW_SCISSOR_TL
, tl
,
829 r600_pipe_state_add_reg(rstate
,
830 R_028208_PA_SC_WINDOW_SCISSOR_BR
, br
,
832 r600_pipe_state_add_reg(rstate
,
833 R_028240_PA_SC_GENERIC_SCISSOR_TL
, tl
,
835 r600_pipe_state_add_reg(rstate
,
836 R_028244_PA_SC_GENERIC_SCISSOR_BR
, br
,
838 r600_pipe_state_add_reg(rstate
,
839 R_028250_PA_SC_VPORT_SCISSOR_0_TL
, tl
,
841 r600_pipe_state_add_reg(rstate
,
842 R_028254_PA_SC_VPORT_SCISSOR_0_BR
, br
,
844 r600_pipe_state_add_reg(rstate
,
845 R_028200_PA_SC_WINDOW_OFFSET
, 0x00000000,
847 if (rctx
->family
>= CHIP_RV770
) {
848 r600_pipe_state_add_reg(rstate
,
849 R_028230_PA_SC_EDGERULE
, 0xAAAAAAAA,
853 r600_pipe_state_add_reg(rstate
, R_0287A0_CB_SHADER_CONTROL
,
854 shader_control
, 0xFFFFFFFF, NULL
);
855 r600_pipe_state_add_reg(rstate
, R_028238_CB_TARGET_MASK
,
856 0x00000000, target_mask
, NULL
);
857 r600_pipe_state_add_reg(rstate
, R_02823C_CB_SHADER_MASK
,
858 shader_mask
, 0xFFFFFFFF, NULL
);
859 r600_pipe_state_add_reg(rstate
, R_028C04_PA_SC_AA_CONFIG
,
860 0x00000000, 0xFFFFFFFF, NULL
);
861 r600_pipe_state_add_reg(rstate
, R_028C1C_PA_SC_AA_SAMPLE_LOCS_MCTX
,
862 0x00000000, 0xFFFFFFFF, NULL
);
863 r600_pipe_state_add_reg(rstate
, R_028C20_PA_SC_AA_SAMPLE_LOCS_8S_WD1_MCTX
,
864 0x00000000, 0xFFFFFFFF, NULL
);
865 r600_pipe_state_add_reg(rstate
, R_028C30_CB_CLRCMP_CONTROL
,
866 0x01000000, 0xFFFFFFFF, NULL
);
867 r600_pipe_state_add_reg(rstate
, R_028C34_CB_CLRCMP_SRC
,
868 0x00000000, 0xFFFFFFFF, NULL
);
869 r600_pipe_state_add_reg(rstate
, R_028C38_CB_CLRCMP_DST
,
870 0x000000FF, 0xFFFFFFFF, NULL
);
871 r600_pipe_state_add_reg(rstate
, R_028C3C_CB_CLRCMP_MSK
,
872 0xFFFFFFFF, 0xFFFFFFFF, NULL
);
873 r600_pipe_state_add_reg(rstate
, R_028C48_PA_SC_AA_MASK
,
874 0xFFFFFFFF, 0xFFFFFFFF, NULL
);
876 free(rctx
->states
[R600_PIPE_STATE_FRAMEBUFFER
]);
877 rctx
->states
[R600_PIPE_STATE_FRAMEBUFFER
] = rstate
;
878 r600_context_pipe_state_set(&rctx
->ctx
, rstate
);
881 r600_polygon_offset_update(rctx
);
885 void r600_init_state_functions(struct r600_pipe_context
*rctx
)
887 rctx
->context
.create_blend_state
= r600_create_blend_state
;
888 rctx
->context
.create_depth_stencil_alpha_state
= r600_create_dsa_state
;
889 rctx
->context
.create_fs_state
= r600_create_shader_state
;
890 rctx
->context
.create_rasterizer_state
= r600_create_rs_state
;
891 rctx
->context
.create_sampler_state
= r600_create_sampler_state
;
892 rctx
->context
.create_sampler_view
= r600_create_sampler_view
;
893 rctx
->context
.create_vertex_elements_state
= r600_create_vertex_elements
;
894 rctx
->context
.create_vs_state
= r600_create_shader_state
;
895 rctx
->context
.bind_blend_state
= r600_bind_blend_state
;
896 rctx
->context
.bind_depth_stencil_alpha_state
= r600_bind_state
;
897 rctx
->context
.bind_fragment_sampler_states
= r600_bind_ps_sampler
;
898 rctx
->context
.bind_fs_state
= r600_bind_ps_shader
;
899 rctx
->context
.bind_rasterizer_state
= r600_bind_rs_state
;
900 rctx
->context
.bind_vertex_elements_state
= r600_bind_vertex_elements
;
901 rctx
->context
.bind_vertex_sampler_states
= r600_bind_vs_sampler
;
902 rctx
->context
.bind_vs_state
= r600_bind_vs_shader
;
903 rctx
->context
.delete_blend_state
= r600_delete_state
;
904 rctx
->context
.delete_depth_stencil_alpha_state
= r600_delete_state
;
905 rctx
->context
.delete_fs_state
= r600_delete_ps_shader
;
906 rctx
->context
.delete_rasterizer_state
= r600_delete_rs_state
;
907 rctx
->context
.delete_sampler_state
= r600_delete_state
;
908 rctx
->context
.delete_vertex_elements_state
= r600_delete_vertex_element
;
909 rctx
->context
.delete_vs_state
= r600_delete_vs_shader
;
910 rctx
->context
.set_blend_color
= r600_set_blend_color
;
911 rctx
->context
.set_clip_state
= r600_set_clip_state
;
912 rctx
->context
.set_constant_buffer
= r600_set_constant_buffer
;
913 rctx
->context
.set_fragment_sampler_views
= r600_set_ps_sampler_view
;
914 rctx
->context
.set_framebuffer_state
= r600_set_framebuffer_state
;
915 rctx
->context
.set_polygon_stipple
= r600_set_polygon_stipple
;
916 rctx
->context
.set_sample_mask
= r600_set_sample_mask
;
917 rctx
->context
.set_scissor_state
= r600_set_scissor_state
;
918 rctx
->context
.set_stencil_ref
= r600_set_stencil_ref
;
919 rctx
->context
.set_vertex_buffers
= r600_set_vertex_buffers
;
920 rctx
->context
.set_index_buffer
= r600_set_index_buffer
;
921 rctx
->context
.set_vertex_sampler_views
= r600_set_vs_sampler_view
;
922 rctx
->context
.set_viewport_state
= r600_set_viewport_state
;
923 rctx
->context
.sampler_view_destroy
= r600_sampler_view_destroy
;
926 void r600_init_config(struct r600_pipe_context
*rctx
)
941 int num_ps_stack_entries
;
942 int num_vs_stack_entries
;
943 int num_gs_stack_entries
;
944 int num_es_stack_entries
;
945 enum radeon_family family
;
946 struct r600_pipe_state
*rstate
= &rctx
->config
;
949 family
= r600_get_family(rctx
->radeon
);
961 num_ps_threads
= 136;
965 num_ps_stack_entries
= 128;
966 num_vs_stack_entries
= 128;
967 num_gs_stack_entries
= 0;
968 num_es_stack_entries
= 0;
977 num_ps_threads
= 144;
981 num_ps_stack_entries
= 40;
982 num_vs_stack_entries
= 40;
983 num_gs_stack_entries
= 32;
984 num_es_stack_entries
= 16;
996 num_ps_threads
= 136;
1000 num_ps_stack_entries
= 40;
1001 num_vs_stack_entries
= 40;
1002 num_gs_stack_entries
= 32;
1003 num_es_stack_entries
= 16;
1011 num_ps_threads
= 136;
1012 num_vs_threads
= 48;
1015 num_ps_stack_entries
= 40;
1016 num_vs_stack_entries
= 40;
1017 num_gs_stack_entries
= 32;
1018 num_es_stack_entries
= 16;
1026 num_ps_threads
= 188;
1027 num_vs_threads
= 60;
1030 num_ps_stack_entries
= 256;
1031 num_vs_stack_entries
= 256;
1032 num_gs_stack_entries
= 0;
1033 num_es_stack_entries
= 0;
1042 num_ps_threads
= 188;
1043 num_vs_threads
= 60;
1046 num_ps_stack_entries
= 128;
1047 num_vs_stack_entries
= 128;
1048 num_gs_stack_entries
= 0;
1049 num_es_stack_entries
= 0;
1057 num_ps_threads
= 144;
1058 num_vs_threads
= 48;
1061 num_ps_stack_entries
= 128;
1062 num_vs_stack_entries
= 128;
1063 num_gs_stack_entries
= 0;
1064 num_es_stack_entries
= 0;
1068 rstate
->id
= R600_PIPE_STATE_CONFIG
;
1080 tmp
|= S_008C00_VC_ENABLE(1);
1083 tmp
|= S_008C00_DX9_CONSTS(0);
1084 tmp
|= S_008C00_ALU_INST_PREFER_VECTOR(1);
1085 tmp
|= S_008C00_PS_PRIO(ps_prio
);
1086 tmp
|= S_008C00_VS_PRIO(vs_prio
);
1087 tmp
|= S_008C00_GS_PRIO(gs_prio
);
1088 tmp
|= S_008C00_ES_PRIO(es_prio
);
1089 r600_pipe_state_add_reg(rstate
, R_008C00_SQ_CONFIG
, tmp
, 0xFFFFFFFF, NULL
);
1091 /* SQ_GPR_RESOURCE_MGMT_1 */
1093 tmp
|= S_008C04_NUM_PS_GPRS(num_ps_gprs
);
1094 tmp
|= S_008C04_NUM_VS_GPRS(num_vs_gprs
);
1095 tmp
|= S_008C04_NUM_CLAUSE_TEMP_GPRS(num_temp_gprs
);
1096 r600_pipe_state_add_reg(rstate
, R_008C04_SQ_GPR_RESOURCE_MGMT_1
, tmp
, 0xFFFFFFFF, NULL
);
1098 /* SQ_GPR_RESOURCE_MGMT_2 */
1100 tmp
|= S_008C08_NUM_GS_GPRS(num_gs_gprs
);
1101 tmp
|= S_008C08_NUM_GS_GPRS(num_es_gprs
);
1102 r600_pipe_state_add_reg(rstate
, R_008C08_SQ_GPR_RESOURCE_MGMT_2
, tmp
, 0xFFFFFFFF, NULL
);
1104 /* SQ_THREAD_RESOURCE_MGMT */
1106 tmp
|= S_008C0C_NUM_PS_THREADS(num_ps_threads
);
1107 tmp
|= S_008C0C_NUM_VS_THREADS(num_vs_threads
);
1108 tmp
|= S_008C0C_NUM_GS_THREADS(num_gs_threads
);
1109 tmp
|= S_008C0C_NUM_ES_THREADS(num_es_threads
);
1110 r600_pipe_state_add_reg(rstate
, R_008C0C_SQ_THREAD_RESOURCE_MGMT
, tmp
, 0xFFFFFFFF, NULL
);
1112 /* SQ_STACK_RESOURCE_MGMT_1 */
1114 tmp
|= S_008C10_NUM_PS_STACK_ENTRIES(num_ps_stack_entries
);
1115 tmp
|= S_008C10_NUM_VS_STACK_ENTRIES(num_vs_stack_entries
);
1116 r600_pipe_state_add_reg(rstate
, R_008C10_SQ_STACK_RESOURCE_MGMT_1
, tmp
, 0xFFFFFFFF, NULL
);
1118 /* SQ_STACK_RESOURCE_MGMT_2 */
1120 tmp
|= S_008C14_NUM_GS_STACK_ENTRIES(num_gs_stack_entries
);
1121 tmp
|= S_008C14_NUM_ES_STACK_ENTRIES(num_es_stack_entries
);
1122 r600_pipe_state_add_reg(rstate
, R_008C14_SQ_STACK_RESOURCE_MGMT_2
, tmp
, 0xFFFFFFFF, NULL
);
1124 r600_pipe_state_add_reg(rstate
, R_009714_VC_ENHANCE
, 0x00000000, 0xFFFFFFFF, NULL
);
1125 r600_pipe_state_add_reg(rstate
, R_028350_SX_MISC
, 0x00000000, 0xFFFFFFFF, NULL
);
1127 if (family
>= CHIP_RV770
) {
1128 r600_pipe_state_add_reg(rstate
, R_008D8C_SQ_DYN_GPR_CNTL_PS_FLUSH_REQ
, 0x00004000, 0xFFFFFFFF, NULL
);
1129 r600_pipe_state_add_reg(rstate
, R_009508_TA_CNTL_AUX
, 0x07000002, 0xFFFFFFFF, NULL
);
1130 r600_pipe_state_add_reg(rstate
, R_009830_DB_DEBUG
, 0x00000000, 0xFFFFFFFF, NULL
);
1131 r600_pipe_state_add_reg(rstate
, R_009838_DB_WATERMARKS
, 0x00420204, 0xFFFFFFFF, NULL
);
1132 r600_pipe_state_add_reg(rstate
, R_0286C8_SPI_THREAD_GROUPING
, 0x00000000, 0xFFFFFFFF, NULL
);
1133 r600_pipe_state_add_reg(rstate
, R_028A4C_PA_SC_MODE_CNTL
, 0x00514002, 0xFFFFFFFF, NULL
);
1135 r600_pipe_state_add_reg(rstate
, R_008D8C_SQ_DYN_GPR_CNTL_PS_FLUSH_REQ
, 0x00000000, 0xFFFFFFFF, NULL
);
1136 r600_pipe_state_add_reg(rstate
, R_009508_TA_CNTL_AUX
, 0x07000003, 0xFFFFFFFF, NULL
);
1137 r600_pipe_state_add_reg(rstate
, R_009830_DB_DEBUG
, 0x82000000, 0xFFFFFFFF, NULL
);
1138 r600_pipe_state_add_reg(rstate
, R_009838_DB_WATERMARKS
, 0x01020204, 0xFFFFFFFF, NULL
);
1139 r600_pipe_state_add_reg(rstate
, R_0286C8_SPI_THREAD_GROUPING
, 0x00000001, 0xFFFFFFFF, NULL
);
1140 r600_pipe_state_add_reg(rstate
, R_028A4C_PA_SC_MODE_CNTL
, 0x00004012, 0xFFFFFFFF, NULL
);
1142 r600_pipe_state_add_reg(rstate
, R_0288A8_SQ_ESGS_RING_ITEMSIZE
, 0x00000000, 0xFFFFFFFF, NULL
);
1143 r600_pipe_state_add_reg(rstate
, R_0288AC_SQ_GSVS_RING_ITEMSIZE
, 0x00000000, 0xFFFFFFFF, NULL
);
1144 r600_pipe_state_add_reg(rstate
, R_0288B0_SQ_ESTMP_RING_ITEMSIZE
, 0x00000000, 0xFFFFFFFF, NULL
);
1145 r600_pipe_state_add_reg(rstate
, R_0288B4_SQ_GSTMP_RING_ITEMSIZE
, 0x00000000, 0xFFFFFFFF, NULL
);
1146 r600_pipe_state_add_reg(rstate
, R_0288B8_SQ_VSTMP_RING_ITEMSIZE
, 0x00000000, 0xFFFFFFFF, NULL
);
1147 r600_pipe_state_add_reg(rstate
, R_0288BC_SQ_PSTMP_RING_ITEMSIZE
, 0x00000000, 0xFFFFFFFF, NULL
);
1148 r600_pipe_state_add_reg(rstate
, R_0288C0_SQ_FBUF_RING_ITEMSIZE
, 0x00000000, 0xFFFFFFFF, NULL
);
1149 r600_pipe_state_add_reg(rstate
, R_0288C4_SQ_REDUC_RING_ITEMSIZE
, 0x00000000, 0xFFFFFFFF, NULL
);
1150 r600_pipe_state_add_reg(rstate
, R_0288C8_SQ_GS_VERT_ITEMSIZE
, 0x00000000, 0xFFFFFFFF, NULL
);
1151 r600_pipe_state_add_reg(rstate
, R_028A10_VGT_OUTPUT_PATH_CNTL
, 0x00000000, 0xFFFFFFFF, NULL
);
1152 r600_pipe_state_add_reg(rstate
, R_028A14_VGT_HOS_CNTL
, 0x00000000, 0xFFFFFFFF, NULL
);
1153 r600_pipe_state_add_reg(rstate
, R_028A18_VGT_HOS_MAX_TESS_LEVEL
, 0x00000000, 0xFFFFFFFF, NULL
);
1154 r600_pipe_state_add_reg(rstate
, R_028A1C_VGT_HOS_MIN_TESS_LEVEL
, 0x00000000, 0xFFFFFFFF, NULL
);
1155 r600_pipe_state_add_reg(rstate
, R_028A20_VGT_HOS_REUSE_DEPTH
, 0x00000000, 0xFFFFFFFF, NULL
);
1156 r600_pipe_state_add_reg(rstate
, R_028A24_VGT_GROUP_PRIM_TYPE
, 0x00000000, 0xFFFFFFFF, NULL
);
1157 r600_pipe_state_add_reg(rstate
, R_028A28_VGT_GROUP_FIRST_DECR
, 0x00000000, 0xFFFFFFFF, NULL
);
1158 r600_pipe_state_add_reg(rstate
, R_028A2C_VGT_GROUP_DECR
, 0x00000000, 0xFFFFFFFF, NULL
);
1159 r600_pipe_state_add_reg(rstate
, R_028A30_VGT_GROUP_VECT_0_CNTL
, 0x00000000, 0xFFFFFFFF, NULL
);
1160 r600_pipe_state_add_reg(rstate
, R_028A34_VGT_GROUP_VECT_1_CNTL
, 0x00000000, 0xFFFFFFFF, NULL
);
1161 r600_pipe_state_add_reg(rstate
, R_028A38_VGT_GROUP_VECT_0_FMT_CNTL
, 0x00000000, 0xFFFFFFFF, NULL
);
1162 r600_pipe_state_add_reg(rstate
, R_028A3C_VGT_GROUP_VECT_1_FMT_CNTL
, 0x00000000, 0xFFFFFFFF, NULL
);
1163 r600_pipe_state_add_reg(rstate
, R_028A40_VGT_GS_MODE
, 0x00000000, 0xFFFFFFFF, NULL
);
1164 r600_pipe_state_add_reg(rstate
, R_028AB0_VGT_STRMOUT_EN
, 0x00000000, 0xFFFFFFFF, NULL
);
1165 r600_pipe_state_add_reg(rstate
, R_028AB4_VGT_REUSE_OFF
, 0x00000001, 0xFFFFFFFF, NULL
);
1166 r600_pipe_state_add_reg(rstate
, R_028AB8_VGT_VTX_CNT_EN
, 0x00000000, 0xFFFFFFFF, NULL
);
1167 r600_pipe_state_add_reg(rstate
, R_028B20_VGT_STRMOUT_BUFFER_EN
, 0x00000000, 0xFFFFFFFF, NULL
);
1169 r600_pipe_state_add_reg(rstate
, R_02840C_VGT_MULTI_PRIM_IB_RESET_INDX
, 0x00000000, 0xFFFFFFFF, NULL
);
1170 r600_pipe_state_add_reg(rstate
, R_028A84_VGT_PRIMITIVEID_EN
, 0x00000000, 0xFFFFFFFF, NULL
);
1171 r600_pipe_state_add_reg(rstate
, R_028A94_VGT_MULTI_PRIM_IB_RESET_EN
, 0x00000000, 0xFFFFFFFF, NULL
);
1172 r600_pipe_state_add_reg(rstate
, R_028AA0_VGT_INSTANCE_STEP_RATE_0
, 0x00000000, 0xFFFFFFFF, NULL
);
1173 r600_pipe_state_add_reg(rstate
, R_028AA4_VGT_INSTANCE_STEP_RATE_1
, 0x00000000, 0xFFFFFFFF, NULL
);
1174 r600_context_pipe_state_set(&rctx
->ctx
, rstate
);
1177 void *r600_create_db_flush_dsa(struct r600_pipe_context
*rctx
)
1179 struct pipe_depth_stencil_alpha_state dsa
;
1180 struct r600_pipe_state
*rstate
;
1181 boolean quirk
= false;
1183 if (rctx
->family
== CHIP_RV610
|| rctx
->family
== CHIP_RV630
||
1184 rctx
->family
== CHIP_RV620
|| rctx
->family
== CHIP_RV635
)
1187 memset(&dsa
, 0, sizeof(dsa
));
1190 dsa
.depth
.enabled
= 1;
1191 dsa
.depth
.func
= PIPE_FUNC_LEQUAL
;
1192 dsa
.stencil
[0].enabled
= 1;
1193 dsa
.stencil
[0].func
= PIPE_FUNC_ALWAYS
;
1194 dsa
.stencil
[0].zpass_op
= PIPE_STENCIL_OP_KEEP
;
1195 dsa
.stencil
[0].zfail_op
= PIPE_STENCIL_OP_INCR
;
1196 dsa
.stencil
[0].writemask
= 0xff;
1199 rstate
= rctx
->context
.create_depth_stencil_alpha_state(&rctx
->context
, &dsa
);
1200 r600_pipe_state_add_reg(rstate
,
1201 R_02880C_DB_SHADER_CONTROL
,
1203 S_02880C_DUAL_EXPORT_ENABLE(1), NULL
);
1204 r600_pipe_state_add_reg(rstate
,
1205 R_028D0C_DB_RENDER_CONTROL
,
1206 S_028D0C_DEPTH_COPY_ENABLE(1) |
1207 S_028D0C_STENCIL_COPY_ENABLE(1) |
1208 S_028D0C_COPY_CENTROID(1),
1209 S_028D0C_DEPTH_COPY_ENABLE(1) |
1210 S_028D0C_STENCIL_COPY_ENABLE(1) |
1211 S_028D0C_COPY_CENTROID(1), NULL
);
1215 void r600_pipe_add_vertex_attrib(struct r600_pipe_context
*rctx
,
1216 struct r600_pipe_state
*rstate
,
1218 struct r600_resource
*rbuffer
,
1219 unsigned offset
, unsigned stride
)
1221 r600_pipe_state_add_reg(rstate
, R_038000_RESOURCE0_WORD0
,
1222 offset
, 0xFFFFFFFF, rbuffer
->bo
);
1223 r600_pipe_state_add_reg(rstate
, R_038004_RESOURCE0_WORD1
,
1224 rbuffer
->bo_size
- offset
- 1, 0xFFFFFFFF, NULL
);
1225 r600_pipe_state_add_reg(rstate
, R_038008_RESOURCE0_WORD2
,
1226 S_038008_STRIDE(stride
),
1228 r600_pipe_state_add_reg(rstate
, R_03800C_RESOURCE0_WORD3
,
1229 0x00000000, 0xFFFFFFFF, NULL
);
1230 r600_pipe_state_add_reg(rstate
, R_038010_RESOURCE0_WORD4
,
1231 0x00000000, 0xFFFFFFFF, NULL
);
1232 r600_pipe_state_add_reg(rstate
, R_038014_RESOURCE0_WORD5
,
1233 0x00000000, 0xFFFFFFFF, NULL
);
1234 r600_pipe_state_add_reg(rstate
, R_038018_RESOURCE0_WORD6
,
1235 0xC0000000, 0xFFFFFFFF, NULL
);
1236 r600_context_pipe_state_set_fs_resource(&rctx
->ctx
, rstate
, index
);