2 * Copyright 2010 Red Hat Inc.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * on the rights to use, copy, modify, merge, publish, distribute, sub
9 * license, and/or sell copies of the Software, and to permit persons to whom
10 * the Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
20 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
21 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
22 * USE OR OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie <airlied@redhat.com>
25 * Jerome Glisse <jglisse@redhat.com>
27 #include "r600_formats.h"
30 #include "util/u_blitter.h"
31 #include "util/u_upload_mgr.h"
32 #include "tgsi/tgsi_parse.h"
35 static void r600_emit_command_buffer(struct r600_context
*rctx
, struct r600_atom
*atom
)
37 struct radeon_winsys_cs
*cs
= rctx
->cs
;
38 struct r600_command_buffer
*cb
= (struct r600_command_buffer
*)atom
;
40 assert(cs
->cdw
+ cb
->atom
.num_dw
<= RADEON_MAX_CMDBUF_DWORDS
);
41 memcpy(cs
->buf
+ cs
->cdw
, cb
->buf
, 4 * cb
->atom
.num_dw
);
42 cs
->cdw
+= cb
->atom
.num_dw
;
45 void r600_init_command_buffer(struct r600_command_buffer
*cb
, unsigned num_dw
, enum r600_atom_flags flags
)
47 cb
->atom
.emit
= r600_emit_command_buffer
;
49 cb
->atom
.flags
= flags
;
50 cb
->buf
= CALLOC(1, 4 * num_dw
);
51 cb
->max_num_dw
= num_dw
;
54 void r600_release_command_buffer(struct r600_command_buffer
*cb
)
59 static void r600_emit_surface_sync(struct r600_context
*rctx
, struct r600_atom
*atom
)
61 struct radeon_winsys_cs
*cs
= rctx
->cs
;
62 struct r600_surface_sync_cmd
*a
= (struct r600_surface_sync_cmd
*)atom
;
64 cs
->buf
[cs
->cdw
++] = PKT3(PKT3_SURFACE_SYNC
, 3, 0);
65 cs
->buf
[cs
->cdw
++] = a
->flush_flags
; /* CP_COHER_CNTL */
66 cs
->buf
[cs
->cdw
++] = 0xffffffff; /* CP_COHER_SIZE */
67 cs
->buf
[cs
->cdw
++] = 0; /* CP_COHER_BASE */
68 cs
->buf
[cs
->cdw
++] = 0x0000000A; /* POLL_INTERVAL */
73 static void r600_emit_r6xx_flush_and_inv(struct r600_context
*rctx
, struct r600_atom
*atom
)
75 struct radeon_winsys_cs
*cs
= rctx
->cs
;
76 cs
->buf
[cs
->cdw
++] = PKT3(PKT3_EVENT_WRITE
, 0, 0);
77 cs
->buf
[cs
->cdw
++] = EVENT_TYPE(EVENT_TYPE_CACHE_FLUSH_AND_INV_EVENT
) | EVENT_INDEX(0);
80 void r600_init_atom(struct r600_atom
*atom
,
81 void (*emit
)(struct r600_context
*ctx
, struct r600_atom
*state
),
82 unsigned num_dw
, enum r600_atom_flags flags
)
85 atom
->num_dw
= num_dw
;
89 void r600_init_common_atoms(struct r600_context
*rctx
)
91 r600_init_atom(&rctx
->surface_sync_cmd
.atom
, r600_emit_surface_sync
, 5, EMIT_EARLY
);
92 r600_init_atom(&rctx
->r6xx_flush_and_inv_cmd
, r600_emit_r6xx_flush_and_inv
, 2, EMIT_EARLY
);
95 unsigned r600_get_cb_flush_flags(struct r600_context
*rctx
)
99 if (rctx
->framebuffer
.nr_cbufs
) {
100 flags
|= S_0085F0_CB_ACTION_ENA(1) |
101 (((1 << rctx
->framebuffer
.nr_cbufs
) - 1) << S_0085F0_CB0_DEST_BASE_ENA_SHIFT
);
104 /* Workaround for broken flushing on some R6xx chipsets. */
105 if (rctx
->family
== CHIP_RV670
||
106 rctx
->family
== CHIP_RS780
||
107 rctx
->family
== CHIP_RS880
) {
108 flags
|= S_0085F0_CB1_DEST_BASE_ENA(1) |
109 S_0085F0_DEST_BASE_0_ENA(1);
114 void r600_texture_barrier(struct pipe_context
*ctx
)
116 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
118 rctx
->surface_sync_cmd
.flush_flags
|= S_0085F0_TC_ACTION_ENA(1) | r600_get_cb_flush_flags(rctx
);
119 r600_atom_dirty(rctx
, &rctx
->surface_sync_cmd
.atom
);
122 static bool r600_conv_pipe_prim(unsigned pprim
, unsigned *prim
)
124 static const int prim_conv
[] = {
125 V_008958_DI_PT_POINTLIST
,
126 V_008958_DI_PT_LINELIST
,
127 V_008958_DI_PT_LINELOOP
,
128 V_008958_DI_PT_LINESTRIP
,
129 V_008958_DI_PT_TRILIST
,
130 V_008958_DI_PT_TRISTRIP
,
131 V_008958_DI_PT_TRIFAN
,
132 V_008958_DI_PT_QUADLIST
,
133 V_008958_DI_PT_QUADSTRIP
,
134 V_008958_DI_PT_POLYGON
,
141 *prim
= prim_conv
[pprim
];
143 fprintf(stderr
, "%s:%d unsupported %d\n", __func__
, __LINE__
, pprim
);
149 /* common state between evergreen and r600 */
150 void r600_bind_blend_state(struct pipe_context
*ctx
, void *state
)
152 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
153 struct r600_pipe_blend
*blend
= (struct r600_pipe_blend
*)state
;
154 struct r600_pipe_state
*rstate
;
158 rstate
= &blend
->rstate
;
159 rctx
->states
[rstate
->id
] = rstate
;
160 rctx
->cb_target_mask
= blend
->cb_target_mask
;
161 /* Replace every bit except MULTIWRITE_ENABLE. */
162 rctx
->cb_color_control
&= ~C_028808_MULTIWRITE_ENABLE
;
163 rctx
->cb_color_control
|= blend
->cb_color_control
& C_028808_MULTIWRITE_ENABLE
;
164 rctx
->dual_src_blend
= blend
->dual_src_blend
;
165 r600_context_pipe_state_set(rctx
, rstate
);
168 void r600_set_blend_color(struct pipe_context
*ctx
,
169 const struct pipe_blend_color
*state
)
171 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
172 struct r600_pipe_state
*rstate
= CALLOC_STRUCT(r600_pipe_state
);
177 rstate
->id
= R600_PIPE_STATE_BLEND_COLOR
;
178 r600_pipe_state_add_reg(rstate
, R_028414_CB_BLEND_RED
, fui(state
->color
[0]));
179 r600_pipe_state_add_reg(rstate
, R_028418_CB_BLEND_GREEN
, fui(state
->color
[1]));
180 r600_pipe_state_add_reg(rstate
, R_02841C_CB_BLEND_BLUE
, fui(state
->color
[2]));
181 r600_pipe_state_add_reg(rstate
, R_028420_CB_BLEND_ALPHA
, fui(state
->color
[3]));
183 free(rctx
->states
[R600_PIPE_STATE_BLEND_COLOR
]);
184 rctx
->states
[R600_PIPE_STATE_BLEND_COLOR
] = rstate
;
185 r600_context_pipe_state_set(rctx
, rstate
);
188 static void r600_set_stencil_ref(struct pipe_context
*ctx
,
189 const struct r600_stencil_ref
*state
)
191 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
192 struct r600_pipe_state
*rstate
= CALLOC_STRUCT(r600_pipe_state
);
197 rstate
->id
= R600_PIPE_STATE_STENCIL_REF
;
198 r600_pipe_state_add_reg(rstate
,
199 R_028430_DB_STENCILREFMASK
,
200 S_028430_STENCILREF(state
->ref_value
[0]) |
201 S_028430_STENCILMASK(state
->valuemask
[0]) |
202 S_028430_STENCILWRITEMASK(state
->writemask
[0]));
203 r600_pipe_state_add_reg(rstate
,
204 R_028434_DB_STENCILREFMASK_BF
,
205 S_028434_STENCILREF_BF(state
->ref_value
[1]) |
206 S_028434_STENCILMASK_BF(state
->valuemask
[1]) |
207 S_028434_STENCILWRITEMASK_BF(state
->writemask
[1]));
209 free(rctx
->states
[R600_PIPE_STATE_STENCIL_REF
]);
210 rctx
->states
[R600_PIPE_STATE_STENCIL_REF
] = rstate
;
211 r600_context_pipe_state_set(rctx
, rstate
);
214 void r600_set_pipe_stencil_ref(struct pipe_context
*ctx
,
215 const struct pipe_stencil_ref
*state
)
217 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
218 struct r600_pipe_dsa
*dsa
= (struct r600_pipe_dsa
*)rctx
->states
[R600_PIPE_STATE_DSA
];
219 struct r600_stencil_ref ref
;
221 rctx
->stencil_ref
= *state
;
226 ref
.ref_value
[0] = state
->ref_value
[0];
227 ref
.ref_value
[1] = state
->ref_value
[1];
228 ref
.valuemask
[0] = dsa
->valuemask
[0];
229 ref
.valuemask
[1] = dsa
->valuemask
[1];
230 ref
.writemask
[0] = dsa
->writemask
[0];
231 ref
.writemask
[1] = dsa
->writemask
[1];
233 r600_set_stencil_ref(ctx
, &ref
);
236 void r600_bind_dsa_state(struct pipe_context
*ctx
, void *state
)
238 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
239 struct r600_pipe_dsa
*dsa
= state
;
240 struct r600_pipe_state
*rstate
;
241 struct r600_stencil_ref ref
;
245 rstate
= &dsa
->rstate
;
246 rctx
->states
[rstate
->id
] = rstate
;
247 rctx
->sx_alpha_test_control
&= ~0xff;
248 rctx
->sx_alpha_test_control
|= dsa
->sx_alpha_test_control
;
249 rctx
->alpha_ref
= dsa
->alpha_ref
;
250 rctx
->alpha_ref_dirty
= true;
251 r600_context_pipe_state_set(rctx
, rstate
);
253 ref
.ref_value
[0] = rctx
->stencil_ref
.ref_value
[0];
254 ref
.ref_value
[1] = rctx
->stencil_ref
.ref_value
[1];
255 ref
.valuemask
[0] = dsa
->valuemask
[0];
256 ref
.valuemask
[1] = dsa
->valuemask
[1];
257 ref
.writemask
[0] = dsa
->writemask
[0];
258 ref
.writemask
[1] = dsa
->writemask
[1];
260 r600_set_stencil_ref(ctx
, &ref
);
262 if (rctx
->db_misc_state
.flush_depthstencil_enabled
!= dsa
->is_flush
) {
263 rctx
->db_misc_state
.flush_depthstencil_enabled
= dsa
->is_flush
;
264 r600_atom_dirty(rctx
, &rctx
->db_misc_state
.atom
);
268 void r600_set_max_scissor(struct r600_context
*rctx
)
270 /* Set a scissor state such that it doesn't do anything. */
271 struct pipe_scissor_state scissor
;
277 r600_set_scissor_state(rctx
, &scissor
);
280 void r600_bind_rs_state(struct pipe_context
*ctx
, void *state
)
282 struct r600_pipe_rasterizer
*rs
= (struct r600_pipe_rasterizer
*)state
;
283 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
288 rctx
->sprite_coord_enable
= rs
->sprite_coord_enable
;
289 rctx
->two_side
= rs
->two_side
;
290 rctx
->pa_sc_line_stipple
= rs
->pa_sc_line_stipple
;
291 rctx
->pa_cl_clip_cntl
= rs
->pa_cl_clip_cntl
;
293 rctx
->rasterizer
= rs
;
295 rctx
->states
[rs
->rstate
.id
] = &rs
->rstate
;
296 r600_context_pipe_state_set(rctx
, &rs
->rstate
);
298 if (rctx
->chip_class
>= EVERGREEN
) {
299 evergreen_polygon_offset_update(rctx
);
301 r600_polygon_offset_update(rctx
);
304 /* Workaround for a missing scissor enable on r600. */
305 if (rctx
->chip_class
== R600
) {
306 if (rs
->scissor_enable
!= rctx
->scissor_enable
) {
307 rctx
->scissor_enable
= rs
->scissor_enable
;
309 if (rs
->scissor_enable
) {
310 r600_set_scissor_state(rctx
, &rctx
->scissor_state
);
312 r600_set_max_scissor(rctx
);
318 void r600_delete_rs_state(struct pipe_context
*ctx
, void *state
)
320 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
321 struct r600_pipe_rasterizer
*rs
= (struct r600_pipe_rasterizer
*)state
;
323 if (rctx
->rasterizer
== rs
) {
324 rctx
->rasterizer
= NULL
;
326 if (rctx
->states
[rs
->rstate
.id
] == &rs
->rstate
) {
327 rctx
->states
[rs
->rstate
.id
] = NULL
;
332 void r600_sampler_view_destroy(struct pipe_context
*ctx
,
333 struct pipe_sampler_view
*state
)
335 struct r600_pipe_sampler_view
*resource
= (struct r600_pipe_sampler_view
*)state
;
337 pipe_resource_reference(&state
->texture
, NULL
);
341 void r600_delete_state(struct pipe_context
*ctx
, void *state
)
343 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
344 struct r600_pipe_state
*rstate
= (struct r600_pipe_state
*)state
;
346 if (rctx
->states
[rstate
->id
] == rstate
) {
347 rctx
->states
[rstate
->id
] = NULL
;
349 for (int i
= 0; i
< rstate
->nregs
; i
++) {
350 pipe_resource_reference((struct pipe_resource
**)&rstate
->regs
[i
].bo
, NULL
);
355 void r600_bind_vertex_elements(struct pipe_context
*ctx
, void *state
)
357 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
358 struct r600_vertex_element
*v
= (struct r600_vertex_element
*)state
;
360 rctx
->vertex_elements
= v
;
362 r600_inval_shader_cache(rctx
);
364 rctx
->states
[v
->rstate
.id
] = &v
->rstate
;
365 r600_context_pipe_state_set(rctx
, &v
->rstate
);
369 void r600_delete_vertex_element(struct pipe_context
*ctx
, void *state
)
371 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
372 struct r600_vertex_element
*v
= (struct r600_vertex_element
*)state
;
374 if (rctx
->states
[v
->rstate
.id
] == &v
->rstate
) {
375 rctx
->states
[v
->rstate
.id
] = NULL
;
377 if (rctx
->vertex_elements
== state
)
378 rctx
->vertex_elements
= NULL
;
380 pipe_resource_reference((struct pipe_resource
**)&v
->fetch_shader
, NULL
);
384 void r600_set_index_buffer(struct pipe_context
*ctx
,
385 const struct pipe_index_buffer
*ib
)
387 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
390 pipe_resource_reference(&rctx
->index_buffer
.buffer
, ib
->buffer
);
391 memcpy(&rctx
->index_buffer
, ib
, sizeof(*ib
));
393 pipe_resource_reference(&rctx
->index_buffer
.buffer
, NULL
);
397 void r600_set_vertex_buffers(struct pipe_context
*ctx
, unsigned count
,
398 const struct pipe_vertex_buffer
*buffers
)
400 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
402 util_copy_vertex_buffers(rctx
->vertex_buffer
, &rctx
->nr_vertex_buffers
, buffers
, count
);
404 r600_inval_vertex_cache(rctx
);
405 rctx
->vertex_buffer_state
.num_dw
= (rctx
->chip_class
>= EVERGREEN
? 12 : 10) *
406 rctx
->nr_vertex_buffers
;
407 r600_atom_dirty(rctx
, &rctx
->vertex_buffer_state
);
410 void *r600_create_vertex_elements(struct pipe_context
*ctx
,
412 const struct pipe_vertex_element
*elements
)
414 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
415 struct r600_vertex_element
*v
= CALLOC_STRUCT(r600_vertex_element
);
422 memcpy(v
->elements
, elements
, sizeof(struct pipe_vertex_element
) * count
);
424 if (r600_vertex_elements_build_fetch_shader(rctx
, v
)) {
432 void *r600_create_shader_state(struct pipe_context
*ctx
,
433 const struct pipe_shader_state
*state
)
435 struct r600_pipe_shader
*shader
= CALLOC_STRUCT(r600_pipe_shader
);
438 shader
->tokens
= tgsi_dup_tokens(state
->tokens
);
439 shader
->so
= state
->stream_output
;
441 r
= r600_pipe_shader_create(ctx
, shader
);
448 void r600_bind_ps_shader(struct pipe_context
*ctx
, void *state
)
450 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
453 state
= rctx
->dummy_pixel_shader
;
456 rctx
->ps_shader
= (struct r600_pipe_shader
*)state
;
458 r600_inval_shader_cache(rctx
);
459 r600_context_pipe_state_set(rctx
, &rctx
->ps_shader
->rstate
);
461 rctx
->cb_color_control
&= C_028808_MULTIWRITE_ENABLE
;
462 rctx
->cb_color_control
|= S_028808_MULTIWRITE_ENABLE(!!rctx
->ps_shader
->shader
.fs_write_all
);
464 if (rctx
->ps_shader
&& rctx
->vs_shader
) {
465 r600_adjust_gprs(rctx
);
469 void r600_bind_vs_shader(struct pipe_context
*ctx
, void *state
)
471 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
473 rctx
->vs_shader
= (struct r600_pipe_shader
*)state
;
475 r600_inval_shader_cache(rctx
);
476 r600_context_pipe_state_set(rctx
, &rctx
->vs_shader
->rstate
);
478 if (rctx
->ps_shader
&& rctx
->vs_shader
) {
479 r600_adjust_gprs(rctx
);
483 void r600_delete_ps_shader(struct pipe_context
*ctx
, void *state
)
485 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
486 struct r600_pipe_shader
*shader
= (struct r600_pipe_shader
*)state
;
488 if (rctx
->ps_shader
== shader
) {
489 rctx
->ps_shader
= NULL
;
492 free(shader
->tokens
);
493 r600_pipe_shader_destroy(ctx
, shader
);
497 void r600_delete_vs_shader(struct pipe_context
*ctx
, void *state
)
499 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
500 struct r600_pipe_shader
*shader
= (struct r600_pipe_shader
*)state
;
502 if (rctx
->vs_shader
== shader
) {
503 rctx
->vs_shader
= NULL
;
506 free(shader
->tokens
);
507 r600_pipe_shader_destroy(ctx
, shader
);
511 static void r600_update_alpha_ref(struct r600_context
*rctx
)
514 struct r600_pipe_state rstate
;
516 alpha_ref
= rctx
->alpha_ref
;
518 if (rctx
->export_16bpc
)
519 alpha_ref
&= ~0x1FFF;
520 r600_pipe_state_add_reg(&rstate
, R_028438_SX_ALPHA_REF
, alpha_ref
);
522 r600_context_pipe_state_set(rctx
, &rstate
);
523 rctx
->alpha_ref_dirty
= false;
526 void r600_constant_buffers_dirty(struct r600_context
*rctx
, struct r600_constbuf_state
*state
)
528 r600_inval_shader_cache(rctx
);
529 state
->atom
.num_dw
= rctx
->chip_class
>= EVERGREEN
? util_bitcount(state
->dirty_mask
)*20
530 : util_bitcount(state
->dirty_mask
)*19;
531 r600_atom_dirty(rctx
, &state
->atom
);
534 void r600_set_constant_buffer(struct pipe_context
*ctx
, uint shader
, uint index
,
535 struct pipe_constant_buffer
*input
)
537 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
538 struct r600_constbuf_state
*state
;
539 struct pipe_constant_buffer
*cb
;
543 case PIPE_SHADER_VERTEX
:
544 state
= &rctx
->vs_constbuf_state
;
546 case PIPE_SHADER_FRAGMENT
:
547 state
= &rctx
->ps_constbuf_state
;
553 /* Note that the state tracker can unbind constant buffers by
556 if (unlikely(!input
)) {
557 state
->enabled_mask
&= ~(1 << index
);
558 state
->dirty_mask
&= ~(1 << index
);
559 pipe_resource_reference(&state
->cb
[index
].buffer
, NULL
);
563 cb
= &state
->cb
[index
];
564 cb
->buffer_size
= input
->buffer_size
;
566 ptr
= input
->user_buffer
;
569 /* Upload the user buffer. */
570 if (R600_BIG_ENDIAN
) {
572 unsigned i
, size
= input
->buffer_size
;
574 if (!(tmpPtr
= malloc(size
))) {
575 R600_ERR("Failed to allocate BE swap buffer.\n");
579 for (i
= 0; i
< size
/ 4; ++i
) {
580 tmpPtr
[i
] = bswap_32(((uint32_t *)ptr
)[i
]);
583 u_upload_data(rctx
->uploader
, 0, size
, tmpPtr
, &cb
->buffer_offset
, &cb
->buffer
);
586 u_upload_data(rctx
->uploader
, 0, input
->buffer_size
, ptr
, &cb
->buffer_offset
, &cb
->buffer
);
589 /* Setup the hw buffer. */
590 cb
->buffer_offset
= input
->buffer_offset
;
591 pipe_resource_reference(&cb
->buffer
, input
->buffer
);
594 state
->enabled_mask
|= 1 << index
;
595 state
->dirty_mask
|= 1 << index
;
596 r600_constant_buffers_dirty(rctx
, state
);
599 struct pipe_stream_output_target
*
600 r600_create_so_target(struct pipe_context
*ctx
,
601 struct pipe_resource
*buffer
,
602 unsigned buffer_offset
,
603 unsigned buffer_size
)
605 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
606 struct r600_so_target
*t
;
609 t
= CALLOC_STRUCT(r600_so_target
);
614 t
->b
.reference
.count
= 1;
616 pipe_resource_reference(&t
->b
.buffer
, buffer
);
617 t
->b
.buffer_offset
= buffer_offset
;
618 t
->b
.buffer_size
= buffer_size
;
620 t
->filled_size
= (struct r600_resource
*)
621 pipe_buffer_create(ctx
->screen
, PIPE_BIND_CUSTOM
, PIPE_USAGE_STATIC
, 4);
622 ptr
= rctx
->ws
->buffer_map(t
->filled_size
->cs_buf
, rctx
->cs
, PIPE_TRANSFER_WRITE
);
623 memset(ptr
, 0, t
->filled_size
->buf
->size
);
624 rctx
->ws
->buffer_unmap(t
->filled_size
->cs_buf
);
629 void r600_so_target_destroy(struct pipe_context
*ctx
,
630 struct pipe_stream_output_target
*target
)
632 struct r600_so_target
*t
= (struct r600_so_target
*)target
;
633 pipe_resource_reference(&t
->b
.buffer
, NULL
);
634 pipe_resource_reference((struct pipe_resource
**)&t
->filled_size
, NULL
);
638 void r600_set_so_targets(struct pipe_context
*ctx
,
639 unsigned num_targets
,
640 struct pipe_stream_output_target
**targets
,
641 unsigned append_bitmask
)
643 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
646 /* Stop streamout. */
647 if (rctx
->num_so_targets
&& !rctx
->streamout_start
) {
648 r600_context_streamout_end(rctx
);
651 /* Set the new targets. */
652 for (i
= 0; i
< num_targets
; i
++) {
653 pipe_so_target_reference((struct pipe_stream_output_target
**)&rctx
->so_targets
[i
], targets
[i
]);
655 for (; i
< rctx
->num_so_targets
; i
++) {
656 pipe_so_target_reference((struct pipe_stream_output_target
**)&rctx
->so_targets
[i
], NULL
);
659 rctx
->num_so_targets
= num_targets
;
660 rctx
->streamout_start
= num_targets
!= 0;
661 rctx
->streamout_append_bitmask
= append_bitmask
;
664 static int r600_shader_rebuild(struct pipe_context
* ctx
, struct r600_pipe_shader
* shader
)
666 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
669 r600_pipe_shader_destroy(ctx
, shader
);
670 r
= r600_pipe_shader_create(ctx
, shader
);
674 r600_context_pipe_state_set(rctx
, &shader
->rstate
);
679 static void r600_update_derived_state(struct r600_context
*rctx
)
681 struct pipe_context
* ctx
= (struct pipe_context
*)rctx
;
683 if (!rctx
->blitter
->running
) {
684 if (rctx
->have_depth_fb
|| rctx
->have_depth_texture
)
685 r600_flush_depth_textures(rctx
);
688 if (rctx
->chip_class
< EVERGREEN
) {
689 r600_update_sampler_states(rctx
);
692 if ((rctx
->ps_shader
->shader
.two_side
!= rctx
->two_side
) ||
693 ((rctx
->chip_class
>= EVERGREEN
) && rctx
->ps_shader
->shader
.fs_write_all
&&
694 (rctx
->ps_shader
->shader
.nr_cbufs
!= rctx
->nr_cbufs
))) {
695 r600_shader_rebuild(&rctx
->context
, rctx
->ps_shader
);
698 if (rctx
->alpha_ref_dirty
) {
699 r600_update_alpha_ref(rctx
);
702 if (rctx
->ps_shader
&& ((rctx
->sprite_coord_enable
&&
703 (rctx
->ps_shader
->sprite_coord_enable
!= rctx
->sprite_coord_enable
)) ||
704 (rctx
->rasterizer
&& rctx
->rasterizer
->flatshade
!= rctx
->ps_shader
->flatshade
))) {
706 if (rctx
->chip_class
>= EVERGREEN
)
707 evergreen_pipe_shader_ps(ctx
, rctx
->ps_shader
);
709 r600_pipe_shader_ps(ctx
, rctx
->ps_shader
);
711 r600_context_pipe_state_set(rctx
, &rctx
->ps_shader
->rstate
);
714 if (rctx
->dual_src_blend
)
715 rctx
->cb_shader_mask
= rctx
->ps_shader
->ps_cb_shader_mask
| rctx
->fb_cb_shader_mask
;
717 rctx
->cb_shader_mask
= rctx
->fb_cb_shader_mask
;
720 static unsigned r600_conv_prim_to_gs_out(unsigned mode
)
722 static const int prim_conv
[] = {
723 V_028A6C_OUTPRIM_TYPE_POINTLIST
,
724 V_028A6C_OUTPRIM_TYPE_LINESTRIP
,
725 V_028A6C_OUTPRIM_TYPE_LINESTRIP
,
726 V_028A6C_OUTPRIM_TYPE_LINESTRIP
,
727 V_028A6C_OUTPRIM_TYPE_TRISTRIP
,
728 V_028A6C_OUTPRIM_TYPE_TRISTRIP
,
729 V_028A6C_OUTPRIM_TYPE_TRISTRIP
,
730 V_028A6C_OUTPRIM_TYPE_TRISTRIP
,
731 V_028A6C_OUTPRIM_TYPE_TRISTRIP
,
732 V_028A6C_OUTPRIM_TYPE_TRISTRIP
,
733 V_028A6C_OUTPRIM_TYPE_LINESTRIP
,
734 V_028A6C_OUTPRIM_TYPE_LINESTRIP
,
735 V_028A6C_OUTPRIM_TYPE_TRISTRIP
,
736 V_028A6C_OUTPRIM_TYPE_TRISTRIP
738 assert(mode
< Elements(prim_conv
));
740 return prim_conv
[mode
];
743 void r600_draw_vbo(struct pipe_context
*ctx
, const struct pipe_draw_info
*dinfo
)
745 struct r600_context
*rctx
= (struct r600_context
*)ctx
;
746 struct pipe_draw_info info
= *dinfo
;
747 struct pipe_index_buffer ib
= {};
748 unsigned prim
, mask
, ls_mask
= 0;
749 struct r600_block
*dirty_block
= NULL
, *next_block
= NULL
;
750 struct r600_atom
*state
= NULL
, *next_state
= NULL
;
751 struct radeon_winsys_cs
*cs
= rctx
->cs
;
755 if ((!info
.count
&& (info
.indexed
|| !info
.count_from_stream_output
)) ||
756 !r600_conv_pipe_prim(info
.mode
, &prim
)) {
761 if (!rctx
->vs_shader
) {
766 r600_update_derived_state(rctx
);
769 /* Initialize the index buffer struct. */
770 pipe_resource_reference(&ib
.buffer
, rctx
->index_buffer
.buffer
);
771 ib
.user_buffer
= rctx
->index_buffer
.user_buffer
;
772 ib
.index_size
= rctx
->index_buffer
.index_size
;
773 ib
.offset
= rctx
->index_buffer
.offset
+ info
.start
* ib
.index_size
;
775 /* Translate or upload, if needed. */
776 r600_translate_index_buffer(rctx
, &ib
, info
.count
);
778 ptr
= (uint8_t*)ib
.user_buffer
;
779 if (!ib
.buffer
&& ptr
) {
780 u_upload_data(rctx
->uploader
, 0, info
.count
* ib
.index_size
,
781 ptr
, &ib
.offset
, &ib
.buffer
);
784 info
.index_bias
= info
.start
;
785 if (info
.count_from_stream_output
) {
786 r600_context_draw_opaque_count(rctx
, (struct r600_so_target
*)info
.count_from_stream_output
);
790 mask
= (1ULL << ((unsigned)rctx
->framebuffer
.nr_cbufs
* 4)) - 1;
792 if (rctx
->vgt
.id
!= R600_PIPE_STATE_VGT
) {
793 rctx
->vgt
.id
= R600_PIPE_STATE_VGT
;
795 r600_pipe_state_add_reg(&rctx
->vgt
, R_008958_VGT_PRIMITIVE_TYPE
, prim
);
796 r600_pipe_state_add_reg(&rctx
->vgt
, R_028A6C_VGT_GS_OUT_PRIM_TYPE
, 0);
797 r600_pipe_state_add_reg(&rctx
->vgt
, R_028238_CB_TARGET_MASK
, rctx
->cb_target_mask
& mask
);
798 r600_pipe_state_add_reg(&rctx
->vgt
, R_02823C_CB_SHADER_MASK
, 0);
799 r600_pipe_state_add_reg(&rctx
->vgt
, R_028408_VGT_INDX_OFFSET
, info
.index_bias
);
800 r600_pipe_state_add_reg(&rctx
->vgt
, R_02840C_VGT_MULTI_PRIM_IB_RESET_INDX
, info
.restart_index
);
801 r600_pipe_state_add_reg(&rctx
->vgt
, R_028410_SX_ALPHA_TEST_CONTROL
, 0);
802 r600_pipe_state_add_reg(&rctx
->vgt
, R_028A94_VGT_MULTI_PRIM_IB_RESET_EN
, info
.primitive_restart
);
803 r600_pipe_state_add_reg(&rctx
->vgt
, R_03CFF4_SQ_VTX_START_INST_LOC
, info
.start_instance
);
804 r600_pipe_state_add_reg(&rctx
->vgt
, R_028A0C_PA_SC_LINE_STIPPLE
, 0);
805 if (rctx
->chip_class
<= R700
)
806 r600_pipe_state_add_reg(&rctx
->vgt
, R_028808_CB_COLOR_CONTROL
, rctx
->cb_color_control
);
807 r600_pipe_state_add_reg(&rctx
->vgt
, R_02881C_PA_CL_VS_OUT_CNTL
, 0);
808 r600_pipe_state_add_reg(&rctx
->vgt
, R_028810_PA_CL_CLIP_CNTL
, 0);
812 r600_pipe_state_mod_reg(&rctx
->vgt
, prim
);
813 r600_pipe_state_mod_reg(&rctx
->vgt
, r600_conv_prim_to_gs_out(info
.mode
));
814 r600_pipe_state_mod_reg(&rctx
->vgt
, rctx
->cb_target_mask
& mask
);
815 r600_pipe_state_mod_reg(&rctx
->vgt
, rctx
->cb_shader_mask
);
816 r600_pipe_state_mod_reg(&rctx
->vgt
, info
.index_bias
);
817 r600_pipe_state_mod_reg(&rctx
->vgt
, info
.restart_index
);
818 r600_pipe_state_mod_reg(&rctx
->vgt
, rctx
->sx_alpha_test_control
);
819 r600_pipe_state_mod_reg(&rctx
->vgt
, info
.primitive_restart
);
820 r600_pipe_state_mod_reg(&rctx
->vgt
, info
.start_instance
);
822 if (prim
== V_008958_DI_PT_LINELIST
)
824 else if (prim
== V_008958_DI_PT_LINESTRIP
)
826 r600_pipe_state_mod_reg(&rctx
->vgt
, S_028A0C_AUTO_RESET_CNTL(ls_mask
) | rctx
->pa_sc_line_stipple
);
827 if (rctx
->chip_class
<= R700
)
828 r600_pipe_state_mod_reg(&rctx
->vgt
, rctx
->cb_color_control
);
829 r600_pipe_state_mod_reg(&rctx
->vgt
,
830 rctx
->vs_shader
->pa_cl_vs_out_cntl
|
831 (rctx
->rasterizer
->clip_plane_enable
& rctx
->vs_shader
->shader
.clip_dist_write
));
832 r600_pipe_state_mod_reg(&rctx
->vgt
,
833 rctx
->pa_cl_clip_cntl
|
834 (rctx
->vs_shader
->shader
.clip_dist_write
||
835 rctx
->vs_shader
->shader
.vs_prohibit_ucps
?
836 0 : rctx
->rasterizer
->clip_plane_enable
& 0x3F));
838 r600_context_pipe_state_set(rctx
, &rctx
->vgt
);
840 /* Emit states (the function expects that we emit at most 17 dwords here). */
841 r600_need_cs_space(rctx
, 0, TRUE
);
843 LIST_FOR_EACH_ENTRY_SAFE(state
, next_state
, &rctx
->dirty_states
, head
) {
844 r600_emit_atom(rctx
, state
);
846 LIST_FOR_EACH_ENTRY_SAFE(dirty_block
, next_block
, &rctx
->dirty
,list
) {
847 r600_context_block_emit_dirty(rctx
, dirty_block
);
849 LIST_FOR_EACH_ENTRY_SAFE(dirty_block
, next_block
, &rctx
->resource_dirty
,list
) {
850 r600_context_block_resource_emit_dirty(rctx
, dirty_block
);
852 rctx
->pm4_dirty_cdwords
= 0;
854 /* Enable stream out if needed. */
855 if (rctx
->streamout_start
) {
856 r600_context_streamout_begin(rctx
);
857 rctx
->streamout_start
= FALSE
;
861 cs
->buf
[cs
->cdw
++] = PKT3(PKT3_INDEX_TYPE
, 0, rctx
->predicate_drawing
);
862 cs
->buf
[cs
->cdw
++] = ib
.index_size
== 4 ?
863 (VGT_INDEX_32
| (R600_BIG_ENDIAN
? VGT_DMA_SWAP_32_BIT
: 0)) :
864 (VGT_INDEX_16
| (R600_BIG_ENDIAN
? VGT_DMA_SWAP_16_BIT
: 0));
865 cs
->buf
[cs
->cdw
++] = PKT3(PKT3_NUM_INSTANCES
, 0, rctx
->predicate_drawing
);
866 cs
->buf
[cs
->cdw
++] = info
.instance_count
;
868 va
= r600_resource_va(ctx
->screen
, ib
.buffer
);
870 cs
->buf
[cs
->cdw
++] = PKT3(PKT3_DRAW_INDEX
, 3, rctx
->predicate_drawing
);
871 cs
->buf
[cs
->cdw
++] = va
;
872 cs
->buf
[cs
->cdw
++] = (va
>> 32UL) & 0xFF;
873 cs
->buf
[cs
->cdw
++] = info
.count
;
874 cs
->buf
[cs
->cdw
++] = V_0287F0_DI_SRC_SEL_DMA
;
875 cs
->buf
[cs
->cdw
++] = PKT3(PKT3_NOP
, 0, rctx
->predicate_drawing
);
876 cs
->buf
[cs
->cdw
++] = r600_context_bo_reloc(rctx
, (struct r600_resource
*)ib
.buffer
, RADEON_USAGE_READ
);
878 cs
->buf
[cs
->cdw
++] = PKT3(PKT3_DRAW_INDEX_AUTO
, 1, rctx
->predicate_drawing
);
879 cs
->buf
[cs
->cdw
++] = info
.count
;
880 cs
->buf
[cs
->cdw
++] = V_0287F0_DI_SRC_SEL_AUTO_INDEX
|
881 (info
.count_from_stream_output
? S_0287F0_USE_OPAQUE(1) : 0);
884 rctx
->flags
|= R600_CONTEXT_DST_CACHES_DIRTY
| R600_CONTEXT_DRAW_PENDING
;
886 if (rctx
->framebuffer
.zsbuf
)
888 struct pipe_resource
*tex
= rctx
->framebuffer
.zsbuf
->texture
;
889 ((struct r600_resource_texture
*)tex
)->dirty_db
= TRUE
;
892 pipe_resource_reference(&ib
.buffer
, NULL
);
895 void _r600_pipe_state_add_reg_bo(struct r600_context
*ctx
,
896 struct r600_pipe_state
*state
,
897 uint32_t offset
, uint32_t value
,
898 uint32_t range_id
, uint32_t block_id
,
899 struct r600_resource
*bo
,
900 enum radeon_bo_usage usage
)
903 struct r600_range
*range
;
904 struct r600_block
*block
;
906 if (bo
) assert(usage
);
908 range
= &ctx
->range
[range_id
];
909 block
= range
->blocks
[block_id
];
910 state
->regs
[state
->nregs
].block
= block
;
911 state
->regs
[state
->nregs
].id
= (offset
- block
->start_offset
) >> 2;
913 state
->regs
[state
->nregs
].value
= value
;
914 state
->regs
[state
->nregs
].bo
= bo
;
915 state
->regs
[state
->nregs
].bo_usage
= usage
;
918 assert(state
->nregs
< R600_BLOCK_MAX_REG
);
921 void _r600_pipe_state_add_reg(struct r600_context
*ctx
,
922 struct r600_pipe_state
*state
,
923 uint32_t offset
, uint32_t value
,
924 uint32_t range_id
, uint32_t block_id
)
926 _r600_pipe_state_add_reg_bo(ctx
, state
, offset
, value
,
927 range_id
, block_id
, NULL
, 0);
930 void r600_pipe_state_add_reg_noblock(struct r600_pipe_state
*state
,
931 uint32_t offset
, uint32_t value
,
932 struct r600_resource
*bo
,
933 enum radeon_bo_usage usage
)
935 if (bo
) assert(usage
);
937 state
->regs
[state
->nregs
].id
= offset
;
938 state
->regs
[state
->nregs
].block
= NULL
;
939 state
->regs
[state
->nregs
].value
= value
;
940 state
->regs
[state
->nregs
].bo
= bo
;
941 state
->regs
[state
->nregs
].bo_usage
= usage
;
944 assert(state
->nregs
< R600_BLOCK_MAX_REG
);
947 uint32_t r600_translate_stencil_op(int s_op
)
950 case PIPE_STENCIL_OP_KEEP
:
951 return V_028800_STENCIL_KEEP
;
952 case PIPE_STENCIL_OP_ZERO
:
953 return V_028800_STENCIL_ZERO
;
954 case PIPE_STENCIL_OP_REPLACE
:
955 return V_028800_STENCIL_REPLACE
;
956 case PIPE_STENCIL_OP_INCR
:
957 return V_028800_STENCIL_INCR
;
958 case PIPE_STENCIL_OP_DECR
:
959 return V_028800_STENCIL_DECR
;
960 case PIPE_STENCIL_OP_INCR_WRAP
:
961 return V_028800_STENCIL_INCR_WRAP
;
962 case PIPE_STENCIL_OP_DECR_WRAP
:
963 return V_028800_STENCIL_DECR_WRAP
;
964 case PIPE_STENCIL_OP_INVERT
:
965 return V_028800_STENCIL_INVERT
;
967 R600_ERR("Unknown stencil op %d", s_op
);
974 uint32_t r600_translate_fill(uint32_t func
)
977 case PIPE_POLYGON_MODE_FILL
:
979 case PIPE_POLYGON_MODE_LINE
:
981 case PIPE_POLYGON_MODE_POINT
:
989 unsigned r600_tex_wrap(unsigned wrap
)
993 case PIPE_TEX_WRAP_REPEAT
:
994 return V_03C000_SQ_TEX_WRAP
;
995 case PIPE_TEX_WRAP_CLAMP
:
996 return V_03C000_SQ_TEX_CLAMP_HALF_BORDER
;
997 case PIPE_TEX_WRAP_CLAMP_TO_EDGE
:
998 return V_03C000_SQ_TEX_CLAMP_LAST_TEXEL
;
999 case PIPE_TEX_WRAP_CLAMP_TO_BORDER
:
1000 return V_03C000_SQ_TEX_CLAMP_BORDER
;
1001 case PIPE_TEX_WRAP_MIRROR_REPEAT
:
1002 return V_03C000_SQ_TEX_MIRROR
;
1003 case PIPE_TEX_WRAP_MIRROR_CLAMP
:
1004 return V_03C000_SQ_TEX_MIRROR_ONCE_HALF_BORDER
;
1005 case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_EDGE
:
1006 return V_03C000_SQ_TEX_MIRROR_ONCE_LAST_TEXEL
;
1007 case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_BORDER
:
1008 return V_03C000_SQ_TEX_MIRROR_ONCE_BORDER
;
1012 unsigned r600_tex_filter(unsigned filter
)
1016 case PIPE_TEX_FILTER_NEAREST
:
1017 return V_03C000_SQ_TEX_XY_FILTER_POINT
;
1018 case PIPE_TEX_FILTER_LINEAR
:
1019 return V_03C000_SQ_TEX_XY_FILTER_BILINEAR
;
1023 unsigned r600_tex_mipfilter(unsigned filter
)
1026 case PIPE_TEX_MIPFILTER_NEAREST
:
1027 return V_03C000_SQ_TEX_Z_FILTER_POINT
;
1028 case PIPE_TEX_MIPFILTER_LINEAR
:
1029 return V_03C000_SQ_TEX_Z_FILTER_LINEAR
;
1031 case PIPE_TEX_MIPFILTER_NONE
:
1032 return V_03C000_SQ_TEX_Z_FILTER_NONE
;
1036 unsigned r600_tex_compare(unsigned compare
)
1040 case PIPE_FUNC_NEVER
:
1041 return V_03C000_SQ_TEX_DEPTH_COMPARE_NEVER
;
1042 case PIPE_FUNC_LESS
:
1043 return V_03C000_SQ_TEX_DEPTH_COMPARE_LESS
;
1044 case PIPE_FUNC_EQUAL
:
1045 return V_03C000_SQ_TEX_DEPTH_COMPARE_EQUAL
;
1046 case PIPE_FUNC_LEQUAL
:
1047 return V_03C000_SQ_TEX_DEPTH_COMPARE_LESSEQUAL
;
1048 case PIPE_FUNC_GREATER
:
1049 return V_03C000_SQ_TEX_DEPTH_COMPARE_GREATER
;
1050 case PIPE_FUNC_NOTEQUAL
:
1051 return V_03C000_SQ_TEX_DEPTH_COMPARE_NOTEQUAL
;
1052 case PIPE_FUNC_GEQUAL
:
1053 return V_03C000_SQ_TEX_DEPTH_COMPARE_GREATEREQUAL
;
1054 case PIPE_FUNC_ALWAYS
:
1055 return V_03C000_SQ_TEX_DEPTH_COMPARE_ALWAYS
;