r600g: atomize scissor state
[mesa.git] / src / gallium / drivers / r600 / r600_state_common.c
1 /*
2 * Copyright 2010 Red Hat Inc.
3 * 2010 Jerome Glisse
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * on the rights to use, copy, modify, merge, publish, distribute, sub
9 * license, and/or sell copies of the Software, and to permit persons to whom
10 * the Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
20 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
21 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
22 * USE OR OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie <airlied@redhat.com>
25 * Jerome Glisse <jglisse@redhat.com>
26 */
27 #include "r600_formats.h"
28 #include "r600d.h"
29
30 #include "util/u_draw_quad.h"
31 #include "util/u_upload_mgr.h"
32 #include "tgsi/tgsi_parse.h"
33 #include <byteswap.h>
34
35 #define R600_PRIM_RECTANGLE_LIST PIPE_PRIM_MAX
36
37 void r600_init_command_buffer(struct r600_command_buffer *cb, unsigned num_dw)
38 {
39 cb->buf = CALLOC(1, 4 * num_dw);
40 cb->max_num_dw = num_dw;
41 }
42
43 void r600_release_command_buffer(struct r600_command_buffer *cb)
44 {
45 FREE(cb->buf);
46 }
47
48 void r600_init_atom(struct r600_context *rctx,
49 struct r600_atom *atom,
50 unsigned id,
51 void (*emit)(struct r600_context *ctx, struct r600_atom *state),
52 unsigned num_dw)
53 {
54 assert(id < R600_NUM_ATOMS);
55 assert(rctx->atoms[id] == NULL);
56 rctx->atoms[id] = atom;
57 atom->id = id;
58 atom->emit = emit;
59 atom->num_dw = num_dw;
60 atom->dirty = false;
61 }
62
63 void r600_emit_cso_state(struct r600_context *rctx, struct r600_atom *atom)
64 {
65 r600_emit_command_buffer(rctx->cs, ((struct r600_cso_state*)atom)->cb);
66 }
67
68 void r600_emit_alphatest_state(struct r600_context *rctx, struct r600_atom *atom)
69 {
70 struct radeon_winsys_cs *cs = rctx->cs;
71 struct r600_alphatest_state *a = (struct r600_alphatest_state*)atom;
72 unsigned alpha_ref = a->sx_alpha_ref;
73
74 if (rctx->chip_class >= EVERGREEN && a->cb0_export_16bpc) {
75 alpha_ref &= ~0x1FFF;
76 }
77
78 r600_write_context_reg(cs, R_028410_SX_ALPHA_TEST_CONTROL,
79 a->sx_alpha_test_control |
80 S_028410_ALPHA_TEST_BYPASS(a->bypass));
81 r600_write_context_reg(cs, R_028438_SX_ALPHA_REF, alpha_ref);
82 }
83
84 static void r600_texture_barrier(struct pipe_context *ctx)
85 {
86 struct r600_context *rctx = (struct r600_context *)ctx;
87
88 rctx->flags |= R600_CONTEXT_CB_FLUSH | R600_CONTEXT_TEX_FLUSH;
89
90 /* R6xx errata */
91 if (rctx->chip_class == R600) {
92 rctx->flags |= R600_CONTEXT_FLUSH_AND_INV;
93 }
94 }
95
96 static unsigned r600_conv_pipe_prim(unsigned prim)
97 {
98 static const unsigned prim_conv[] = {
99 V_008958_DI_PT_POINTLIST,
100 V_008958_DI_PT_LINELIST,
101 V_008958_DI_PT_LINELOOP,
102 V_008958_DI_PT_LINESTRIP,
103 V_008958_DI_PT_TRILIST,
104 V_008958_DI_PT_TRISTRIP,
105 V_008958_DI_PT_TRIFAN,
106 V_008958_DI_PT_QUADLIST,
107 V_008958_DI_PT_QUADSTRIP,
108 V_008958_DI_PT_POLYGON,
109 V_008958_DI_PT_LINELIST_ADJ,
110 V_008958_DI_PT_LINESTRIP_ADJ,
111 V_008958_DI_PT_TRILIST_ADJ,
112 V_008958_DI_PT_TRISTRIP_ADJ,
113 V_008958_DI_PT_RECTLIST
114 };
115 return prim_conv[prim];
116 }
117
118 /* common state between evergreen and r600 */
119
120 static void r600_bind_blend_state_internal(struct r600_context *rctx,
121 struct r600_blend_state *blend, bool blend_disable)
122 {
123 unsigned color_control;
124 bool update_cb = false;
125
126 rctx->alpha_to_one = blend->alpha_to_one;
127 rctx->dual_src_blend = blend->dual_src_blend;
128
129 if (!blend_disable) {
130 r600_set_cso_state_with_cb(&rctx->blend_state, blend, &blend->buffer);
131 color_control = blend->cb_color_control;
132 } else {
133 /* Blending is disabled. */
134 r600_set_cso_state_with_cb(&rctx->blend_state, blend, &blend->buffer_no_blend);
135 color_control = blend->cb_color_control_no_blend;
136 }
137
138 /* Update derived states. */
139 if (rctx->cb_misc_state.blend_colormask != blend->cb_target_mask) {
140 rctx->cb_misc_state.blend_colormask = blend->cb_target_mask;
141 update_cb = true;
142 }
143 if (rctx->chip_class <= R700 &&
144 rctx->cb_misc_state.cb_color_control != color_control) {
145 rctx->cb_misc_state.cb_color_control = color_control;
146 update_cb = true;
147 }
148 if (rctx->cb_misc_state.dual_src_blend != blend->dual_src_blend) {
149 rctx->cb_misc_state.dual_src_blend = blend->dual_src_blend;
150 update_cb = true;
151 }
152 if (update_cb) {
153 rctx->cb_misc_state.atom.dirty = true;
154 }
155 }
156
157 static void r600_bind_blend_state(struct pipe_context *ctx, void *state)
158 {
159 struct r600_context *rctx = (struct r600_context *)ctx;
160 struct r600_blend_state *blend = (struct r600_blend_state *)state;
161
162 if (blend == NULL)
163 return;
164
165 r600_bind_blend_state_internal(rctx, blend, rctx->force_blend_disable);
166 }
167
168 static void r600_set_blend_color(struct pipe_context *ctx,
169 const struct pipe_blend_color *state)
170 {
171 struct r600_context *rctx = (struct r600_context *)ctx;
172
173 rctx->blend_color.state = *state;
174 rctx->blend_color.atom.dirty = true;
175 }
176
177 void r600_emit_blend_color(struct r600_context *rctx, struct r600_atom *atom)
178 {
179 struct radeon_winsys_cs *cs = rctx->cs;
180 struct pipe_blend_color *state = &rctx->blend_color.state;
181
182 r600_write_context_reg_seq(cs, R_028414_CB_BLEND_RED, 4);
183 r600_write_value(cs, fui(state->color[0])); /* R_028414_CB_BLEND_RED */
184 r600_write_value(cs, fui(state->color[1])); /* R_028418_CB_BLEND_GREEN */
185 r600_write_value(cs, fui(state->color[2])); /* R_02841C_CB_BLEND_BLUE */
186 r600_write_value(cs, fui(state->color[3])); /* R_028420_CB_BLEND_ALPHA */
187 }
188
189 void r600_emit_vgt_state(struct r600_context *rctx, struct r600_atom *atom)
190 {
191 struct radeon_winsys_cs *cs = rctx->cs;
192 struct r600_vgt_state *a = (struct r600_vgt_state *)atom;
193
194 r600_write_context_reg(cs, R_028A94_VGT_MULTI_PRIM_IB_RESET_EN, a->vgt_multi_prim_ib_reset_en);
195 r600_write_context_reg(cs, R_02840C_VGT_MULTI_PRIM_IB_RESET_INDX, a->vgt_multi_prim_ib_reset_indx);
196 }
197
198 void r600_emit_vgt2_state(struct r600_context *rctx, struct r600_atom *atom)
199 {
200 struct radeon_winsys_cs *cs = rctx->cs;
201 struct r600_vgt2_state *a = (struct r600_vgt2_state *)atom;
202
203 r600_write_context_reg(cs, R_028408_VGT_INDX_OFFSET, a->vgt_indx_offset);
204 }
205
206 static void r600_set_clip_state(struct pipe_context *ctx,
207 const struct pipe_clip_state *state)
208 {
209 struct r600_context *rctx = (struct r600_context *)ctx;
210 struct pipe_constant_buffer cb;
211
212 rctx->clip_state.state = *state;
213 rctx->clip_state.atom.dirty = true;
214
215 cb.buffer = NULL;
216 cb.user_buffer = state->ucp;
217 cb.buffer_offset = 0;
218 cb.buffer_size = 4*4*8;
219 ctx->set_constant_buffer(ctx, PIPE_SHADER_VERTEX, 1, &cb);
220 pipe_resource_reference(&cb.buffer, NULL);
221 }
222
223 static void r600_set_stencil_ref(struct pipe_context *ctx,
224 const struct r600_stencil_ref *state)
225 {
226 struct r600_context *rctx = (struct r600_context *)ctx;
227
228 rctx->stencil_ref.state = *state;
229 rctx->stencil_ref.atom.dirty = true;
230 }
231
232 void r600_emit_stencil_ref(struct r600_context *rctx, struct r600_atom *atom)
233 {
234 struct radeon_winsys_cs *cs = rctx->cs;
235 struct r600_stencil_ref_state *a = (struct r600_stencil_ref_state*)atom;
236
237 r600_write_context_reg_seq(cs, R_028430_DB_STENCILREFMASK, 2);
238 r600_write_value(cs, /* R_028430_DB_STENCILREFMASK */
239 S_028430_STENCILREF(a->state.ref_value[0]) |
240 S_028430_STENCILMASK(a->state.valuemask[0]) |
241 S_028430_STENCILWRITEMASK(a->state.writemask[0]));
242 r600_write_value(cs, /* R_028434_DB_STENCILREFMASK_BF */
243 S_028434_STENCILREF_BF(a->state.ref_value[1]) |
244 S_028434_STENCILMASK_BF(a->state.valuemask[1]) |
245 S_028434_STENCILWRITEMASK_BF(a->state.writemask[1]));
246 }
247
248 static void r600_set_pipe_stencil_ref(struct pipe_context *ctx,
249 const struct pipe_stencil_ref *state)
250 {
251 struct r600_context *rctx = (struct r600_context *)ctx;
252 struct r600_pipe_dsa *dsa = (struct r600_pipe_dsa*)rctx->states[R600_PIPE_STATE_DSA];
253 struct r600_stencil_ref ref;
254
255 rctx->stencil_ref.pipe_state = *state;
256
257 if (!dsa)
258 return;
259
260 ref.ref_value[0] = state->ref_value[0];
261 ref.ref_value[1] = state->ref_value[1];
262 ref.valuemask[0] = dsa->valuemask[0];
263 ref.valuemask[1] = dsa->valuemask[1];
264 ref.writemask[0] = dsa->writemask[0];
265 ref.writemask[1] = dsa->writemask[1];
266
267 r600_set_stencil_ref(ctx, &ref);
268 }
269
270 static void r600_bind_dsa_state(struct pipe_context *ctx, void *state)
271 {
272 struct r600_context *rctx = (struct r600_context *)ctx;
273 struct r600_pipe_dsa *dsa = state;
274 struct r600_pipe_state *rstate;
275 struct r600_stencil_ref ref;
276
277 if (state == NULL)
278 return;
279 rstate = &dsa->rstate;
280 rctx->states[rstate->id] = rstate;
281 r600_context_pipe_state_set(rctx, rstate);
282
283 ref.ref_value[0] = rctx->stencil_ref.pipe_state.ref_value[0];
284 ref.ref_value[1] = rctx->stencil_ref.pipe_state.ref_value[1];
285 ref.valuemask[0] = dsa->valuemask[0];
286 ref.valuemask[1] = dsa->valuemask[1];
287 ref.writemask[0] = dsa->writemask[0];
288 ref.writemask[1] = dsa->writemask[1];
289
290 r600_set_stencil_ref(ctx, &ref);
291
292 /* Update alphatest state. */
293 if (rctx->alphatest_state.sx_alpha_test_control != dsa->sx_alpha_test_control ||
294 rctx->alphatest_state.sx_alpha_ref != dsa->alpha_ref) {
295 rctx->alphatest_state.sx_alpha_test_control = dsa->sx_alpha_test_control;
296 rctx->alphatest_state.sx_alpha_ref = dsa->alpha_ref;
297 rctx->alphatest_state.atom.dirty = true;
298 }
299 }
300
301 static void r600_bind_rs_state(struct pipe_context *ctx, void *state)
302 {
303 struct r600_pipe_rasterizer *rs = (struct r600_pipe_rasterizer *)state;
304 struct r600_context *rctx = (struct r600_context *)ctx;
305
306 if (state == NULL)
307 return;
308
309 rctx->sprite_coord_enable = rs->sprite_coord_enable;
310 rctx->two_side = rs->two_side;
311 rctx->pa_sc_line_stipple = rs->pa_sc_line_stipple;
312 rctx->multisample_enable = rs->multisample_enable;
313
314 rctx->rasterizer = rs;
315
316 rctx->states[rs->rstate.id] = &rs->rstate;
317 r600_context_pipe_state_set(rctx, &rs->rstate);
318
319 if (rs->offset_enable &&
320 (rs->offset_units != rctx->poly_offset_state.offset_units ||
321 rs->offset_scale != rctx->poly_offset_state.offset_scale)) {
322 rctx->poly_offset_state.offset_units = rs->offset_units;
323 rctx->poly_offset_state.offset_scale = rs->offset_scale;
324 rctx->poly_offset_state.atom.dirty = true;
325 }
326
327 /* Update clip_misc_state. */
328 if (rctx->clip_misc_state.pa_cl_clip_cntl != rs->pa_cl_clip_cntl ||
329 rctx->clip_misc_state.clip_plane_enable != rs->clip_plane_enable) {
330 rctx->clip_misc_state.pa_cl_clip_cntl = rs->pa_cl_clip_cntl;
331 rctx->clip_misc_state.clip_plane_enable = rs->clip_plane_enable;
332 rctx->clip_misc_state.atom.dirty = true;
333 }
334
335 /* Workaround for a missing scissor enable on r600. */
336 if (rctx->chip_class == R600 &&
337 rs->scissor_enable != rctx->scissor.enable) {
338 rctx->scissor.enable = rs->scissor_enable;
339 rctx->scissor.atom.dirty = true;
340 }
341 }
342
343 static void r600_delete_rs_state(struct pipe_context *ctx, void *state)
344 {
345 struct r600_context *rctx = (struct r600_context *)ctx;
346 struct r600_pipe_rasterizer *rs = (struct r600_pipe_rasterizer *)state;
347
348 if (rctx->rasterizer == rs) {
349 rctx->rasterizer = NULL;
350 }
351 if (rctx->states[rs->rstate.id] == &rs->rstate) {
352 rctx->states[rs->rstate.id] = NULL;
353 }
354 free(rs);
355 }
356
357 static void r600_sampler_view_destroy(struct pipe_context *ctx,
358 struct pipe_sampler_view *state)
359 {
360 struct r600_pipe_sampler_view *resource = (struct r600_pipe_sampler_view *)state;
361
362 pipe_resource_reference(&state->texture, NULL);
363 FREE(resource);
364 }
365
366 void r600_sampler_states_dirty(struct r600_context *rctx,
367 struct r600_sampler_states *state)
368 {
369 if (state->dirty_mask) {
370 if (state->dirty_mask & state->has_bordercolor_mask) {
371 rctx->flags |= R600_CONTEXT_PS_PARTIAL_FLUSH;
372 }
373 state->atom.num_dw =
374 util_bitcount(state->dirty_mask & state->has_bordercolor_mask) * 11 +
375 util_bitcount(state->dirty_mask & ~state->has_bordercolor_mask) * 5;
376 state->atom.dirty = true;
377 }
378 }
379
380 static void r600_bind_sampler_states(struct pipe_context *pipe,
381 unsigned shader,
382 unsigned start,
383 unsigned count, void **states)
384 {
385 struct r600_context *rctx = (struct r600_context *)pipe;
386 struct r600_textures_info *dst = &rctx->samplers[shader];
387 struct r600_pipe_sampler_state **rstates = (struct r600_pipe_sampler_state**)states;
388 int seamless_cube_map = -1;
389 unsigned i;
390 /* This sets 1-bit for states with index >= count. */
391 uint32_t disable_mask = ~((1ull << count) - 1);
392 /* These are the new states set by this function. */
393 uint32_t new_mask = 0;
394
395 assert(start == 0); /* XXX fix below */
396
397 for (i = 0; i < count; i++) {
398 struct r600_pipe_sampler_state *rstate = rstates[i];
399
400 if (rstate == dst->states.states[i]) {
401 continue;
402 }
403
404 if (rstate) {
405 if (rstate->border_color_use) {
406 dst->states.has_bordercolor_mask |= 1 << i;
407 } else {
408 dst->states.has_bordercolor_mask &= ~(1 << i);
409 }
410 seamless_cube_map = rstate->seamless_cube_map;
411
412 new_mask |= 1 << i;
413 } else {
414 disable_mask |= 1 << i;
415 }
416 }
417
418 memcpy(dst->states.states, rstates, sizeof(void*) * count);
419 memset(dst->states.states + count, 0, sizeof(void*) * (NUM_TEX_UNITS - count));
420
421 dst->states.enabled_mask &= ~disable_mask;
422 dst->states.dirty_mask &= dst->states.enabled_mask;
423 dst->states.enabled_mask |= new_mask;
424 dst->states.dirty_mask |= new_mask;
425 dst->states.has_bordercolor_mask &= dst->states.enabled_mask;
426
427 r600_sampler_states_dirty(rctx, &dst->states);
428
429 /* Seamless cubemap state. */
430 if (rctx->chip_class <= R700 &&
431 seamless_cube_map != -1 &&
432 seamless_cube_map != rctx->seamless_cube_map.enabled) {
433 /* change in TA_CNTL_AUX need a pipeline flush */
434 rctx->flags |= R600_CONTEXT_PS_PARTIAL_FLUSH;
435 rctx->seamless_cube_map.enabled = seamless_cube_map;
436 rctx->seamless_cube_map.atom.dirty = true;
437 }
438 }
439
440 static void r600_bind_vs_sampler_states(struct pipe_context *ctx, unsigned count, void **states)
441 {
442 r600_bind_sampler_states(ctx, PIPE_SHADER_VERTEX, 0, count, states);
443 }
444
445 static void r600_bind_ps_sampler_states(struct pipe_context *ctx, unsigned count, void **states)
446 {
447 r600_bind_sampler_states(ctx, PIPE_SHADER_FRAGMENT, 0, count, states);
448 }
449
450 static void r600_delete_sampler_state(struct pipe_context *ctx, void *state)
451 {
452 free(state);
453 }
454
455 static void r600_delete_blend_state(struct pipe_context *ctx, void *state)
456 {
457 struct r600_blend_state *blend = (struct r600_blend_state*)state;
458
459 r600_release_command_buffer(&blend->buffer);
460 r600_release_command_buffer(&blend->buffer_no_blend);
461 FREE(blend);
462 }
463
464 static void r600_delete_state(struct pipe_context *ctx, void *state)
465 {
466 struct r600_context *rctx = (struct r600_context *)ctx;
467 struct r600_pipe_state *rstate = (struct r600_pipe_state *)state;
468
469 if (rctx->states[rstate->id] == rstate) {
470 rctx->states[rstate->id] = NULL;
471 }
472 for (int i = 0; i < rstate->nregs; i++) {
473 pipe_resource_reference((struct pipe_resource**)&rstate->regs[i].bo, NULL);
474 }
475 free(rstate);
476 }
477
478 static void r600_bind_vertex_elements(struct pipe_context *ctx, void *state)
479 {
480 struct r600_context *rctx = (struct r600_context *)ctx;
481
482 r600_set_cso_state(&rctx->vertex_fetch_shader, state);
483 }
484
485 static void r600_delete_vertex_elements(struct pipe_context *ctx, void *state)
486 {
487 pipe_resource_reference((struct pipe_resource**)&state, NULL);
488 }
489
490 static void r600_set_index_buffer(struct pipe_context *ctx,
491 const struct pipe_index_buffer *ib)
492 {
493 struct r600_context *rctx = (struct r600_context *)ctx;
494
495 if (ib) {
496 pipe_resource_reference(&rctx->index_buffer.buffer, ib->buffer);
497 memcpy(&rctx->index_buffer, ib, sizeof(*ib));
498 } else {
499 pipe_resource_reference(&rctx->index_buffer.buffer, NULL);
500 }
501 }
502
503 void r600_vertex_buffers_dirty(struct r600_context *rctx)
504 {
505 if (rctx->vertex_buffer_state.dirty_mask) {
506 rctx->flags |= rctx->has_vertex_cache ? R600_CONTEXT_VTX_FLUSH : R600_CONTEXT_TEX_FLUSH;
507 rctx->vertex_buffer_state.atom.num_dw = (rctx->chip_class >= EVERGREEN ? 12 : 11) *
508 util_bitcount(rctx->vertex_buffer_state.dirty_mask);
509 rctx->vertex_buffer_state.atom.dirty = true;
510 }
511 }
512
513 static void r600_set_vertex_buffers(struct pipe_context *ctx, unsigned count,
514 const struct pipe_vertex_buffer *input)
515 {
516 struct r600_context *rctx = (struct r600_context *)ctx;
517 struct r600_vertexbuf_state *state = &rctx->vertex_buffer_state;
518 struct pipe_vertex_buffer *vb = state->vb;
519 unsigned i;
520 /* This sets 1-bit for buffers with index >= count. */
521 uint32_t disable_mask = ~((1ull << count) - 1);
522 /* These are the new buffers set by this function. */
523 uint32_t new_buffer_mask = 0;
524
525 /* Set buffers with index >= count to NULL. */
526 uint32_t remaining_buffers_mask =
527 rctx->vertex_buffer_state.enabled_mask & disable_mask;
528
529 while (remaining_buffers_mask) {
530 i = u_bit_scan(&remaining_buffers_mask);
531 pipe_resource_reference(&vb[i].buffer, NULL);
532 }
533
534 /* Set vertex buffers. */
535 for (i = 0; i < count; i++) {
536 if (memcmp(&input[i], &vb[i], sizeof(struct pipe_vertex_buffer))) {
537 if (input[i].buffer) {
538 vb[i].stride = input[i].stride;
539 vb[i].buffer_offset = input[i].buffer_offset;
540 pipe_resource_reference(&vb[i].buffer, input[i].buffer);
541 new_buffer_mask |= 1 << i;
542 } else {
543 pipe_resource_reference(&vb[i].buffer, NULL);
544 disable_mask |= 1 << i;
545 }
546 }
547 }
548
549 rctx->vertex_buffer_state.enabled_mask &= ~disable_mask;
550 rctx->vertex_buffer_state.dirty_mask &= rctx->vertex_buffer_state.enabled_mask;
551 rctx->vertex_buffer_state.enabled_mask |= new_buffer_mask;
552 rctx->vertex_buffer_state.dirty_mask |= new_buffer_mask;
553
554 r600_vertex_buffers_dirty(rctx);
555 }
556
557 void r600_sampler_views_dirty(struct r600_context *rctx,
558 struct r600_samplerview_state *state)
559 {
560 if (state->dirty_mask) {
561 rctx->flags |= R600_CONTEXT_TEX_FLUSH;
562 state->atom.num_dw = (rctx->chip_class >= EVERGREEN ? 14 : 13) *
563 util_bitcount(state->dirty_mask);
564 state->atom.dirty = true;
565 }
566 }
567
568 static void r600_set_sampler_views(struct pipe_context *pipe, unsigned shader,
569 unsigned start, unsigned count,
570 struct pipe_sampler_view **views)
571 {
572 struct r600_context *rctx = (struct r600_context *) pipe;
573 struct r600_textures_info *dst = &rctx->samplers[shader];
574 struct r600_pipe_sampler_view **rviews = (struct r600_pipe_sampler_view **)views;
575 uint32_t dirty_sampler_states_mask = 0;
576 unsigned i;
577 /* This sets 1-bit for textures with index >= count. */
578 uint32_t disable_mask = ~((1ull << count) - 1);
579 /* These are the new textures set by this function. */
580 uint32_t new_mask = 0;
581
582 /* Set textures with index >= count to NULL. */
583 uint32_t remaining_mask;
584
585 assert(start == 0); /* XXX fix below */
586
587 remaining_mask = dst->views.enabled_mask & disable_mask;
588
589 while (remaining_mask) {
590 i = u_bit_scan(&remaining_mask);
591 assert(dst->views.views[i]);
592
593 pipe_sampler_view_reference((struct pipe_sampler_view **)&dst->views.views[i], NULL);
594 }
595
596 for (i = 0; i < count; i++) {
597 if (rviews[i] == dst->views.views[i]) {
598 continue;
599 }
600
601 if (rviews[i]) {
602 struct r600_texture *rtex =
603 (struct r600_texture*)rviews[i]->base.texture;
604
605 if (rtex->is_depth && !rtex->is_flushing_texture) {
606 dst->views.compressed_depthtex_mask |= 1 << i;
607 } else {
608 dst->views.compressed_depthtex_mask &= ~(1 << i);
609 }
610
611 /* Track compressed colorbuffers for Evergreen (Cayman doesn't need this). */
612 if (rctx->chip_class != CAYMAN && rtex->cmask_size && rtex->fmask_size) {
613 dst->views.compressed_colortex_mask |= 1 << i;
614 } else {
615 dst->views.compressed_colortex_mask &= ~(1 << i);
616 }
617
618 /* Changing from array to non-arrays textures and vice versa requires
619 * updating TEX_ARRAY_OVERRIDE in sampler states on R6xx-R7xx. */
620 if (rctx->chip_class <= R700 &&
621 (dst->states.enabled_mask & (1 << i)) &&
622 (rviews[i]->base.texture->target == PIPE_TEXTURE_1D_ARRAY ||
623 rviews[i]->base.texture->target == PIPE_TEXTURE_2D_ARRAY) != dst->is_array_sampler[i]) {
624 dirty_sampler_states_mask |= 1 << i;
625 }
626
627 pipe_sampler_view_reference((struct pipe_sampler_view **)&dst->views.views[i], views[i]);
628 new_mask |= 1 << i;
629 } else {
630 pipe_sampler_view_reference((struct pipe_sampler_view **)&dst->views.views[i], NULL);
631 disable_mask |= 1 << i;
632 }
633 }
634
635 dst->views.enabled_mask &= ~disable_mask;
636 dst->views.dirty_mask &= dst->views.enabled_mask;
637 dst->views.enabled_mask |= new_mask;
638 dst->views.dirty_mask |= new_mask;
639 dst->views.compressed_depthtex_mask &= dst->views.enabled_mask;
640 dst->views.compressed_colortex_mask &= dst->views.enabled_mask;
641
642 r600_sampler_views_dirty(rctx, &dst->views);
643
644 if (dirty_sampler_states_mask) {
645 dst->states.dirty_mask |= dirty_sampler_states_mask;
646 r600_sampler_states_dirty(rctx, &dst->states);
647 }
648 }
649
650 static void r600_set_vs_sampler_views(struct pipe_context *ctx, unsigned count,
651 struct pipe_sampler_view **views)
652 {
653 r600_set_sampler_views(ctx, PIPE_SHADER_VERTEX, 0, count, views);
654 }
655
656 static void r600_set_ps_sampler_views(struct pipe_context *ctx, unsigned count,
657 struct pipe_sampler_view **views)
658 {
659 r600_set_sampler_views(ctx, PIPE_SHADER_FRAGMENT, 0, count, views);
660 }
661
662 static void r600_set_viewport_state(struct pipe_context *ctx,
663 const struct pipe_viewport_state *state)
664 {
665 struct r600_context *rctx = (struct r600_context *)ctx;
666
667 rctx->viewport.state = *state;
668 rctx->viewport.atom.dirty = true;
669 }
670
671 void r600_emit_viewport_state(struct r600_context *rctx, struct r600_atom *atom)
672 {
673 struct radeon_winsys_cs *cs = rctx->cs;
674 struct pipe_viewport_state *state = &rctx->viewport.state;
675
676 r600_write_context_reg_seq(cs, R_02843C_PA_CL_VPORT_XSCALE_0, 6);
677 r600_write_value(cs, fui(state->scale[0])); /* R_02843C_PA_CL_VPORT_XSCALE_0 */
678 r600_write_value(cs, fui(state->translate[0])); /* R_028440_PA_CL_VPORT_XOFFSET_0 */
679 r600_write_value(cs, fui(state->scale[1])); /* R_028444_PA_CL_VPORT_YSCALE_0 */
680 r600_write_value(cs, fui(state->translate[1])); /* R_028448_PA_CL_VPORT_YOFFSET_0 */
681 r600_write_value(cs, fui(state->scale[2])); /* R_02844C_PA_CL_VPORT_ZSCALE_0 */
682 r600_write_value(cs, fui(state->translate[2])); /* R_028450_PA_CL_VPORT_ZOFFSET_0 */
683 }
684
685 /* Compute the key for the hw shader variant */
686 static INLINE struct r600_shader_key r600_shader_selector_key(struct pipe_context * ctx,
687 struct r600_pipe_shader_selector * sel)
688 {
689 struct r600_context *rctx = (struct r600_context *)ctx;
690 struct r600_shader_key key;
691 memset(&key, 0, sizeof(key));
692
693 if (sel->type == PIPE_SHADER_FRAGMENT) {
694 key.color_two_side = rctx->two_side;
695 key.alpha_to_one = rctx->alpha_to_one &&
696 rctx->multisample_enable &&
697 !rctx->framebuffer.cb0_is_integer;
698 key.nr_cbufs = rctx->framebuffer.state.nr_cbufs;
699 /* Dual-source blending only makes sense with nr_cbufs == 1. */
700 if (key.nr_cbufs == 1 && rctx->dual_src_blend)
701 key.nr_cbufs = 2;
702 }
703 return key;
704 }
705
706 /* Select the hw shader variant depending on the current state.
707 * (*dirty) is set to 1 if current variant was changed */
708 static int r600_shader_select(struct pipe_context *ctx,
709 struct r600_pipe_shader_selector* sel,
710 unsigned *dirty)
711 {
712 struct r600_shader_key key;
713 struct r600_context *rctx = (struct r600_context *)ctx;
714 struct r600_pipe_shader * shader = NULL;
715 int r;
716
717 key = r600_shader_selector_key(ctx, sel);
718
719 /* Check if we don't need to change anything.
720 * This path is also used for most shaders that don't need multiple
721 * variants, it will cost just a computation of the key and this
722 * test. */
723 if (likely(sel->current && memcmp(&sel->current->key, &key, sizeof(key)) == 0)) {
724 return 0;
725 }
726
727 /* lookup if we have other variants in the list */
728 if (sel->num_shaders > 1) {
729 struct r600_pipe_shader *p = sel->current, *c = p->next_variant;
730
731 while (c && memcmp(&c->key, &key, sizeof(key)) != 0) {
732 p = c;
733 c = c->next_variant;
734 }
735
736 if (c) {
737 p->next_variant = c->next_variant;
738 shader = c;
739 }
740 }
741
742 if (unlikely(!shader)) {
743 shader = CALLOC(1, sizeof(struct r600_pipe_shader));
744 shader->selector = sel;
745
746 r = r600_pipe_shader_create(ctx, shader, key);
747 if (unlikely(r)) {
748 R600_ERR("Failed to build shader variant (type=%u) %d\n",
749 sel->type, r);
750 sel->current = NULL;
751 return r;
752 }
753
754 /* We don't know the value of nr_ps_max_color_exports until we built
755 * at least one variant, so we may need to recompute the key after
756 * building first variant. */
757 if (sel->type == PIPE_SHADER_FRAGMENT &&
758 sel->num_shaders == 0) {
759 sel->nr_ps_max_color_exports = shader->shader.nr_ps_max_color_exports;
760 key = r600_shader_selector_key(ctx, sel);
761 }
762
763 shader->key = key;
764 sel->num_shaders++;
765 }
766
767 if (dirty)
768 *dirty = 1;
769
770 shader->next_variant = sel->current;
771 sel->current = shader;
772
773 if (rctx->chip_class < EVERGREEN && rctx->ps_shader && rctx->vs_shader) {
774 r600_adjust_gprs(rctx);
775 }
776
777 if (rctx->ps_shader &&
778 rctx->cb_misc_state.nr_ps_color_outputs != rctx->ps_shader->current->nr_ps_color_outputs) {
779 rctx->cb_misc_state.nr_ps_color_outputs = rctx->ps_shader->current->nr_ps_color_outputs;
780 rctx->cb_misc_state.atom.dirty = true;
781 }
782 return 0;
783 }
784
785 static void *r600_create_shader_state(struct pipe_context *ctx,
786 const struct pipe_shader_state *state,
787 unsigned pipe_shader_type)
788 {
789 struct r600_pipe_shader_selector *sel = CALLOC_STRUCT(r600_pipe_shader_selector);
790 int r;
791
792 sel->type = pipe_shader_type;
793 sel->tokens = tgsi_dup_tokens(state->tokens);
794 sel->so = state->stream_output;
795
796 r = r600_shader_select(ctx, sel, NULL);
797 if (r)
798 return NULL;
799
800 return sel;
801 }
802
803 static void *r600_create_ps_state(struct pipe_context *ctx,
804 const struct pipe_shader_state *state)
805 {
806 return r600_create_shader_state(ctx, state, PIPE_SHADER_FRAGMENT);
807 }
808
809 static void *r600_create_vs_state(struct pipe_context *ctx,
810 const struct pipe_shader_state *state)
811 {
812 return r600_create_shader_state(ctx, state, PIPE_SHADER_VERTEX);
813 }
814
815 static void r600_bind_ps_state(struct pipe_context *ctx, void *state)
816 {
817 struct r600_context *rctx = (struct r600_context *)ctx;
818
819 if (!state)
820 state = rctx->dummy_pixel_shader;
821
822 rctx->ps_shader = (struct r600_pipe_shader_selector *)state;
823 r600_context_pipe_state_set(rctx, &rctx->ps_shader->current->rstate);
824
825 if (rctx->chip_class <= R700) {
826 bool multiwrite = rctx->ps_shader->current->shader.fs_write_all;
827
828 if (rctx->cb_misc_state.multiwrite != multiwrite) {
829 rctx->cb_misc_state.multiwrite = multiwrite;
830 rctx->cb_misc_state.atom.dirty = true;
831 }
832
833 if (rctx->vs_shader)
834 r600_adjust_gprs(rctx);
835 }
836
837 if (rctx->cb_misc_state.nr_ps_color_outputs != rctx->ps_shader->current->nr_ps_color_outputs) {
838 rctx->cb_misc_state.nr_ps_color_outputs = rctx->ps_shader->current->nr_ps_color_outputs;
839 rctx->cb_misc_state.atom.dirty = true;
840 }
841 }
842
843 static void r600_bind_vs_state(struct pipe_context *ctx, void *state)
844 {
845 struct r600_context *rctx = (struct r600_context *)ctx;
846
847 rctx->vs_shader = (struct r600_pipe_shader_selector *)state;
848 if (state) {
849 r600_context_pipe_state_set(rctx, &rctx->vs_shader->current->rstate);
850
851 if (rctx->chip_class < EVERGREEN && rctx->ps_shader)
852 r600_adjust_gprs(rctx);
853
854 /* Update clip misc state. */
855 if (rctx->vs_shader->current->pa_cl_vs_out_cntl != rctx->clip_misc_state.pa_cl_vs_out_cntl ||
856 rctx->vs_shader->current->shader.clip_dist_write != rctx->clip_misc_state.clip_dist_write) {
857 rctx->clip_misc_state.pa_cl_vs_out_cntl = rctx->vs_shader->current->pa_cl_vs_out_cntl;
858 rctx->clip_misc_state.clip_dist_write = rctx->vs_shader->current->shader.clip_dist_write;
859 rctx->clip_misc_state.atom.dirty = true;
860 }
861 }
862 }
863
864 static void r600_delete_shader_selector(struct pipe_context *ctx,
865 struct r600_pipe_shader_selector *sel)
866 {
867 struct r600_pipe_shader *p = sel->current, *c;
868 while (p) {
869 c = p->next_variant;
870 r600_pipe_shader_destroy(ctx, p);
871 free(p);
872 p = c;
873 }
874
875 free(sel->tokens);
876 free(sel);
877 }
878
879
880 static void r600_delete_ps_state(struct pipe_context *ctx, void *state)
881 {
882 struct r600_context *rctx = (struct r600_context *)ctx;
883 struct r600_pipe_shader_selector *sel = (struct r600_pipe_shader_selector *)state;
884
885 if (rctx->ps_shader == sel) {
886 rctx->ps_shader = NULL;
887 }
888
889 r600_delete_shader_selector(ctx, sel);
890 }
891
892 static void r600_delete_vs_state(struct pipe_context *ctx, void *state)
893 {
894 struct r600_context *rctx = (struct r600_context *)ctx;
895 struct r600_pipe_shader_selector *sel = (struct r600_pipe_shader_selector *)state;
896
897 if (rctx->vs_shader == sel) {
898 rctx->vs_shader = NULL;
899 }
900
901 r600_delete_shader_selector(ctx, sel);
902 }
903
904 void r600_constant_buffers_dirty(struct r600_context *rctx, struct r600_constbuf_state *state)
905 {
906 if (state->dirty_mask) {
907 rctx->flags |= R600_CONTEXT_SHADERCONST_FLUSH;
908 state->atom.num_dw = rctx->chip_class >= EVERGREEN ? util_bitcount(state->dirty_mask)*20
909 : util_bitcount(state->dirty_mask)*19;
910 state->atom.dirty = true;
911 }
912 }
913
914 static void r600_set_constant_buffer(struct pipe_context *ctx, uint shader, uint index,
915 struct pipe_constant_buffer *input)
916 {
917 struct r600_context *rctx = (struct r600_context *)ctx;
918 struct r600_constbuf_state *state = &rctx->constbuf_state[shader];
919 struct pipe_constant_buffer *cb;
920 const uint8_t *ptr;
921
922 /* Note that the state tracker can unbind constant buffers by
923 * passing NULL here.
924 */
925 if (unlikely(!input)) {
926 state->enabled_mask &= ~(1 << index);
927 state->dirty_mask &= ~(1 << index);
928 pipe_resource_reference(&state->cb[index].buffer, NULL);
929 return;
930 }
931
932 cb = &state->cb[index];
933 cb->buffer_size = input->buffer_size;
934
935 ptr = input->user_buffer;
936
937 if (ptr) {
938 /* Upload the user buffer. */
939 if (R600_BIG_ENDIAN) {
940 uint32_t *tmpPtr;
941 unsigned i, size = input->buffer_size;
942
943 if (!(tmpPtr = malloc(size))) {
944 R600_ERR("Failed to allocate BE swap buffer.\n");
945 return;
946 }
947
948 for (i = 0; i < size / 4; ++i) {
949 tmpPtr[i] = bswap_32(((uint32_t *)ptr)[i]);
950 }
951
952 u_upload_data(rctx->uploader, 0, size, tmpPtr, &cb->buffer_offset, &cb->buffer);
953 free(tmpPtr);
954 } else {
955 u_upload_data(rctx->uploader, 0, input->buffer_size, ptr, &cb->buffer_offset, &cb->buffer);
956 }
957 } else {
958 /* Setup the hw buffer. */
959 cb->buffer_offset = input->buffer_offset;
960 pipe_resource_reference(&cb->buffer, input->buffer);
961 }
962
963 state->enabled_mask |= 1 << index;
964 state->dirty_mask |= 1 << index;
965 r600_constant_buffers_dirty(rctx, state);
966 }
967
968 static struct pipe_stream_output_target *
969 r600_create_so_target(struct pipe_context *ctx,
970 struct pipe_resource *buffer,
971 unsigned buffer_offset,
972 unsigned buffer_size)
973 {
974 struct r600_context *rctx = (struct r600_context *)ctx;
975 struct r600_so_target *t;
976 void *ptr;
977
978 t = CALLOC_STRUCT(r600_so_target);
979 if (!t) {
980 return NULL;
981 }
982
983 t->b.reference.count = 1;
984 t->b.context = ctx;
985 pipe_resource_reference(&t->b.buffer, buffer);
986 t->b.buffer_offset = buffer_offset;
987 t->b.buffer_size = buffer_size;
988
989 t->filled_size = (struct r600_resource*)
990 pipe_buffer_create(ctx->screen, PIPE_BIND_CUSTOM, PIPE_USAGE_STATIC, 4);
991 ptr = rctx->ws->buffer_map(t->filled_size->cs_buf, rctx->cs, PIPE_TRANSFER_WRITE);
992 memset(ptr, 0, t->filled_size->buf->size);
993 rctx->ws->buffer_unmap(t->filled_size->cs_buf);
994
995 return &t->b;
996 }
997
998 static void r600_so_target_destroy(struct pipe_context *ctx,
999 struct pipe_stream_output_target *target)
1000 {
1001 struct r600_so_target *t = (struct r600_so_target*)target;
1002 pipe_resource_reference(&t->b.buffer, NULL);
1003 pipe_resource_reference((struct pipe_resource**)&t->filled_size, NULL);
1004 FREE(t);
1005 }
1006
1007 static void r600_set_so_targets(struct pipe_context *ctx,
1008 unsigned num_targets,
1009 struct pipe_stream_output_target **targets,
1010 unsigned append_bitmask)
1011 {
1012 struct r600_context *rctx = (struct r600_context *)ctx;
1013 unsigned i;
1014
1015 /* Stop streamout. */
1016 if (rctx->num_so_targets && !rctx->streamout_start) {
1017 r600_context_streamout_end(rctx);
1018 }
1019
1020 /* Set the new targets. */
1021 for (i = 0; i < num_targets; i++) {
1022 pipe_so_target_reference((struct pipe_stream_output_target**)&rctx->so_targets[i], targets[i]);
1023 }
1024 for (; i < rctx->num_so_targets; i++) {
1025 pipe_so_target_reference((struct pipe_stream_output_target**)&rctx->so_targets[i], NULL);
1026 }
1027
1028 rctx->num_so_targets = num_targets;
1029 rctx->streamout_start = num_targets != 0;
1030 rctx->streamout_append_bitmask = append_bitmask;
1031 }
1032
1033 static void r600_set_sample_mask(struct pipe_context *pipe, unsigned sample_mask)
1034 {
1035 struct r600_context *rctx = (struct r600_context*)pipe;
1036
1037 if (rctx->sample_mask.sample_mask == (uint16_t)sample_mask)
1038 return;
1039
1040 rctx->sample_mask.sample_mask = sample_mask;
1041 rctx->sample_mask.atom.dirty = true;
1042 }
1043
1044 static void r600_update_derived_state(struct r600_context *rctx)
1045 {
1046 struct pipe_context * ctx = (struct pipe_context*)rctx;
1047 unsigned ps_dirty = 0;
1048 bool blend_disable;
1049
1050 if (!rctx->blitter->running) {
1051 unsigned i;
1052
1053 /* Decompress textures if needed. */
1054 for (i = 0; i < PIPE_SHADER_TYPES; i++) {
1055 struct r600_samplerview_state *views = &rctx->samplers[i].views;
1056 if (views->compressed_depthtex_mask) {
1057 r600_decompress_depth_textures(rctx, views);
1058 }
1059 if (views->compressed_colortex_mask) {
1060 r600_decompress_color_textures(rctx, views);
1061 }
1062 }
1063 }
1064
1065 r600_shader_select(ctx, rctx->ps_shader, &ps_dirty);
1066
1067 if (rctx->ps_shader && ((rctx->sprite_coord_enable &&
1068 (rctx->ps_shader->current->sprite_coord_enable != rctx->sprite_coord_enable)) ||
1069 (rctx->rasterizer && rctx->rasterizer->flatshade != rctx->ps_shader->current->flatshade))) {
1070
1071 if (rctx->chip_class >= EVERGREEN)
1072 evergreen_pipe_shader_ps(ctx, rctx->ps_shader->current);
1073 else
1074 r600_pipe_shader_ps(ctx, rctx->ps_shader->current);
1075
1076 ps_dirty = 1;
1077 }
1078
1079 if (ps_dirty)
1080 r600_context_pipe_state_set(rctx, &rctx->ps_shader->current->rstate);
1081
1082 blend_disable = (rctx->dual_src_blend &&
1083 rctx->ps_shader->current->nr_ps_color_outputs < 2);
1084
1085 if (blend_disable != rctx->force_blend_disable) {
1086 rctx->force_blend_disable = blend_disable;
1087 r600_bind_blend_state_internal(rctx,
1088 rctx->blend_state.cso,
1089 blend_disable);
1090 }
1091
1092 if (rctx->chip_class >= EVERGREEN) {
1093 evergreen_update_dual_export_state(rctx);
1094 } else {
1095 r600_update_dual_export_state(rctx);
1096 }
1097 }
1098
1099 static unsigned r600_conv_prim_to_gs_out(unsigned mode)
1100 {
1101 static const int prim_conv[] = {
1102 V_028A6C_OUTPRIM_TYPE_POINTLIST,
1103 V_028A6C_OUTPRIM_TYPE_LINESTRIP,
1104 V_028A6C_OUTPRIM_TYPE_LINESTRIP,
1105 V_028A6C_OUTPRIM_TYPE_LINESTRIP,
1106 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1107 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1108 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1109 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1110 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1111 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1112 V_028A6C_OUTPRIM_TYPE_LINESTRIP,
1113 V_028A6C_OUTPRIM_TYPE_LINESTRIP,
1114 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1115 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1116 V_028A6C_OUTPRIM_TYPE_TRISTRIP
1117 };
1118 assert(mode < Elements(prim_conv));
1119
1120 return prim_conv[mode];
1121 }
1122
1123 void r600_emit_clip_misc_state(struct r600_context *rctx, struct r600_atom *atom)
1124 {
1125 struct radeon_winsys_cs *cs = rctx->cs;
1126 struct r600_clip_misc_state *state = &rctx->clip_misc_state;
1127
1128 r600_write_context_reg(cs, R_028810_PA_CL_CLIP_CNTL,
1129 state->pa_cl_clip_cntl |
1130 (state->clip_dist_write ? 0 : state->clip_plane_enable & 0x3F));
1131 r600_write_context_reg(cs, R_02881C_PA_CL_VS_OUT_CNTL,
1132 state->pa_cl_vs_out_cntl |
1133 (state->clip_plane_enable & state->clip_dist_write));
1134 }
1135
1136 static void r600_draw_vbo(struct pipe_context *ctx, const struct pipe_draw_info *dinfo)
1137 {
1138 struct r600_context *rctx = (struct r600_context *)ctx;
1139 struct pipe_draw_info info = *dinfo;
1140 struct pipe_index_buffer ib = {};
1141 unsigned i;
1142 struct r600_block *dirty_block = NULL, *next_block = NULL;
1143 struct radeon_winsys_cs *cs = rctx->cs;
1144 uint64_t va;
1145 uint8_t *ptr;
1146
1147 if (!info.count && (info.indexed || !info.count_from_stream_output)) {
1148 assert(0);
1149 return;
1150 }
1151
1152 if (!rctx->vs_shader) {
1153 assert(0);
1154 return;
1155 }
1156
1157 r600_update_derived_state(rctx);
1158
1159 if (info.indexed) {
1160 /* Initialize the index buffer struct. */
1161 pipe_resource_reference(&ib.buffer, rctx->index_buffer.buffer);
1162 ib.user_buffer = rctx->index_buffer.user_buffer;
1163 ib.index_size = rctx->index_buffer.index_size;
1164 ib.offset = rctx->index_buffer.offset + info.start * ib.index_size;
1165
1166 /* Translate or upload, if needed. */
1167 r600_translate_index_buffer(rctx, &ib, info.count);
1168
1169 ptr = (uint8_t*)ib.user_buffer;
1170 if (!ib.buffer && ptr) {
1171 u_upload_data(rctx->uploader, 0, info.count * ib.index_size,
1172 ptr, &ib.offset, &ib.buffer);
1173 }
1174 } else {
1175 info.index_bias = info.start;
1176 }
1177
1178 /* Enable stream out if needed. */
1179 if (rctx->streamout_start) {
1180 r600_context_streamout_begin(rctx);
1181 rctx->streamout_start = FALSE;
1182 }
1183
1184 /* Set the index offset and multi primitive */
1185 if (rctx->vgt2_state.vgt_indx_offset != info.index_bias) {
1186 rctx->vgt2_state.vgt_indx_offset = info.index_bias;
1187 rctx->vgt2_state.atom.dirty = true;
1188 }
1189 if (rctx->vgt_state.vgt_multi_prim_ib_reset_en != info.primitive_restart ||
1190 rctx->vgt_state.vgt_multi_prim_ib_reset_indx != info.restart_index) {
1191 rctx->vgt_state.vgt_multi_prim_ib_reset_en = info.primitive_restart;
1192 rctx->vgt_state.vgt_multi_prim_ib_reset_indx = info.restart_index;
1193 rctx->vgt_state.atom.dirty = true;
1194 }
1195
1196 /* Emit states (the function expects that we emit at most 17 dwords here). */
1197 r600_need_cs_space(rctx, 0, TRUE);
1198 r600_flush_emit(rctx);
1199
1200 for (i = 0; i < R600_NUM_ATOMS; i++) {
1201 if (rctx->atoms[i] == NULL || !rctx->atoms[i]->dirty) {
1202 continue;
1203 }
1204 r600_emit_atom(rctx, rctx->atoms[i]);
1205 }
1206 LIST_FOR_EACH_ENTRY_SAFE(dirty_block, next_block, &rctx->dirty,list) {
1207 r600_context_block_emit_dirty(rctx, dirty_block, 0 /* pkt_flags */);
1208 }
1209 rctx->pm4_dirty_cdwords = 0;
1210
1211 /* Update start instance. */
1212 if (rctx->last_start_instance != info.start_instance) {
1213 r600_write_ctl_const(cs, R_03CFF4_SQ_VTX_START_INST_LOC, info.start_instance);
1214 rctx->last_start_instance = info.start_instance;
1215 }
1216
1217 /* Update the primitive type. */
1218 if (rctx->last_primitive_type != info.mode) {
1219 unsigned ls_mask = 0;
1220
1221 if (info.mode == PIPE_PRIM_LINES)
1222 ls_mask = 1;
1223 else if (info.mode == PIPE_PRIM_LINE_STRIP ||
1224 info.mode == PIPE_PRIM_LINE_LOOP)
1225 ls_mask = 2;
1226
1227 r600_write_context_reg(cs, R_028A0C_PA_SC_LINE_STIPPLE,
1228 S_028A0C_AUTO_RESET_CNTL(ls_mask) | rctx->pa_sc_line_stipple);
1229 r600_write_context_reg(cs, R_028A6C_VGT_GS_OUT_PRIM_TYPE,
1230 r600_conv_prim_to_gs_out(info.mode));
1231 r600_write_config_reg(cs, R_008958_VGT_PRIMITIVE_TYPE,
1232 r600_conv_pipe_prim(info.mode));
1233
1234 rctx->last_primitive_type = info.mode;
1235 }
1236
1237 /* Draw packets. */
1238 cs->buf[cs->cdw++] = PKT3(PKT3_NUM_INSTANCES, 0, rctx->predicate_drawing);
1239 cs->buf[cs->cdw++] = info.instance_count;
1240 if (info.indexed) {
1241 cs->buf[cs->cdw++] = PKT3(PKT3_INDEX_TYPE, 0, rctx->predicate_drawing);
1242 cs->buf[cs->cdw++] = ib.index_size == 4 ?
1243 (VGT_INDEX_32 | (R600_BIG_ENDIAN ? VGT_DMA_SWAP_32_BIT : 0)) :
1244 (VGT_INDEX_16 | (R600_BIG_ENDIAN ? VGT_DMA_SWAP_16_BIT : 0));
1245
1246 va = r600_resource_va(ctx->screen, ib.buffer);
1247 va += ib.offset;
1248 cs->buf[cs->cdw++] = PKT3(PKT3_DRAW_INDEX, 3, rctx->predicate_drawing);
1249 cs->buf[cs->cdw++] = va;
1250 cs->buf[cs->cdw++] = (va >> 32UL) & 0xFF;
1251 cs->buf[cs->cdw++] = info.count;
1252 cs->buf[cs->cdw++] = V_0287F0_DI_SRC_SEL_DMA;
1253 cs->buf[cs->cdw++] = PKT3(PKT3_NOP, 0, rctx->predicate_drawing);
1254 cs->buf[cs->cdw++] = r600_context_bo_reloc(rctx, (struct r600_resource*)ib.buffer, RADEON_USAGE_READ);
1255 } else {
1256 if (info.count_from_stream_output) {
1257 struct r600_so_target *t = (struct r600_so_target*)info.count_from_stream_output;
1258 uint64_t va = r600_resource_va(&rctx->screen->screen, (void*)t->filled_size);
1259
1260 r600_write_context_reg(cs, R_028B30_VGT_STRMOUT_DRAW_OPAQUE_VERTEX_STRIDE, t->stride_in_dw);
1261
1262 cs->buf[cs->cdw++] = PKT3(PKT3_COPY_DW, 4, 0);
1263 cs->buf[cs->cdw++] = COPY_DW_SRC_IS_MEM | COPY_DW_DST_IS_REG;
1264 cs->buf[cs->cdw++] = va & 0xFFFFFFFFUL; /* src address lo */
1265 cs->buf[cs->cdw++] = (va >> 32UL) & 0xFFUL; /* src address hi */
1266 cs->buf[cs->cdw++] = R_028B2C_VGT_STRMOUT_DRAW_OPAQUE_BUFFER_FILLED_SIZE >> 2; /* dst register */
1267 cs->buf[cs->cdw++] = 0; /* unused */
1268
1269 cs->buf[cs->cdw++] = PKT3(PKT3_NOP, 0, 0);
1270 cs->buf[cs->cdw++] = r600_context_bo_reloc(rctx, t->filled_size, RADEON_USAGE_READ);
1271 }
1272
1273 cs->buf[cs->cdw++] = PKT3(PKT3_DRAW_INDEX_AUTO, 1, rctx->predicate_drawing);
1274 cs->buf[cs->cdw++] = info.count;
1275 cs->buf[cs->cdw++] = V_0287F0_DI_SRC_SEL_AUTO_INDEX |
1276 (info.count_from_stream_output ? S_0287F0_USE_OPAQUE(1) : 0);
1277 }
1278
1279 /* Set the depth buffer as dirty. */
1280 if (rctx->framebuffer.state.zsbuf) {
1281 struct pipe_surface *surf = rctx->framebuffer.state.zsbuf;
1282 struct r600_texture *rtex = (struct r600_texture *)surf->texture;
1283
1284 rtex->dirty_level_mask |= 1 << surf->u.tex.level;
1285 }
1286 if (rctx->framebuffer.compressed_cb_mask) {
1287 struct pipe_surface *surf;
1288 struct r600_texture *rtex;
1289 unsigned mask = rctx->framebuffer.compressed_cb_mask;
1290
1291 do {
1292 unsigned i = u_bit_scan(&mask);
1293 surf = rctx->framebuffer.state.cbufs[i];
1294 rtex = (struct r600_texture*)surf->texture;
1295
1296 rtex->dirty_level_mask |= 1 << surf->u.tex.level;
1297
1298 } while (mask);
1299 }
1300
1301 pipe_resource_reference(&ib.buffer, NULL);
1302 }
1303
1304 void r600_draw_rectangle(struct blitter_context *blitter,
1305 int x1, int y1, int x2, int y2, float depth,
1306 enum blitter_attrib_type type, const union pipe_color_union *attrib)
1307 {
1308 struct r600_context *rctx = (struct r600_context*)util_blitter_get_pipe(blitter);
1309 struct pipe_viewport_state viewport;
1310 struct pipe_resource *buf = NULL;
1311 unsigned offset = 0;
1312 float *vb;
1313
1314 if (type == UTIL_BLITTER_ATTRIB_TEXCOORD) {
1315 util_blitter_draw_rectangle(blitter, x1, y1, x2, y2, depth, type, attrib);
1316 return;
1317 }
1318
1319 /* Some operations (like color resolve on r6xx) don't work
1320 * with the conventional primitive types.
1321 * One that works is PT_RECTLIST, which we use here. */
1322
1323 /* setup viewport */
1324 viewport.scale[0] = 1.0f;
1325 viewport.scale[1] = 1.0f;
1326 viewport.scale[2] = 1.0f;
1327 viewport.scale[3] = 1.0f;
1328 viewport.translate[0] = 0.0f;
1329 viewport.translate[1] = 0.0f;
1330 viewport.translate[2] = 0.0f;
1331 viewport.translate[3] = 0.0f;
1332 rctx->context.set_viewport_state(&rctx->context, &viewport);
1333
1334 /* Upload vertices. The hw rectangle has only 3 vertices,
1335 * I guess the 4th one is derived from the first 3.
1336 * The vertex specification should match u_blitter's vertex element state. */
1337 u_upload_alloc(rctx->uploader, 0, sizeof(float) * 24, &offset, &buf, (void**)&vb);
1338 vb[0] = x1;
1339 vb[1] = y1;
1340 vb[2] = depth;
1341 vb[3] = 1;
1342
1343 vb[8] = x1;
1344 vb[9] = y2;
1345 vb[10] = depth;
1346 vb[11] = 1;
1347
1348 vb[16] = x2;
1349 vb[17] = y1;
1350 vb[18] = depth;
1351 vb[19] = 1;
1352
1353 if (attrib) {
1354 memcpy(vb+4, attrib->f, sizeof(float)*4);
1355 memcpy(vb+12, attrib->f, sizeof(float)*4);
1356 memcpy(vb+20, attrib->f, sizeof(float)*4);
1357 }
1358
1359 /* draw */
1360 util_draw_vertex_buffer(&rctx->context, NULL, buf, offset,
1361 R600_PRIM_RECTANGLE_LIST, 3, 2);
1362 pipe_resource_reference(&buf, NULL);
1363 }
1364
1365 void _r600_pipe_state_add_reg_bo(struct r600_context *ctx,
1366 struct r600_pipe_state *state,
1367 uint32_t offset, uint32_t value,
1368 uint32_t range_id, uint32_t block_id,
1369 struct r600_resource *bo,
1370 enum radeon_bo_usage usage)
1371
1372 {
1373 struct r600_range *range;
1374 struct r600_block *block;
1375
1376 if (bo) assert(usage);
1377
1378 range = &ctx->range[range_id];
1379 block = range->blocks[block_id];
1380 state->regs[state->nregs].block = block;
1381 state->regs[state->nregs].id = (offset - block->start_offset) >> 2;
1382
1383 state->regs[state->nregs].value = value;
1384 state->regs[state->nregs].bo = bo;
1385 state->regs[state->nregs].bo_usage = usage;
1386
1387 state->nregs++;
1388 assert(state->nregs < R600_BLOCK_MAX_REG);
1389 }
1390
1391 void _r600_pipe_state_add_reg(struct r600_context *ctx,
1392 struct r600_pipe_state *state,
1393 uint32_t offset, uint32_t value,
1394 uint32_t range_id, uint32_t block_id)
1395 {
1396 _r600_pipe_state_add_reg_bo(ctx, state, offset, value,
1397 range_id, block_id, NULL, 0);
1398 }
1399
1400 uint32_t r600_translate_stencil_op(int s_op)
1401 {
1402 switch (s_op) {
1403 case PIPE_STENCIL_OP_KEEP:
1404 return V_028800_STENCIL_KEEP;
1405 case PIPE_STENCIL_OP_ZERO:
1406 return V_028800_STENCIL_ZERO;
1407 case PIPE_STENCIL_OP_REPLACE:
1408 return V_028800_STENCIL_REPLACE;
1409 case PIPE_STENCIL_OP_INCR:
1410 return V_028800_STENCIL_INCR;
1411 case PIPE_STENCIL_OP_DECR:
1412 return V_028800_STENCIL_DECR;
1413 case PIPE_STENCIL_OP_INCR_WRAP:
1414 return V_028800_STENCIL_INCR_WRAP;
1415 case PIPE_STENCIL_OP_DECR_WRAP:
1416 return V_028800_STENCIL_DECR_WRAP;
1417 case PIPE_STENCIL_OP_INVERT:
1418 return V_028800_STENCIL_INVERT;
1419 default:
1420 R600_ERR("Unknown stencil op %d", s_op);
1421 assert(0);
1422 break;
1423 }
1424 return 0;
1425 }
1426
1427 uint32_t r600_translate_fill(uint32_t func)
1428 {
1429 switch(func) {
1430 case PIPE_POLYGON_MODE_FILL:
1431 return 2;
1432 case PIPE_POLYGON_MODE_LINE:
1433 return 1;
1434 case PIPE_POLYGON_MODE_POINT:
1435 return 0;
1436 default:
1437 assert(0);
1438 return 0;
1439 }
1440 }
1441
1442 unsigned r600_tex_wrap(unsigned wrap)
1443 {
1444 switch (wrap) {
1445 default:
1446 case PIPE_TEX_WRAP_REPEAT:
1447 return V_03C000_SQ_TEX_WRAP;
1448 case PIPE_TEX_WRAP_CLAMP:
1449 return V_03C000_SQ_TEX_CLAMP_HALF_BORDER;
1450 case PIPE_TEX_WRAP_CLAMP_TO_EDGE:
1451 return V_03C000_SQ_TEX_CLAMP_LAST_TEXEL;
1452 case PIPE_TEX_WRAP_CLAMP_TO_BORDER:
1453 return V_03C000_SQ_TEX_CLAMP_BORDER;
1454 case PIPE_TEX_WRAP_MIRROR_REPEAT:
1455 return V_03C000_SQ_TEX_MIRROR;
1456 case PIPE_TEX_WRAP_MIRROR_CLAMP:
1457 return V_03C000_SQ_TEX_MIRROR_ONCE_HALF_BORDER;
1458 case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_EDGE:
1459 return V_03C000_SQ_TEX_MIRROR_ONCE_LAST_TEXEL;
1460 case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_BORDER:
1461 return V_03C000_SQ_TEX_MIRROR_ONCE_BORDER;
1462 }
1463 }
1464
1465 unsigned r600_tex_filter(unsigned filter)
1466 {
1467 switch (filter) {
1468 default:
1469 case PIPE_TEX_FILTER_NEAREST:
1470 return V_03C000_SQ_TEX_XY_FILTER_POINT;
1471 case PIPE_TEX_FILTER_LINEAR:
1472 return V_03C000_SQ_TEX_XY_FILTER_BILINEAR;
1473 }
1474 }
1475
1476 unsigned r600_tex_mipfilter(unsigned filter)
1477 {
1478 switch (filter) {
1479 case PIPE_TEX_MIPFILTER_NEAREST:
1480 return V_03C000_SQ_TEX_Z_FILTER_POINT;
1481 case PIPE_TEX_MIPFILTER_LINEAR:
1482 return V_03C000_SQ_TEX_Z_FILTER_LINEAR;
1483 default:
1484 case PIPE_TEX_MIPFILTER_NONE:
1485 return V_03C000_SQ_TEX_Z_FILTER_NONE;
1486 }
1487 }
1488
1489 unsigned r600_tex_compare(unsigned compare)
1490 {
1491 switch (compare) {
1492 default:
1493 case PIPE_FUNC_NEVER:
1494 return V_03C000_SQ_TEX_DEPTH_COMPARE_NEVER;
1495 case PIPE_FUNC_LESS:
1496 return V_03C000_SQ_TEX_DEPTH_COMPARE_LESS;
1497 case PIPE_FUNC_EQUAL:
1498 return V_03C000_SQ_TEX_DEPTH_COMPARE_EQUAL;
1499 case PIPE_FUNC_LEQUAL:
1500 return V_03C000_SQ_TEX_DEPTH_COMPARE_LESSEQUAL;
1501 case PIPE_FUNC_GREATER:
1502 return V_03C000_SQ_TEX_DEPTH_COMPARE_GREATER;
1503 case PIPE_FUNC_NOTEQUAL:
1504 return V_03C000_SQ_TEX_DEPTH_COMPARE_NOTEQUAL;
1505 case PIPE_FUNC_GEQUAL:
1506 return V_03C000_SQ_TEX_DEPTH_COMPARE_GREATEREQUAL;
1507 case PIPE_FUNC_ALWAYS:
1508 return V_03C000_SQ_TEX_DEPTH_COMPARE_ALWAYS;
1509 }
1510 }
1511
1512 /* keep this at the end of this file, please */
1513 void r600_init_common_state_functions(struct r600_context *rctx)
1514 {
1515 rctx->context.create_fs_state = r600_create_ps_state;
1516 rctx->context.create_vs_state = r600_create_vs_state;
1517 rctx->context.create_vertex_elements_state = r600_create_vertex_fetch_shader;
1518 rctx->context.bind_blend_state = r600_bind_blend_state;
1519 rctx->context.bind_depth_stencil_alpha_state = r600_bind_dsa_state;
1520 rctx->context.bind_fragment_sampler_states = r600_bind_ps_sampler_states;
1521 rctx->context.bind_fs_state = r600_bind_ps_state;
1522 rctx->context.bind_rasterizer_state = r600_bind_rs_state;
1523 rctx->context.bind_vertex_elements_state = r600_bind_vertex_elements;
1524 rctx->context.bind_vertex_sampler_states = r600_bind_vs_sampler_states;
1525 rctx->context.bind_vs_state = r600_bind_vs_state;
1526 rctx->context.delete_blend_state = r600_delete_blend_state;
1527 rctx->context.delete_depth_stencil_alpha_state = r600_delete_state;
1528 rctx->context.delete_fs_state = r600_delete_ps_state;
1529 rctx->context.delete_rasterizer_state = r600_delete_rs_state;
1530 rctx->context.delete_sampler_state = r600_delete_sampler_state;
1531 rctx->context.delete_vertex_elements_state = r600_delete_vertex_elements;
1532 rctx->context.delete_vs_state = r600_delete_vs_state;
1533 rctx->context.set_blend_color = r600_set_blend_color;
1534 rctx->context.set_clip_state = r600_set_clip_state;
1535 rctx->context.set_constant_buffer = r600_set_constant_buffer;
1536 rctx->context.set_sample_mask = r600_set_sample_mask;
1537 rctx->context.set_stencil_ref = r600_set_pipe_stencil_ref;
1538 rctx->context.set_viewport_state = r600_set_viewport_state;
1539 rctx->context.set_vertex_buffers = r600_set_vertex_buffers;
1540 rctx->context.set_index_buffer = r600_set_index_buffer;
1541 rctx->context.set_fragment_sampler_views = r600_set_ps_sampler_views;
1542 rctx->context.set_vertex_sampler_views = r600_set_vs_sampler_views;
1543 rctx->context.sampler_view_destroy = r600_sampler_view_destroy;
1544 rctx->context.texture_barrier = r600_texture_barrier;
1545 rctx->context.create_stream_output_target = r600_create_so_target;
1546 rctx->context.stream_output_target_destroy = r600_so_target_destroy;
1547 rctx->context.set_stream_output_targets = r600_set_so_targets;
1548 rctx->context.draw_vbo = r600_draw_vbo;
1549 }