r600g: sort variables in r600_context
[mesa.git] / src / gallium / drivers / r600 / r600_state_common.c
1 /*
2 * Copyright 2010 Red Hat Inc.
3 * 2010 Jerome Glisse
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * on the rights to use, copy, modify, merge, publish, distribute, sub
9 * license, and/or sell copies of the Software, and to permit persons to whom
10 * the Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
20 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
21 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
22 * USE OR OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie <airlied@redhat.com>
25 * Jerome Glisse <jglisse@redhat.com>
26 */
27 #include "r600_formats.h"
28 #include "r600d.h"
29
30 #include "util/u_draw_quad.h"
31 #include "util/u_upload_mgr.h"
32 #include "tgsi/tgsi_parse.h"
33 #include <byteswap.h>
34
35 #define R600_PRIM_RECTANGLE_LIST PIPE_PRIM_MAX
36
37 void r600_init_command_buffer(struct r600_command_buffer *cb, unsigned num_dw)
38 {
39 cb->buf = CALLOC(1, 4 * num_dw);
40 cb->max_num_dw = num_dw;
41 }
42
43 void r600_release_command_buffer(struct r600_command_buffer *cb)
44 {
45 FREE(cb->buf);
46 }
47
48 void r600_init_atom(struct r600_context *rctx,
49 struct r600_atom *atom,
50 unsigned id,
51 void (*emit)(struct r600_context *ctx, struct r600_atom *state),
52 unsigned num_dw)
53 {
54 assert(id < R600_NUM_ATOMS);
55 assert(rctx->atoms[id] == NULL);
56 rctx->atoms[id] = atom;
57 atom->id = id;
58 atom->emit = emit;
59 atom->num_dw = num_dw;
60 atom->dirty = false;
61 }
62
63 void r600_emit_cso_state(struct r600_context *rctx, struct r600_atom *atom)
64 {
65 r600_emit_command_buffer(rctx->cs, ((struct r600_cso_state*)atom)->cb);
66 }
67
68 void r600_emit_alphatest_state(struct r600_context *rctx, struct r600_atom *atom)
69 {
70 struct radeon_winsys_cs *cs = rctx->cs;
71 struct r600_alphatest_state *a = (struct r600_alphatest_state*)atom;
72 unsigned alpha_ref = a->sx_alpha_ref;
73
74 if (rctx->chip_class >= EVERGREEN && a->cb0_export_16bpc) {
75 alpha_ref &= ~0x1FFF;
76 }
77
78 r600_write_context_reg(cs, R_028410_SX_ALPHA_TEST_CONTROL,
79 a->sx_alpha_test_control |
80 S_028410_ALPHA_TEST_BYPASS(a->bypass));
81 r600_write_context_reg(cs, R_028438_SX_ALPHA_REF, alpha_ref);
82 }
83
84 static void r600_texture_barrier(struct pipe_context *ctx)
85 {
86 struct r600_context *rctx = (struct r600_context *)ctx;
87
88 rctx->flags |= R600_CONTEXT_CB_FLUSH | R600_CONTEXT_TEX_FLUSH;
89
90 /* R6xx errata */
91 if (rctx->chip_class == R600) {
92 rctx->flags |= R600_CONTEXT_FLUSH_AND_INV;
93 }
94 }
95
96 static unsigned r600_conv_pipe_prim(unsigned prim)
97 {
98 static const unsigned prim_conv[] = {
99 V_008958_DI_PT_POINTLIST,
100 V_008958_DI_PT_LINELIST,
101 V_008958_DI_PT_LINELOOP,
102 V_008958_DI_PT_LINESTRIP,
103 V_008958_DI_PT_TRILIST,
104 V_008958_DI_PT_TRISTRIP,
105 V_008958_DI_PT_TRIFAN,
106 V_008958_DI_PT_QUADLIST,
107 V_008958_DI_PT_QUADSTRIP,
108 V_008958_DI_PT_POLYGON,
109 V_008958_DI_PT_LINELIST_ADJ,
110 V_008958_DI_PT_LINESTRIP_ADJ,
111 V_008958_DI_PT_TRILIST_ADJ,
112 V_008958_DI_PT_TRISTRIP_ADJ,
113 V_008958_DI_PT_RECTLIST
114 };
115 return prim_conv[prim];
116 }
117
118 /* common state between evergreen and r600 */
119
120 static void r600_bind_blend_state_internal(struct r600_context *rctx,
121 struct r600_blend_state *blend, bool blend_disable)
122 {
123 unsigned color_control;
124 bool update_cb = false;
125
126 rctx->alpha_to_one = blend->alpha_to_one;
127 rctx->dual_src_blend = blend->dual_src_blend;
128
129 if (!blend_disable) {
130 r600_set_cso_state_with_cb(&rctx->blend_state, blend, &blend->buffer);
131 color_control = blend->cb_color_control;
132 } else {
133 /* Blending is disabled. */
134 r600_set_cso_state_with_cb(&rctx->blend_state, blend, &blend->buffer_no_blend);
135 color_control = blend->cb_color_control_no_blend;
136 }
137
138 /* Update derived states. */
139 if (rctx->cb_misc_state.blend_colormask != blend->cb_target_mask) {
140 rctx->cb_misc_state.blend_colormask = blend->cb_target_mask;
141 update_cb = true;
142 }
143 if (rctx->chip_class <= R700 &&
144 rctx->cb_misc_state.cb_color_control != color_control) {
145 rctx->cb_misc_state.cb_color_control = color_control;
146 update_cb = true;
147 }
148 if (rctx->cb_misc_state.dual_src_blend != blend->dual_src_blend) {
149 rctx->cb_misc_state.dual_src_blend = blend->dual_src_blend;
150 update_cb = true;
151 }
152 if (update_cb) {
153 rctx->cb_misc_state.atom.dirty = true;
154 }
155 }
156
157 static void r600_bind_blend_state(struct pipe_context *ctx, void *state)
158 {
159 struct r600_context *rctx = (struct r600_context *)ctx;
160 struct r600_blend_state *blend = (struct r600_blend_state *)state;
161
162 if (blend == NULL)
163 return;
164
165 r600_bind_blend_state_internal(rctx, blend, rctx->force_blend_disable);
166 }
167
168 static void r600_set_blend_color(struct pipe_context *ctx,
169 const struct pipe_blend_color *state)
170 {
171 struct r600_context *rctx = (struct r600_context *)ctx;
172
173 rctx->blend_color.state = *state;
174 rctx->blend_color.atom.dirty = true;
175 }
176
177 void r600_emit_blend_color(struct r600_context *rctx, struct r600_atom *atom)
178 {
179 struct radeon_winsys_cs *cs = rctx->cs;
180 struct pipe_blend_color *state = &rctx->blend_color.state;
181
182 r600_write_context_reg_seq(cs, R_028414_CB_BLEND_RED, 4);
183 r600_write_value(cs, fui(state->color[0])); /* R_028414_CB_BLEND_RED */
184 r600_write_value(cs, fui(state->color[1])); /* R_028418_CB_BLEND_GREEN */
185 r600_write_value(cs, fui(state->color[2])); /* R_02841C_CB_BLEND_BLUE */
186 r600_write_value(cs, fui(state->color[3])); /* R_028420_CB_BLEND_ALPHA */
187 }
188
189 void r600_emit_vgt_state(struct r600_context *rctx, struct r600_atom *atom)
190 {
191 struct radeon_winsys_cs *cs = rctx->cs;
192 struct r600_vgt_state *a = (struct r600_vgt_state *)atom;
193
194 r600_write_context_reg(cs, R_028A94_VGT_MULTI_PRIM_IB_RESET_EN, a->vgt_multi_prim_ib_reset_en);
195 r600_write_context_reg(cs, R_02840C_VGT_MULTI_PRIM_IB_RESET_INDX, a->vgt_multi_prim_ib_reset_indx);
196 }
197
198 void r600_emit_vgt2_state(struct r600_context *rctx, struct r600_atom *atom)
199 {
200 struct radeon_winsys_cs *cs = rctx->cs;
201 struct r600_vgt2_state *a = (struct r600_vgt2_state *)atom;
202
203 r600_write_context_reg(cs, R_028408_VGT_INDX_OFFSET, a->vgt_indx_offset);
204 }
205
206 static void r600_set_clip_state(struct pipe_context *ctx,
207 const struct pipe_clip_state *state)
208 {
209 struct r600_context *rctx = (struct r600_context *)ctx;
210 struct pipe_constant_buffer cb;
211
212 rctx->clip_state.state = *state;
213 rctx->clip_state.atom.dirty = true;
214
215 cb.buffer = NULL;
216 cb.user_buffer = state->ucp;
217 cb.buffer_offset = 0;
218 cb.buffer_size = 4*4*8;
219 ctx->set_constant_buffer(ctx, PIPE_SHADER_VERTEX, 1, &cb);
220 pipe_resource_reference(&cb.buffer, NULL);
221 }
222
223 static void r600_set_stencil_ref(struct pipe_context *ctx,
224 const struct r600_stencil_ref *state)
225 {
226 struct r600_context *rctx = (struct r600_context *)ctx;
227
228 rctx->stencil_ref.state = *state;
229 rctx->stencil_ref.atom.dirty = true;
230 }
231
232 void r600_emit_stencil_ref(struct r600_context *rctx, struct r600_atom *atom)
233 {
234 struct radeon_winsys_cs *cs = rctx->cs;
235 struct r600_stencil_ref_state *a = (struct r600_stencil_ref_state*)atom;
236
237 r600_write_context_reg_seq(cs, R_028430_DB_STENCILREFMASK, 2);
238 r600_write_value(cs, /* R_028430_DB_STENCILREFMASK */
239 S_028430_STENCILREF(a->state.ref_value[0]) |
240 S_028430_STENCILMASK(a->state.valuemask[0]) |
241 S_028430_STENCILWRITEMASK(a->state.writemask[0]));
242 r600_write_value(cs, /* R_028434_DB_STENCILREFMASK_BF */
243 S_028434_STENCILREF_BF(a->state.ref_value[1]) |
244 S_028434_STENCILMASK_BF(a->state.valuemask[1]) |
245 S_028434_STENCILWRITEMASK_BF(a->state.writemask[1]));
246 }
247
248 static void r600_set_pipe_stencil_ref(struct pipe_context *ctx,
249 const struct pipe_stencil_ref *state)
250 {
251 struct r600_context *rctx = (struct r600_context *)ctx;
252 struct r600_pipe_dsa *dsa = (struct r600_pipe_dsa*)rctx->states[R600_PIPE_STATE_DSA];
253 struct r600_stencil_ref ref;
254
255 rctx->stencil_ref.pipe_state = *state;
256
257 if (!dsa)
258 return;
259
260 ref.ref_value[0] = state->ref_value[0];
261 ref.ref_value[1] = state->ref_value[1];
262 ref.valuemask[0] = dsa->valuemask[0];
263 ref.valuemask[1] = dsa->valuemask[1];
264 ref.writemask[0] = dsa->writemask[0];
265 ref.writemask[1] = dsa->writemask[1];
266
267 r600_set_stencil_ref(ctx, &ref);
268 }
269
270 static void r600_bind_dsa_state(struct pipe_context *ctx, void *state)
271 {
272 struct r600_context *rctx = (struct r600_context *)ctx;
273 struct r600_pipe_dsa *dsa = state;
274 struct r600_pipe_state *rstate;
275 struct r600_stencil_ref ref;
276
277 if (state == NULL)
278 return;
279 rstate = &dsa->rstate;
280 rctx->states[rstate->id] = rstate;
281 r600_context_pipe_state_set(rctx, rstate);
282
283 ref.ref_value[0] = rctx->stencil_ref.pipe_state.ref_value[0];
284 ref.ref_value[1] = rctx->stencil_ref.pipe_state.ref_value[1];
285 ref.valuemask[0] = dsa->valuemask[0];
286 ref.valuemask[1] = dsa->valuemask[1];
287 ref.writemask[0] = dsa->writemask[0];
288 ref.writemask[1] = dsa->writemask[1];
289
290 r600_set_stencil_ref(ctx, &ref);
291
292 /* Update alphatest state. */
293 if (rctx->alphatest_state.sx_alpha_test_control != dsa->sx_alpha_test_control ||
294 rctx->alphatest_state.sx_alpha_ref != dsa->alpha_ref) {
295 rctx->alphatest_state.sx_alpha_test_control = dsa->sx_alpha_test_control;
296 rctx->alphatest_state.sx_alpha_ref = dsa->alpha_ref;
297 rctx->alphatest_state.atom.dirty = true;
298 }
299 }
300
301 static void r600_bind_rs_state(struct pipe_context *ctx, void *state)
302 {
303 struct r600_pipe_rasterizer *rs = (struct r600_pipe_rasterizer *)state;
304 struct r600_context *rctx = (struct r600_context *)ctx;
305
306 if (state == NULL)
307 return;
308
309 rctx->rasterizer = rs;
310
311 rctx->states[rs->rstate.id] = &rs->rstate;
312 r600_context_pipe_state_set(rctx, &rs->rstate);
313
314 if (rs->offset_enable &&
315 (rs->offset_units != rctx->poly_offset_state.offset_units ||
316 rs->offset_scale != rctx->poly_offset_state.offset_scale)) {
317 rctx->poly_offset_state.offset_units = rs->offset_units;
318 rctx->poly_offset_state.offset_scale = rs->offset_scale;
319 rctx->poly_offset_state.atom.dirty = true;
320 }
321
322 /* Update clip_misc_state. */
323 if (rctx->clip_misc_state.pa_cl_clip_cntl != rs->pa_cl_clip_cntl ||
324 rctx->clip_misc_state.clip_plane_enable != rs->clip_plane_enable) {
325 rctx->clip_misc_state.pa_cl_clip_cntl = rs->pa_cl_clip_cntl;
326 rctx->clip_misc_state.clip_plane_enable = rs->clip_plane_enable;
327 rctx->clip_misc_state.atom.dirty = true;
328 }
329
330 /* Workaround for a missing scissor enable on r600. */
331 if (rctx->chip_class == R600 &&
332 rs->scissor_enable != rctx->scissor.enable) {
333 rctx->scissor.enable = rs->scissor_enable;
334 rctx->scissor.atom.dirty = true;
335 }
336 }
337
338 static void r600_delete_rs_state(struct pipe_context *ctx, void *state)
339 {
340 struct r600_context *rctx = (struct r600_context *)ctx;
341 struct r600_pipe_rasterizer *rs = (struct r600_pipe_rasterizer *)state;
342
343 if (rctx->rasterizer == rs) {
344 rctx->rasterizer = NULL;
345 }
346 if (rctx->states[rs->rstate.id] == &rs->rstate) {
347 rctx->states[rs->rstate.id] = NULL;
348 }
349 free(rs);
350 }
351
352 static void r600_sampler_view_destroy(struct pipe_context *ctx,
353 struct pipe_sampler_view *state)
354 {
355 struct r600_pipe_sampler_view *resource = (struct r600_pipe_sampler_view *)state;
356
357 pipe_resource_reference(&state->texture, NULL);
358 FREE(resource);
359 }
360
361 void r600_sampler_states_dirty(struct r600_context *rctx,
362 struct r600_sampler_states *state)
363 {
364 if (state->dirty_mask) {
365 if (state->dirty_mask & state->has_bordercolor_mask) {
366 rctx->flags |= R600_CONTEXT_PS_PARTIAL_FLUSH;
367 }
368 state->atom.num_dw =
369 util_bitcount(state->dirty_mask & state->has_bordercolor_mask) * 11 +
370 util_bitcount(state->dirty_mask & ~state->has_bordercolor_mask) * 5;
371 state->atom.dirty = true;
372 }
373 }
374
375 static void r600_bind_sampler_states(struct pipe_context *pipe,
376 unsigned shader,
377 unsigned start,
378 unsigned count, void **states)
379 {
380 struct r600_context *rctx = (struct r600_context *)pipe;
381 struct r600_textures_info *dst = &rctx->samplers[shader];
382 struct r600_pipe_sampler_state **rstates = (struct r600_pipe_sampler_state**)states;
383 int seamless_cube_map = -1;
384 unsigned i;
385 /* This sets 1-bit for states with index >= count. */
386 uint32_t disable_mask = ~((1ull << count) - 1);
387 /* These are the new states set by this function. */
388 uint32_t new_mask = 0;
389
390 assert(start == 0); /* XXX fix below */
391
392 for (i = 0; i < count; i++) {
393 struct r600_pipe_sampler_state *rstate = rstates[i];
394
395 if (rstate == dst->states.states[i]) {
396 continue;
397 }
398
399 if (rstate) {
400 if (rstate->border_color_use) {
401 dst->states.has_bordercolor_mask |= 1 << i;
402 } else {
403 dst->states.has_bordercolor_mask &= ~(1 << i);
404 }
405 seamless_cube_map = rstate->seamless_cube_map;
406
407 new_mask |= 1 << i;
408 } else {
409 disable_mask |= 1 << i;
410 }
411 }
412
413 memcpy(dst->states.states, rstates, sizeof(void*) * count);
414 memset(dst->states.states + count, 0, sizeof(void*) * (NUM_TEX_UNITS - count));
415
416 dst->states.enabled_mask &= ~disable_mask;
417 dst->states.dirty_mask &= dst->states.enabled_mask;
418 dst->states.enabled_mask |= new_mask;
419 dst->states.dirty_mask |= new_mask;
420 dst->states.has_bordercolor_mask &= dst->states.enabled_mask;
421
422 r600_sampler_states_dirty(rctx, &dst->states);
423
424 /* Seamless cubemap state. */
425 if (rctx->chip_class <= R700 &&
426 seamless_cube_map != -1 &&
427 seamless_cube_map != rctx->seamless_cube_map.enabled) {
428 /* change in TA_CNTL_AUX need a pipeline flush */
429 rctx->flags |= R600_CONTEXT_PS_PARTIAL_FLUSH;
430 rctx->seamless_cube_map.enabled = seamless_cube_map;
431 rctx->seamless_cube_map.atom.dirty = true;
432 }
433 }
434
435 static void r600_bind_vs_sampler_states(struct pipe_context *ctx, unsigned count, void **states)
436 {
437 r600_bind_sampler_states(ctx, PIPE_SHADER_VERTEX, 0, count, states);
438 }
439
440 static void r600_bind_ps_sampler_states(struct pipe_context *ctx, unsigned count, void **states)
441 {
442 r600_bind_sampler_states(ctx, PIPE_SHADER_FRAGMENT, 0, count, states);
443 }
444
445 static void r600_delete_sampler_state(struct pipe_context *ctx, void *state)
446 {
447 free(state);
448 }
449
450 static void r600_delete_blend_state(struct pipe_context *ctx, void *state)
451 {
452 struct r600_blend_state *blend = (struct r600_blend_state*)state;
453
454 r600_release_command_buffer(&blend->buffer);
455 r600_release_command_buffer(&blend->buffer_no_blend);
456 FREE(blend);
457 }
458
459 static void r600_delete_state(struct pipe_context *ctx, void *state)
460 {
461 struct r600_context *rctx = (struct r600_context *)ctx;
462 struct r600_pipe_state *rstate = (struct r600_pipe_state *)state;
463
464 if (rctx->states[rstate->id] == rstate) {
465 rctx->states[rstate->id] = NULL;
466 }
467 for (int i = 0; i < rstate->nregs; i++) {
468 pipe_resource_reference((struct pipe_resource**)&rstate->regs[i].bo, NULL);
469 }
470 free(rstate);
471 }
472
473 static void r600_bind_vertex_elements(struct pipe_context *ctx, void *state)
474 {
475 struct r600_context *rctx = (struct r600_context *)ctx;
476
477 r600_set_cso_state(&rctx->vertex_fetch_shader, state);
478 }
479
480 static void r600_delete_vertex_elements(struct pipe_context *ctx, void *state)
481 {
482 pipe_resource_reference((struct pipe_resource**)&state, NULL);
483 }
484
485 static void r600_set_index_buffer(struct pipe_context *ctx,
486 const struct pipe_index_buffer *ib)
487 {
488 struct r600_context *rctx = (struct r600_context *)ctx;
489
490 if (ib) {
491 pipe_resource_reference(&rctx->index_buffer.buffer, ib->buffer);
492 memcpy(&rctx->index_buffer, ib, sizeof(*ib));
493 } else {
494 pipe_resource_reference(&rctx->index_buffer.buffer, NULL);
495 }
496 }
497
498 void r600_vertex_buffers_dirty(struct r600_context *rctx)
499 {
500 if (rctx->vertex_buffer_state.dirty_mask) {
501 rctx->flags |= rctx->has_vertex_cache ? R600_CONTEXT_VTX_FLUSH : R600_CONTEXT_TEX_FLUSH;
502 rctx->vertex_buffer_state.atom.num_dw = (rctx->chip_class >= EVERGREEN ? 12 : 11) *
503 util_bitcount(rctx->vertex_buffer_state.dirty_mask);
504 rctx->vertex_buffer_state.atom.dirty = true;
505 }
506 }
507
508 static void r600_set_vertex_buffers(struct pipe_context *ctx, unsigned count,
509 const struct pipe_vertex_buffer *input)
510 {
511 struct r600_context *rctx = (struct r600_context *)ctx;
512 struct r600_vertexbuf_state *state = &rctx->vertex_buffer_state;
513 struct pipe_vertex_buffer *vb = state->vb;
514 unsigned i;
515 /* This sets 1-bit for buffers with index >= count. */
516 uint32_t disable_mask = ~((1ull << count) - 1);
517 /* These are the new buffers set by this function. */
518 uint32_t new_buffer_mask = 0;
519
520 /* Set buffers with index >= count to NULL. */
521 uint32_t remaining_buffers_mask =
522 rctx->vertex_buffer_state.enabled_mask & disable_mask;
523
524 while (remaining_buffers_mask) {
525 i = u_bit_scan(&remaining_buffers_mask);
526 pipe_resource_reference(&vb[i].buffer, NULL);
527 }
528
529 /* Set vertex buffers. */
530 for (i = 0; i < count; i++) {
531 if (memcmp(&input[i], &vb[i], sizeof(struct pipe_vertex_buffer))) {
532 if (input[i].buffer) {
533 vb[i].stride = input[i].stride;
534 vb[i].buffer_offset = input[i].buffer_offset;
535 pipe_resource_reference(&vb[i].buffer, input[i].buffer);
536 new_buffer_mask |= 1 << i;
537 } else {
538 pipe_resource_reference(&vb[i].buffer, NULL);
539 disable_mask |= 1 << i;
540 }
541 }
542 }
543
544 rctx->vertex_buffer_state.enabled_mask &= ~disable_mask;
545 rctx->vertex_buffer_state.dirty_mask &= rctx->vertex_buffer_state.enabled_mask;
546 rctx->vertex_buffer_state.enabled_mask |= new_buffer_mask;
547 rctx->vertex_buffer_state.dirty_mask |= new_buffer_mask;
548
549 r600_vertex_buffers_dirty(rctx);
550 }
551
552 void r600_sampler_views_dirty(struct r600_context *rctx,
553 struct r600_samplerview_state *state)
554 {
555 if (state->dirty_mask) {
556 rctx->flags |= R600_CONTEXT_TEX_FLUSH;
557 state->atom.num_dw = (rctx->chip_class >= EVERGREEN ? 14 : 13) *
558 util_bitcount(state->dirty_mask);
559 state->atom.dirty = true;
560 }
561 }
562
563 static void r600_set_sampler_views(struct pipe_context *pipe, unsigned shader,
564 unsigned start, unsigned count,
565 struct pipe_sampler_view **views)
566 {
567 struct r600_context *rctx = (struct r600_context *) pipe;
568 struct r600_textures_info *dst = &rctx->samplers[shader];
569 struct r600_pipe_sampler_view **rviews = (struct r600_pipe_sampler_view **)views;
570 uint32_t dirty_sampler_states_mask = 0;
571 unsigned i;
572 /* This sets 1-bit for textures with index >= count. */
573 uint32_t disable_mask = ~((1ull << count) - 1);
574 /* These are the new textures set by this function. */
575 uint32_t new_mask = 0;
576
577 /* Set textures with index >= count to NULL. */
578 uint32_t remaining_mask;
579
580 assert(start == 0); /* XXX fix below */
581
582 remaining_mask = dst->views.enabled_mask & disable_mask;
583
584 while (remaining_mask) {
585 i = u_bit_scan(&remaining_mask);
586 assert(dst->views.views[i]);
587
588 pipe_sampler_view_reference((struct pipe_sampler_view **)&dst->views.views[i], NULL);
589 }
590
591 for (i = 0; i < count; i++) {
592 if (rviews[i] == dst->views.views[i]) {
593 continue;
594 }
595
596 if (rviews[i]) {
597 struct r600_texture *rtex =
598 (struct r600_texture*)rviews[i]->base.texture;
599
600 if (rtex->is_depth && !rtex->is_flushing_texture) {
601 dst->views.compressed_depthtex_mask |= 1 << i;
602 } else {
603 dst->views.compressed_depthtex_mask &= ~(1 << i);
604 }
605
606 /* Track compressed colorbuffers for Evergreen (Cayman doesn't need this). */
607 if (rctx->chip_class != CAYMAN && rtex->cmask_size && rtex->fmask_size) {
608 dst->views.compressed_colortex_mask |= 1 << i;
609 } else {
610 dst->views.compressed_colortex_mask &= ~(1 << i);
611 }
612
613 /* Changing from array to non-arrays textures and vice versa requires
614 * updating TEX_ARRAY_OVERRIDE in sampler states on R6xx-R7xx. */
615 if (rctx->chip_class <= R700 &&
616 (dst->states.enabled_mask & (1 << i)) &&
617 (rviews[i]->base.texture->target == PIPE_TEXTURE_1D_ARRAY ||
618 rviews[i]->base.texture->target == PIPE_TEXTURE_2D_ARRAY) != dst->is_array_sampler[i]) {
619 dirty_sampler_states_mask |= 1 << i;
620 }
621
622 pipe_sampler_view_reference((struct pipe_sampler_view **)&dst->views.views[i], views[i]);
623 new_mask |= 1 << i;
624 } else {
625 pipe_sampler_view_reference((struct pipe_sampler_view **)&dst->views.views[i], NULL);
626 disable_mask |= 1 << i;
627 }
628 }
629
630 dst->views.enabled_mask &= ~disable_mask;
631 dst->views.dirty_mask &= dst->views.enabled_mask;
632 dst->views.enabled_mask |= new_mask;
633 dst->views.dirty_mask |= new_mask;
634 dst->views.compressed_depthtex_mask &= dst->views.enabled_mask;
635 dst->views.compressed_colortex_mask &= dst->views.enabled_mask;
636
637 r600_sampler_views_dirty(rctx, &dst->views);
638
639 if (dirty_sampler_states_mask) {
640 dst->states.dirty_mask |= dirty_sampler_states_mask;
641 r600_sampler_states_dirty(rctx, &dst->states);
642 }
643 }
644
645 static void r600_set_vs_sampler_views(struct pipe_context *ctx, unsigned count,
646 struct pipe_sampler_view **views)
647 {
648 r600_set_sampler_views(ctx, PIPE_SHADER_VERTEX, 0, count, views);
649 }
650
651 static void r600_set_ps_sampler_views(struct pipe_context *ctx, unsigned count,
652 struct pipe_sampler_view **views)
653 {
654 r600_set_sampler_views(ctx, PIPE_SHADER_FRAGMENT, 0, count, views);
655 }
656
657 static void r600_set_viewport_state(struct pipe_context *ctx,
658 const struct pipe_viewport_state *state)
659 {
660 struct r600_context *rctx = (struct r600_context *)ctx;
661
662 rctx->viewport.state = *state;
663 rctx->viewport.atom.dirty = true;
664 }
665
666 void r600_emit_viewport_state(struct r600_context *rctx, struct r600_atom *atom)
667 {
668 struct radeon_winsys_cs *cs = rctx->cs;
669 struct pipe_viewport_state *state = &rctx->viewport.state;
670
671 r600_write_context_reg_seq(cs, R_02843C_PA_CL_VPORT_XSCALE_0, 6);
672 r600_write_value(cs, fui(state->scale[0])); /* R_02843C_PA_CL_VPORT_XSCALE_0 */
673 r600_write_value(cs, fui(state->translate[0])); /* R_028440_PA_CL_VPORT_XOFFSET_0 */
674 r600_write_value(cs, fui(state->scale[1])); /* R_028444_PA_CL_VPORT_YSCALE_0 */
675 r600_write_value(cs, fui(state->translate[1])); /* R_028448_PA_CL_VPORT_YOFFSET_0 */
676 r600_write_value(cs, fui(state->scale[2])); /* R_02844C_PA_CL_VPORT_ZSCALE_0 */
677 r600_write_value(cs, fui(state->translate[2])); /* R_028450_PA_CL_VPORT_ZOFFSET_0 */
678 }
679
680 /* Compute the key for the hw shader variant */
681 static INLINE struct r600_shader_key r600_shader_selector_key(struct pipe_context * ctx,
682 struct r600_pipe_shader_selector * sel)
683 {
684 struct r600_context *rctx = (struct r600_context *)ctx;
685 struct r600_shader_key key;
686 memset(&key, 0, sizeof(key));
687
688 if (sel->type == PIPE_SHADER_FRAGMENT) {
689 key.color_two_side = rctx->rasterizer && rctx->rasterizer->two_side;
690 key.alpha_to_one = rctx->alpha_to_one &&
691 rctx->rasterizer && rctx->rasterizer->multisample_enable &&
692 !rctx->framebuffer.cb0_is_integer;
693 key.nr_cbufs = rctx->framebuffer.state.nr_cbufs;
694 /* Dual-source blending only makes sense with nr_cbufs == 1. */
695 if (key.nr_cbufs == 1 && rctx->dual_src_blend)
696 key.nr_cbufs = 2;
697 }
698 return key;
699 }
700
701 /* Select the hw shader variant depending on the current state.
702 * (*dirty) is set to 1 if current variant was changed */
703 static int r600_shader_select(struct pipe_context *ctx,
704 struct r600_pipe_shader_selector* sel,
705 unsigned *dirty)
706 {
707 struct r600_shader_key key;
708 struct r600_context *rctx = (struct r600_context *)ctx;
709 struct r600_pipe_shader * shader = NULL;
710 int r;
711
712 key = r600_shader_selector_key(ctx, sel);
713
714 /* Check if we don't need to change anything.
715 * This path is also used for most shaders that don't need multiple
716 * variants, it will cost just a computation of the key and this
717 * test. */
718 if (likely(sel->current && memcmp(&sel->current->key, &key, sizeof(key)) == 0)) {
719 return 0;
720 }
721
722 /* lookup if we have other variants in the list */
723 if (sel->num_shaders > 1) {
724 struct r600_pipe_shader *p = sel->current, *c = p->next_variant;
725
726 while (c && memcmp(&c->key, &key, sizeof(key)) != 0) {
727 p = c;
728 c = c->next_variant;
729 }
730
731 if (c) {
732 p->next_variant = c->next_variant;
733 shader = c;
734 }
735 }
736
737 if (unlikely(!shader)) {
738 shader = CALLOC(1, sizeof(struct r600_pipe_shader));
739 shader->selector = sel;
740
741 r = r600_pipe_shader_create(ctx, shader, key);
742 if (unlikely(r)) {
743 R600_ERR("Failed to build shader variant (type=%u) %d\n",
744 sel->type, r);
745 sel->current = NULL;
746 return r;
747 }
748
749 /* We don't know the value of nr_ps_max_color_exports until we built
750 * at least one variant, so we may need to recompute the key after
751 * building first variant. */
752 if (sel->type == PIPE_SHADER_FRAGMENT &&
753 sel->num_shaders == 0) {
754 sel->nr_ps_max_color_exports = shader->shader.nr_ps_max_color_exports;
755 key = r600_shader_selector_key(ctx, sel);
756 }
757
758 shader->key = key;
759 sel->num_shaders++;
760 }
761
762 if (dirty)
763 *dirty = 1;
764
765 shader->next_variant = sel->current;
766 sel->current = shader;
767
768 if (rctx->chip_class < EVERGREEN && rctx->ps_shader && rctx->vs_shader) {
769 r600_adjust_gprs(rctx);
770 }
771
772 if (rctx->ps_shader &&
773 rctx->cb_misc_state.nr_ps_color_outputs != rctx->ps_shader->current->nr_ps_color_outputs) {
774 rctx->cb_misc_state.nr_ps_color_outputs = rctx->ps_shader->current->nr_ps_color_outputs;
775 rctx->cb_misc_state.atom.dirty = true;
776 }
777 return 0;
778 }
779
780 static void *r600_create_shader_state(struct pipe_context *ctx,
781 const struct pipe_shader_state *state,
782 unsigned pipe_shader_type)
783 {
784 struct r600_pipe_shader_selector *sel = CALLOC_STRUCT(r600_pipe_shader_selector);
785 int r;
786
787 sel->type = pipe_shader_type;
788 sel->tokens = tgsi_dup_tokens(state->tokens);
789 sel->so = state->stream_output;
790
791 r = r600_shader_select(ctx, sel, NULL);
792 if (r)
793 return NULL;
794
795 return sel;
796 }
797
798 static void *r600_create_ps_state(struct pipe_context *ctx,
799 const struct pipe_shader_state *state)
800 {
801 return r600_create_shader_state(ctx, state, PIPE_SHADER_FRAGMENT);
802 }
803
804 static void *r600_create_vs_state(struct pipe_context *ctx,
805 const struct pipe_shader_state *state)
806 {
807 return r600_create_shader_state(ctx, state, PIPE_SHADER_VERTEX);
808 }
809
810 static void r600_bind_ps_state(struct pipe_context *ctx, void *state)
811 {
812 struct r600_context *rctx = (struct r600_context *)ctx;
813
814 if (!state)
815 state = rctx->dummy_pixel_shader;
816
817 rctx->ps_shader = (struct r600_pipe_shader_selector *)state;
818 r600_context_pipe_state_set(rctx, &rctx->ps_shader->current->rstate);
819
820 if (rctx->chip_class <= R700) {
821 bool multiwrite = rctx->ps_shader->current->shader.fs_write_all;
822
823 if (rctx->cb_misc_state.multiwrite != multiwrite) {
824 rctx->cb_misc_state.multiwrite = multiwrite;
825 rctx->cb_misc_state.atom.dirty = true;
826 }
827
828 if (rctx->vs_shader)
829 r600_adjust_gprs(rctx);
830 }
831
832 if (rctx->cb_misc_state.nr_ps_color_outputs != rctx->ps_shader->current->nr_ps_color_outputs) {
833 rctx->cb_misc_state.nr_ps_color_outputs = rctx->ps_shader->current->nr_ps_color_outputs;
834 rctx->cb_misc_state.atom.dirty = true;
835 }
836 }
837
838 static void r600_bind_vs_state(struct pipe_context *ctx, void *state)
839 {
840 struct r600_context *rctx = (struct r600_context *)ctx;
841
842 rctx->vs_shader = (struct r600_pipe_shader_selector *)state;
843 if (state) {
844 r600_context_pipe_state_set(rctx, &rctx->vs_shader->current->rstate);
845
846 if (rctx->chip_class < EVERGREEN && rctx->ps_shader)
847 r600_adjust_gprs(rctx);
848
849 /* Update clip misc state. */
850 if (rctx->vs_shader->current->pa_cl_vs_out_cntl != rctx->clip_misc_state.pa_cl_vs_out_cntl ||
851 rctx->vs_shader->current->shader.clip_dist_write != rctx->clip_misc_state.clip_dist_write) {
852 rctx->clip_misc_state.pa_cl_vs_out_cntl = rctx->vs_shader->current->pa_cl_vs_out_cntl;
853 rctx->clip_misc_state.clip_dist_write = rctx->vs_shader->current->shader.clip_dist_write;
854 rctx->clip_misc_state.atom.dirty = true;
855 }
856 }
857 }
858
859 static void r600_delete_shader_selector(struct pipe_context *ctx,
860 struct r600_pipe_shader_selector *sel)
861 {
862 struct r600_pipe_shader *p = sel->current, *c;
863 while (p) {
864 c = p->next_variant;
865 r600_pipe_shader_destroy(ctx, p);
866 free(p);
867 p = c;
868 }
869
870 free(sel->tokens);
871 free(sel);
872 }
873
874
875 static void r600_delete_ps_state(struct pipe_context *ctx, void *state)
876 {
877 struct r600_context *rctx = (struct r600_context *)ctx;
878 struct r600_pipe_shader_selector *sel = (struct r600_pipe_shader_selector *)state;
879
880 if (rctx->ps_shader == sel) {
881 rctx->ps_shader = NULL;
882 }
883
884 r600_delete_shader_selector(ctx, sel);
885 }
886
887 static void r600_delete_vs_state(struct pipe_context *ctx, void *state)
888 {
889 struct r600_context *rctx = (struct r600_context *)ctx;
890 struct r600_pipe_shader_selector *sel = (struct r600_pipe_shader_selector *)state;
891
892 if (rctx->vs_shader == sel) {
893 rctx->vs_shader = NULL;
894 }
895
896 r600_delete_shader_selector(ctx, sel);
897 }
898
899 void r600_constant_buffers_dirty(struct r600_context *rctx, struct r600_constbuf_state *state)
900 {
901 if (state->dirty_mask) {
902 rctx->flags |= R600_CONTEXT_SHADERCONST_FLUSH;
903 state->atom.num_dw = rctx->chip_class >= EVERGREEN ? util_bitcount(state->dirty_mask)*20
904 : util_bitcount(state->dirty_mask)*19;
905 state->atom.dirty = true;
906 }
907 }
908
909 static void r600_set_constant_buffer(struct pipe_context *ctx, uint shader, uint index,
910 struct pipe_constant_buffer *input)
911 {
912 struct r600_context *rctx = (struct r600_context *)ctx;
913 struct r600_constbuf_state *state = &rctx->constbuf_state[shader];
914 struct pipe_constant_buffer *cb;
915 const uint8_t *ptr;
916
917 /* Note that the state tracker can unbind constant buffers by
918 * passing NULL here.
919 */
920 if (unlikely(!input)) {
921 state->enabled_mask &= ~(1 << index);
922 state->dirty_mask &= ~(1 << index);
923 pipe_resource_reference(&state->cb[index].buffer, NULL);
924 return;
925 }
926
927 cb = &state->cb[index];
928 cb->buffer_size = input->buffer_size;
929
930 ptr = input->user_buffer;
931
932 if (ptr) {
933 /* Upload the user buffer. */
934 if (R600_BIG_ENDIAN) {
935 uint32_t *tmpPtr;
936 unsigned i, size = input->buffer_size;
937
938 if (!(tmpPtr = malloc(size))) {
939 R600_ERR("Failed to allocate BE swap buffer.\n");
940 return;
941 }
942
943 for (i = 0; i < size / 4; ++i) {
944 tmpPtr[i] = bswap_32(((uint32_t *)ptr)[i]);
945 }
946
947 u_upload_data(rctx->uploader, 0, size, tmpPtr, &cb->buffer_offset, &cb->buffer);
948 free(tmpPtr);
949 } else {
950 u_upload_data(rctx->uploader, 0, input->buffer_size, ptr, &cb->buffer_offset, &cb->buffer);
951 }
952 } else {
953 /* Setup the hw buffer. */
954 cb->buffer_offset = input->buffer_offset;
955 pipe_resource_reference(&cb->buffer, input->buffer);
956 }
957
958 state->enabled_mask |= 1 << index;
959 state->dirty_mask |= 1 << index;
960 r600_constant_buffers_dirty(rctx, state);
961 }
962
963 static struct pipe_stream_output_target *
964 r600_create_so_target(struct pipe_context *ctx,
965 struct pipe_resource *buffer,
966 unsigned buffer_offset,
967 unsigned buffer_size)
968 {
969 struct r600_context *rctx = (struct r600_context *)ctx;
970 struct r600_so_target *t;
971 void *ptr;
972
973 t = CALLOC_STRUCT(r600_so_target);
974 if (!t) {
975 return NULL;
976 }
977
978 t->b.reference.count = 1;
979 t->b.context = ctx;
980 pipe_resource_reference(&t->b.buffer, buffer);
981 t->b.buffer_offset = buffer_offset;
982 t->b.buffer_size = buffer_size;
983
984 t->filled_size = (struct r600_resource*)
985 pipe_buffer_create(ctx->screen, PIPE_BIND_CUSTOM, PIPE_USAGE_STATIC, 4);
986 ptr = rctx->ws->buffer_map(t->filled_size->cs_buf, rctx->cs, PIPE_TRANSFER_WRITE);
987 memset(ptr, 0, t->filled_size->buf->size);
988 rctx->ws->buffer_unmap(t->filled_size->cs_buf);
989
990 return &t->b;
991 }
992
993 static void r600_so_target_destroy(struct pipe_context *ctx,
994 struct pipe_stream_output_target *target)
995 {
996 struct r600_so_target *t = (struct r600_so_target*)target;
997 pipe_resource_reference(&t->b.buffer, NULL);
998 pipe_resource_reference((struct pipe_resource**)&t->filled_size, NULL);
999 FREE(t);
1000 }
1001
1002 static void r600_set_so_targets(struct pipe_context *ctx,
1003 unsigned num_targets,
1004 struct pipe_stream_output_target **targets,
1005 unsigned append_bitmask)
1006 {
1007 struct r600_context *rctx = (struct r600_context *)ctx;
1008 unsigned i;
1009
1010 /* Stop streamout. */
1011 if (rctx->num_so_targets && !rctx->streamout_start) {
1012 r600_context_streamout_end(rctx);
1013 }
1014
1015 /* Set the new targets. */
1016 for (i = 0; i < num_targets; i++) {
1017 pipe_so_target_reference((struct pipe_stream_output_target**)&rctx->so_targets[i], targets[i]);
1018 }
1019 for (; i < rctx->num_so_targets; i++) {
1020 pipe_so_target_reference((struct pipe_stream_output_target**)&rctx->so_targets[i], NULL);
1021 }
1022
1023 rctx->num_so_targets = num_targets;
1024 rctx->streamout_start = num_targets != 0;
1025 rctx->streamout_append_bitmask = append_bitmask;
1026 }
1027
1028 static void r600_set_sample_mask(struct pipe_context *pipe, unsigned sample_mask)
1029 {
1030 struct r600_context *rctx = (struct r600_context*)pipe;
1031
1032 if (rctx->sample_mask.sample_mask == (uint16_t)sample_mask)
1033 return;
1034
1035 rctx->sample_mask.sample_mask = sample_mask;
1036 rctx->sample_mask.atom.dirty = true;
1037 }
1038
1039 static void r600_update_derived_state(struct r600_context *rctx)
1040 {
1041 struct pipe_context * ctx = (struct pipe_context*)rctx;
1042 unsigned ps_dirty = 0;
1043 bool blend_disable;
1044
1045 if (!rctx->blitter->running) {
1046 unsigned i;
1047
1048 /* Decompress textures if needed. */
1049 for (i = 0; i < PIPE_SHADER_TYPES; i++) {
1050 struct r600_samplerview_state *views = &rctx->samplers[i].views;
1051 if (views->compressed_depthtex_mask) {
1052 r600_decompress_depth_textures(rctx, views);
1053 }
1054 if (views->compressed_colortex_mask) {
1055 r600_decompress_color_textures(rctx, views);
1056 }
1057 }
1058 }
1059
1060 r600_shader_select(ctx, rctx->ps_shader, &ps_dirty);
1061
1062 if (rctx->ps_shader && rctx->rasterizer &&
1063 ((rctx->rasterizer->sprite_coord_enable != rctx->ps_shader->current->sprite_coord_enable) ||
1064 (rctx->rasterizer->flatshade != rctx->ps_shader->current->flatshade))) {
1065
1066 if (rctx->chip_class >= EVERGREEN)
1067 evergreen_pipe_shader_ps(ctx, rctx->ps_shader->current);
1068 else
1069 r600_pipe_shader_ps(ctx, rctx->ps_shader->current);
1070
1071 ps_dirty = 1;
1072 }
1073
1074 if (ps_dirty)
1075 r600_context_pipe_state_set(rctx, &rctx->ps_shader->current->rstate);
1076
1077 blend_disable = (rctx->dual_src_blend &&
1078 rctx->ps_shader->current->nr_ps_color_outputs < 2);
1079
1080 if (blend_disable != rctx->force_blend_disable) {
1081 rctx->force_blend_disable = blend_disable;
1082 r600_bind_blend_state_internal(rctx,
1083 rctx->blend_state.cso,
1084 blend_disable);
1085 }
1086
1087 if (rctx->chip_class >= EVERGREEN) {
1088 evergreen_update_dual_export_state(rctx);
1089 } else {
1090 r600_update_dual_export_state(rctx);
1091 }
1092 }
1093
1094 static unsigned r600_conv_prim_to_gs_out(unsigned mode)
1095 {
1096 static const int prim_conv[] = {
1097 V_028A6C_OUTPRIM_TYPE_POINTLIST,
1098 V_028A6C_OUTPRIM_TYPE_LINESTRIP,
1099 V_028A6C_OUTPRIM_TYPE_LINESTRIP,
1100 V_028A6C_OUTPRIM_TYPE_LINESTRIP,
1101 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1102 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1103 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1104 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1105 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1106 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1107 V_028A6C_OUTPRIM_TYPE_LINESTRIP,
1108 V_028A6C_OUTPRIM_TYPE_LINESTRIP,
1109 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1110 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1111 V_028A6C_OUTPRIM_TYPE_TRISTRIP
1112 };
1113 assert(mode < Elements(prim_conv));
1114
1115 return prim_conv[mode];
1116 }
1117
1118 void r600_emit_clip_misc_state(struct r600_context *rctx, struct r600_atom *atom)
1119 {
1120 struct radeon_winsys_cs *cs = rctx->cs;
1121 struct r600_clip_misc_state *state = &rctx->clip_misc_state;
1122
1123 r600_write_context_reg(cs, R_028810_PA_CL_CLIP_CNTL,
1124 state->pa_cl_clip_cntl |
1125 (state->clip_dist_write ? 0 : state->clip_plane_enable & 0x3F));
1126 r600_write_context_reg(cs, R_02881C_PA_CL_VS_OUT_CNTL,
1127 state->pa_cl_vs_out_cntl |
1128 (state->clip_plane_enable & state->clip_dist_write));
1129 }
1130
1131 static void r600_draw_vbo(struct pipe_context *ctx, const struct pipe_draw_info *dinfo)
1132 {
1133 struct r600_context *rctx = (struct r600_context *)ctx;
1134 struct pipe_draw_info info = *dinfo;
1135 struct pipe_index_buffer ib = {};
1136 unsigned i;
1137 struct r600_block *dirty_block = NULL, *next_block = NULL;
1138 struct radeon_winsys_cs *cs = rctx->cs;
1139 uint64_t va;
1140 uint8_t *ptr;
1141
1142 if (!info.count && (info.indexed || !info.count_from_stream_output)) {
1143 assert(0);
1144 return;
1145 }
1146
1147 if (!rctx->vs_shader) {
1148 assert(0);
1149 return;
1150 }
1151
1152 r600_update_derived_state(rctx);
1153
1154 if (info.indexed) {
1155 /* Initialize the index buffer struct. */
1156 pipe_resource_reference(&ib.buffer, rctx->index_buffer.buffer);
1157 ib.user_buffer = rctx->index_buffer.user_buffer;
1158 ib.index_size = rctx->index_buffer.index_size;
1159 ib.offset = rctx->index_buffer.offset + info.start * ib.index_size;
1160
1161 /* Translate or upload, if needed. */
1162 r600_translate_index_buffer(rctx, &ib, info.count);
1163
1164 ptr = (uint8_t*)ib.user_buffer;
1165 if (!ib.buffer && ptr) {
1166 u_upload_data(rctx->uploader, 0, info.count * ib.index_size,
1167 ptr, &ib.offset, &ib.buffer);
1168 }
1169 } else {
1170 info.index_bias = info.start;
1171 }
1172
1173 /* Enable stream out if needed. */
1174 if (rctx->streamout_start) {
1175 r600_context_streamout_begin(rctx);
1176 rctx->streamout_start = FALSE;
1177 }
1178
1179 /* Set the index offset and multi primitive */
1180 if (rctx->vgt2_state.vgt_indx_offset != info.index_bias) {
1181 rctx->vgt2_state.vgt_indx_offset = info.index_bias;
1182 rctx->vgt2_state.atom.dirty = true;
1183 }
1184 if (rctx->vgt_state.vgt_multi_prim_ib_reset_en != info.primitive_restart ||
1185 rctx->vgt_state.vgt_multi_prim_ib_reset_indx != info.restart_index) {
1186 rctx->vgt_state.vgt_multi_prim_ib_reset_en = info.primitive_restart;
1187 rctx->vgt_state.vgt_multi_prim_ib_reset_indx = info.restart_index;
1188 rctx->vgt_state.atom.dirty = true;
1189 }
1190
1191 /* Emit states (the function expects that we emit at most 17 dwords here). */
1192 r600_need_cs_space(rctx, 0, TRUE);
1193 r600_flush_emit(rctx);
1194
1195 for (i = 0; i < R600_NUM_ATOMS; i++) {
1196 if (rctx->atoms[i] == NULL || !rctx->atoms[i]->dirty) {
1197 continue;
1198 }
1199 r600_emit_atom(rctx, rctx->atoms[i]);
1200 }
1201 LIST_FOR_EACH_ENTRY_SAFE(dirty_block, next_block, &rctx->dirty,list) {
1202 r600_context_block_emit_dirty(rctx, dirty_block, 0 /* pkt_flags */);
1203 }
1204 rctx->pm4_dirty_cdwords = 0;
1205
1206 /* Update start instance. */
1207 if (rctx->last_start_instance != info.start_instance) {
1208 r600_write_ctl_const(cs, R_03CFF4_SQ_VTX_START_INST_LOC, info.start_instance);
1209 rctx->last_start_instance = info.start_instance;
1210 }
1211
1212 /* Update the primitive type. */
1213 if (rctx->last_primitive_type != info.mode) {
1214 unsigned ls_mask = 0;
1215
1216 if (info.mode == PIPE_PRIM_LINES)
1217 ls_mask = 1;
1218 else if (info.mode == PIPE_PRIM_LINE_STRIP ||
1219 info.mode == PIPE_PRIM_LINE_LOOP)
1220 ls_mask = 2;
1221
1222 r600_write_context_reg(cs, R_028A0C_PA_SC_LINE_STIPPLE,
1223 S_028A0C_AUTO_RESET_CNTL(ls_mask) |
1224 (rctx->rasterizer ? rctx->rasterizer->pa_sc_line_stipple : 0));
1225 r600_write_context_reg(cs, R_028A6C_VGT_GS_OUT_PRIM_TYPE,
1226 r600_conv_prim_to_gs_out(info.mode));
1227 r600_write_config_reg(cs, R_008958_VGT_PRIMITIVE_TYPE,
1228 r600_conv_pipe_prim(info.mode));
1229
1230 rctx->last_primitive_type = info.mode;
1231 }
1232
1233 /* Draw packets. */
1234 cs->buf[cs->cdw++] = PKT3(PKT3_NUM_INSTANCES, 0, rctx->predicate_drawing);
1235 cs->buf[cs->cdw++] = info.instance_count;
1236 if (info.indexed) {
1237 cs->buf[cs->cdw++] = PKT3(PKT3_INDEX_TYPE, 0, rctx->predicate_drawing);
1238 cs->buf[cs->cdw++] = ib.index_size == 4 ?
1239 (VGT_INDEX_32 | (R600_BIG_ENDIAN ? VGT_DMA_SWAP_32_BIT : 0)) :
1240 (VGT_INDEX_16 | (R600_BIG_ENDIAN ? VGT_DMA_SWAP_16_BIT : 0));
1241
1242 va = r600_resource_va(ctx->screen, ib.buffer);
1243 va += ib.offset;
1244 cs->buf[cs->cdw++] = PKT3(PKT3_DRAW_INDEX, 3, rctx->predicate_drawing);
1245 cs->buf[cs->cdw++] = va;
1246 cs->buf[cs->cdw++] = (va >> 32UL) & 0xFF;
1247 cs->buf[cs->cdw++] = info.count;
1248 cs->buf[cs->cdw++] = V_0287F0_DI_SRC_SEL_DMA;
1249 cs->buf[cs->cdw++] = PKT3(PKT3_NOP, 0, rctx->predicate_drawing);
1250 cs->buf[cs->cdw++] = r600_context_bo_reloc(rctx, (struct r600_resource*)ib.buffer, RADEON_USAGE_READ);
1251 } else {
1252 if (info.count_from_stream_output) {
1253 struct r600_so_target *t = (struct r600_so_target*)info.count_from_stream_output;
1254 uint64_t va = r600_resource_va(&rctx->screen->screen, (void*)t->filled_size);
1255
1256 r600_write_context_reg(cs, R_028B30_VGT_STRMOUT_DRAW_OPAQUE_VERTEX_STRIDE, t->stride_in_dw);
1257
1258 cs->buf[cs->cdw++] = PKT3(PKT3_COPY_DW, 4, 0);
1259 cs->buf[cs->cdw++] = COPY_DW_SRC_IS_MEM | COPY_DW_DST_IS_REG;
1260 cs->buf[cs->cdw++] = va & 0xFFFFFFFFUL; /* src address lo */
1261 cs->buf[cs->cdw++] = (va >> 32UL) & 0xFFUL; /* src address hi */
1262 cs->buf[cs->cdw++] = R_028B2C_VGT_STRMOUT_DRAW_OPAQUE_BUFFER_FILLED_SIZE >> 2; /* dst register */
1263 cs->buf[cs->cdw++] = 0; /* unused */
1264
1265 cs->buf[cs->cdw++] = PKT3(PKT3_NOP, 0, 0);
1266 cs->buf[cs->cdw++] = r600_context_bo_reloc(rctx, t->filled_size, RADEON_USAGE_READ);
1267 }
1268
1269 cs->buf[cs->cdw++] = PKT3(PKT3_DRAW_INDEX_AUTO, 1, rctx->predicate_drawing);
1270 cs->buf[cs->cdw++] = info.count;
1271 cs->buf[cs->cdw++] = V_0287F0_DI_SRC_SEL_AUTO_INDEX |
1272 (info.count_from_stream_output ? S_0287F0_USE_OPAQUE(1) : 0);
1273 }
1274
1275 /* Set the depth buffer as dirty. */
1276 if (rctx->framebuffer.state.zsbuf) {
1277 struct pipe_surface *surf = rctx->framebuffer.state.zsbuf;
1278 struct r600_texture *rtex = (struct r600_texture *)surf->texture;
1279
1280 rtex->dirty_level_mask |= 1 << surf->u.tex.level;
1281 }
1282 if (rctx->framebuffer.compressed_cb_mask) {
1283 struct pipe_surface *surf;
1284 struct r600_texture *rtex;
1285 unsigned mask = rctx->framebuffer.compressed_cb_mask;
1286
1287 do {
1288 unsigned i = u_bit_scan(&mask);
1289 surf = rctx->framebuffer.state.cbufs[i];
1290 rtex = (struct r600_texture*)surf->texture;
1291
1292 rtex->dirty_level_mask |= 1 << surf->u.tex.level;
1293
1294 } while (mask);
1295 }
1296
1297 pipe_resource_reference(&ib.buffer, NULL);
1298 }
1299
1300 void r600_draw_rectangle(struct blitter_context *blitter,
1301 int x1, int y1, int x2, int y2, float depth,
1302 enum blitter_attrib_type type, const union pipe_color_union *attrib)
1303 {
1304 struct r600_context *rctx = (struct r600_context*)util_blitter_get_pipe(blitter);
1305 struct pipe_viewport_state viewport;
1306 struct pipe_resource *buf = NULL;
1307 unsigned offset = 0;
1308 float *vb;
1309
1310 if (type == UTIL_BLITTER_ATTRIB_TEXCOORD) {
1311 util_blitter_draw_rectangle(blitter, x1, y1, x2, y2, depth, type, attrib);
1312 return;
1313 }
1314
1315 /* Some operations (like color resolve on r6xx) don't work
1316 * with the conventional primitive types.
1317 * One that works is PT_RECTLIST, which we use here. */
1318
1319 /* setup viewport */
1320 viewport.scale[0] = 1.0f;
1321 viewport.scale[1] = 1.0f;
1322 viewport.scale[2] = 1.0f;
1323 viewport.scale[3] = 1.0f;
1324 viewport.translate[0] = 0.0f;
1325 viewport.translate[1] = 0.0f;
1326 viewport.translate[2] = 0.0f;
1327 viewport.translate[3] = 0.0f;
1328 rctx->context.set_viewport_state(&rctx->context, &viewport);
1329
1330 /* Upload vertices. The hw rectangle has only 3 vertices,
1331 * I guess the 4th one is derived from the first 3.
1332 * The vertex specification should match u_blitter's vertex element state. */
1333 u_upload_alloc(rctx->uploader, 0, sizeof(float) * 24, &offset, &buf, (void**)&vb);
1334 vb[0] = x1;
1335 vb[1] = y1;
1336 vb[2] = depth;
1337 vb[3] = 1;
1338
1339 vb[8] = x1;
1340 vb[9] = y2;
1341 vb[10] = depth;
1342 vb[11] = 1;
1343
1344 vb[16] = x2;
1345 vb[17] = y1;
1346 vb[18] = depth;
1347 vb[19] = 1;
1348
1349 if (attrib) {
1350 memcpy(vb+4, attrib->f, sizeof(float)*4);
1351 memcpy(vb+12, attrib->f, sizeof(float)*4);
1352 memcpy(vb+20, attrib->f, sizeof(float)*4);
1353 }
1354
1355 /* draw */
1356 util_draw_vertex_buffer(&rctx->context, NULL, buf, offset,
1357 R600_PRIM_RECTANGLE_LIST, 3, 2);
1358 pipe_resource_reference(&buf, NULL);
1359 }
1360
1361 void _r600_pipe_state_add_reg_bo(struct r600_context *ctx,
1362 struct r600_pipe_state *state,
1363 uint32_t offset, uint32_t value,
1364 uint32_t range_id, uint32_t block_id,
1365 struct r600_resource *bo,
1366 enum radeon_bo_usage usage)
1367
1368 {
1369 struct r600_range *range;
1370 struct r600_block *block;
1371
1372 if (bo) assert(usage);
1373
1374 range = &ctx->range[range_id];
1375 block = range->blocks[block_id];
1376 state->regs[state->nregs].block = block;
1377 state->regs[state->nregs].id = (offset - block->start_offset) >> 2;
1378
1379 state->regs[state->nregs].value = value;
1380 state->regs[state->nregs].bo = bo;
1381 state->regs[state->nregs].bo_usage = usage;
1382
1383 state->nregs++;
1384 assert(state->nregs < R600_BLOCK_MAX_REG);
1385 }
1386
1387 void _r600_pipe_state_add_reg(struct r600_context *ctx,
1388 struct r600_pipe_state *state,
1389 uint32_t offset, uint32_t value,
1390 uint32_t range_id, uint32_t block_id)
1391 {
1392 _r600_pipe_state_add_reg_bo(ctx, state, offset, value,
1393 range_id, block_id, NULL, 0);
1394 }
1395
1396 uint32_t r600_translate_stencil_op(int s_op)
1397 {
1398 switch (s_op) {
1399 case PIPE_STENCIL_OP_KEEP:
1400 return V_028800_STENCIL_KEEP;
1401 case PIPE_STENCIL_OP_ZERO:
1402 return V_028800_STENCIL_ZERO;
1403 case PIPE_STENCIL_OP_REPLACE:
1404 return V_028800_STENCIL_REPLACE;
1405 case PIPE_STENCIL_OP_INCR:
1406 return V_028800_STENCIL_INCR;
1407 case PIPE_STENCIL_OP_DECR:
1408 return V_028800_STENCIL_DECR;
1409 case PIPE_STENCIL_OP_INCR_WRAP:
1410 return V_028800_STENCIL_INCR_WRAP;
1411 case PIPE_STENCIL_OP_DECR_WRAP:
1412 return V_028800_STENCIL_DECR_WRAP;
1413 case PIPE_STENCIL_OP_INVERT:
1414 return V_028800_STENCIL_INVERT;
1415 default:
1416 R600_ERR("Unknown stencil op %d", s_op);
1417 assert(0);
1418 break;
1419 }
1420 return 0;
1421 }
1422
1423 uint32_t r600_translate_fill(uint32_t func)
1424 {
1425 switch(func) {
1426 case PIPE_POLYGON_MODE_FILL:
1427 return 2;
1428 case PIPE_POLYGON_MODE_LINE:
1429 return 1;
1430 case PIPE_POLYGON_MODE_POINT:
1431 return 0;
1432 default:
1433 assert(0);
1434 return 0;
1435 }
1436 }
1437
1438 unsigned r600_tex_wrap(unsigned wrap)
1439 {
1440 switch (wrap) {
1441 default:
1442 case PIPE_TEX_WRAP_REPEAT:
1443 return V_03C000_SQ_TEX_WRAP;
1444 case PIPE_TEX_WRAP_CLAMP:
1445 return V_03C000_SQ_TEX_CLAMP_HALF_BORDER;
1446 case PIPE_TEX_WRAP_CLAMP_TO_EDGE:
1447 return V_03C000_SQ_TEX_CLAMP_LAST_TEXEL;
1448 case PIPE_TEX_WRAP_CLAMP_TO_BORDER:
1449 return V_03C000_SQ_TEX_CLAMP_BORDER;
1450 case PIPE_TEX_WRAP_MIRROR_REPEAT:
1451 return V_03C000_SQ_TEX_MIRROR;
1452 case PIPE_TEX_WRAP_MIRROR_CLAMP:
1453 return V_03C000_SQ_TEX_MIRROR_ONCE_HALF_BORDER;
1454 case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_EDGE:
1455 return V_03C000_SQ_TEX_MIRROR_ONCE_LAST_TEXEL;
1456 case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_BORDER:
1457 return V_03C000_SQ_TEX_MIRROR_ONCE_BORDER;
1458 }
1459 }
1460
1461 unsigned r600_tex_filter(unsigned filter)
1462 {
1463 switch (filter) {
1464 default:
1465 case PIPE_TEX_FILTER_NEAREST:
1466 return V_03C000_SQ_TEX_XY_FILTER_POINT;
1467 case PIPE_TEX_FILTER_LINEAR:
1468 return V_03C000_SQ_TEX_XY_FILTER_BILINEAR;
1469 }
1470 }
1471
1472 unsigned r600_tex_mipfilter(unsigned filter)
1473 {
1474 switch (filter) {
1475 case PIPE_TEX_MIPFILTER_NEAREST:
1476 return V_03C000_SQ_TEX_Z_FILTER_POINT;
1477 case PIPE_TEX_MIPFILTER_LINEAR:
1478 return V_03C000_SQ_TEX_Z_FILTER_LINEAR;
1479 default:
1480 case PIPE_TEX_MIPFILTER_NONE:
1481 return V_03C000_SQ_TEX_Z_FILTER_NONE;
1482 }
1483 }
1484
1485 unsigned r600_tex_compare(unsigned compare)
1486 {
1487 switch (compare) {
1488 default:
1489 case PIPE_FUNC_NEVER:
1490 return V_03C000_SQ_TEX_DEPTH_COMPARE_NEVER;
1491 case PIPE_FUNC_LESS:
1492 return V_03C000_SQ_TEX_DEPTH_COMPARE_LESS;
1493 case PIPE_FUNC_EQUAL:
1494 return V_03C000_SQ_TEX_DEPTH_COMPARE_EQUAL;
1495 case PIPE_FUNC_LEQUAL:
1496 return V_03C000_SQ_TEX_DEPTH_COMPARE_LESSEQUAL;
1497 case PIPE_FUNC_GREATER:
1498 return V_03C000_SQ_TEX_DEPTH_COMPARE_GREATER;
1499 case PIPE_FUNC_NOTEQUAL:
1500 return V_03C000_SQ_TEX_DEPTH_COMPARE_NOTEQUAL;
1501 case PIPE_FUNC_GEQUAL:
1502 return V_03C000_SQ_TEX_DEPTH_COMPARE_GREATEREQUAL;
1503 case PIPE_FUNC_ALWAYS:
1504 return V_03C000_SQ_TEX_DEPTH_COMPARE_ALWAYS;
1505 }
1506 }
1507
1508 /* keep this at the end of this file, please */
1509 void r600_init_common_state_functions(struct r600_context *rctx)
1510 {
1511 rctx->context.create_fs_state = r600_create_ps_state;
1512 rctx->context.create_vs_state = r600_create_vs_state;
1513 rctx->context.create_vertex_elements_state = r600_create_vertex_fetch_shader;
1514 rctx->context.bind_blend_state = r600_bind_blend_state;
1515 rctx->context.bind_depth_stencil_alpha_state = r600_bind_dsa_state;
1516 rctx->context.bind_fragment_sampler_states = r600_bind_ps_sampler_states;
1517 rctx->context.bind_fs_state = r600_bind_ps_state;
1518 rctx->context.bind_rasterizer_state = r600_bind_rs_state;
1519 rctx->context.bind_vertex_elements_state = r600_bind_vertex_elements;
1520 rctx->context.bind_vertex_sampler_states = r600_bind_vs_sampler_states;
1521 rctx->context.bind_vs_state = r600_bind_vs_state;
1522 rctx->context.delete_blend_state = r600_delete_blend_state;
1523 rctx->context.delete_depth_stencil_alpha_state = r600_delete_state;
1524 rctx->context.delete_fs_state = r600_delete_ps_state;
1525 rctx->context.delete_rasterizer_state = r600_delete_rs_state;
1526 rctx->context.delete_sampler_state = r600_delete_sampler_state;
1527 rctx->context.delete_vertex_elements_state = r600_delete_vertex_elements;
1528 rctx->context.delete_vs_state = r600_delete_vs_state;
1529 rctx->context.set_blend_color = r600_set_blend_color;
1530 rctx->context.set_clip_state = r600_set_clip_state;
1531 rctx->context.set_constant_buffer = r600_set_constant_buffer;
1532 rctx->context.set_sample_mask = r600_set_sample_mask;
1533 rctx->context.set_stencil_ref = r600_set_pipe_stencil_ref;
1534 rctx->context.set_viewport_state = r600_set_viewport_state;
1535 rctx->context.set_vertex_buffers = r600_set_vertex_buffers;
1536 rctx->context.set_index_buffer = r600_set_index_buffer;
1537 rctx->context.set_fragment_sampler_views = r600_set_ps_sampler_views;
1538 rctx->context.set_vertex_sampler_views = r600_set_vs_sampler_views;
1539 rctx->context.sampler_view_destroy = r600_sampler_view_destroy;
1540 rctx->context.texture_barrier = r600_texture_barrier;
1541 rctx->context.create_stream_output_target = r600_create_so_target;
1542 rctx->context.stream_output_target_destroy = r600_so_target_destroy;
1543 rctx->context.set_stream_output_targets = r600_set_so_targets;
1544 rctx->context.draw_vbo = r600_draw_vbo;
1545 }