r600g: atomize polygon offset state
[mesa.git] / src / gallium / drivers / r600 / r600_state_common.c
1 /*
2 * Copyright 2010 Red Hat Inc.
3 * 2010 Jerome Glisse
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * on the rights to use, copy, modify, merge, publish, distribute, sub
9 * license, and/or sell copies of the Software, and to permit persons to whom
10 * the Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
20 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
21 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
22 * USE OR OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie <airlied@redhat.com>
25 * Jerome Glisse <jglisse@redhat.com>
26 */
27 #include "r600_formats.h"
28 #include "r600d.h"
29
30 #include "util/u_draw_quad.h"
31 #include "util/u_upload_mgr.h"
32 #include "tgsi/tgsi_parse.h"
33 #include <byteswap.h>
34
35 #define R600_PRIM_RECTANGLE_LIST PIPE_PRIM_MAX
36
37 void r600_init_command_buffer(struct r600_command_buffer *cb, unsigned num_dw)
38 {
39 cb->buf = CALLOC(1, 4 * num_dw);
40 cb->max_num_dw = num_dw;
41 }
42
43 void r600_release_command_buffer(struct r600_command_buffer *cb)
44 {
45 FREE(cb->buf);
46 }
47
48 void r600_init_atom(struct r600_context *rctx,
49 struct r600_atom *atom,
50 unsigned id,
51 void (*emit)(struct r600_context *ctx, struct r600_atom *state),
52 unsigned num_dw)
53 {
54 assert(id < R600_NUM_ATOMS);
55 assert(rctx->atoms[id] == NULL);
56 rctx->atoms[id] = atom;
57 atom->id = id;
58 atom->emit = emit;
59 atom->num_dw = num_dw;
60 atom->dirty = false;
61 }
62
63 void r600_emit_cso_state(struct r600_context *rctx, struct r600_atom *atom)
64 {
65 r600_emit_command_buffer(rctx->cs, ((struct r600_cso_state*)atom)->cb);
66 }
67
68 void r600_emit_alphatest_state(struct r600_context *rctx, struct r600_atom *atom)
69 {
70 struct radeon_winsys_cs *cs = rctx->cs;
71 struct r600_alphatest_state *a = (struct r600_alphatest_state*)atom;
72 unsigned alpha_ref = a->sx_alpha_ref;
73
74 if (rctx->chip_class >= EVERGREEN && a->cb0_export_16bpc) {
75 alpha_ref &= ~0x1FFF;
76 }
77
78 r600_write_context_reg(cs, R_028410_SX_ALPHA_TEST_CONTROL,
79 a->sx_alpha_test_control |
80 S_028410_ALPHA_TEST_BYPASS(a->bypass));
81 r600_write_context_reg(cs, R_028438_SX_ALPHA_REF, alpha_ref);
82 }
83
84 static void r600_texture_barrier(struct pipe_context *ctx)
85 {
86 struct r600_context *rctx = (struct r600_context *)ctx;
87
88 rctx->flags |= R600_CONTEXT_CB_FLUSH | R600_CONTEXT_TEX_FLUSH;
89
90 /* R6xx errata */
91 if (rctx->chip_class == R600) {
92 rctx->flags |= R600_CONTEXT_FLUSH_AND_INV;
93 }
94 }
95
96 static unsigned r600_conv_pipe_prim(unsigned prim)
97 {
98 static const unsigned prim_conv[] = {
99 V_008958_DI_PT_POINTLIST,
100 V_008958_DI_PT_LINELIST,
101 V_008958_DI_PT_LINELOOP,
102 V_008958_DI_PT_LINESTRIP,
103 V_008958_DI_PT_TRILIST,
104 V_008958_DI_PT_TRISTRIP,
105 V_008958_DI_PT_TRIFAN,
106 V_008958_DI_PT_QUADLIST,
107 V_008958_DI_PT_QUADSTRIP,
108 V_008958_DI_PT_POLYGON,
109 V_008958_DI_PT_LINELIST_ADJ,
110 V_008958_DI_PT_LINESTRIP_ADJ,
111 V_008958_DI_PT_TRILIST_ADJ,
112 V_008958_DI_PT_TRISTRIP_ADJ,
113 V_008958_DI_PT_RECTLIST
114 };
115 return prim_conv[prim];
116 }
117
118 /* common state between evergreen and r600 */
119
120 static void r600_bind_blend_state_internal(struct r600_context *rctx,
121 struct r600_blend_state *blend, bool blend_disable)
122 {
123 unsigned color_control;
124 bool update_cb = false;
125
126 rctx->alpha_to_one = blend->alpha_to_one;
127 rctx->dual_src_blend = blend->dual_src_blend;
128
129 if (!blend_disable) {
130 r600_set_cso_state_with_cb(&rctx->blend_state, blend, &blend->buffer);
131 color_control = blend->cb_color_control;
132 } else {
133 /* Blending is disabled. */
134 r600_set_cso_state_with_cb(&rctx->blend_state, blend, &blend->buffer_no_blend);
135 color_control = blend->cb_color_control_no_blend;
136 }
137
138 /* Update derived states. */
139 if (rctx->cb_misc_state.blend_colormask != blend->cb_target_mask) {
140 rctx->cb_misc_state.blend_colormask = blend->cb_target_mask;
141 update_cb = true;
142 }
143 if (rctx->chip_class <= R700 &&
144 rctx->cb_misc_state.cb_color_control != color_control) {
145 rctx->cb_misc_state.cb_color_control = color_control;
146 update_cb = true;
147 }
148 if (rctx->cb_misc_state.dual_src_blend != blend->dual_src_blend) {
149 rctx->cb_misc_state.dual_src_blend = blend->dual_src_blend;
150 update_cb = true;
151 }
152 if (update_cb) {
153 rctx->cb_misc_state.atom.dirty = true;
154 }
155 }
156
157 static void r600_bind_blend_state(struct pipe_context *ctx, void *state)
158 {
159 struct r600_context *rctx = (struct r600_context *)ctx;
160 struct r600_blend_state *blend = (struct r600_blend_state *)state;
161
162 if (blend == NULL)
163 return;
164
165 r600_bind_blend_state_internal(rctx, blend, rctx->force_blend_disable);
166 }
167
168 static void r600_set_blend_color(struct pipe_context *ctx,
169 const struct pipe_blend_color *state)
170 {
171 struct r600_context *rctx = (struct r600_context *)ctx;
172
173 rctx->blend_color.state = *state;
174 rctx->blend_color.atom.dirty = true;
175 }
176
177 void r600_emit_blend_color(struct r600_context *rctx, struct r600_atom *atom)
178 {
179 struct radeon_winsys_cs *cs = rctx->cs;
180 struct pipe_blend_color *state = &rctx->blend_color.state;
181
182 r600_write_context_reg_seq(cs, R_028414_CB_BLEND_RED, 4);
183 r600_write_value(cs, fui(state->color[0])); /* R_028414_CB_BLEND_RED */
184 r600_write_value(cs, fui(state->color[1])); /* R_028418_CB_BLEND_GREEN */
185 r600_write_value(cs, fui(state->color[2])); /* R_02841C_CB_BLEND_BLUE */
186 r600_write_value(cs, fui(state->color[3])); /* R_028420_CB_BLEND_ALPHA */
187 }
188
189 void r600_emit_vgt_state(struct r600_context *rctx, struct r600_atom *atom)
190 {
191 struct radeon_winsys_cs *cs = rctx->cs;
192 struct r600_vgt_state *a = (struct r600_vgt_state *)atom;
193
194 r600_write_context_reg(cs, R_028A94_VGT_MULTI_PRIM_IB_RESET_EN, a->vgt_multi_prim_ib_reset_en);
195 r600_write_context_reg(cs, R_02840C_VGT_MULTI_PRIM_IB_RESET_INDX, a->vgt_multi_prim_ib_reset_indx);
196 }
197
198 void r600_emit_vgt2_state(struct r600_context *rctx, struct r600_atom *atom)
199 {
200 struct radeon_winsys_cs *cs = rctx->cs;
201 struct r600_vgt2_state *a = (struct r600_vgt2_state *)atom;
202
203 r600_write_context_reg(cs, R_028408_VGT_INDX_OFFSET, a->vgt_indx_offset);
204 }
205
206 static void r600_set_clip_state(struct pipe_context *ctx,
207 const struct pipe_clip_state *state)
208 {
209 struct r600_context *rctx = (struct r600_context *)ctx;
210 struct pipe_constant_buffer cb;
211
212 rctx->clip_state.state = *state;
213 rctx->clip_state.atom.dirty = true;
214
215 cb.buffer = NULL;
216 cb.user_buffer = state->ucp;
217 cb.buffer_offset = 0;
218 cb.buffer_size = 4*4*8;
219 ctx->set_constant_buffer(ctx, PIPE_SHADER_VERTEX, 1, &cb);
220 pipe_resource_reference(&cb.buffer, NULL);
221 }
222
223 static void r600_set_stencil_ref(struct pipe_context *ctx,
224 const struct r600_stencil_ref *state)
225 {
226 struct r600_context *rctx = (struct r600_context *)ctx;
227
228 rctx->stencil_ref.state = *state;
229 rctx->stencil_ref.atom.dirty = true;
230 }
231
232 void r600_emit_stencil_ref(struct r600_context *rctx, struct r600_atom *atom)
233 {
234 struct radeon_winsys_cs *cs = rctx->cs;
235 struct r600_stencil_ref_state *a = (struct r600_stencil_ref_state*)atom;
236
237 r600_write_context_reg_seq(cs, R_028430_DB_STENCILREFMASK, 2);
238 r600_write_value(cs, /* R_028430_DB_STENCILREFMASK */
239 S_028430_STENCILREF(a->state.ref_value[0]) |
240 S_028430_STENCILMASK(a->state.valuemask[0]) |
241 S_028430_STENCILWRITEMASK(a->state.writemask[0]));
242 r600_write_value(cs, /* R_028434_DB_STENCILREFMASK_BF */
243 S_028434_STENCILREF_BF(a->state.ref_value[1]) |
244 S_028434_STENCILMASK_BF(a->state.valuemask[1]) |
245 S_028434_STENCILWRITEMASK_BF(a->state.writemask[1]));
246 }
247
248 static void r600_set_pipe_stencil_ref(struct pipe_context *ctx,
249 const struct pipe_stencil_ref *state)
250 {
251 struct r600_context *rctx = (struct r600_context *)ctx;
252 struct r600_pipe_dsa *dsa = (struct r600_pipe_dsa*)rctx->states[R600_PIPE_STATE_DSA];
253 struct r600_stencil_ref ref;
254
255 rctx->stencil_ref.pipe_state = *state;
256
257 if (!dsa)
258 return;
259
260 ref.ref_value[0] = state->ref_value[0];
261 ref.ref_value[1] = state->ref_value[1];
262 ref.valuemask[0] = dsa->valuemask[0];
263 ref.valuemask[1] = dsa->valuemask[1];
264 ref.writemask[0] = dsa->writemask[0];
265 ref.writemask[1] = dsa->writemask[1];
266
267 r600_set_stencil_ref(ctx, &ref);
268 }
269
270 static void r600_bind_dsa_state(struct pipe_context *ctx, void *state)
271 {
272 struct r600_context *rctx = (struct r600_context *)ctx;
273 struct r600_pipe_dsa *dsa = state;
274 struct r600_pipe_state *rstate;
275 struct r600_stencil_ref ref;
276
277 if (state == NULL)
278 return;
279 rstate = &dsa->rstate;
280 rctx->states[rstate->id] = rstate;
281 r600_context_pipe_state_set(rctx, rstate);
282
283 ref.ref_value[0] = rctx->stencil_ref.pipe_state.ref_value[0];
284 ref.ref_value[1] = rctx->stencil_ref.pipe_state.ref_value[1];
285 ref.valuemask[0] = dsa->valuemask[0];
286 ref.valuemask[1] = dsa->valuemask[1];
287 ref.writemask[0] = dsa->writemask[0];
288 ref.writemask[1] = dsa->writemask[1];
289
290 r600_set_stencil_ref(ctx, &ref);
291
292 /* Update alphatest state. */
293 if (rctx->alphatest_state.sx_alpha_test_control != dsa->sx_alpha_test_control ||
294 rctx->alphatest_state.sx_alpha_ref != dsa->alpha_ref) {
295 rctx->alphatest_state.sx_alpha_test_control = dsa->sx_alpha_test_control;
296 rctx->alphatest_state.sx_alpha_ref = dsa->alpha_ref;
297 rctx->alphatest_state.atom.dirty = true;
298 }
299 }
300
301 void r600_set_max_scissor(struct r600_context *rctx)
302 {
303 /* Set a scissor state such that it doesn't do anything. */
304 struct pipe_scissor_state scissor;
305 scissor.minx = 0;
306 scissor.miny = 0;
307 scissor.maxx = 8192;
308 scissor.maxy = 8192;
309
310 r600_set_scissor_state(rctx, &scissor);
311 }
312
313 static void r600_bind_rs_state(struct pipe_context *ctx, void *state)
314 {
315 struct r600_pipe_rasterizer *rs = (struct r600_pipe_rasterizer *)state;
316 struct r600_context *rctx = (struct r600_context *)ctx;
317
318 if (state == NULL)
319 return;
320
321 rctx->sprite_coord_enable = rs->sprite_coord_enable;
322 rctx->two_side = rs->two_side;
323 rctx->pa_sc_line_stipple = rs->pa_sc_line_stipple;
324 rctx->multisample_enable = rs->multisample_enable;
325
326 rctx->rasterizer = rs;
327
328 rctx->states[rs->rstate.id] = &rs->rstate;
329 r600_context_pipe_state_set(rctx, &rs->rstate);
330
331 if (rs->offset_enable &&
332 (rs->offset_units != rctx->poly_offset_state.offset_units ||
333 rs->offset_scale != rctx->poly_offset_state.offset_scale)) {
334 rctx->poly_offset_state.offset_units = rs->offset_units;
335 rctx->poly_offset_state.offset_scale = rs->offset_scale;
336 rctx->poly_offset_state.atom.dirty = true;
337 }
338
339 /* Update clip_misc_state. */
340 if (rctx->clip_misc_state.pa_cl_clip_cntl != rs->pa_cl_clip_cntl ||
341 rctx->clip_misc_state.clip_plane_enable != rs->clip_plane_enable) {
342 rctx->clip_misc_state.pa_cl_clip_cntl = rs->pa_cl_clip_cntl;
343 rctx->clip_misc_state.clip_plane_enable = rs->clip_plane_enable;
344 rctx->clip_misc_state.atom.dirty = true;
345 }
346
347 /* Workaround for a missing scissor enable on r600. */
348 if (rctx->chip_class == R600) {
349 if (rs->scissor_enable != rctx->scissor_enable) {
350 rctx->scissor_enable = rs->scissor_enable;
351
352 if (rs->scissor_enable) {
353 r600_set_scissor_state(rctx, &rctx->scissor);
354 } else {
355 r600_set_max_scissor(rctx);
356 }
357 }
358 }
359 }
360
361 static void r600_delete_rs_state(struct pipe_context *ctx, void *state)
362 {
363 struct r600_context *rctx = (struct r600_context *)ctx;
364 struct r600_pipe_rasterizer *rs = (struct r600_pipe_rasterizer *)state;
365
366 if (rctx->rasterizer == rs) {
367 rctx->rasterizer = NULL;
368 }
369 if (rctx->states[rs->rstate.id] == &rs->rstate) {
370 rctx->states[rs->rstate.id] = NULL;
371 }
372 free(rs);
373 }
374
375 static void r600_sampler_view_destroy(struct pipe_context *ctx,
376 struct pipe_sampler_view *state)
377 {
378 struct r600_pipe_sampler_view *resource = (struct r600_pipe_sampler_view *)state;
379
380 pipe_resource_reference(&state->texture, NULL);
381 FREE(resource);
382 }
383
384 void r600_sampler_states_dirty(struct r600_context *rctx,
385 struct r600_sampler_states *state)
386 {
387 if (state->dirty_mask) {
388 if (state->dirty_mask & state->has_bordercolor_mask) {
389 rctx->flags |= R600_CONTEXT_PS_PARTIAL_FLUSH;
390 }
391 state->atom.num_dw =
392 util_bitcount(state->dirty_mask & state->has_bordercolor_mask) * 11 +
393 util_bitcount(state->dirty_mask & ~state->has_bordercolor_mask) * 5;
394 state->atom.dirty = true;
395 }
396 }
397
398 static void r600_bind_sampler_states(struct pipe_context *pipe,
399 unsigned shader,
400 unsigned start,
401 unsigned count, void **states)
402 {
403 struct r600_context *rctx = (struct r600_context *)pipe;
404 struct r600_textures_info *dst = &rctx->samplers[shader];
405 struct r600_pipe_sampler_state **rstates = (struct r600_pipe_sampler_state**)states;
406 int seamless_cube_map = -1;
407 unsigned i;
408 /* This sets 1-bit for states with index >= count. */
409 uint32_t disable_mask = ~((1ull << count) - 1);
410 /* These are the new states set by this function. */
411 uint32_t new_mask = 0;
412
413 assert(start == 0); /* XXX fix below */
414
415 for (i = 0; i < count; i++) {
416 struct r600_pipe_sampler_state *rstate = rstates[i];
417
418 if (rstate == dst->states.states[i]) {
419 continue;
420 }
421
422 if (rstate) {
423 if (rstate->border_color_use) {
424 dst->states.has_bordercolor_mask |= 1 << i;
425 } else {
426 dst->states.has_bordercolor_mask &= ~(1 << i);
427 }
428 seamless_cube_map = rstate->seamless_cube_map;
429
430 new_mask |= 1 << i;
431 } else {
432 disable_mask |= 1 << i;
433 }
434 }
435
436 memcpy(dst->states.states, rstates, sizeof(void*) * count);
437 memset(dst->states.states + count, 0, sizeof(void*) * (NUM_TEX_UNITS - count));
438
439 dst->states.enabled_mask &= ~disable_mask;
440 dst->states.dirty_mask &= dst->states.enabled_mask;
441 dst->states.enabled_mask |= new_mask;
442 dst->states.dirty_mask |= new_mask;
443 dst->states.has_bordercolor_mask &= dst->states.enabled_mask;
444
445 r600_sampler_states_dirty(rctx, &dst->states);
446
447 /* Seamless cubemap state. */
448 if (rctx->chip_class <= R700 &&
449 seamless_cube_map != -1 &&
450 seamless_cube_map != rctx->seamless_cube_map.enabled) {
451 /* change in TA_CNTL_AUX need a pipeline flush */
452 rctx->flags |= R600_CONTEXT_PS_PARTIAL_FLUSH;
453 rctx->seamless_cube_map.enabled = seamless_cube_map;
454 rctx->seamless_cube_map.atom.dirty = true;
455 }
456 }
457
458 static void r600_bind_vs_sampler_states(struct pipe_context *ctx, unsigned count, void **states)
459 {
460 r600_bind_sampler_states(ctx, PIPE_SHADER_VERTEX, 0, count, states);
461 }
462
463 static void r600_bind_ps_sampler_states(struct pipe_context *ctx, unsigned count, void **states)
464 {
465 r600_bind_sampler_states(ctx, PIPE_SHADER_FRAGMENT, 0, count, states);
466 }
467
468 static void r600_delete_sampler_state(struct pipe_context *ctx, void *state)
469 {
470 free(state);
471 }
472
473 static void r600_delete_blend_state(struct pipe_context *ctx, void *state)
474 {
475 struct r600_blend_state *blend = (struct r600_blend_state*)state;
476
477 r600_release_command_buffer(&blend->buffer);
478 r600_release_command_buffer(&blend->buffer_no_blend);
479 FREE(blend);
480 }
481
482 static void r600_delete_state(struct pipe_context *ctx, void *state)
483 {
484 struct r600_context *rctx = (struct r600_context *)ctx;
485 struct r600_pipe_state *rstate = (struct r600_pipe_state *)state;
486
487 if (rctx->states[rstate->id] == rstate) {
488 rctx->states[rstate->id] = NULL;
489 }
490 for (int i = 0; i < rstate->nregs; i++) {
491 pipe_resource_reference((struct pipe_resource**)&rstate->regs[i].bo, NULL);
492 }
493 free(rstate);
494 }
495
496 static void r600_bind_vertex_elements(struct pipe_context *ctx, void *state)
497 {
498 struct r600_context *rctx = (struct r600_context *)ctx;
499
500 r600_set_cso_state(&rctx->vertex_fetch_shader, state);
501 }
502
503 static void r600_delete_vertex_elements(struct pipe_context *ctx, void *state)
504 {
505 pipe_resource_reference((struct pipe_resource**)&state, NULL);
506 }
507
508 static void r600_set_index_buffer(struct pipe_context *ctx,
509 const struct pipe_index_buffer *ib)
510 {
511 struct r600_context *rctx = (struct r600_context *)ctx;
512
513 if (ib) {
514 pipe_resource_reference(&rctx->index_buffer.buffer, ib->buffer);
515 memcpy(&rctx->index_buffer, ib, sizeof(*ib));
516 } else {
517 pipe_resource_reference(&rctx->index_buffer.buffer, NULL);
518 }
519 }
520
521 void r600_vertex_buffers_dirty(struct r600_context *rctx)
522 {
523 if (rctx->vertex_buffer_state.dirty_mask) {
524 rctx->flags |= rctx->has_vertex_cache ? R600_CONTEXT_VTX_FLUSH : R600_CONTEXT_TEX_FLUSH;
525 rctx->vertex_buffer_state.atom.num_dw = (rctx->chip_class >= EVERGREEN ? 12 : 11) *
526 util_bitcount(rctx->vertex_buffer_state.dirty_mask);
527 rctx->vertex_buffer_state.atom.dirty = true;
528 }
529 }
530
531 static void r600_set_vertex_buffers(struct pipe_context *ctx, unsigned count,
532 const struct pipe_vertex_buffer *input)
533 {
534 struct r600_context *rctx = (struct r600_context *)ctx;
535 struct r600_vertexbuf_state *state = &rctx->vertex_buffer_state;
536 struct pipe_vertex_buffer *vb = state->vb;
537 unsigned i;
538 /* This sets 1-bit for buffers with index >= count. */
539 uint32_t disable_mask = ~((1ull << count) - 1);
540 /* These are the new buffers set by this function. */
541 uint32_t new_buffer_mask = 0;
542
543 /* Set buffers with index >= count to NULL. */
544 uint32_t remaining_buffers_mask =
545 rctx->vertex_buffer_state.enabled_mask & disable_mask;
546
547 while (remaining_buffers_mask) {
548 i = u_bit_scan(&remaining_buffers_mask);
549 pipe_resource_reference(&vb[i].buffer, NULL);
550 }
551
552 /* Set vertex buffers. */
553 for (i = 0; i < count; i++) {
554 if (memcmp(&input[i], &vb[i], sizeof(struct pipe_vertex_buffer))) {
555 if (input[i].buffer) {
556 vb[i].stride = input[i].stride;
557 vb[i].buffer_offset = input[i].buffer_offset;
558 pipe_resource_reference(&vb[i].buffer, input[i].buffer);
559 new_buffer_mask |= 1 << i;
560 } else {
561 pipe_resource_reference(&vb[i].buffer, NULL);
562 disable_mask |= 1 << i;
563 }
564 }
565 }
566
567 rctx->vertex_buffer_state.enabled_mask &= ~disable_mask;
568 rctx->vertex_buffer_state.dirty_mask &= rctx->vertex_buffer_state.enabled_mask;
569 rctx->vertex_buffer_state.enabled_mask |= new_buffer_mask;
570 rctx->vertex_buffer_state.dirty_mask |= new_buffer_mask;
571
572 r600_vertex_buffers_dirty(rctx);
573 }
574
575 void r600_sampler_views_dirty(struct r600_context *rctx,
576 struct r600_samplerview_state *state)
577 {
578 if (state->dirty_mask) {
579 rctx->flags |= R600_CONTEXT_TEX_FLUSH;
580 state->atom.num_dw = (rctx->chip_class >= EVERGREEN ? 14 : 13) *
581 util_bitcount(state->dirty_mask);
582 state->atom.dirty = true;
583 }
584 }
585
586 static void r600_set_sampler_views(struct pipe_context *pipe, unsigned shader,
587 unsigned start, unsigned count,
588 struct pipe_sampler_view **views)
589 {
590 struct r600_context *rctx = (struct r600_context *) pipe;
591 struct r600_textures_info *dst = &rctx->samplers[shader];
592 struct r600_pipe_sampler_view **rviews = (struct r600_pipe_sampler_view **)views;
593 uint32_t dirty_sampler_states_mask = 0;
594 unsigned i;
595 /* This sets 1-bit for textures with index >= count. */
596 uint32_t disable_mask = ~((1ull << count) - 1);
597 /* These are the new textures set by this function. */
598 uint32_t new_mask = 0;
599
600 /* Set textures with index >= count to NULL. */
601 uint32_t remaining_mask;
602
603 assert(start == 0); /* XXX fix below */
604
605 remaining_mask = dst->views.enabled_mask & disable_mask;
606
607 while (remaining_mask) {
608 i = u_bit_scan(&remaining_mask);
609 assert(dst->views.views[i]);
610
611 pipe_sampler_view_reference((struct pipe_sampler_view **)&dst->views.views[i], NULL);
612 }
613
614 for (i = 0; i < count; i++) {
615 if (rviews[i] == dst->views.views[i]) {
616 continue;
617 }
618
619 if (rviews[i]) {
620 struct r600_texture *rtex =
621 (struct r600_texture*)rviews[i]->base.texture;
622
623 if (rtex->is_depth && !rtex->is_flushing_texture) {
624 dst->views.compressed_depthtex_mask |= 1 << i;
625 } else {
626 dst->views.compressed_depthtex_mask &= ~(1 << i);
627 }
628
629 /* Track compressed colorbuffers for Evergreen (Cayman doesn't need this). */
630 if (rctx->chip_class != CAYMAN && rtex->cmask_size && rtex->fmask_size) {
631 dst->views.compressed_colortex_mask |= 1 << i;
632 } else {
633 dst->views.compressed_colortex_mask &= ~(1 << i);
634 }
635
636 /* Changing from array to non-arrays textures and vice versa requires
637 * updating TEX_ARRAY_OVERRIDE in sampler states on R6xx-R7xx. */
638 if (rctx->chip_class <= R700 &&
639 (dst->states.enabled_mask & (1 << i)) &&
640 (rviews[i]->base.texture->target == PIPE_TEXTURE_1D_ARRAY ||
641 rviews[i]->base.texture->target == PIPE_TEXTURE_2D_ARRAY) != dst->is_array_sampler[i]) {
642 dirty_sampler_states_mask |= 1 << i;
643 }
644
645 pipe_sampler_view_reference((struct pipe_sampler_view **)&dst->views.views[i], views[i]);
646 new_mask |= 1 << i;
647 } else {
648 pipe_sampler_view_reference((struct pipe_sampler_view **)&dst->views.views[i], NULL);
649 disable_mask |= 1 << i;
650 }
651 }
652
653 dst->views.enabled_mask &= ~disable_mask;
654 dst->views.dirty_mask &= dst->views.enabled_mask;
655 dst->views.enabled_mask |= new_mask;
656 dst->views.dirty_mask |= new_mask;
657 dst->views.compressed_depthtex_mask &= dst->views.enabled_mask;
658 dst->views.compressed_colortex_mask &= dst->views.enabled_mask;
659
660 r600_sampler_views_dirty(rctx, &dst->views);
661
662 if (dirty_sampler_states_mask) {
663 dst->states.dirty_mask |= dirty_sampler_states_mask;
664 r600_sampler_states_dirty(rctx, &dst->states);
665 }
666 }
667
668 static void r600_set_vs_sampler_views(struct pipe_context *ctx, unsigned count,
669 struct pipe_sampler_view **views)
670 {
671 r600_set_sampler_views(ctx, PIPE_SHADER_VERTEX, 0, count, views);
672 }
673
674 static void r600_set_ps_sampler_views(struct pipe_context *ctx, unsigned count,
675 struct pipe_sampler_view **views)
676 {
677 r600_set_sampler_views(ctx, PIPE_SHADER_FRAGMENT, 0, count, views);
678 }
679
680 static void r600_set_viewport_state(struct pipe_context *ctx,
681 const struct pipe_viewport_state *state)
682 {
683 struct r600_context *rctx = (struct r600_context *)ctx;
684
685 rctx->viewport.state = *state;
686 rctx->viewport.atom.dirty = true;
687 }
688
689 void r600_emit_viewport_state(struct r600_context *rctx, struct r600_atom *atom)
690 {
691 struct radeon_winsys_cs *cs = rctx->cs;
692 struct pipe_viewport_state *state = &rctx->viewport.state;
693
694 r600_write_context_reg_seq(cs, R_02843C_PA_CL_VPORT_XSCALE_0, 6);
695 r600_write_value(cs, fui(state->scale[0])); /* R_02843C_PA_CL_VPORT_XSCALE_0 */
696 r600_write_value(cs, fui(state->translate[0])); /* R_028440_PA_CL_VPORT_XOFFSET_0 */
697 r600_write_value(cs, fui(state->scale[1])); /* R_028444_PA_CL_VPORT_YSCALE_0 */
698 r600_write_value(cs, fui(state->translate[1])); /* R_028448_PA_CL_VPORT_YOFFSET_0 */
699 r600_write_value(cs, fui(state->scale[2])); /* R_02844C_PA_CL_VPORT_ZSCALE_0 */
700 r600_write_value(cs, fui(state->translate[2])); /* R_028450_PA_CL_VPORT_ZOFFSET_0 */
701 }
702
703 /* Compute the key for the hw shader variant */
704 static INLINE struct r600_shader_key r600_shader_selector_key(struct pipe_context * ctx,
705 struct r600_pipe_shader_selector * sel)
706 {
707 struct r600_context *rctx = (struct r600_context *)ctx;
708 struct r600_shader_key key;
709 memset(&key, 0, sizeof(key));
710
711 if (sel->type == PIPE_SHADER_FRAGMENT) {
712 key.color_two_side = rctx->two_side;
713 key.alpha_to_one = rctx->alpha_to_one &&
714 rctx->multisample_enable &&
715 !rctx->framebuffer.cb0_is_integer;
716 key.nr_cbufs = rctx->framebuffer.state.nr_cbufs;
717 /* Dual-source blending only makes sense with nr_cbufs == 1. */
718 if (key.nr_cbufs == 1 && rctx->dual_src_blend)
719 key.nr_cbufs = 2;
720 }
721 return key;
722 }
723
724 /* Select the hw shader variant depending on the current state.
725 * (*dirty) is set to 1 if current variant was changed */
726 static int r600_shader_select(struct pipe_context *ctx,
727 struct r600_pipe_shader_selector* sel,
728 unsigned *dirty)
729 {
730 struct r600_shader_key key;
731 struct r600_context *rctx = (struct r600_context *)ctx;
732 struct r600_pipe_shader * shader = NULL;
733 int r;
734
735 key = r600_shader_selector_key(ctx, sel);
736
737 /* Check if we don't need to change anything.
738 * This path is also used for most shaders that don't need multiple
739 * variants, it will cost just a computation of the key and this
740 * test. */
741 if (likely(sel->current && memcmp(&sel->current->key, &key, sizeof(key)) == 0)) {
742 return 0;
743 }
744
745 /* lookup if we have other variants in the list */
746 if (sel->num_shaders > 1) {
747 struct r600_pipe_shader *p = sel->current, *c = p->next_variant;
748
749 while (c && memcmp(&c->key, &key, sizeof(key)) != 0) {
750 p = c;
751 c = c->next_variant;
752 }
753
754 if (c) {
755 p->next_variant = c->next_variant;
756 shader = c;
757 }
758 }
759
760 if (unlikely(!shader)) {
761 shader = CALLOC(1, sizeof(struct r600_pipe_shader));
762 shader->selector = sel;
763
764 r = r600_pipe_shader_create(ctx, shader, key);
765 if (unlikely(r)) {
766 R600_ERR("Failed to build shader variant (type=%u) %d\n",
767 sel->type, r);
768 sel->current = NULL;
769 return r;
770 }
771
772 /* We don't know the value of nr_ps_max_color_exports until we built
773 * at least one variant, so we may need to recompute the key after
774 * building first variant. */
775 if (sel->type == PIPE_SHADER_FRAGMENT &&
776 sel->num_shaders == 0) {
777 sel->nr_ps_max_color_exports = shader->shader.nr_ps_max_color_exports;
778 key = r600_shader_selector_key(ctx, sel);
779 }
780
781 shader->key = key;
782 sel->num_shaders++;
783 }
784
785 if (dirty)
786 *dirty = 1;
787
788 shader->next_variant = sel->current;
789 sel->current = shader;
790
791 if (rctx->chip_class < EVERGREEN && rctx->ps_shader && rctx->vs_shader) {
792 r600_adjust_gprs(rctx);
793 }
794
795 if (rctx->ps_shader &&
796 rctx->cb_misc_state.nr_ps_color_outputs != rctx->ps_shader->current->nr_ps_color_outputs) {
797 rctx->cb_misc_state.nr_ps_color_outputs = rctx->ps_shader->current->nr_ps_color_outputs;
798 rctx->cb_misc_state.atom.dirty = true;
799 }
800 return 0;
801 }
802
803 static void *r600_create_shader_state(struct pipe_context *ctx,
804 const struct pipe_shader_state *state,
805 unsigned pipe_shader_type)
806 {
807 struct r600_pipe_shader_selector *sel = CALLOC_STRUCT(r600_pipe_shader_selector);
808 int r;
809
810 sel->type = pipe_shader_type;
811 sel->tokens = tgsi_dup_tokens(state->tokens);
812 sel->so = state->stream_output;
813
814 r = r600_shader_select(ctx, sel, NULL);
815 if (r)
816 return NULL;
817
818 return sel;
819 }
820
821 static void *r600_create_ps_state(struct pipe_context *ctx,
822 const struct pipe_shader_state *state)
823 {
824 return r600_create_shader_state(ctx, state, PIPE_SHADER_FRAGMENT);
825 }
826
827 static void *r600_create_vs_state(struct pipe_context *ctx,
828 const struct pipe_shader_state *state)
829 {
830 return r600_create_shader_state(ctx, state, PIPE_SHADER_VERTEX);
831 }
832
833 static void r600_bind_ps_state(struct pipe_context *ctx, void *state)
834 {
835 struct r600_context *rctx = (struct r600_context *)ctx;
836
837 if (!state)
838 state = rctx->dummy_pixel_shader;
839
840 rctx->ps_shader = (struct r600_pipe_shader_selector *)state;
841 r600_context_pipe_state_set(rctx, &rctx->ps_shader->current->rstate);
842
843 if (rctx->chip_class <= R700) {
844 bool multiwrite = rctx->ps_shader->current->shader.fs_write_all;
845
846 if (rctx->cb_misc_state.multiwrite != multiwrite) {
847 rctx->cb_misc_state.multiwrite = multiwrite;
848 rctx->cb_misc_state.atom.dirty = true;
849 }
850
851 if (rctx->vs_shader)
852 r600_adjust_gprs(rctx);
853 }
854
855 if (rctx->cb_misc_state.nr_ps_color_outputs != rctx->ps_shader->current->nr_ps_color_outputs) {
856 rctx->cb_misc_state.nr_ps_color_outputs = rctx->ps_shader->current->nr_ps_color_outputs;
857 rctx->cb_misc_state.atom.dirty = true;
858 }
859 }
860
861 static void r600_bind_vs_state(struct pipe_context *ctx, void *state)
862 {
863 struct r600_context *rctx = (struct r600_context *)ctx;
864
865 rctx->vs_shader = (struct r600_pipe_shader_selector *)state;
866 if (state) {
867 r600_context_pipe_state_set(rctx, &rctx->vs_shader->current->rstate);
868
869 if (rctx->chip_class < EVERGREEN && rctx->ps_shader)
870 r600_adjust_gprs(rctx);
871
872 /* Update clip misc state. */
873 if (rctx->vs_shader->current->pa_cl_vs_out_cntl != rctx->clip_misc_state.pa_cl_vs_out_cntl ||
874 rctx->vs_shader->current->shader.clip_dist_write != rctx->clip_misc_state.clip_dist_write) {
875 rctx->clip_misc_state.pa_cl_vs_out_cntl = rctx->vs_shader->current->pa_cl_vs_out_cntl;
876 rctx->clip_misc_state.clip_dist_write = rctx->vs_shader->current->shader.clip_dist_write;
877 rctx->clip_misc_state.atom.dirty = true;
878 }
879 }
880 }
881
882 static void r600_delete_shader_selector(struct pipe_context *ctx,
883 struct r600_pipe_shader_selector *sel)
884 {
885 struct r600_pipe_shader *p = sel->current, *c;
886 while (p) {
887 c = p->next_variant;
888 r600_pipe_shader_destroy(ctx, p);
889 free(p);
890 p = c;
891 }
892
893 free(sel->tokens);
894 free(sel);
895 }
896
897
898 static void r600_delete_ps_state(struct pipe_context *ctx, void *state)
899 {
900 struct r600_context *rctx = (struct r600_context *)ctx;
901 struct r600_pipe_shader_selector *sel = (struct r600_pipe_shader_selector *)state;
902
903 if (rctx->ps_shader == sel) {
904 rctx->ps_shader = NULL;
905 }
906
907 r600_delete_shader_selector(ctx, sel);
908 }
909
910 static void r600_delete_vs_state(struct pipe_context *ctx, void *state)
911 {
912 struct r600_context *rctx = (struct r600_context *)ctx;
913 struct r600_pipe_shader_selector *sel = (struct r600_pipe_shader_selector *)state;
914
915 if (rctx->vs_shader == sel) {
916 rctx->vs_shader = NULL;
917 }
918
919 r600_delete_shader_selector(ctx, sel);
920 }
921
922 void r600_constant_buffers_dirty(struct r600_context *rctx, struct r600_constbuf_state *state)
923 {
924 if (state->dirty_mask) {
925 rctx->flags |= R600_CONTEXT_SHADERCONST_FLUSH;
926 state->atom.num_dw = rctx->chip_class >= EVERGREEN ? util_bitcount(state->dirty_mask)*20
927 : util_bitcount(state->dirty_mask)*19;
928 state->atom.dirty = true;
929 }
930 }
931
932 static void r600_set_constant_buffer(struct pipe_context *ctx, uint shader, uint index,
933 struct pipe_constant_buffer *input)
934 {
935 struct r600_context *rctx = (struct r600_context *)ctx;
936 struct r600_constbuf_state *state = &rctx->constbuf_state[shader];
937 struct pipe_constant_buffer *cb;
938 const uint8_t *ptr;
939
940 /* Note that the state tracker can unbind constant buffers by
941 * passing NULL here.
942 */
943 if (unlikely(!input)) {
944 state->enabled_mask &= ~(1 << index);
945 state->dirty_mask &= ~(1 << index);
946 pipe_resource_reference(&state->cb[index].buffer, NULL);
947 return;
948 }
949
950 cb = &state->cb[index];
951 cb->buffer_size = input->buffer_size;
952
953 ptr = input->user_buffer;
954
955 if (ptr) {
956 /* Upload the user buffer. */
957 if (R600_BIG_ENDIAN) {
958 uint32_t *tmpPtr;
959 unsigned i, size = input->buffer_size;
960
961 if (!(tmpPtr = malloc(size))) {
962 R600_ERR("Failed to allocate BE swap buffer.\n");
963 return;
964 }
965
966 for (i = 0; i < size / 4; ++i) {
967 tmpPtr[i] = bswap_32(((uint32_t *)ptr)[i]);
968 }
969
970 u_upload_data(rctx->uploader, 0, size, tmpPtr, &cb->buffer_offset, &cb->buffer);
971 free(tmpPtr);
972 } else {
973 u_upload_data(rctx->uploader, 0, input->buffer_size, ptr, &cb->buffer_offset, &cb->buffer);
974 }
975 } else {
976 /* Setup the hw buffer. */
977 cb->buffer_offset = input->buffer_offset;
978 pipe_resource_reference(&cb->buffer, input->buffer);
979 }
980
981 state->enabled_mask |= 1 << index;
982 state->dirty_mask |= 1 << index;
983 r600_constant_buffers_dirty(rctx, state);
984 }
985
986 static struct pipe_stream_output_target *
987 r600_create_so_target(struct pipe_context *ctx,
988 struct pipe_resource *buffer,
989 unsigned buffer_offset,
990 unsigned buffer_size)
991 {
992 struct r600_context *rctx = (struct r600_context *)ctx;
993 struct r600_so_target *t;
994 void *ptr;
995
996 t = CALLOC_STRUCT(r600_so_target);
997 if (!t) {
998 return NULL;
999 }
1000
1001 t->b.reference.count = 1;
1002 t->b.context = ctx;
1003 pipe_resource_reference(&t->b.buffer, buffer);
1004 t->b.buffer_offset = buffer_offset;
1005 t->b.buffer_size = buffer_size;
1006
1007 t->filled_size = (struct r600_resource*)
1008 pipe_buffer_create(ctx->screen, PIPE_BIND_CUSTOM, PIPE_USAGE_STATIC, 4);
1009 ptr = rctx->ws->buffer_map(t->filled_size->cs_buf, rctx->cs, PIPE_TRANSFER_WRITE);
1010 memset(ptr, 0, t->filled_size->buf->size);
1011 rctx->ws->buffer_unmap(t->filled_size->cs_buf);
1012
1013 return &t->b;
1014 }
1015
1016 static void r600_so_target_destroy(struct pipe_context *ctx,
1017 struct pipe_stream_output_target *target)
1018 {
1019 struct r600_so_target *t = (struct r600_so_target*)target;
1020 pipe_resource_reference(&t->b.buffer, NULL);
1021 pipe_resource_reference((struct pipe_resource**)&t->filled_size, NULL);
1022 FREE(t);
1023 }
1024
1025 static void r600_set_so_targets(struct pipe_context *ctx,
1026 unsigned num_targets,
1027 struct pipe_stream_output_target **targets,
1028 unsigned append_bitmask)
1029 {
1030 struct r600_context *rctx = (struct r600_context *)ctx;
1031 unsigned i;
1032
1033 /* Stop streamout. */
1034 if (rctx->num_so_targets && !rctx->streamout_start) {
1035 r600_context_streamout_end(rctx);
1036 }
1037
1038 /* Set the new targets. */
1039 for (i = 0; i < num_targets; i++) {
1040 pipe_so_target_reference((struct pipe_stream_output_target**)&rctx->so_targets[i], targets[i]);
1041 }
1042 for (; i < rctx->num_so_targets; i++) {
1043 pipe_so_target_reference((struct pipe_stream_output_target**)&rctx->so_targets[i], NULL);
1044 }
1045
1046 rctx->num_so_targets = num_targets;
1047 rctx->streamout_start = num_targets != 0;
1048 rctx->streamout_append_bitmask = append_bitmask;
1049 }
1050
1051 static void r600_set_sample_mask(struct pipe_context *pipe, unsigned sample_mask)
1052 {
1053 struct r600_context *rctx = (struct r600_context*)pipe;
1054
1055 if (rctx->sample_mask.sample_mask == (uint16_t)sample_mask)
1056 return;
1057
1058 rctx->sample_mask.sample_mask = sample_mask;
1059 rctx->sample_mask.atom.dirty = true;
1060 }
1061
1062 static void r600_update_derived_state(struct r600_context *rctx)
1063 {
1064 struct pipe_context * ctx = (struct pipe_context*)rctx;
1065 unsigned ps_dirty = 0;
1066 bool blend_disable;
1067
1068 if (!rctx->blitter->running) {
1069 unsigned i;
1070
1071 /* Decompress textures if needed. */
1072 for (i = 0; i < PIPE_SHADER_TYPES; i++) {
1073 struct r600_samplerview_state *views = &rctx->samplers[i].views;
1074 if (views->compressed_depthtex_mask) {
1075 r600_decompress_depth_textures(rctx, views);
1076 }
1077 if (views->compressed_colortex_mask) {
1078 r600_decompress_color_textures(rctx, views);
1079 }
1080 }
1081 }
1082
1083 r600_shader_select(ctx, rctx->ps_shader, &ps_dirty);
1084
1085 if (rctx->ps_shader && ((rctx->sprite_coord_enable &&
1086 (rctx->ps_shader->current->sprite_coord_enable != rctx->sprite_coord_enable)) ||
1087 (rctx->rasterizer && rctx->rasterizer->flatshade != rctx->ps_shader->current->flatshade))) {
1088
1089 if (rctx->chip_class >= EVERGREEN)
1090 evergreen_pipe_shader_ps(ctx, rctx->ps_shader->current);
1091 else
1092 r600_pipe_shader_ps(ctx, rctx->ps_shader->current);
1093
1094 ps_dirty = 1;
1095 }
1096
1097 if (ps_dirty)
1098 r600_context_pipe_state_set(rctx, &rctx->ps_shader->current->rstate);
1099
1100 blend_disable = (rctx->dual_src_blend &&
1101 rctx->ps_shader->current->nr_ps_color_outputs < 2);
1102
1103 if (blend_disable != rctx->force_blend_disable) {
1104 rctx->force_blend_disable = blend_disable;
1105 r600_bind_blend_state_internal(rctx,
1106 rctx->blend_state.cso,
1107 blend_disable);
1108 }
1109
1110 if (rctx->chip_class >= EVERGREEN) {
1111 evergreen_update_dual_export_state(rctx);
1112 } else {
1113 r600_update_dual_export_state(rctx);
1114 }
1115 }
1116
1117 static unsigned r600_conv_prim_to_gs_out(unsigned mode)
1118 {
1119 static const int prim_conv[] = {
1120 V_028A6C_OUTPRIM_TYPE_POINTLIST,
1121 V_028A6C_OUTPRIM_TYPE_LINESTRIP,
1122 V_028A6C_OUTPRIM_TYPE_LINESTRIP,
1123 V_028A6C_OUTPRIM_TYPE_LINESTRIP,
1124 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1125 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1126 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1127 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1128 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1129 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1130 V_028A6C_OUTPRIM_TYPE_LINESTRIP,
1131 V_028A6C_OUTPRIM_TYPE_LINESTRIP,
1132 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1133 V_028A6C_OUTPRIM_TYPE_TRISTRIP,
1134 V_028A6C_OUTPRIM_TYPE_TRISTRIP
1135 };
1136 assert(mode < Elements(prim_conv));
1137
1138 return prim_conv[mode];
1139 }
1140
1141 void r600_emit_clip_misc_state(struct r600_context *rctx, struct r600_atom *atom)
1142 {
1143 struct radeon_winsys_cs *cs = rctx->cs;
1144 struct r600_clip_misc_state *state = &rctx->clip_misc_state;
1145
1146 r600_write_context_reg(cs, R_028810_PA_CL_CLIP_CNTL,
1147 state->pa_cl_clip_cntl |
1148 (state->clip_dist_write ? 0 : state->clip_plane_enable & 0x3F));
1149 r600_write_context_reg(cs, R_02881C_PA_CL_VS_OUT_CNTL,
1150 state->pa_cl_vs_out_cntl |
1151 (state->clip_plane_enable & state->clip_dist_write));
1152 }
1153
1154 static void r600_draw_vbo(struct pipe_context *ctx, const struct pipe_draw_info *dinfo)
1155 {
1156 struct r600_context *rctx = (struct r600_context *)ctx;
1157 struct pipe_draw_info info = *dinfo;
1158 struct pipe_index_buffer ib = {};
1159 unsigned i;
1160 struct r600_block *dirty_block = NULL, *next_block = NULL;
1161 struct radeon_winsys_cs *cs = rctx->cs;
1162 uint64_t va;
1163 uint8_t *ptr;
1164
1165 if (!info.count && (info.indexed || !info.count_from_stream_output)) {
1166 assert(0);
1167 return;
1168 }
1169
1170 if (!rctx->vs_shader) {
1171 assert(0);
1172 return;
1173 }
1174
1175 r600_update_derived_state(rctx);
1176
1177 if (info.indexed) {
1178 /* Initialize the index buffer struct. */
1179 pipe_resource_reference(&ib.buffer, rctx->index_buffer.buffer);
1180 ib.user_buffer = rctx->index_buffer.user_buffer;
1181 ib.index_size = rctx->index_buffer.index_size;
1182 ib.offset = rctx->index_buffer.offset + info.start * ib.index_size;
1183
1184 /* Translate or upload, if needed. */
1185 r600_translate_index_buffer(rctx, &ib, info.count);
1186
1187 ptr = (uint8_t*)ib.user_buffer;
1188 if (!ib.buffer && ptr) {
1189 u_upload_data(rctx->uploader, 0, info.count * ib.index_size,
1190 ptr, &ib.offset, &ib.buffer);
1191 }
1192 } else {
1193 info.index_bias = info.start;
1194 }
1195
1196 /* Enable stream out if needed. */
1197 if (rctx->streamout_start) {
1198 r600_context_streamout_begin(rctx);
1199 rctx->streamout_start = FALSE;
1200 }
1201
1202 /* Set the index offset and multi primitive */
1203 if (rctx->vgt2_state.vgt_indx_offset != info.index_bias) {
1204 rctx->vgt2_state.vgt_indx_offset = info.index_bias;
1205 rctx->vgt2_state.atom.dirty = true;
1206 }
1207 if (rctx->vgt_state.vgt_multi_prim_ib_reset_en != info.primitive_restart ||
1208 rctx->vgt_state.vgt_multi_prim_ib_reset_indx != info.restart_index) {
1209 rctx->vgt_state.vgt_multi_prim_ib_reset_en = info.primitive_restart;
1210 rctx->vgt_state.vgt_multi_prim_ib_reset_indx = info.restart_index;
1211 rctx->vgt_state.atom.dirty = true;
1212 }
1213
1214 /* Emit states (the function expects that we emit at most 17 dwords here). */
1215 r600_need_cs_space(rctx, 0, TRUE);
1216 r600_flush_emit(rctx);
1217
1218 for (i = 0; i < R600_NUM_ATOMS; i++) {
1219 if (rctx->atoms[i] == NULL || !rctx->atoms[i]->dirty) {
1220 continue;
1221 }
1222 r600_emit_atom(rctx, rctx->atoms[i]);
1223 }
1224 LIST_FOR_EACH_ENTRY_SAFE(dirty_block, next_block, &rctx->dirty,list) {
1225 r600_context_block_emit_dirty(rctx, dirty_block, 0 /* pkt_flags */);
1226 }
1227 rctx->pm4_dirty_cdwords = 0;
1228
1229 /* Update start instance. */
1230 if (rctx->last_start_instance != info.start_instance) {
1231 r600_write_ctl_const(cs, R_03CFF4_SQ_VTX_START_INST_LOC, info.start_instance);
1232 rctx->last_start_instance = info.start_instance;
1233 }
1234
1235 /* Update the primitive type. */
1236 if (rctx->last_primitive_type != info.mode) {
1237 unsigned ls_mask = 0;
1238
1239 if (info.mode == PIPE_PRIM_LINES)
1240 ls_mask = 1;
1241 else if (info.mode == PIPE_PRIM_LINE_STRIP ||
1242 info.mode == PIPE_PRIM_LINE_LOOP)
1243 ls_mask = 2;
1244
1245 r600_write_context_reg(cs, R_028A0C_PA_SC_LINE_STIPPLE,
1246 S_028A0C_AUTO_RESET_CNTL(ls_mask) | rctx->pa_sc_line_stipple);
1247 r600_write_context_reg(cs, R_028A6C_VGT_GS_OUT_PRIM_TYPE,
1248 r600_conv_prim_to_gs_out(info.mode));
1249 r600_write_config_reg(cs, R_008958_VGT_PRIMITIVE_TYPE,
1250 r600_conv_pipe_prim(info.mode));
1251
1252 rctx->last_primitive_type = info.mode;
1253 }
1254
1255 /* Draw packets. */
1256 cs->buf[cs->cdw++] = PKT3(PKT3_NUM_INSTANCES, 0, rctx->predicate_drawing);
1257 cs->buf[cs->cdw++] = info.instance_count;
1258 if (info.indexed) {
1259 cs->buf[cs->cdw++] = PKT3(PKT3_INDEX_TYPE, 0, rctx->predicate_drawing);
1260 cs->buf[cs->cdw++] = ib.index_size == 4 ?
1261 (VGT_INDEX_32 | (R600_BIG_ENDIAN ? VGT_DMA_SWAP_32_BIT : 0)) :
1262 (VGT_INDEX_16 | (R600_BIG_ENDIAN ? VGT_DMA_SWAP_16_BIT : 0));
1263
1264 va = r600_resource_va(ctx->screen, ib.buffer);
1265 va += ib.offset;
1266 cs->buf[cs->cdw++] = PKT3(PKT3_DRAW_INDEX, 3, rctx->predicate_drawing);
1267 cs->buf[cs->cdw++] = va;
1268 cs->buf[cs->cdw++] = (va >> 32UL) & 0xFF;
1269 cs->buf[cs->cdw++] = info.count;
1270 cs->buf[cs->cdw++] = V_0287F0_DI_SRC_SEL_DMA;
1271 cs->buf[cs->cdw++] = PKT3(PKT3_NOP, 0, rctx->predicate_drawing);
1272 cs->buf[cs->cdw++] = r600_context_bo_reloc(rctx, (struct r600_resource*)ib.buffer, RADEON_USAGE_READ);
1273 } else {
1274 if (info.count_from_stream_output) {
1275 struct r600_so_target *t = (struct r600_so_target*)info.count_from_stream_output;
1276 uint64_t va = r600_resource_va(&rctx->screen->screen, (void*)t->filled_size);
1277
1278 r600_write_context_reg(cs, R_028B30_VGT_STRMOUT_DRAW_OPAQUE_VERTEX_STRIDE, t->stride_in_dw);
1279
1280 cs->buf[cs->cdw++] = PKT3(PKT3_COPY_DW, 4, 0);
1281 cs->buf[cs->cdw++] = COPY_DW_SRC_IS_MEM | COPY_DW_DST_IS_REG;
1282 cs->buf[cs->cdw++] = va & 0xFFFFFFFFUL; /* src address lo */
1283 cs->buf[cs->cdw++] = (va >> 32UL) & 0xFFUL; /* src address hi */
1284 cs->buf[cs->cdw++] = R_028B2C_VGT_STRMOUT_DRAW_OPAQUE_BUFFER_FILLED_SIZE >> 2; /* dst register */
1285 cs->buf[cs->cdw++] = 0; /* unused */
1286
1287 cs->buf[cs->cdw++] = PKT3(PKT3_NOP, 0, 0);
1288 cs->buf[cs->cdw++] = r600_context_bo_reloc(rctx, t->filled_size, RADEON_USAGE_READ);
1289 }
1290
1291 cs->buf[cs->cdw++] = PKT3(PKT3_DRAW_INDEX_AUTO, 1, rctx->predicate_drawing);
1292 cs->buf[cs->cdw++] = info.count;
1293 cs->buf[cs->cdw++] = V_0287F0_DI_SRC_SEL_AUTO_INDEX |
1294 (info.count_from_stream_output ? S_0287F0_USE_OPAQUE(1) : 0);
1295 }
1296
1297 /* Set the depth buffer as dirty. */
1298 if (rctx->framebuffer.state.zsbuf) {
1299 struct pipe_surface *surf = rctx->framebuffer.state.zsbuf;
1300 struct r600_texture *rtex = (struct r600_texture *)surf->texture;
1301
1302 rtex->dirty_level_mask |= 1 << surf->u.tex.level;
1303 }
1304 if (rctx->framebuffer.compressed_cb_mask) {
1305 struct pipe_surface *surf;
1306 struct r600_texture *rtex;
1307 unsigned mask = rctx->framebuffer.compressed_cb_mask;
1308
1309 do {
1310 unsigned i = u_bit_scan(&mask);
1311 surf = rctx->framebuffer.state.cbufs[i];
1312 rtex = (struct r600_texture*)surf->texture;
1313
1314 rtex->dirty_level_mask |= 1 << surf->u.tex.level;
1315
1316 } while (mask);
1317 }
1318
1319 pipe_resource_reference(&ib.buffer, NULL);
1320 }
1321
1322 void r600_draw_rectangle(struct blitter_context *blitter,
1323 int x1, int y1, int x2, int y2, float depth,
1324 enum blitter_attrib_type type, const union pipe_color_union *attrib)
1325 {
1326 struct r600_context *rctx = (struct r600_context*)util_blitter_get_pipe(blitter);
1327 struct pipe_viewport_state viewport;
1328 struct pipe_resource *buf = NULL;
1329 unsigned offset = 0;
1330 float *vb;
1331
1332 if (type == UTIL_BLITTER_ATTRIB_TEXCOORD) {
1333 util_blitter_draw_rectangle(blitter, x1, y1, x2, y2, depth, type, attrib);
1334 return;
1335 }
1336
1337 /* Some operations (like color resolve on r6xx) don't work
1338 * with the conventional primitive types.
1339 * One that works is PT_RECTLIST, which we use here. */
1340
1341 /* setup viewport */
1342 viewport.scale[0] = 1.0f;
1343 viewport.scale[1] = 1.0f;
1344 viewport.scale[2] = 1.0f;
1345 viewport.scale[3] = 1.0f;
1346 viewport.translate[0] = 0.0f;
1347 viewport.translate[1] = 0.0f;
1348 viewport.translate[2] = 0.0f;
1349 viewport.translate[3] = 0.0f;
1350 rctx->context.set_viewport_state(&rctx->context, &viewport);
1351
1352 /* Upload vertices. The hw rectangle has only 3 vertices,
1353 * I guess the 4th one is derived from the first 3.
1354 * The vertex specification should match u_blitter's vertex element state. */
1355 u_upload_alloc(rctx->uploader, 0, sizeof(float) * 24, &offset, &buf, (void**)&vb);
1356 vb[0] = x1;
1357 vb[1] = y1;
1358 vb[2] = depth;
1359 vb[3] = 1;
1360
1361 vb[8] = x1;
1362 vb[9] = y2;
1363 vb[10] = depth;
1364 vb[11] = 1;
1365
1366 vb[16] = x2;
1367 vb[17] = y1;
1368 vb[18] = depth;
1369 vb[19] = 1;
1370
1371 if (attrib) {
1372 memcpy(vb+4, attrib->f, sizeof(float)*4);
1373 memcpy(vb+12, attrib->f, sizeof(float)*4);
1374 memcpy(vb+20, attrib->f, sizeof(float)*4);
1375 }
1376
1377 /* draw */
1378 util_draw_vertex_buffer(&rctx->context, NULL, buf, offset,
1379 R600_PRIM_RECTANGLE_LIST, 3, 2);
1380 pipe_resource_reference(&buf, NULL);
1381 }
1382
1383 void _r600_pipe_state_add_reg_bo(struct r600_context *ctx,
1384 struct r600_pipe_state *state,
1385 uint32_t offset, uint32_t value,
1386 uint32_t range_id, uint32_t block_id,
1387 struct r600_resource *bo,
1388 enum radeon_bo_usage usage)
1389
1390 {
1391 struct r600_range *range;
1392 struct r600_block *block;
1393
1394 if (bo) assert(usage);
1395
1396 range = &ctx->range[range_id];
1397 block = range->blocks[block_id];
1398 state->regs[state->nregs].block = block;
1399 state->regs[state->nregs].id = (offset - block->start_offset) >> 2;
1400
1401 state->regs[state->nregs].value = value;
1402 state->regs[state->nregs].bo = bo;
1403 state->regs[state->nregs].bo_usage = usage;
1404
1405 state->nregs++;
1406 assert(state->nregs < R600_BLOCK_MAX_REG);
1407 }
1408
1409 void _r600_pipe_state_add_reg(struct r600_context *ctx,
1410 struct r600_pipe_state *state,
1411 uint32_t offset, uint32_t value,
1412 uint32_t range_id, uint32_t block_id)
1413 {
1414 _r600_pipe_state_add_reg_bo(ctx, state, offset, value,
1415 range_id, block_id, NULL, 0);
1416 }
1417
1418 uint32_t r600_translate_stencil_op(int s_op)
1419 {
1420 switch (s_op) {
1421 case PIPE_STENCIL_OP_KEEP:
1422 return V_028800_STENCIL_KEEP;
1423 case PIPE_STENCIL_OP_ZERO:
1424 return V_028800_STENCIL_ZERO;
1425 case PIPE_STENCIL_OP_REPLACE:
1426 return V_028800_STENCIL_REPLACE;
1427 case PIPE_STENCIL_OP_INCR:
1428 return V_028800_STENCIL_INCR;
1429 case PIPE_STENCIL_OP_DECR:
1430 return V_028800_STENCIL_DECR;
1431 case PIPE_STENCIL_OP_INCR_WRAP:
1432 return V_028800_STENCIL_INCR_WRAP;
1433 case PIPE_STENCIL_OP_DECR_WRAP:
1434 return V_028800_STENCIL_DECR_WRAP;
1435 case PIPE_STENCIL_OP_INVERT:
1436 return V_028800_STENCIL_INVERT;
1437 default:
1438 R600_ERR("Unknown stencil op %d", s_op);
1439 assert(0);
1440 break;
1441 }
1442 return 0;
1443 }
1444
1445 uint32_t r600_translate_fill(uint32_t func)
1446 {
1447 switch(func) {
1448 case PIPE_POLYGON_MODE_FILL:
1449 return 2;
1450 case PIPE_POLYGON_MODE_LINE:
1451 return 1;
1452 case PIPE_POLYGON_MODE_POINT:
1453 return 0;
1454 default:
1455 assert(0);
1456 return 0;
1457 }
1458 }
1459
1460 unsigned r600_tex_wrap(unsigned wrap)
1461 {
1462 switch (wrap) {
1463 default:
1464 case PIPE_TEX_WRAP_REPEAT:
1465 return V_03C000_SQ_TEX_WRAP;
1466 case PIPE_TEX_WRAP_CLAMP:
1467 return V_03C000_SQ_TEX_CLAMP_HALF_BORDER;
1468 case PIPE_TEX_WRAP_CLAMP_TO_EDGE:
1469 return V_03C000_SQ_TEX_CLAMP_LAST_TEXEL;
1470 case PIPE_TEX_WRAP_CLAMP_TO_BORDER:
1471 return V_03C000_SQ_TEX_CLAMP_BORDER;
1472 case PIPE_TEX_WRAP_MIRROR_REPEAT:
1473 return V_03C000_SQ_TEX_MIRROR;
1474 case PIPE_TEX_WRAP_MIRROR_CLAMP:
1475 return V_03C000_SQ_TEX_MIRROR_ONCE_HALF_BORDER;
1476 case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_EDGE:
1477 return V_03C000_SQ_TEX_MIRROR_ONCE_LAST_TEXEL;
1478 case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_BORDER:
1479 return V_03C000_SQ_TEX_MIRROR_ONCE_BORDER;
1480 }
1481 }
1482
1483 unsigned r600_tex_filter(unsigned filter)
1484 {
1485 switch (filter) {
1486 default:
1487 case PIPE_TEX_FILTER_NEAREST:
1488 return V_03C000_SQ_TEX_XY_FILTER_POINT;
1489 case PIPE_TEX_FILTER_LINEAR:
1490 return V_03C000_SQ_TEX_XY_FILTER_BILINEAR;
1491 }
1492 }
1493
1494 unsigned r600_tex_mipfilter(unsigned filter)
1495 {
1496 switch (filter) {
1497 case PIPE_TEX_MIPFILTER_NEAREST:
1498 return V_03C000_SQ_TEX_Z_FILTER_POINT;
1499 case PIPE_TEX_MIPFILTER_LINEAR:
1500 return V_03C000_SQ_TEX_Z_FILTER_LINEAR;
1501 default:
1502 case PIPE_TEX_MIPFILTER_NONE:
1503 return V_03C000_SQ_TEX_Z_FILTER_NONE;
1504 }
1505 }
1506
1507 unsigned r600_tex_compare(unsigned compare)
1508 {
1509 switch (compare) {
1510 default:
1511 case PIPE_FUNC_NEVER:
1512 return V_03C000_SQ_TEX_DEPTH_COMPARE_NEVER;
1513 case PIPE_FUNC_LESS:
1514 return V_03C000_SQ_TEX_DEPTH_COMPARE_LESS;
1515 case PIPE_FUNC_EQUAL:
1516 return V_03C000_SQ_TEX_DEPTH_COMPARE_EQUAL;
1517 case PIPE_FUNC_LEQUAL:
1518 return V_03C000_SQ_TEX_DEPTH_COMPARE_LESSEQUAL;
1519 case PIPE_FUNC_GREATER:
1520 return V_03C000_SQ_TEX_DEPTH_COMPARE_GREATER;
1521 case PIPE_FUNC_NOTEQUAL:
1522 return V_03C000_SQ_TEX_DEPTH_COMPARE_NOTEQUAL;
1523 case PIPE_FUNC_GEQUAL:
1524 return V_03C000_SQ_TEX_DEPTH_COMPARE_GREATEREQUAL;
1525 case PIPE_FUNC_ALWAYS:
1526 return V_03C000_SQ_TEX_DEPTH_COMPARE_ALWAYS;
1527 }
1528 }
1529
1530 /* keep this at the end of this file, please */
1531 void r600_init_common_state_functions(struct r600_context *rctx)
1532 {
1533 rctx->context.create_fs_state = r600_create_ps_state;
1534 rctx->context.create_vs_state = r600_create_vs_state;
1535 rctx->context.create_vertex_elements_state = r600_create_vertex_fetch_shader;
1536 rctx->context.bind_blend_state = r600_bind_blend_state;
1537 rctx->context.bind_depth_stencil_alpha_state = r600_bind_dsa_state;
1538 rctx->context.bind_fragment_sampler_states = r600_bind_ps_sampler_states;
1539 rctx->context.bind_fs_state = r600_bind_ps_state;
1540 rctx->context.bind_rasterizer_state = r600_bind_rs_state;
1541 rctx->context.bind_vertex_elements_state = r600_bind_vertex_elements;
1542 rctx->context.bind_vertex_sampler_states = r600_bind_vs_sampler_states;
1543 rctx->context.bind_vs_state = r600_bind_vs_state;
1544 rctx->context.delete_blend_state = r600_delete_blend_state;
1545 rctx->context.delete_depth_stencil_alpha_state = r600_delete_state;
1546 rctx->context.delete_fs_state = r600_delete_ps_state;
1547 rctx->context.delete_rasterizer_state = r600_delete_rs_state;
1548 rctx->context.delete_sampler_state = r600_delete_sampler_state;
1549 rctx->context.delete_vertex_elements_state = r600_delete_vertex_elements;
1550 rctx->context.delete_vs_state = r600_delete_vs_state;
1551 rctx->context.set_blend_color = r600_set_blend_color;
1552 rctx->context.set_clip_state = r600_set_clip_state;
1553 rctx->context.set_constant_buffer = r600_set_constant_buffer;
1554 rctx->context.set_sample_mask = r600_set_sample_mask;
1555 rctx->context.set_stencil_ref = r600_set_pipe_stencil_ref;
1556 rctx->context.set_viewport_state = r600_set_viewport_state;
1557 rctx->context.set_vertex_buffers = r600_set_vertex_buffers;
1558 rctx->context.set_index_buffer = r600_set_index_buffer;
1559 rctx->context.set_fragment_sampler_views = r600_set_ps_sampler_views;
1560 rctx->context.set_vertex_sampler_views = r600_set_vs_sampler_views;
1561 rctx->context.sampler_view_destroy = r600_sampler_view_destroy;
1562 rctx->context.texture_barrier = r600_texture_barrier;
1563 rctx->context.create_stream_output_target = r600_create_so_target;
1564 rctx->context.stream_output_target_destroy = r600_so_target_destroy;
1565 rctx->context.set_stream_output_targets = r600_set_so_targets;
1566 rctx->context.draw_vbo = r600_draw_vbo;
1567 }